blob: 808e7118abfc5b45655156866e967a5be72030d5 [file] [log] [blame]
Thomas Gleixnerb886d83c2019-06-01 10:08:55 +02001// SPDX-License-Identifier: GPL-2.0-only
Jason Jin34e36c12008-05-23 16:32:46 +08002/*
Scott Wood6820fea2011-01-17 14:25:28 -06003 * Copyright (C) 2007-2011 Freescale Semiconductor, Inc.
Jason Jin34e36c12008-05-23 16:32:46 +08004 *
5 * Author: Tony Li <tony.li@freescale.com>
6 * Jason Jin <Jason.jin@freescale.com>
7 *
8 * The hwirq alloc and free code reuse from sysdev/mpic_msi.c
Jason Jin34e36c12008-05-23 16:32:46 +08009 */
10#include <linux/irq.h>
Jason Jin34e36c12008-05-23 16:32:46 +080011#include <linux/msi.h>
12#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090013#include <linux/slab.h>
Jason Jin34e36c12008-05-23 16:32:46 +080014#include <linux/of_platform.h>
Tudor Laurentiu543c0432014-08-19 14:25:03 +030015#include <linux/interrupt.h>
Tudor Laurentiude99f532014-08-19 14:25:05 +030016#include <linux/seq_file.h>
Jason Jin34e36c12008-05-23 16:32:46 +080017#include <sysdev/fsl_soc.h>
18#include <asm/prom.h>
19#include <asm/hw_irq.h>
20#include <asm/ppc-pci.h>
Li Yang02adac62010-04-22 16:31:35 +080021#include <asm/mpic.h>
Timur Tabi446bc1f2011-12-13 14:51:59 -060022#include <asm/fsl_hcalls.h>
23
Jason Jin34e36c12008-05-23 16:32:46 +080024#include "fsl_msi.h"
Kumar Galab8f44ec2010-08-05 02:45:08 -050025#include "fsl_pci.h"
Jason Jin34e36c12008-05-23 16:32:46 +080026
Minghuan Lianf31dd942013-06-21 18:59:14 +080027#define MSIIR_OFFSET_MASK 0xfffff
28#define MSIIR_IBS_SHIFT 0
29#define MSIIR_SRS_SHIFT 5
30#define MSIIR1_IBS_SHIFT 4
31#define MSIIR1_SRS_SHIFT 0
32#define MSI_SRS_MASK 0xf
33#define MSI_IBS_MASK 0x1f
34
35#define msi_hwirq(msi, msir_index, intr_index) \
36 ((msir_index) << (msi)->srs_shift | \
37 ((intr_index) << (msi)->ibs_shift))
38
Kim Phillips6cce76d2012-11-30 17:34:59 -060039static LIST_HEAD(msi_head);
Li Yang694a7a32010-04-22 16:31:36 +080040
Jason Jin34e36c12008-05-23 16:32:46 +080041struct fsl_msi_feature {
42 u32 fsl_pic_ip;
Timur Tabi2bcd1c02011-09-23 12:41:35 -050043 u32 msiir_offset; /* Offset of MSIIR, relative to start of MSIR bank */
Jason Jin34e36c12008-05-23 16:32:46 +080044};
45
Li Yang02adac62010-04-22 16:31:35 +080046struct fsl_msi_cascade_data {
47 struct fsl_msi *msi_data;
48 int index;
Tudor Laurentiu83495232014-08-19 14:25:01 +030049 int virq;
Li Yang02adac62010-04-22 16:31:35 +080050};
Jason Jin34e36c12008-05-23 16:32:46 +080051
52static inline u32 fsl_msi_read(u32 __iomem *base, unsigned int reg)
53{
54 return in_be32(base + (reg >> 2));
55}
56
Jason Jin34e36c12008-05-23 16:32:46 +080057/*
58 * We do not need this actually. The MSIR register has been read once
59 * in the cascade interrupt. So, this MSI interrupt has been acked
60*/
Lennert Buytenhek37e16612011-03-07 13:59:54 +000061static void fsl_msi_end_irq(struct irq_data *d)
Jason Jin34e36c12008-05-23 16:32:46 +080062{
63}
64
Tudor Laurentiude99f532014-08-19 14:25:05 +030065static void fsl_msi_print_chip(struct irq_data *irqd, struct seq_file *p)
66{
67 struct fsl_msi *msi_data = irqd->domain->host_data;
68 irq_hw_number_t hwirq = irqd_to_hwirq(irqd);
69 int cascade_virq, srs;
70
71 srs = (hwirq >> msi_data->srs_shift) & MSI_SRS_MASK;
72 cascade_virq = msi_data->cascade_array[srs]->virq;
73
74 seq_printf(p, " fsl-msi-%d", cascade_virq);
75}
76
77
Jason Jin34e36c12008-05-23 16:32:46 +080078static struct irq_chip fsl_msi_chip = {
Thomas Gleixner280510f2014-11-23 12:23:20 +010079 .irq_mask = pci_msi_mask_irq,
80 .irq_unmask = pci_msi_unmask_irq,
Lennert Buytenhek37e16612011-03-07 13:59:54 +000081 .irq_ack = fsl_msi_end_irq,
Tudor Laurentiude99f532014-08-19 14:25:05 +030082 .irq_print_chip = fsl_msi_print_chip,
Jason Jin34e36c12008-05-23 16:32:46 +080083};
84
Grant Likelybae1d8f2012-02-14 14:06:50 -070085static int fsl_msi_host_map(struct irq_domain *h, unsigned int virq,
Jason Jin34e36c12008-05-23 16:32:46 +080086 irq_hw_number_t hw)
87{
Lan Chunhe-B2580680818812010-03-15 06:38:33 +000088 struct fsl_msi *msi_data = h->host_data;
Jason Jin34e36c12008-05-23 16:32:46 +080089 struct irq_chip *chip = &fsl_msi_chip;
90
Thomas Gleixner98488db2011-03-25 15:43:57 +010091 irq_set_status_flags(virq, IRQ_TYPE_EDGE_FALLING);
Jason Jin34e36c12008-05-23 16:32:46 +080092
Thomas Gleixnerec775d02011-03-25 16:45:20 +010093 irq_set_chip_data(virq, msi_data);
94 irq_set_chip_and_handler(virq, chip, handle_edge_irq);
Jason Jin34e36c12008-05-23 16:32:46 +080095
96 return 0;
97}
98
Grant Likely9f70b8e2012-01-26 12:24:34 -070099static const struct irq_domain_ops fsl_msi_host_ops = {
Jason Jin34e36c12008-05-23 16:32:46 +0800100 .map = fsl_msi_host_map,
101};
102
Jason Jin34e36c12008-05-23 16:32:46 +0800103static int fsl_msi_init_allocator(struct fsl_msi *msi_data)
104{
Minghuan Lianf31dd942013-06-21 18:59:14 +0800105 int rc, hwirq;
Jason Jin34e36c12008-05-23 16:32:46 +0800106
Minghuan Lianf31dd942013-06-21 18:59:14 +0800107 rc = msi_bitmap_alloc(&msi_data->bitmap, NR_MSI_IRQS_MAX,
Marc Zyngier5d4c9bc2015-10-13 12:51:29 +0100108 irq_domain_get_of_node(msi_data->irqhost));
Michael Ellerman7e7ab362008-08-06 09:10:02 +1000109 if (rc)
110 return rc;
Jason Jin34e36c12008-05-23 16:32:46 +0800111
Minghuan Lianf31dd942013-06-21 18:59:14 +0800112 /*
113 * Reserve all the hwirqs
114 * The available hwirqs will be released in fsl_msi_setup_hwirq()
115 */
116 for (hwirq = 0; hwirq < NR_MSI_IRQS_MAX; hwirq++)
117 msi_bitmap_reserve_hwirq(&msi_data->bitmap, hwirq);
Jason Jin34e36c12008-05-23 16:32:46 +0800118
Jason Jin34e36c12008-05-23 16:32:46 +0800119 return 0;
Jason Jin34e36c12008-05-23 16:32:46 +0800120}
121
Jason Jin34e36c12008-05-23 16:32:46 +0800122static void fsl_teardown_msi_irqs(struct pci_dev *pdev)
123{
124 struct msi_desc *entry;
Lan Chunhe-B2580680818812010-03-15 06:38:33 +0000125 struct fsl_msi *msi_data;
Paul Mackerrase297c932015-09-10 14:36:21 +1000126 irq_hw_number_t hwirq;
Jason Jin34e36c12008-05-23 16:32:46 +0800127
Jiang Liu2921d172015-07-09 16:00:38 +0800128 for_each_pci_msi_entry(entry, pdev) {
Michael Ellermanef24ba72016-09-06 21:53:24 +1000129 if (!entry->irq)
Jason Jin34e36c12008-05-23 16:32:46 +0800130 continue;
Paul Mackerrase297c932015-09-10 14:36:21 +1000131 hwirq = virq_to_hw(entry->irq);
Milton Millerd1921bc2011-05-10 19:30:11 +0000132 msi_data = irq_get_chip_data(entry->irq);
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100133 irq_set_msi_desc(entry->irq, NULL);
Jason Jin34e36c12008-05-23 16:32:46 +0800134 irq_dispose_mapping(entry->irq);
Paul Mackerrase297c932015-09-10 14:36:21 +1000135 msi_bitmap_free_hwirqs(&msi_data->bitmap, hwirq, 1);
Jason Jin34e36c12008-05-23 16:32:46 +0800136 }
137
138 return;
139}
140
141static void fsl_compose_msi_msg(struct pci_dev *pdev, int hwirq,
Lan Chunhe-B2580680818812010-03-15 06:38:33 +0000142 struct msi_msg *msg,
143 struct fsl_msi *fsl_msi_data)
Jason Jin34e36c12008-05-23 16:32:46 +0800144{
Lan Chunhe-B2580680818812010-03-15 06:38:33 +0000145 struct fsl_msi *msi_data = fsl_msi_data;
Kumar Gala3da34aa2009-05-12 15:51:56 -0500146 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
Timur Tabi2bcd1c02011-09-23 12:41:35 -0500147 u64 address; /* Physical address of the MSIIR */
148 int len;
Kim Phillips6cce76d2012-11-30 17:34:59 -0600149 const __be64 *reg;
Jason Jin34e36c12008-05-23 16:32:46 +0800150
Timur Tabi2bcd1c02011-09-23 12:41:35 -0500151 /* If the msi-address-64 property exists, then use it */
152 reg = of_get_property(hose->dn, "msi-address-64", &len);
153 if (reg && (len == sizeof(u64)))
154 address = be64_to_cpup(reg);
155 else
156 address = fsl_pci_immrbar_base(hose) + msi_data->msiir_offset;
157
158 msg->address_lo = lower_32_bits(address);
159 msg->address_hi = upper_32_bits(address);
Kumar Gala3da34aa2009-05-12 15:51:56 -0500160
Hongtao Jiaff015652015-02-26 15:23:08 +0800161 /*
162 * MPIC version 2.0 has erratum PIC1. It causes
163 * that neither MSI nor MSI-X can work fine.
164 * This is a workaround to allow MSI-X to function
165 * properly. It only works for MSI-X, we prevent
166 * MSI on buggy chips in fsl_setup_msi_irqs().
167 */
168 if (msi_data->feature & MSI_HW_ERRATA_ENDIAN)
169 msg->data = __swab32(hwirq);
170 else
171 msg->data = hwirq;
Jason Jin34e36c12008-05-23 16:32:46 +0800172
Minghuan Lianf31dd942013-06-21 18:59:14 +0800173 pr_debug("%s: allocated srs: %d, ibs: %d\n", __func__,
174 (hwirq >> msi_data->srs_shift) & MSI_SRS_MASK,
175 (hwirq >> msi_data->ibs_shift) & MSI_IBS_MASK);
Jason Jin34e36c12008-05-23 16:32:46 +0800176}
177
178static int fsl_setup_msi_irqs(struct pci_dev *pdev, int nvec, int type)
179{
Timur Tabi895d6032011-10-31 17:06:35 -0500180 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
181 struct device_node *np;
182 phandle phandle = 0;
Li Yang694a7a32010-04-22 16:31:36 +0800183 int rc, hwirq = -ENOMEM;
Jason Jin34e36c12008-05-23 16:32:46 +0800184 unsigned int virq;
185 struct msi_desc *entry;
186 struct msi_msg msg;
Lan Chunhe-B2580680818812010-03-15 06:38:33 +0000187 struct fsl_msi *msi_data;
Jason Jin34e36c12008-05-23 16:32:46 +0800188
Hongtao Jiaff015652015-02-26 15:23:08 +0800189 if (type == PCI_CAP_ID_MSI) {
190 /*
191 * MPIC version 2.0 has erratum PIC1. For now MSI
192 * could not work. So check to prevent MSI from
193 * being used on the board with this erratum.
194 */
195 list_for_each_entry(msi_data, &msi_head, list)
196 if (msi_data->feature & MSI_HW_ERRATA_ENDIAN)
197 return -EINVAL;
198 }
Alexander Gordeev6b2fd7ef2014-09-07 20:57:53 +0200199
Timur Tabi895d6032011-10-31 17:06:35 -0500200 /*
201 * If the PCI node has an fsl,msi property, then we need to use it
202 * to find the specific MSI.
203 */
204 np = of_parse_phandle(hose->dn, "fsl,msi", 0);
205 if (np) {
Timur Tabi446bc1f2011-12-13 14:51:59 -0600206 if (of_device_is_compatible(np, "fsl,mpic-msi") ||
Tudor Laurentiu67e35c32014-08-13 16:55:13 +0300207 of_device_is_compatible(np, "fsl,vmpic-msi") ||
208 of_device_is_compatible(np, "fsl,vmpic-msi-v4.3"))
Timur Tabi895d6032011-10-31 17:06:35 -0500209 phandle = np->phandle;
210 else {
Timur Tabi446bc1f2011-12-13 14:51:59 -0600211 dev_err(&pdev->dev,
Rob Herringb7c670d2017-08-21 10:16:47 -0500212 "node %pOF has an invalid fsl,msi phandle %u\n",
213 hose->dn, np->phandle);
Timur Tabi895d6032011-10-31 17:06:35 -0500214 return -EINVAL;
215 }
216 }
217
Jiang Liu2921d172015-07-09 16:00:38 +0800218 for_each_pci_msi_entry(entry, pdev) {
Timur Tabi895d6032011-10-31 17:06:35 -0500219 /*
220 * Loop over all the MSI devices until we find one that has an
221 * available interrupt.
222 */
Li Yang694a7a32010-04-22 16:31:36 +0800223 list_for_each_entry(msi_data, &msi_head, list) {
Timur Tabi895d6032011-10-31 17:06:35 -0500224 /*
225 * If the PCI node has an fsl,msi property, then we
226 * restrict our search to the corresponding MSI node.
227 * The simplest way is to skip over MSI nodes with the
228 * wrong phandle. Under the Freescale hypervisor, this
229 * has the additional benefit of skipping over MSI
230 * nodes that are not mapped in the PAMU.
231 */
232 if (phandle && (phandle != msi_data->phandle))
233 continue;
234
Li Yang694a7a32010-04-22 16:31:36 +0800235 hwirq = msi_bitmap_alloc_hwirqs(&msi_data->bitmap, 1);
236 if (hwirq >= 0)
237 break;
238 }
Lan Chunhe-B2580680818812010-03-15 06:38:33 +0000239
Jason Jin34e36c12008-05-23 16:32:46 +0800240 if (hwirq < 0) {
241 rc = hwirq;
Timur Tabi446bc1f2011-12-13 14:51:59 -0600242 dev_err(&pdev->dev, "could not allocate MSI interrupt\n");
Jason Jin34e36c12008-05-23 16:32:46 +0800243 goto out_free;
244 }
245
246 virq = irq_create_mapping(msi_data->irqhost, hwirq);
247
Michael Ellermanef24ba72016-09-06 21:53:24 +1000248 if (!virq) {
Timur Tabi446bc1f2011-12-13 14:51:59 -0600249 dev_err(&pdev->dev, "fail mapping hwirq %i\n", hwirq);
Michael Ellerman7e7ab362008-08-06 09:10:02 +1000250 msi_bitmap_free_hwirqs(&msi_data->bitmap, hwirq, 1);
Jason Jin34e36c12008-05-23 16:32:46 +0800251 rc = -ENOSPC;
252 goto out_free;
253 }
Milton Millerd1921bc2011-05-10 19:30:11 +0000254 /* chip_data is msi_data via host->hostdata in host->map() */
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100255 irq_set_msi_desc(virq, entry);
Jason Jin34e36c12008-05-23 16:32:46 +0800256
Lan Chunhe-B2580680818812010-03-15 06:38:33 +0000257 fsl_compose_msi_msg(pdev, hwirq, &msg, msi_data);
Jiang Liu83a18912014-11-09 23:10:34 +0800258 pci_write_msi_msg(virq, &msg);
Jason Jin34e36c12008-05-23 16:32:46 +0800259 }
260 return 0;
261
262out_free:
Li Yang694a7a32010-04-22 16:31:36 +0800263 /* free by the caller of this function */
Jason Jin34e36c12008-05-23 16:32:46 +0800264 return rc;
265}
266
Tudor Laurentiu543c0432014-08-19 14:25:03 +0300267static irqreturn_t fsl_msi_cascade(int irq, void *data)
Jason Jin34e36c12008-05-23 16:32:46 +0800268{
269 unsigned int cascade_irq;
Li Yang02adac62010-04-22 16:31:35 +0800270 struct fsl_msi *msi_data;
Jason Jin34e36c12008-05-23 16:32:46 +0800271 int msir_index = -1;
272 u32 msir_value = 0;
273 u32 intr_index;
274 u32 have_shift = 0;
Tudor Laurentiu543c0432014-08-19 14:25:03 +0300275 struct fsl_msi_cascade_data *cascade_data = data;
276 irqreturn_t ret = IRQ_NONE;
Li Yang02adac62010-04-22 16:31:35 +0800277
Li Yang02adac62010-04-22 16:31:35 +0800278 msi_data = cascade_data->msi_data;
Jason Jin34e36c12008-05-23 16:32:46 +0800279
Li Yang02adac62010-04-22 16:31:35 +0800280 msir_index = cascade_data->index;
Jason Jin34e36c12008-05-23 16:32:46 +0800281
Minghuan Lianf31dd942013-06-21 18:59:14 +0800282 if (msir_index >= NR_MSI_REG_MAX)
Michael Ellermanef24ba72016-09-06 21:53:24 +1000283 cascade_irq = 0;
Jason Jin34e36c12008-05-23 16:32:46 +0800284
Lan Chunhe-B2580680818812010-03-15 06:38:33 +0000285 switch (msi_data->feature & FSL_PIC_IP_MASK) {
Jason Jin34e36c12008-05-23 16:32:46 +0800286 case FSL_PIC_IP_MPIC:
287 msir_value = fsl_msi_read(msi_data->msi_regs,
288 msir_index * 0x10);
289 break;
290 case FSL_PIC_IP_IPIC:
291 msir_value = fsl_msi_read(msi_data->msi_regs, msir_index * 0x4);
292 break;
Scott Wood305bcf22012-07-03 05:48:55 +0000293#ifdef CONFIG_EPAPR_PARAVIRT
294 case FSL_PIC_IP_VMPIC: {
295 unsigned int ret;
Timur Tabi446bc1f2011-12-13 14:51:59 -0600296 ret = fh_vmpic_get_msir(virq_to_hw(irq), &msir_value);
297 if (ret) {
298 pr_err("fsl-msi: fh_vmpic_get_msir() failed for "
299 "irq %u (ret=%u)\n", irq, ret);
300 msir_value = 0;
301 }
302 break;
Jason Jin34e36c12008-05-23 16:32:46 +0800303 }
Scott Wood305bcf22012-07-03 05:48:55 +0000304#endif
305 }
Jason Jin34e36c12008-05-23 16:32:46 +0800306
307 while (msir_value) {
308 intr_index = ffs(msir_value) - 1;
309
310 cascade_irq = irq_linear_revmap(msi_data->irqhost,
Minghuan Lianf31dd942013-06-21 18:59:14 +0800311 msi_hwirq(msi_data, msir_index,
312 intr_index + have_shift));
Michael Ellermanef24ba72016-09-06 21:53:24 +1000313 if (cascade_irq) {
Jason Jin34e36c12008-05-23 16:32:46 +0800314 generic_handle_irq(cascade_irq);
Tudor Laurentiu543c0432014-08-19 14:25:03 +0300315 ret = IRQ_HANDLED;
316 }
Anton Vorontsov692d1032008-05-23 17:41:02 +0400317 have_shift += intr_index + 1;
318 msir_value = msir_value >> (intr_index + 1);
Jason Jin34e36c12008-05-23 16:32:46 +0800319 }
Jason Jin34e36c12008-05-23 16:32:46 +0800320
Tudor Laurentiu543c0432014-08-19 14:25:03 +0300321 return ret;
Jason Jin34e36c12008-05-23 16:32:46 +0800322}
323
Grant Likelya454dc52010-07-22 15:52:34 -0600324static int fsl_of_msi_remove(struct platform_device *ofdev)
Li Yang48059992010-04-22 16:31:39 +0800325{
Milton Miller6c4c82e2011-05-10 19:30:07 +0000326 struct fsl_msi *msi = platform_get_drvdata(ofdev);
Li Yang48059992010-04-22 16:31:39 +0800327 int virq, i;
Li Yang48059992010-04-22 16:31:39 +0800328
329 if (msi->list.prev != NULL)
330 list_del(&msi->list);
Minghuan Lianf31dd942013-06-21 18:59:14 +0800331 for (i = 0; i < NR_MSI_REG_MAX; i++) {
Tudor Laurentiu83495232014-08-19 14:25:01 +0300332 if (msi->cascade_array[i]) {
333 virq = msi->cascade_array[i]->virq;
334
Michael Ellermanef24ba72016-09-06 21:53:24 +1000335 BUG_ON(!virq);
Tudor Laurentiu83495232014-08-19 14:25:01 +0300336
Tudor Laurentiu543c0432014-08-19 14:25:03 +0300337 free_irq(virq, msi->cascade_array[i]);
Tudor Laurentiu83495232014-08-19 14:25:01 +0300338 kfree(msi->cascade_array[i]);
Li Yang48059992010-04-22 16:31:39 +0800339 irq_dispose_mapping(virq);
340 }
341 }
342 if (msi->bitmap.bitmap)
343 msi_bitmap_free(&msi->bitmap);
Timur Tabi446bc1f2011-12-13 14:51:59 -0600344 if ((msi->feature & FSL_PIC_IP_MASK) != FSL_PIC_IP_VMPIC)
345 iounmap(msi->msi_regs);
Li Yang48059992010-04-22 16:31:39 +0800346 kfree(msi);
347
348 return 0;
349}
350
Sebastian Andrzej Siewior58631ad2013-04-02 15:33:36 +0200351static struct lock_class_key fsl_msi_irq_class;
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100352static struct lock_class_key fsl_msi_irq_request_class;
Sebastian Andrzej Siewior58631ad2013-04-02 15:33:36 +0200353
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800354static int fsl_msi_setup_hwirq(struct fsl_msi *msi, struct platform_device *dev,
355 int offset, int irq_index)
Scott Wood6820fea2011-01-17 14:25:28 -0600356{
357 struct fsl_msi_cascade_data *cascade_data = NULL;
Tudor Laurentiu543c0432014-08-19 14:25:03 +0300358 int virt_msir, i, ret;
Scott Wood6820fea2011-01-17 14:25:28 -0600359
360 virt_msir = irq_of_parse_and_map(dev->dev.of_node, irq_index);
Michael Ellermanef24ba72016-09-06 21:53:24 +1000361 if (!virt_msir) {
Scott Wood6820fea2011-01-17 14:25:28 -0600362 dev_err(&dev->dev, "%s: Cannot translate IRQ index %d\n",
363 __func__, irq_index);
364 return 0;
365 }
366
367 cascade_data = kzalloc(sizeof(struct fsl_msi_cascade_data), GFP_KERNEL);
368 if (!cascade_data) {
369 dev_err(&dev->dev, "No memory for MSI cascade data\n");
370 return -ENOMEM;
371 }
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100372 irq_set_lockdep_class(virt_msir, &fsl_msi_irq_class,
373 &fsl_msi_irq_request_class);
Timur Tabi22285112011-09-13 16:17:00 -0500374 cascade_data->index = offset;
Scott Wood6820fea2011-01-17 14:25:28 -0600375 cascade_data->msi_data = msi;
Tudor Laurentiu83495232014-08-19 14:25:01 +0300376 cascade_data->virq = virt_msir;
377 msi->cascade_array[irq_index] = cascade_data;
Tudor Laurentiu543c0432014-08-19 14:25:03 +0300378
Kevin Haod7ce4372014-11-14 13:51:22 +0800379 ret = request_irq(virt_msir, fsl_msi_cascade, IRQF_NO_THREAD,
Tudor Laurentiu543c0432014-08-19 14:25:03 +0300380 "fsl-msi-cascade", cascade_data);
381 if (ret) {
382 dev_err(&dev->dev, "failed to request_irq(%d), ret = %d\n",
383 virt_msir, ret);
384 return ret;
385 }
Scott Wood6820fea2011-01-17 14:25:28 -0600386
Minghuan Lianf31dd942013-06-21 18:59:14 +0800387 /* Release the hwirqs corresponding to this MSI register */
388 for (i = 0; i < IRQS_PER_MSI_REG; i++)
389 msi_bitmap_free_hwirqs(&msi->bitmap,
390 msi_hwirq(msi, offset, i), 1);
391
Scott Wood6820fea2011-01-17 14:25:28 -0600392 return 0;
393}
394
Grant Likelyb1608d62011-05-18 11:19:24 -0600395static const struct of_device_id fsl_of_msi_ids[];
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800396static int fsl_of_msi_probe(struct platform_device *dev)
Jason Jin34e36c12008-05-23 16:32:46 +0800397{
Grant Likelyb1608d62011-05-18 11:19:24 -0600398 const struct of_device_id *match;
Jason Jin34e36c12008-05-23 16:32:46 +0800399 struct fsl_msi *msi;
Minghuan Lianf31dd942013-06-21 18:59:14 +0800400 struct resource res, msiir;
Scott Wood6820fea2011-01-17 14:25:28 -0600401 int err, i, j, irq_index, count;
Jason Jin34e36c12008-05-23 16:32:46 +0800402 const u32 *p;
Uwe Kleine-Königf318f1d2012-05-21 21:57:39 +0200403 const struct fsl_msi_feature *features;
Li Yang061ca4a2010-04-22 16:31:37 +0800404 int len;
405 u32 offset;
Daniel Axtens00e25392015-04-14 14:27:58 +1000406 struct pci_controller *phb;
Jason Jin34e36c12008-05-23 16:32:46 +0800407
Grant Likelyb1608d62011-05-18 11:19:24 -0600408 match = of_match_device(fsl_of_msi_ids, &dev->dev);
409 if (!match)
Grant Likely00006122011-02-22 19:59:54 -0700410 return -EINVAL;
Grant Likelyb1608d62011-05-18 11:19:24 -0600411 features = match->data;
Grant Likely00006122011-02-22 19:59:54 -0700412
Jason Jin34e36c12008-05-23 16:32:46 +0800413 printk(KERN_DEBUG "Setting up Freescale MSI support\n");
414
415 msi = kzalloc(sizeof(struct fsl_msi), GFP_KERNEL);
416 if (!msi) {
417 dev_err(&dev->dev, "No memory for MSI structure\n");
Li Yang48059992010-04-22 16:31:39 +0800418 return -ENOMEM;
Jason Jin34e36c12008-05-23 16:32:46 +0800419 }
Milton Miller6c4c82e2011-05-10 19:30:07 +0000420 platform_set_drvdata(dev, msi);
Jason Jin34e36c12008-05-23 16:32:46 +0800421
Grant Likelya8db8cf2012-02-14 14:06:54 -0700422 msi->irqhost = irq_domain_add_linear(dev->dev.of_node,
Minghuan Lianf31dd942013-06-21 18:59:14 +0800423 NR_MSI_IRQS_MAX, &fsl_msi_host_ops, msi);
Jason Jin34e36c12008-05-23 16:32:46 +0800424
Jason Jin34e36c12008-05-23 16:32:46 +0800425 if (msi->irqhost == NULL) {
426 dev_err(&dev->dev, "No memory for MSI irqhost\n");
Jason Jin34e36c12008-05-23 16:32:46 +0800427 err = -ENOMEM;
428 goto error_out;
429 }
430
Timur Tabi446bc1f2011-12-13 14:51:59 -0600431 /*
432 * Under the Freescale hypervisor, the msi nodes don't have a 'reg'
433 * property. Instead, we use hypercalls to access the MSI.
434 */
435 if ((features->fsl_pic_ip & FSL_PIC_IP_MASK) != FSL_PIC_IP_VMPIC) {
436 err = of_address_to_resource(dev->dev.of_node, 0, &res);
437 if (err) {
Rob Herringb7c670d2017-08-21 10:16:47 -0500438 dev_err(&dev->dev, "invalid resource for node %pOF\n",
439 dev->dev.of_node);
Timur Tabi446bc1f2011-12-13 14:51:59 -0600440 goto error_out;
441 }
Jason Jin34e36c12008-05-23 16:32:46 +0800442
Timur Tabi446bc1f2011-12-13 14:51:59 -0600443 msi->msi_regs = ioremap(res.start, resource_size(&res));
444 if (!msi->msi_regs) {
Liu Shuob53804c2012-03-08 14:47:37 -0800445 err = -ENOMEM;
Rob Herringb7c670d2017-08-21 10:16:47 -0500446 dev_err(&dev->dev, "could not map node %pOF\n",
447 dev->dev.of_node);
Timur Tabi446bc1f2011-12-13 14:51:59 -0600448 goto error_out;
449 }
450 msi->msiir_offset =
451 features->msiir_offset + (res.start & 0xfffff);
Minghuan Lianf31dd942013-06-21 18:59:14 +0800452
453 /*
454 * First read the MSIIR/MSIIR1 offset from dts
455 * On failure use the hardcode MSIIR offset
456 */
457 if (of_address_to_resource(dev->dev.of_node, 1, &msiir))
458 msi->msiir_offset = features->msiir_offset +
459 (res.start & MSIIR_OFFSET_MASK);
460 else
461 msi->msiir_offset = msiir.start & MSIIR_OFFSET_MASK;
Jason Jin34e36c12008-05-23 16:32:46 +0800462 }
463
Anton Vorontsov692d1032008-05-23 17:41:02 +0400464 msi->feature = features->fsl_pic_ip;
Jason Jin34e36c12008-05-23 16:32:46 +0800465
Hongtao Jiaff015652015-02-26 15:23:08 +0800466 /* For erratum PIC1 on MPIC version 2.0*/
467 if ((features->fsl_pic_ip & FSL_PIC_IP_MASK) == FSL_PIC_IP_MPIC
468 && (fsl_mpic_primary_get_version() == 0x0200))
469 msi->feature |= MSI_HW_ERRATA_ENDIAN;
470
Timur Tabi895d6032011-10-31 17:06:35 -0500471 /*
472 * Remember the phandle, so that we can match with any PCI nodes
473 * that have an "fsl,msi" property.
474 */
475 msi->phandle = dev->dev.of_node->phandle;
476
Wei Yongjunf8dc6eb2013-05-07 21:46:36 +0800477 err = fsl_msi_init_allocator(msi);
478 if (err) {
Jason Jin34e36c12008-05-23 16:32:46 +0800479 dev_err(&dev->dev, "Error allocating MSI bitmap\n");
480 goto error_out;
481 }
482
Scott Wood6820fea2011-01-17 14:25:28 -0600483 p = of_get_property(dev->dev.of_node, "msi-available-ranges", &len);
Jason Jin34e36c12008-05-23 16:32:46 +0800484
Tudor Laurentiu67e35c32014-08-13 16:55:13 +0300485 if (of_device_is_compatible(dev->dev.of_node, "fsl,mpic-msi-v4.3") ||
486 of_device_is_compatible(dev->dev.of_node, "fsl,vmpic-msi-v4.3")) {
Minghuan Lianf31dd942013-06-21 18:59:14 +0800487 msi->srs_shift = MSIIR1_SRS_SHIFT;
488 msi->ibs_shift = MSIIR1_IBS_SHIFT;
489 if (p)
490 dev_warn(&dev->dev, "%s: dose not support msi-available-ranges property\n",
491 __func__);
Scott Wood6820fea2011-01-17 14:25:28 -0600492
Minghuan Lianf31dd942013-06-21 18:59:14 +0800493 for (irq_index = 0; irq_index < NR_MSI_REG_MSIIR1;
494 irq_index++) {
495 err = fsl_msi_setup_hwirq(msi, dev,
496 irq_index, irq_index);
497 if (err)
498 goto error_out;
499 }
500 } else {
501 static const u32 all_avail[] =
502 { 0, NR_MSI_REG_MSIIR * IRQS_PER_MSI_REG };
503
504 msi->srs_shift = MSIIR_SRS_SHIFT;
505 msi->ibs_shift = MSIIR_IBS_SHIFT;
506
507 if (p && len % (2 * sizeof(u32)) != 0) {
508 dev_err(&dev->dev, "%s: Malformed msi-available-ranges property\n",
509 __func__);
Scott Wood6820fea2011-01-17 14:25:28 -0600510 err = -EINVAL;
511 goto error_out;
512 }
513
Minghuan Lianf31dd942013-06-21 18:59:14 +0800514 if (!p) {
515 p = all_avail;
516 len = sizeof(all_avail);
517 }
Scott Wood6820fea2011-01-17 14:25:28 -0600518
Minghuan Lianf31dd942013-06-21 18:59:14 +0800519 for (irq_index = 0, i = 0; i < len / (2 * sizeof(u32)); i++) {
520 if (p[i * 2] % IRQS_PER_MSI_REG ||
521 p[i * 2 + 1] % IRQS_PER_MSI_REG) {
Rob Herringb7c670d2017-08-21 10:16:47 -0500522 pr_warn("%s: %pOF: msi available range of %u at %u is not IRQ-aligned\n",
523 __func__, dev->dev.of_node,
Minghuan Lianf31dd942013-06-21 18:59:14 +0800524 p[i * 2 + 1], p[i * 2]);
525 err = -EINVAL;
Li Yang02adac62010-04-22 16:31:35 +0800526 goto error_out;
Minghuan Lianf31dd942013-06-21 18:59:14 +0800527 }
528
529 offset = p[i * 2] / IRQS_PER_MSI_REG;
530 count = p[i * 2 + 1] / IRQS_PER_MSI_REG;
531
532 for (j = 0; j < count; j++, irq_index++) {
533 err = fsl_msi_setup_hwirq(msi, dev, offset + j,
534 irq_index);
535 if (err)
536 goto error_out;
537 }
Jason Jin34e36c12008-05-23 16:32:46 +0800538 }
539 }
540
Li Yang694a7a32010-04-22 16:31:36 +0800541 list_add_tail(&msi->list, &msi_head);
Jason Jin34e36c12008-05-23 16:32:46 +0800542
Daniel Axtens00e25392015-04-14 14:27:58 +1000543 /*
544 * Apply the MSI ops to all the controllers.
545 * It doesn't hurt to reassign the same ops,
546 * but bail out if we find another MSI driver.
547 */
548 list_for_each_entry(phb, &hose_list, list_node) {
549 if (!phb->controller_ops.setup_msi_irqs) {
550 phb->controller_ops.setup_msi_irqs = fsl_setup_msi_irqs;
551 phb->controller_ops.teardown_msi_irqs = fsl_teardown_msi_irqs;
552 } else if (phb->controller_ops.setup_msi_irqs != fsl_setup_msi_irqs) {
553 dev_err(&dev->dev, "Different MSI driver already installed!\n");
554 err = -ENODEV;
555 goto error_out;
556 }
Lan Chunhe-B2580680818812010-03-15 06:38:33 +0000557 }
Jason Jin34e36c12008-05-23 16:32:46 +0800558 return 0;
559error_out:
Li Yang48059992010-04-22 16:31:39 +0800560 fsl_of_msi_remove(dev);
Jason Jin34e36c12008-05-23 16:32:46 +0800561 return err;
562}
563
564static const struct fsl_msi_feature mpic_msi_feature = {
565 .fsl_pic_ip = FSL_PIC_IP_MPIC,
566 .msiir_offset = 0x140,
567};
568
569static const struct fsl_msi_feature ipic_msi_feature = {
570 .fsl_pic_ip = FSL_PIC_IP_IPIC,
571 .msiir_offset = 0x38,
572};
573
Timur Tabi446bc1f2011-12-13 14:51:59 -0600574static const struct fsl_msi_feature vmpic_msi_feature = {
575 .fsl_pic_ip = FSL_PIC_IP_VMPIC,
576 .msiir_offset = 0,
577};
578
Jason Jin34e36c12008-05-23 16:32:46 +0800579static const struct of_device_id fsl_of_msi_ids[] = {
580 {
581 .compatible = "fsl,mpic-msi",
Arnd Bergmanna99cc822012-07-13 16:24:26 +0000582 .data = &mpic_msi_feature,
Jason Jin34e36c12008-05-23 16:32:46 +0800583 },
584 {
Minghuan Lianf31dd942013-06-21 18:59:14 +0800585 .compatible = "fsl,mpic-msi-v4.3",
586 .data = &mpic_msi_feature,
587 },
588 {
Jason Jin34e36c12008-05-23 16:32:46 +0800589 .compatible = "fsl,ipic-msi",
Arnd Bergmanna99cc822012-07-13 16:24:26 +0000590 .data = &ipic_msi_feature,
Jason Jin34e36c12008-05-23 16:32:46 +0800591 },
Scott Wood305bcf22012-07-03 05:48:55 +0000592#ifdef CONFIG_EPAPR_PARAVIRT
Timur Tabi446bc1f2011-12-13 14:51:59 -0600593 {
594 .compatible = "fsl,vmpic-msi",
Arnd Bergmanna99cc822012-07-13 16:24:26 +0000595 .data = &vmpic_msi_feature,
Timur Tabi446bc1f2011-12-13 14:51:59 -0600596 },
Tudor Laurentiu67e35c32014-08-13 16:55:13 +0300597 {
598 .compatible = "fsl,vmpic-msi-v4.3",
599 .data = &vmpic_msi_feature,
600 },
Scott Wood305bcf22012-07-03 05:48:55 +0000601#endif
Jason Jin34e36c12008-05-23 16:32:46 +0800602 {}
603};
604
Grant Likely00006122011-02-22 19:59:54 -0700605static struct platform_driver fsl_of_msi_driver = {
Grant Likely40182942010-04-13 16:13:02 -0700606 .driver = {
607 .name = "fsl-msi",
Grant Likely40182942010-04-13 16:13:02 -0700608 .of_match_table = fsl_of_msi_ids,
609 },
Jason Jin34e36c12008-05-23 16:32:46 +0800610 .probe = fsl_of_msi_probe,
Li Yang48059992010-04-22 16:31:39 +0800611 .remove = fsl_of_msi_remove,
Jason Jin34e36c12008-05-23 16:32:46 +0800612};
613
614static __init int fsl_of_msi_init(void)
615{
Grant Likely00006122011-02-22 19:59:54 -0700616 return platform_driver_register(&fsl_of_msi_driver);
Jason Jin34e36c12008-05-23 16:32:46 +0800617}
618
619subsys_initcall(fsl_of_msi_init);