blob: 544efe2741be49c92fb9bdfe98df2c0671c4dbdf [file] [log] [blame]
Thomas Gleixner6b39ba72008-10-16 11:32:24 +02001/*
2 * Common interrupt code for 32 and 64 bit
3 */
4#include <linux/cpu.h>
5#include <linux/interrupt.h>
6#include <linux/kernel_stat.h>
Andres Salomon4722d192010-11-12 05:45:26 +00007#include <linux/of.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +02008#include <linux/seq_file.h>
Jaswinder Singh Rajput6a02e712009-01-04 16:22:17 +05309#include <linux/smp.h>
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -080010#include <linux/ftrace.h>
Jean Delvareca4445642011-03-25 15:20:14 +010011#include <linux/delay.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020012
Ingo Molnar7b6aa332009-02-17 13:58:15 +010013#include <asm/apic.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020014#include <asm/io_apic.h>
Ingo Molnarc3d80002008-12-23 15:15:17 +010015#include <asm/irq.h>
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -080016#include <asm/idle.h>
Andi Kleen01ca79f2009-05-27 21:56:52 +020017#include <asm/mce.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053018#include <asm/hw_irq.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020019
20atomic_t irq_err_count;
21
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060022/* Function pointer for generic interrupt vector handling */
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -050023void (*x86_platform_ipi_callback)(void) = NULL;
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060024
Thomas Gleixner249f6d92008-10-16 12:18:50 +020025/*
26 * 'what should we do if we get a hw irq event on an illegal vector'.
27 * each architecture has to answer this themselves.
28 */
29void ack_bad_irq(unsigned int irq)
30{
Cyrill Gorcunovedea7142009-04-12 20:47:39 +040031 if (printk_ratelimit())
32 pr_err("unexpected IRQ trap at vector %02x\n", irq);
Thomas Gleixner249f6d92008-10-16 12:18:50 +020033
Thomas Gleixner249f6d92008-10-16 12:18:50 +020034 /*
35 * Currently unexpected vectors happen only on SMP and APIC.
36 * We _must_ ack these because every local APIC has only N
37 * irq slots per priority level, and a 'hanging, unacked' IRQ
38 * holds up an irq slot - in excessive cases (when multiple
39 * unexpected vectors occur) that might lock up the APIC
40 * completely.
41 * But only ack when the APIC is enabled -AK
42 */
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +040043 ack_APIC_irq();
Thomas Gleixner249f6d92008-10-16 12:18:50 +020044}
45
Brian Gerst1b437c82009-01-19 00:38:57 +090046#define irq_stats(x) (&per_cpu(irq_stat, x))
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020047/*
Thomas Gleixner517e4982010-12-16 17:59:57 +010048 * /proc/interrupts printing for arch specific interrupts
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020049 */
Thomas Gleixner517e4982010-12-16 17:59:57 +010050int arch_show_interrupts(struct seq_file *p, int prec)
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020051{
52 int j;
53
Jan Beulich7a81d9a2009-03-12 12:45:15 +000054 seq_printf(p, "%*s: ", prec, "NMI");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020055 for_each_online_cpu(j)
56 seq_printf(p, "%10u ", irq_stats(j)->__nmi_count);
57 seq_printf(p, " Non-maskable interrupts\n");
58#ifdef CONFIG_X86_LOCAL_APIC
Jan Beulich7a81d9a2009-03-12 12:45:15 +000059 seq_printf(p, "%*s: ", prec, "LOC");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020060 for_each_online_cpu(j)
61 seq_printf(p, "%10u ", irq_stats(j)->apic_timer_irqs);
62 seq_printf(p, " Local timer interrupts\n");
Jaswinder Singh Rajput474e56b2009-03-23 02:08:34 +053063
64 seq_printf(p, "%*s: ", prec, "SPU");
65 for_each_online_cpu(j)
66 seq_printf(p, "%10u ", irq_stats(j)->irq_spurious_count);
67 seq_printf(p, " Spurious interrupts\n");
Li Hong89ccf462009-10-14 18:50:39 +080068 seq_printf(p, "%*s: ", prec, "PMI");
Ingo Molnar241771e2008-12-03 10:39:53 +010069 for_each_online_cpu(j)
70 seq_printf(p, "%10u ", irq_stats(j)->apic_perf_irqs);
Li Hong89ccf462009-10-14 18:50:39 +080071 seq_printf(p, " Performance monitoring interrupts\n");
Peter Zijlstrae360adb2010-10-14 14:01:34 +080072 seq_printf(p, "%*s: ", prec, "IWI");
Peter Zijlstrab6276f32009-04-06 11:45:03 +020073 for_each_online_cpu(j)
Peter Zijlstrae360adb2010-10-14 14:01:34 +080074 seq_printf(p, "%10u ", irq_stats(j)->apic_irq_work_irqs);
75 seq_printf(p, " IRQ work interrupts\n");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020076#endif
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -050077 if (x86_platform_ipi_callback) {
Hidetoshi Seto59d13812009-03-25 10:50:34 +090078 seq_printf(p, "%*s: ", prec, "PLT");
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060079 for_each_online_cpu(j)
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -050080 seq_printf(p, "%10u ", irq_stats(j)->x86_platform_ipis);
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060081 seq_printf(p, " Platform interrupts\n");
82 }
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020083#ifdef CONFIG_SMP
Jan Beulich7a81d9a2009-03-12 12:45:15 +000084 seq_printf(p, "%*s: ", prec, "RES");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020085 for_each_online_cpu(j)
86 seq_printf(p, "%10u ", irq_stats(j)->irq_resched_count);
87 seq_printf(p, " Rescheduling interrupts\n");
Jan Beulich7a81d9a2009-03-12 12:45:15 +000088 seq_printf(p, "%*s: ", prec, "CAL");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020089 for_each_online_cpu(j)
90 seq_printf(p, "%10u ", irq_stats(j)->irq_call_count);
91 seq_printf(p, " Function call interrupts\n");
Jan Beulich7a81d9a2009-03-12 12:45:15 +000092 seq_printf(p, "%*s: ", prec, "TLB");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020093 for_each_online_cpu(j)
94 seq_printf(p, "%10u ", irq_stats(j)->irq_tlb_count);
95 seq_printf(p, " TLB shootdowns\n");
96#endif
Jan Beulich0444c9b2009-11-20 14:03:05 +000097#ifdef CONFIG_X86_THERMAL_VECTOR
Jan Beulich7a81d9a2009-03-12 12:45:15 +000098 seq_printf(p, "%*s: ", prec, "TRM");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020099 for_each_online_cpu(j)
100 seq_printf(p, "%10u ", irq_stats(j)->irq_thermal_count);
101 seq_printf(p, " Thermal event interrupts\n");
Jan Beulich0444c9b2009-11-20 14:03:05 +0000102#endif
103#ifdef CONFIG_X86_MCE_THRESHOLD
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000104 seq_printf(p, "%*s: ", prec, "THR");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200105 for_each_online_cpu(j)
106 seq_printf(p, "%10u ", irq_stats(j)->irq_threshold_count);
107 seq_printf(p, " Threshold APIC interrupts\n");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200108#endif
Andi Kleenc1ebf832009-07-09 00:31:41 +0200109#ifdef CONFIG_X86_MCE
Andi Kleen01ca79f2009-05-27 21:56:52 +0200110 seq_printf(p, "%*s: ", prec, "MCE");
111 for_each_online_cpu(j)
112 seq_printf(p, "%10u ", per_cpu(mce_exception_count, j));
113 seq_printf(p, " Machine check exceptions\n");
Andi Kleenca84f692009-05-27 21:56:57 +0200114 seq_printf(p, "%*s: ", prec, "MCP");
115 for_each_online_cpu(j)
116 seq_printf(p, "%10u ", per_cpu(mce_poll_count, j));
117 seq_printf(p, " Machine check polls\n");
Andi Kleen01ca79f2009-05-27 21:56:52 +0200118#endif
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000119 seq_printf(p, "%*s: %10u\n", prec, "ERR", atomic_read(&irq_err_count));
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200120#if defined(CONFIG_X86_IO_APIC)
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000121 seq_printf(p, "%*s: %10u\n", prec, "MIS", atomic_read(&irq_mis_count));
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200122#endif
123 return 0;
124}
125
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200126/*
127 * /proc/stat helpers
128 */
129u64 arch_irq_stat_cpu(unsigned int cpu)
130{
131 u64 sum = irq_stats(cpu)->__nmi_count;
132
133#ifdef CONFIG_X86_LOCAL_APIC
134 sum += irq_stats(cpu)->apic_timer_irqs;
Jaswinder Singh Rajput474e56b2009-03-23 02:08:34 +0530135 sum += irq_stats(cpu)->irq_spurious_count;
Ingo Molnar241771e2008-12-03 10:39:53 +0100136 sum += irq_stats(cpu)->apic_perf_irqs;
Peter Zijlstrae360adb2010-10-14 14:01:34 +0800137 sum += irq_stats(cpu)->apic_irq_work_irqs;
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200138#endif
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500139 if (x86_platform_ipi_callback)
140 sum += irq_stats(cpu)->x86_platform_ipis;
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200141#ifdef CONFIG_SMP
142 sum += irq_stats(cpu)->irq_resched_count;
143 sum += irq_stats(cpu)->irq_call_count;
144 sum += irq_stats(cpu)->irq_tlb_count;
145#endif
Jan Beulich0444c9b2009-11-20 14:03:05 +0000146#ifdef CONFIG_X86_THERMAL_VECTOR
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200147 sum += irq_stats(cpu)->irq_thermal_count;
Jan Beulich0444c9b2009-11-20 14:03:05 +0000148#endif
149#ifdef CONFIG_X86_MCE_THRESHOLD
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200150 sum += irq_stats(cpu)->irq_threshold_count;
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200151#endif
Andi Kleenc1ebf832009-07-09 00:31:41 +0200152#ifdef CONFIG_X86_MCE
Hidetoshi Seto8051dbd2009-06-02 16:53:23 +0900153 sum += per_cpu(mce_exception_count, cpu);
154 sum += per_cpu(mce_poll_count, cpu);
155#endif
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200156 return sum;
157}
158
159u64 arch_irq_stat(void)
160{
161 u64 sum = atomic_read(&irq_err_count);
162
163#ifdef CONFIG_X86_IO_APIC
164 sum += atomic_read(&irq_mis_count);
165#endif
166 return sum;
167}
Ingo Molnarc3d80002008-12-23 15:15:17 +0100168
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800169
170/*
171 * do_IRQ handles all normal device IRQ's (the special
172 * SMP cross-CPU interrupts have their own specific
173 * handlers).
174 */
175unsigned int __irq_entry do_IRQ(struct pt_regs *regs)
176{
177 struct pt_regs *old_regs = set_irq_regs(regs);
178
179 /* high bit used in ret_from_ code */
180 unsigned vector = ~regs->orig_ax;
181 unsigned irq;
182
183 exit_idle();
184 irq_enter();
185
Tejun Heo0a3aee02010-12-18 16:28:55 +0100186 irq = __this_cpu_read(vector_irq[vector]);
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800187
188 if (!handle_irq(irq, regs)) {
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400189 ack_APIC_irq();
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800190
191 if (printk_ratelimit())
Cyrill Gorcunovedea7142009-04-12 20:47:39 +0400192 pr_emerg("%s: %d.%d No irq handler for vector (irq %d)\n",
193 __func__, smp_processor_id(), vector, irq);
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800194 }
195
196 irq_exit();
197
198 set_irq_regs(old_regs);
199 return 1;
200}
201
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600202/*
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500203 * Handler for X86_PLATFORM_IPI_VECTOR.
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600204 */
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500205void smp_x86_platform_ipi(struct pt_regs *regs)
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600206{
207 struct pt_regs *old_regs = set_irq_regs(regs);
208
209 ack_APIC_irq();
210
211 exit_idle();
212
213 irq_enter();
214
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500215 inc_irq_stat(x86_platform_ipis);
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600216
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500217 if (x86_platform_ipi_callback)
218 x86_platform_ipi_callback();
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600219
220 irq_exit();
221
222 set_irq_regs(old_regs);
223}
224
Ingo Molnarc3d80002008-12-23 15:15:17 +0100225EXPORT_SYMBOL_GPL(vector_used_by_percpu_irq);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800226
227#ifdef CONFIG_HOTPLUG_CPU
228/* A cpu has been removed from cpu_online_mask. Reset irq affinities. */
229void fixup_irqs(void)
230{
Suresh Siddha5231a682009-10-26 14:24:36 -0800231 unsigned int irq, vector;
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800232 static int warned;
233 struct irq_desc *desc;
Thomas Gleixnera3c08e52010-10-08 20:24:58 +0200234 struct irq_data *data;
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100235 struct irq_chip *chip;
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800236
237 for_each_irq_desc(irq, desc) {
238 int break_affinity = 0;
239 int set_affinity = 1;
240 const struct cpumask *affinity;
241
242 if (!desc)
243 continue;
244 if (irq == 2)
245 continue;
246
247 /* interrupt's are disabled at this point */
Thomas Gleixner239007b2009-11-17 16:46:45 +0100248 raw_spin_lock(&desc->lock);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800249
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100250 data = irq_desc_get_irq_data(desc);
Thomas Gleixnera3c08e52010-10-08 20:24:58 +0200251 affinity = data->affinity;
Tian, Kevinb87ba872011-05-06 14:43:36 +0800252 if (!irq_has_action(irq) || irqd_is_per_cpu(data) ||
Jan Beulich58bff942011-02-17 15:54:26 +0000253 cpumask_subset(affinity, cpu_online_mask)) {
Thomas Gleixner239007b2009-11-17 16:46:45 +0100254 raw_spin_unlock(&desc->lock);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800255 continue;
256 }
257
Suresh Siddhaa5e74b82009-10-26 14:24:34 -0800258 /*
259 * Complete the irq move. This cpu is going down and for
260 * non intr-remapping case, we can't wait till this interrupt
261 * arrives at this cpu before completing the irq move.
262 */
263 irq_force_complete_move(irq);
264
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800265 if (cpumask_any_and(affinity, cpu_online_mask) >= nr_cpu_ids) {
266 break_affinity = 1;
267 affinity = cpu_all_mask;
268 }
269
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100270 chip = irq_data_get_irq_chip(data);
271 if (!irqd_can_move_in_process_context(data) && chip->irq_mask)
272 chip->irq_mask(data);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800273
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100274 if (chip->irq_set_affinity)
275 chip->irq_set_affinity(data, affinity, true);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800276 else if (!(warned++))
277 set_affinity = 0;
278
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100279 if (!irqd_can_move_in_process_context(data) && chip->irq_unmask)
280 chip->irq_unmask(data);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800281
Thomas Gleixner239007b2009-11-17 16:46:45 +0100282 raw_spin_unlock(&desc->lock);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800283
284 if (break_affinity && set_affinity)
285 printk("Broke affinity for irq %i\n", irq);
286 else if (!set_affinity)
287 printk("Cannot set affinity for irq %i\n", irq);
288 }
289
Suresh Siddha5231a682009-10-26 14:24:36 -0800290 /*
291 * We can remove mdelay() and then send spuriuous interrupts to
292 * new cpu targets for all the irqs that were handled previously by
293 * this cpu. While it works, I have seen spurious interrupt messages
294 * (nothing wrong but still...).
295 *
296 * So for now, retain mdelay(1) and check the IRR and then send those
297 * interrupts to new targets as this cpu is already offlined...
298 */
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800299 mdelay(1);
Suresh Siddha5231a682009-10-26 14:24:36 -0800300
301 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
302 unsigned int irr;
303
Tejun Heo0a3aee02010-12-18 16:28:55 +0100304 if (__this_cpu_read(vector_irq[vector]) < 0)
Suresh Siddha5231a682009-10-26 14:24:36 -0800305 continue;
306
307 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
308 if (irr & (1 << (vector % 32))) {
Tejun Heo0a3aee02010-12-18 16:28:55 +0100309 irq = __this_cpu_read(vector_irq[vector]);
Suresh Siddha5231a682009-10-26 14:24:36 -0800310
Thomas Gleixner51173482011-02-12 11:51:03 +0100311 desc = irq_to_desc(irq);
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100312 data = irq_desc_get_irq_data(desc);
313 chip = irq_data_get_irq_chip(data);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100314 raw_spin_lock(&desc->lock);
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100315 if (chip->irq_retrigger)
316 chip->irq_retrigger(data);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100317 raw_spin_unlock(&desc->lock);
Suresh Siddha5231a682009-10-26 14:24:36 -0800318 }
319 }
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800320}
321#endif