blob: 30444bb3aaa1e2a3ef41500cfa4b11a0b86a7300 [file] [log] [blame]
Robert Braggeec688e2016-11-07 19:49:47 +00001/*
2 * Copyright © 2015-2016 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Robert Bragg <robert@sixbynine.org>
25 */
26
Robert Bragg7abbd8d2016-11-07 19:49:57 +000027
28/**
Robert Bragg16d98b32016-12-07 21:40:33 +000029 * DOC: i915 Perf Overview
Robert Bragg7abbd8d2016-11-07 19:49:57 +000030 *
31 * Gen graphics supports a large number of performance counters that can help
32 * driver and application developers understand and optimize their use of the
33 * GPU.
34 *
35 * This i915 perf interface enables userspace to configure and open a file
36 * descriptor representing a stream of GPU metrics which can then be read() as
37 * a stream of sample records.
38 *
39 * The interface is particularly suited to exposing buffered metrics that are
40 * captured by DMA from the GPU, unsynchronized with and unrelated to the CPU.
41 *
42 * Streams representing a single context are accessible to applications with a
43 * corresponding drm file descriptor, such that OpenGL can use the interface
44 * without special privileges. Access to system-wide metrics requires root
45 * privileges by default, unless changed via the dev.i915.perf_event_paranoid
46 * sysctl option.
47 *
Robert Bragg16d98b32016-12-07 21:40:33 +000048 */
49
50/**
51 * DOC: i915 Perf History and Comparison with Core Perf
Robert Bragg7abbd8d2016-11-07 19:49:57 +000052 *
53 * The interface was initially inspired by the core Perf infrastructure but
54 * some notable differences are:
55 *
56 * i915 perf file descriptors represent a "stream" instead of an "event"; where
57 * a perf event primarily corresponds to a single 64bit value, while a stream
58 * might sample sets of tightly-coupled counters, depending on the
59 * configuration. For example the Gen OA unit isn't designed to support
60 * orthogonal configurations of individual counters; it's configured for a set
61 * of related counters. Samples for an i915 perf stream capturing OA metrics
62 * will include a set of counter values packed in a compact HW specific format.
63 * The OA unit supports a number of different packing formats which can be
64 * selected by the user opening the stream. Perf has support for grouping
65 * events, but each event in the group is configured, validated and
66 * authenticated individually with separate system calls.
67 *
68 * i915 perf stream configurations are provided as an array of u64 (key,value)
69 * pairs, instead of a fixed struct with multiple miscellaneous config members,
70 * interleaved with event-type specific members.
71 *
72 * i915 perf doesn't support exposing metrics via an mmap'd circular buffer.
73 * The supported metrics are being written to memory by the GPU unsynchronized
74 * with the CPU, using HW specific packing formats for counter sets. Sometimes
75 * the constraints on HW configuration require reports to be filtered before it
76 * would be acceptable to expose them to unprivileged applications - to hide
77 * the metrics of other processes/contexts. For these use cases a read() based
78 * interface is a good fit, and provides an opportunity to filter data as it
79 * gets copied from the GPU mapped buffers to userspace buffers.
80 *
81 *
Robert Bragg16d98b32016-12-07 21:40:33 +000082 * Issues hit with first prototype based on Core Perf
83 * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Robert Bragg7abbd8d2016-11-07 19:49:57 +000084 *
85 * The first prototype of this driver was based on the core perf
86 * infrastructure, and while we did make that mostly work, with some changes to
87 * perf, we found we were breaking or working around too many assumptions baked
88 * into perf's currently cpu centric design.
89 *
90 * In the end we didn't see a clear benefit to making perf's implementation and
91 * interface more complex by changing design assumptions while we knew we still
92 * wouldn't be able to use any existing perf based userspace tools.
93 *
94 * Also considering the Gen specific nature of the Observability hardware and
95 * how userspace will sometimes need to combine i915 perf OA metrics with
96 * side-band OA data captured via MI_REPORT_PERF_COUNT commands; we're
97 * expecting the interface to be used by a platform specific userspace such as
98 * OpenGL or tools. This is to say; we aren't inherently missing out on having
99 * a standard vendor/architecture agnostic interface by not using perf.
100 *
101 *
102 * For posterity, in case we might re-visit trying to adapt core perf to be
103 * better suited to exposing i915 metrics these were the main pain points we
104 * hit:
105 *
106 * - The perf based OA PMU driver broke some significant design assumptions:
107 *
108 * Existing perf pmus are used for profiling work on a cpu and we were
109 * introducing the idea of _IS_DEVICE pmus with different security
110 * implications, the need to fake cpu-related data (such as user/kernel
111 * registers) to fit with perf's current design, and adding _DEVICE records
112 * as a way to forward device-specific status records.
113 *
114 * The OA unit writes reports of counters into a circular buffer, without
115 * involvement from the CPU, making our PMU driver the first of a kind.
116 *
117 * Given the way we were periodically forward data from the GPU-mapped, OA
118 * buffer to perf's buffer, those bursts of sample writes looked to perf like
119 * we were sampling too fast and so we had to subvert its throttling checks.
120 *
121 * Perf supports groups of counters and allows those to be read via
122 * transactions internally but transactions currently seem designed to be
123 * explicitly initiated from the cpu (say in response to a userspace read())
124 * and while we could pull a report out of the OA buffer we can't
125 * trigger a report from the cpu on demand.
126 *
127 * Related to being report based; the OA counters are configured in HW as a
128 * set while perf generally expects counter configurations to be orthogonal.
129 * Although counters can be associated with a group leader as they are
130 * opened, there's no clear precedent for being able to provide group-wide
131 * configuration attributes (for example we want to let userspace choose the
132 * OA unit report format used to capture all counters in a set, or specify a
133 * GPU context to filter metrics on). We avoided using perf's grouping
134 * feature and forwarded OA reports to userspace via perf's 'raw' sample
135 * field. This suited our userspace well considering how coupled the counters
136 * are when dealing with normalizing. It would be inconvenient to split
137 * counters up into separate events, only to require userspace to recombine
138 * them. For Mesa it's also convenient to be forwarded raw, periodic reports
139 * for combining with the side-band raw reports it captures using
140 * MI_REPORT_PERF_COUNT commands.
141 *
Robert Bragg16d98b32016-12-07 21:40:33 +0000142 * - As a side note on perf's grouping feature; there was also some concern
Robert Bragg7abbd8d2016-11-07 19:49:57 +0000143 * that using PERF_FORMAT_GROUP as a way to pack together counter values
144 * would quite drastically inflate our sample sizes, which would likely
145 * lower the effective sampling resolutions we could use when the available
146 * memory bandwidth is limited.
147 *
148 * With the OA unit's report formats, counters are packed together as 32
149 * or 40bit values, with the largest report size being 256 bytes.
150 *
151 * PERF_FORMAT_GROUP values are 64bit, but there doesn't appear to be a
152 * documented ordering to the values, implying PERF_FORMAT_ID must also be
153 * used to add a 64bit ID before each value; giving 16 bytes per counter.
154 *
155 * Related to counter orthogonality; we can't time share the OA unit, while
156 * event scheduling is a central design idea within perf for allowing
157 * userspace to open + enable more events than can be configured in HW at any
158 * one time. The OA unit is not designed to allow re-configuration while in
159 * use. We can't reconfigure the OA unit without losing internal OA unit
160 * state which we can't access explicitly to save and restore. Reconfiguring
161 * the OA unit is also relatively slow, involving ~100 register writes. From
162 * userspace Mesa also depends on a stable OA configuration when emitting
163 * MI_REPORT_PERF_COUNT commands and importantly the OA unit can't be
164 * disabled while there are outstanding MI_RPC commands lest we hang the
165 * command streamer.
166 *
167 * The contents of sample records aren't extensible by device drivers (i.e.
168 * the sample_type bits). As an example; Sourab Gupta had been looking to
169 * attach GPU timestamps to our OA samples. We were shoehorning OA reports
170 * into sample records by using the 'raw' field, but it's tricky to pack more
171 * than one thing into this field because events/core.c currently only lets a
172 * pmu give a single raw data pointer plus len which will be copied into the
173 * ring buffer. To include more than the OA report we'd have to copy the
174 * report into an intermediate larger buffer. I'd been considering allowing a
175 * vector of data+len values to be specified for copying the raw data, but
176 * it felt like a kludge to being using the raw field for this purpose.
177 *
178 * - It felt like our perf based PMU was making some technical compromises
179 * just for the sake of using perf:
180 *
181 * perf_event_open() requires events to either relate to a pid or a specific
182 * cpu core, while our device pmu related to neither. Events opened with a
183 * pid will be automatically enabled/disabled according to the scheduling of
184 * that process - so not appropriate for us. When an event is related to a
185 * cpu id, perf ensures pmu methods will be invoked via an inter process
186 * interrupt on that core. To avoid invasive changes our userspace opened OA
187 * perf events for a specific cpu. This was workable but it meant the
188 * majority of the OA driver ran in atomic context, including all OA report
189 * forwarding, which wasn't really necessary in our case and seems to make
190 * our locking requirements somewhat complex as we handled the interaction
191 * with the rest of the i915 driver.
192 */
193
Robert Braggeec688e2016-11-07 19:49:47 +0000194#include <linux/anon_inodes.h>
Robert Braggd7965152016-11-07 19:49:52 +0000195#include <linux/sizes.h>
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100196#include <linux/uuid.h>
Robert Braggeec688e2016-11-07 19:49:47 +0000197
198#include "i915_drv.h"
Robert Braggd7965152016-11-07 19:49:52 +0000199#include "i915_oa_hsw.h"
Robert Bragg19f81df2017-06-13 12:23:03 +0100200#include "i915_oa_bdw.h"
201#include "i915_oa_chv.h"
202#include "i915_oa_sklgt2.h"
203#include "i915_oa_sklgt3.h"
204#include "i915_oa_sklgt4.h"
205#include "i915_oa_bxt.h"
Lionel Landwerlin6c5c1d82017-06-13 12:23:08 +0100206#include "i915_oa_kblgt2.h"
207#include "i915_oa_kblgt3.h"
Lionel Landwerlin28c7ef92017-06-13 12:23:09 +0100208#include "i915_oa_glk.h"
Lionel Landwerlin22ea4f32017-09-18 12:21:24 +0100209#include "i915_oa_cflgt2.h"
Lionel Landwerlin4407eaa2017-11-10 19:08:40 +0000210#include "i915_oa_cflgt3.h"
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000211#include "i915_oa_cnl.h"
Lionel Landwerlin1de401c2018-03-26 14:39:48 +0100212#include "i915_oa_icl.h"
Robert Braggd7965152016-11-07 19:49:52 +0000213
214/* HW requires this to be a power of two, between 128k and 16M, though driver
215 * is currently generally designed assuming the largest 16M size is used such
216 * that the overflow cases are unlikely in normal operation.
217 */
218#define OA_BUFFER_SIZE SZ_16M
219
220#define OA_TAKEN(tail, head) ((tail - head) & (OA_BUFFER_SIZE - 1))
221
Robert Bragg0dd860c2017-05-11 16:43:28 +0100222/**
223 * DOC: OA Tail Pointer Race
224 *
225 * There's a HW race condition between OA unit tail pointer register updates and
Robert Braggd7965152016-11-07 19:49:52 +0000226 * writes to memory whereby the tail pointer can sometimes get ahead of what's
Robert Bragg0dd860c2017-05-11 16:43:28 +0100227 * been written out to the OA buffer so far (in terms of what's visible to the
228 * CPU).
Robert Braggd7965152016-11-07 19:49:52 +0000229 *
Robert Bragg0dd860c2017-05-11 16:43:28 +0100230 * Although this can be observed explicitly while copying reports to userspace
231 * by checking for a zeroed report-id field in tail reports, we want to account
Robert Bragg19f81df2017-06-13 12:23:03 +0100232 * for this earlier, as part of the oa_buffer_check to avoid lots of redundant
Robert Bragg0dd860c2017-05-11 16:43:28 +0100233 * read() attempts.
Robert Braggd7965152016-11-07 19:49:52 +0000234 *
Robert Bragg0dd860c2017-05-11 16:43:28 +0100235 * In effect we define a tail pointer for reading that lags the real tail
236 * pointer by at least %OA_TAIL_MARGIN_NSEC nanoseconds, which gives enough
237 * time for the corresponding reports to become visible to the CPU.
Robert Braggd7965152016-11-07 19:49:52 +0000238 *
Robert Bragg0dd860c2017-05-11 16:43:28 +0100239 * To manage this we actually track two tail pointers:
240 * 1) An 'aging' tail with an associated timestamp that is tracked until we
241 * can trust the corresponding data is visible to the CPU; at which point
242 * it is considered 'aged'.
243 * 2) An 'aged' tail that can be used for read()ing.
244 *
245 * The two separate pointers let us decouple read()s from tail pointer aging.
246 *
247 * The tail pointers are checked and updated at a limited rate within a hrtimer
Linus Torvaldsa9a08842018-02-11 14:34:03 -0800248 * callback (the same callback that is used for delivering EPOLLIN events)
Robert Bragg0dd860c2017-05-11 16:43:28 +0100249 *
250 * Initially the tails are marked invalid with %INVALID_TAIL_PTR which
251 * indicates that an updated tail pointer is needed.
252 *
253 * Most of the implementation details for this workaround are in
Robert Bragg19f81df2017-06-13 12:23:03 +0100254 * oa_buffer_check_unlocked() and _append_oa_reports()
Robert Bragg0dd860c2017-05-11 16:43:28 +0100255 *
256 * Note for posterity: previously the driver used to define an effective tail
257 * pointer that lagged the real pointer by a 'tail margin' measured in bytes
258 * derived from %OA_TAIL_MARGIN_NSEC and the configured sampling frequency.
259 * This was flawed considering that the OA unit may also automatically generate
260 * non-periodic reports (such as on context switch) or the OA unit may be
261 * enabled without any periodic sampling.
Robert Braggd7965152016-11-07 19:49:52 +0000262 */
263#define OA_TAIL_MARGIN_NSEC 100000ULL
Robert Bragg0dd860c2017-05-11 16:43:28 +0100264#define INVALID_TAIL_PTR 0xffffffff
Robert Braggd7965152016-11-07 19:49:52 +0000265
266/* frequency for checking whether the OA unit has written new reports to the
267 * circular OA buffer...
268 */
269#define POLL_FREQUENCY 200
270#define POLL_PERIOD (NSEC_PER_SEC / POLL_FREQUENCY)
271
Robert Braggccdf6342016-11-07 19:49:54 +0000272/* for sysctl proc_dointvec_minmax of dev.i915.perf_stream_paranoid */
273static int zero;
274static int one = 1;
275static u32 i915_perf_stream_paranoid = true;
276
Robert Braggd7965152016-11-07 19:49:52 +0000277/* The maximum exponent the hardware accepts is 63 (essentially it selects one
278 * of the 64bit timestamp bits to trigger reports from) but there's currently
279 * no known use case for sampling as infrequently as once per 47 thousand years.
280 *
281 * Since the timestamps included in OA reports are only 32bits it seems
282 * reasonable to limit the OA exponent where it's still possible to account for
283 * overflow in OA report timestamps.
284 */
285#define OA_EXPONENT_MAX 31
286
287#define INVALID_CTX_ID 0xffffffff
288
Robert Bragg19f81df2017-06-13 12:23:03 +0100289/* On Gen8+ automatically triggered OA reports include a 'reason' field... */
290#define OAREPORT_REASON_MASK 0x3f
291#define OAREPORT_REASON_SHIFT 19
292#define OAREPORT_REASON_TIMER (1<<0)
293#define OAREPORT_REASON_CTX_SWITCH (1<<3)
294#define OAREPORT_REASON_CLK_RATIO (1<<5)
295
Robert Braggd7965152016-11-07 19:49:52 +0000296
Robert Bragg00319ba2016-11-07 19:49:55 +0000297/* For sysctl proc_dointvec_minmax of i915_oa_max_sample_rate
298 *
Robert Bragg155e9412017-06-13 12:23:05 +0100299 * The highest sampling frequency we can theoretically program the OA unit
300 * with is always half the timestamp frequency: E.g. 6.25Mhz for Haswell.
301 *
302 * Initialized just before we register the sysctl parameter.
Robert Bragg00319ba2016-11-07 19:49:55 +0000303 */
Robert Bragg155e9412017-06-13 12:23:05 +0100304static int oa_sample_rate_hard_limit;
Robert Bragg00319ba2016-11-07 19:49:55 +0000305
306/* Theoretically we can program the OA unit to sample every 160ns but don't
307 * allow that by default unless root...
308 *
309 * The default threshold of 100000Hz is based on perf's similar
310 * kernel.perf_event_max_sample_rate sysctl parameter.
311 */
312static u32 i915_oa_max_sample_rate = 100000;
313
Robert Braggd7965152016-11-07 19:49:52 +0000314/* XXX: beware if future OA HW adds new report formats that the current
315 * code assumes all reports have a power-of-two size and ~(size - 1) can
316 * be used as a mask to align the OA tail pointer.
317 */
318static struct i915_oa_format hsw_oa_formats[I915_OA_FORMAT_MAX] = {
319 [I915_OA_FORMAT_A13] = { 0, 64 },
320 [I915_OA_FORMAT_A29] = { 1, 128 },
321 [I915_OA_FORMAT_A13_B8_C8] = { 2, 128 },
322 /* A29_B8_C8 Disallowed as 192 bytes doesn't factor into buffer size */
323 [I915_OA_FORMAT_B4_C8] = { 4, 64 },
324 [I915_OA_FORMAT_A45_B8_C8] = { 5, 256 },
325 [I915_OA_FORMAT_B4_C8_A16] = { 6, 128 },
326 [I915_OA_FORMAT_C4_B8] = { 7, 64 },
327};
328
Robert Bragg19f81df2017-06-13 12:23:03 +0100329static struct i915_oa_format gen8_plus_oa_formats[I915_OA_FORMAT_MAX] = {
330 [I915_OA_FORMAT_A12] = { 0, 64 },
331 [I915_OA_FORMAT_A12_B8_C8] = { 2, 128 },
332 [I915_OA_FORMAT_A32u40_A4u32_B8_C8] = { 5, 256 },
333 [I915_OA_FORMAT_C4_B8] = { 7, 64 },
334};
335
Robert Braggd7965152016-11-07 19:49:52 +0000336#define SAMPLE_OA_REPORT (1<<0)
Robert Braggeec688e2016-11-07 19:49:47 +0000337
Robert Bragg16d98b32016-12-07 21:40:33 +0000338/**
339 * struct perf_open_properties - for validated properties given to open a stream
340 * @sample_flags: `DRM_I915_PERF_PROP_SAMPLE_*` properties are tracked as flags
341 * @single_context: Whether a single or all gpu contexts should be monitored
342 * @ctx_handle: A gem ctx handle for use with @single_context
343 * @metrics_set: An ID for an OA unit metric set advertised via sysfs
344 * @oa_format: An OA unit HW report format
345 * @oa_periodic: Whether to enable periodic OA unit sampling
346 * @oa_period_exponent: The OA unit sampling period is derived from this
347 *
348 * As read_properties_unlocked() enumerates and validates the properties given
349 * to open a stream of metrics the configuration is built up in the structure
350 * which starts out zero initialized.
351 */
Robert Braggeec688e2016-11-07 19:49:47 +0000352struct perf_open_properties {
353 u32 sample_flags;
354
355 u64 single_context:1;
356 u64 ctx_handle;
Robert Braggd7965152016-11-07 19:49:52 +0000357
358 /* OA sampling state */
359 int metrics_set;
360 int oa_format;
361 bool oa_periodic;
362 int oa_period_exponent;
Robert Braggeec688e2016-11-07 19:49:47 +0000363};
364
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100365static void free_oa_config(struct drm_i915_private *dev_priv,
366 struct i915_oa_config *oa_config)
367{
368 if (!PTR_ERR(oa_config->flex_regs))
369 kfree(oa_config->flex_regs);
370 if (!PTR_ERR(oa_config->b_counter_regs))
371 kfree(oa_config->b_counter_regs);
372 if (!PTR_ERR(oa_config->mux_regs))
373 kfree(oa_config->mux_regs);
374 kfree(oa_config);
375}
376
377static void put_oa_config(struct drm_i915_private *dev_priv,
378 struct i915_oa_config *oa_config)
379{
380 if (!atomic_dec_and_test(&oa_config->ref_count))
381 return;
382
383 free_oa_config(dev_priv, oa_config);
384}
385
386static int get_oa_config(struct drm_i915_private *dev_priv,
387 int metrics_set,
388 struct i915_oa_config **out_config)
389{
390 int ret;
391
392 if (metrics_set == 1) {
393 *out_config = &dev_priv->perf.oa.test_config;
394 atomic_inc(&dev_priv->perf.oa.test_config.ref_count);
395 return 0;
396 }
397
398 ret = mutex_lock_interruptible(&dev_priv->perf.metrics_lock);
399 if (ret)
400 return ret;
401
402 *out_config = idr_find(&dev_priv->perf.metrics_idr, metrics_set);
403 if (!*out_config)
404 ret = -EINVAL;
405 else
406 atomic_inc(&(*out_config)->ref_count);
407
408 mutex_unlock(&dev_priv->perf.metrics_lock);
409
410 return ret;
411}
412
Robert Bragg19f81df2017-06-13 12:23:03 +0100413static u32 gen8_oa_hw_tail_read(struct drm_i915_private *dev_priv)
414{
415 return I915_READ(GEN8_OATAILPTR) & GEN8_OATAILPTR_MASK;
416}
417
418static u32 gen7_oa_hw_tail_read(struct drm_i915_private *dev_priv)
419{
420 u32 oastatus1 = I915_READ(GEN7_OASTATUS1);
421
422 return oastatus1 & GEN7_OASTATUS1_TAIL_MASK;
423}
424
Robert Bragg0dd860c2017-05-11 16:43:28 +0100425/**
Robert Bragg19f81df2017-06-13 12:23:03 +0100426 * oa_buffer_check_unlocked - check for data and update tail ptr state
Robert Bragg0dd860c2017-05-11 16:43:28 +0100427 * @dev_priv: i915 device instance
Robert Braggd7965152016-11-07 19:49:52 +0000428 *
Robert Bragg0dd860c2017-05-11 16:43:28 +0100429 * This is either called via fops (for blocking reads in user ctx) or the poll
430 * check hrtimer (atomic ctx) to check the OA buffer tail pointer and check
431 * if there is data available for userspace to read.
Robert Braggd7965152016-11-07 19:49:52 +0000432 *
Robert Bragg0dd860c2017-05-11 16:43:28 +0100433 * This function is central to providing a workaround for the OA unit tail
434 * pointer having a race with respect to what data is visible to the CPU.
435 * It is responsible for reading tail pointers from the hardware and giving
436 * the pointers time to 'age' before they are made available for reading.
437 * (See description of OA_TAIL_MARGIN_NSEC above for further details.)
438 *
439 * Besides returning true when there is data available to read() this function
440 * also has the side effect of updating the oa_buffer.tails[], .aging_timestamp
441 * and .aged_tail_idx state used for reading.
442 *
443 * Note: It's safe to read OA config state here unlocked, assuming that this is
444 * only called while the stream is enabled, while the global OA configuration
445 * can't be modified.
446 *
447 * Returns: %true if the OA buffer contains data, else %false
Robert Braggd7965152016-11-07 19:49:52 +0000448 */
Robert Bragg19f81df2017-06-13 12:23:03 +0100449static bool oa_buffer_check_unlocked(struct drm_i915_private *dev_priv)
Robert Braggd7965152016-11-07 19:49:52 +0000450{
451 int report_size = dev_priv->perf.oa.oa_buffer.format_size;
Robert Bragg0dd860c2017-05-11 16:43:28 +0100452 unsigned long flags;
453 unsigned int aged_idx;
Robert Bragg0dd860c2017-05-11 16:43:28 +0100454 u32 head, hw_tail, aged_tail, aging_tail;
455 u64 now;
Robert Braggd7965152016-11-07 19:49:52 +0000456
Robert Bragg0dd860c2017-05-11 16:43:28 +0100457 /* We have to consider the (unlikely) possibility that read() errors
458 * could result in an OA buffer reset which might reset the head,
459 * tails[] and aged_tail state.
460 */
461 spin_lock_irqsave(&dev_priv->perf.oa.oa_buffer.ptr_lock, flags);
462
463 /* NB: The head we observe here might effectively be a little out of
464 * date (between head and tails[aged_idx].offset if there is currently
465 * a read() in progress.
466 */
467 head = dev_priv->perf.oa.oa_buffer.head;
468
469 aged_idx = dev_priv->perf.oa.oa_buffer.aged_tail_idx;
470 aged_tail = dev_priv->perf.oa.oa_buffer.tails[aged_idx].offset;
471 aging_tail = dev_priv->perf.oa.oa_buffer.tails[!aged_idx].offset;
472
Robert Bragg19f81df2017-06-13 12:23:03 +0100473 hw_tail = dev_priv->perf.oa.ops.oa_hw_tail_read(dev_priv);
Robert Bragg0dd860c2017-05-11 16:43:28 +0100474
475 /* The tail pointer increases in 64 byte increments,
476 * not in report_size steps...
477 */
478 hw_tail &= ~(report_size - 1);
479
480 now = ktime_get_mono_fast_ns();
481
Robert Bragg4117ebc2017-05-11 16:43:30 +0100482 /* Update the aged tail
483 *
484 * Flip the tail pointer available for read()s once the aging tail is
485 * old enough to trust that the corresponding data will be visible to
486 * the CPU...
487 *
488 * Do this before updating the aging pointer in case we may be able to
489 * immediately start aging a new pointer too (if new data has become
490 * available) without needing to wait for a later hrtimer callback.
491 */
492 if (aging_tail != INVALID_TAIL_PTR &&
493 ((now - dev_priv->perf.oa.oa_buffer.aging_timestamp) >
494 OA_TAIL_MARGIN_NSEC)) {
Robert Bragg19f81df2017-06-13 12:23:03 +0100495
Robert Bragg4117ebc2017-05-11 16:43:30 +0100496 aged_idx ^= 1;
497 dev_priv->perf.oa.oa_buffer.aged_tail_idx = aged_idx;
498
499 aged_tail = aging_tail;
500
501 /* Mark that we need a new pointer to start aging... */
502 dev_priv->perf.oa.oa_buffer.tails[!aged_idx].offset = INVALID_TAIL_PTR;
503 aging_tail = INVALID_TAIL_PTR;
504 }
505
Robert Bragg0dd860c2017-05-11 16:43:28 +0100506 /* Update the aging tail
507 *
508 * We throttle aging tail updates until we have a new tail that
509 * represents >= one report more data than is already available for
510 * reading. This ensures there will be enough data for a successful
511 * read once this new pointer has aged and ensures we will give the new
512 * pointer time to age.
513 */
514 if (aging_tail == INVALID_TAIL_PTR &&
515 (aged_tail == INVALID_TAIL_PTR ||
516 OA_TAKEN(hw_tail, aged_tail) >= report_size)) {
517 struct i915_vma *vma = dev_priv->perf.oa.oa_buffer.vma;
518 u32 gtt_offset = i915_ggtt_offset(vma);
519
520 /* Be paranoid and do a bounds check on the pointer read back
521 * from hardware, just in case some spurious hardware condition
522 * could put the tail out of bounds...
523 */
524 if (hw_tail >= gtt_offset &&
525 hw_tail < (gtt_offset + OA_BUFFER_SIZE)) {
526 dev_priv->perf.oa.oa_buffer.tails[!aged_idx].offset =
527 aging_tail = hw_tail;
528 dev_priv->perf.oa.oa_buffer.aging_timestamp = now;
529 } else {
530 DRM_ERROR("Ignoring spurious out of range OA buffer tail pointer = %u\n",
531 hw_tail);
532 }
533 }
534
Robert Bragg0dd860c2017-05-11 16:43:28 +0100535 spin_unlock_irqrestore(&dev_priv->perf.oa.oa_buffer.ptr_lock, flags);
536
537 return aged_tail == INVALID_TAIL_PTR ?
538 false : OA_TAKEN(aged_tail, head) >= report_size;
Robert Braggd7965152016-11-07 19:49:52 +0000539}
540
541/**
Robert Bragg16d98b32016-12-07 21:40:33 +0000542 * append_oa_status - Appends a status record to a userspace read() buffer.
543 * @stream: An i915-perf stream opened for OA metrics
544 * @buf: destination buffer given by userspace
545 * @count: the number of bytes userspace wants to read
546 * @offset: (inout): the current position for writing into @buf
547 * @type: The kind of status to report to userspace
548 *
549 * Writes a status record (such as `DRM_I915_PERF_RECORD_OA_REPORT_LOST`)
550 * into the userspace read() buffer.
551 *
552 * The @buf @offset will only be updated on success.
553 *
554 * Returns: 0 on success, negative error code on failure.
Robert Braggd7965152016-11-07 19:49:52 +0000555 */
556static int append_oa_status(struct i915_perf_stream *stream,
557 char __user *buf,
558 size_t count,
559 size_t *offset,
560 enum drm_i915_perf_record_type type)
561{
562 struct drm_i915_perf_record_header header = { type, 0, sizeof(header) };
563
564 if ((count - *offset) < header.size)
565 return -ENOSPC;
566
567 if (copy_to_user(buf + *offset, &header, sizeof(header)))
568 return -EFAULT;
569
570 (*offset) += header.size;
571
572 return 0;
573}
574
575/**
Robert Bragg16d98b32016-12-07 21:40:33 +0000576 * append_oa_sample - Copies single OA report into userspace read() buffer.
577 * @stream: An i915-perf stream opened for OA metrics
578 * @buf: destination buffer given by userspace
579 * @count: the number of bytes userspace wants to read
580 * @offset: (inout): the current position for writing into @buf
581 * @report: A single OA report to (optionally) include as part of the sample
582 *
583 * The contents of a sample are configured through `DRM_I915_PERF_PROP_SAMPLE_*`
584 * properties when opening a stream, tracked as `stream->sample_flags`. This
585 * function copies the requested components of a single sample to the given
586 * read() @buf.
587 *
588 * The @buf @offset will only be updated on success.
589 *
590 * Returns: 0 on success, negative error code on failure.
Robert Braggd7965152016-11-07 19:49:52 +0000591 */
592static int append_oa_sample(struct i915_perf_stream *stream,
593 char __user *buf,
594 size_t count,
595 size_t *offset,
596 const u8 *report)
597{
598 struct drm_i915_private *dev_priv = stream->dev_priv;
599 int report_size = dev_priv->perf.oa.oa_buffer.format_size;
600 struct drm_i915_perf_record_header header;
601 u32 sample_flags = stream->sample_flags;
602
603 header.type = DRM_I915_PERF_RECORD_SAMPLE;
604 header.pad = 0;
605 header.size = stream->sample_size;
606
607 if ((count - *offset) < header.size)
608 return -ENOSPC;
609
610 buf += *offset;
611 if (copy_to_user(buf, &header, sizeof(header)))
612 return -EFAULT;
613 buf += sizeof(header);
614
615 if (sample_flags & SAMPLE_OA_REPORT) {
616 if (copy_to_user(buf, report, report_size))
617 return -EFAULT;
618 }
619
620 (*offset) += header.size;
621
622 return 0;
623}
624
625/**
626 * Copies all buffered OA reports into userspace read() buffer.
627 * @stream: An i915-perf stream opened for OA metrics
628 * @buf: destination buffer given by userspace
629 * @count: the number of bytes userspace wants to read
630 * @offset: (inout): the current position for writing into @buf
Robert Braggd7965152016-11-07 19:49:52 +0000631 *
Robert Bragg16d98b32016-12-07 21:40:33 +0000632 * Notably any error condition resulting in a short read (-%ENOSPC or
633 * -%EFAULT) will be returned even though one or more records may
Robert Braggd7965152016-11-07 19:49:52 +0000634 * have been successfully copied. In this case it's up to the caller
635 * to decide if the error should be squashed before returning to
636 * userspace.
637 *
638 * Note: reports are consumed from the head, and appended to the
Robert Bragge81b3a52017-05-11 16:43:24 +0100639 * tail, so the tail chases the head?... If you think that's mad
Robert Braggd7965152016-11-07 19:49:52 +0000640 * and back-to-front you're not alone, but this follows the
641 * Gen PRM naming convention.
Robert Bragg16d98b32016-12-07 21:40:33 +0000642 *
643 * Returns: 0 on success, negative error code on failure.
Robert Braggd7965152016-11-07 19:49:52 +0000644 */
Robert Bragg19f81df2017-06-13 12:23:03 +0100645static int gen8_append_oa_reports(struct i915_perf_stream *stream,
646 char __user *buf,
647 size_t count,
648 size_t *offset)
649{
650 struct drm_i915_private *dev_priv = stream->dev_priv;
651 int report_size = dev_priv->perf.oa.oa_buffer.format_size;
652 u8 *oa_buf_base = dev_priv->perf.oa.oa_buffer.vaddr;
653 u32 gtt_offset = i915_ggtt_offset(dev_priv->perf.oa.oa_buffer.vma);
654 u32 mask = (OA_BUFFER_SIZE - 1);
655 size_t start_offset = *offset;
656 unsigned long flags;
657 unsigned int aged_tail_idx;
658 u32 head, tail;
659 u32 taken;
660 int ret = 0;
661
662 if (WARN_ON(!stream->enabled))
663 return -EIO;
664
665 spin_lock_irqsave(&dev_priv->perf.oa.oa_buffer.ptr_lock, flags);
666
667 head = dev_priv->perf.oa.oa_buffer.head;
668 aged_tail_idx = dev_priv->perf.oa.oa_buffer.aged_tail_idx;
669 tail = dev_priv->perf.oa.oa_buffer.tails[aged_tail_idx].offset;
670
671 spin_unlock_irqrestore(&dev_priv->perf.oa.oa_buffer.ptr_lock, flags);
672
673 /*
674 * An invalid tail pointer here means we're still waiting for the poll
675 * hrtimer callback to give us a pointer
676 */
677 if (tail == INVALID_TAIL_PTR)
678 return -EAGAIN;
679
680 /*
681 * NB: oa_buffer.head/tail include the gtt_offset which we don't want
682 * while indexing relative to oa_buf_base.
683 */
684 head -= gtt_offset;
685 tail -= gtt_offset;
686
687 /*
688 * An out of bounds or misaligned head or tail pointer implies a driver
689 * bug since we validate + align the tail pointers we read from the
690 * hardware and we are in full control of the head pointer which should
691 * only be incremented by multiples of the report size (notably also
692 * all a power of two).
693 */
694 if (WARN_ONCE(head > OA_BUFFER_SIZE || head % report_size ||
695 tail > OA_BUFFER_SIZE || tail % report_size,
696 "Inconsistent OA buffer pointers: head = %u, tail = %u\n",
697 head, tail))
698 return -EIO;
699
700
701 for (/* none */;
702 (taken = OA_TAKEN(tail, head));
703 head = (head + report_size) & mask) {
704 u8 *report = oa_buf_base + head;
705 u32 *report32 = (void *)report;
706 u32 ctx_id;
707 u32 reason;
708
709 /*
710 * All the report sizes factor neatly into the buffer
711 * size so we never expect to see a report split
712 * between the beginning and end of the buffer.
713 *
714 * Given the initial alignment check a misalignment
715 * here would imply a driver bug that would result
716 * in an overrun.
717 */
718 if (WARN_ON((OA_BUFFER_SIZE - head) < report_size)) {
719 DRM_ERROR("Spurious OA head ptr: non-integral report offset\n");
720 break;
721 }
722
723 /*
724 * The reason field includes flags identifying what
725 * triggered this specific report (mostly timer
726 * triggered or e.g. due to a context switch).
727 *
728 * This field is never expected to be zero so we can
729 * check that the report isn't invalid before copying
730 * it to userspace...
731 */
732 reason = ((report32[0] >> OAREPORT_REASON_SHIFT) &
733 OAREPORT_REASON_MASK);
734 if (reason == 0) {
735 if (__ratelimit(&dev_priv->perf.oa.spurious_report_rs))
736 DRM_NOTE("Skipping spurious, invalid OA report\n");
737 continue;
738 }
739
740 /*
741 * XXX: Just keep the lower 21 bits for now since I'm not
742 * entirely sure if the HW touches any of the higher bits in
743 * this field
744 */
745 ctx_id = report32[2] & 0x1fffff;
746
747 /*
748 * Squash whatever is in the CTX_ID field if it's marked as
749 * invalid to be sure we avoid false-positive, single-context
750 * filtering below...
751 *
752 * Note: that we don't clear the valid_ctx_bit so userspace can
753 * understand that the ID has been squashed by the kernel.
754 */
755 if (!(report32[0] & dev_priv->perf.oa.gen8_valid_ctx_bit))
756 ctx_id = report32[2] = INVALID_CTX_ID;
757
758 /*
759 * NB: For Gen 8 the OA unit no longer supports clock gating
760 * off for a specific context and the kernel can't securely
761 * stop the counters from updating as system-wide / global
762 * values.
763 *
764 * Automatic reports now include a context ID so reports can be
765 * filtered on the cpu but it's not worth trying to
766 * automatically subtract/hide counter progress for other
767 * contexts while filtering since we can't stop userspace
768 * issuing MI_REPORT_PERF_COUNT commands which would still
769 * provide a side-band view of the real values.
770 *
771 * To allow userspace (such as Mesa/GL_INTEL_performance_query)
772 * to normalize counters for a single filtered context then it
773 * needs be forwarded bookend context-switch reports so that it
774 * can track switches in between MI_REPORT_PERF_COUNT commands
775 * and can itself subtract/ignore the progress of counters
776 * associated with other contexts. Note that the hardware
777 * automatically triggers reports when switching to a new
778 * context which are tagged with the ID of the newly active
779 * context. To avoid the complexity (and likely fragility) of
780 * reading ahead while parsing reports to try and minimize
781 * forwarding redundant context switch reports (i.e. between
782 * other, unrelated contexts) we simply elect to forward them
783 * all.
784 *
785 * We don't rely solely on the reason field to identify context
786 * switches since it's not-uncommon for periodic samples to
787 * identify a switch before any 'context switch' report.
788 */
789 if (!dev_priv->perf.oa.exclusive_stream->ctx ||
790 dev_priv->perf.oa.specific_ctx_id == ctx_id ||
791 (dev_priv->perf.oa.oa_buffer.last_ctx_id ==
792 dev_priv->perf.oa.specific_ctx_id) ||
793 reason & OAREPORT_REASON_CTX_SWITCH) {
794
795 /*
796 * While filtering for a single context we avoid
797 * leaking the IDs of other contexts.
798 */
799 if (dev_priv->perf.oa.exclusive_stream->ctx &&
800 dev_priv->perf.oa.specific_ctx_id != ctx_id) {
801 report32[2] = INVALID_CTX_ID;
802 }
803
804 ret = append_oa_sample(stream, buf, count, offset,
805 report);
806 if (ret)
807 break;
808
809 dev_priv->perf.oa.oa_buffer.last_ctx_id = ctx_id;
810 }
811
812 /*
813 * The above reason field sanity check is based on
814 * the assumption that the OA buffer is initially
815 * zeroed and we reset the field after copying so the
816 * check is still meaningful once old reports start
817 * being overwritten.
818 */
819 report32[0] = 0;
820 }
821
822 if (start_offset != *offset) {
823 spin_lock_irqsave(&dev_priv->perf.oa.oa_buffer.ptr_lock, flags);
824
825 /*
826 * We removed the gtt_offset for the copy loop above, indexing
827 * relative to oa_buf_base so put back here...
828 */
829 head += gtt_offset;
830
831 I915_WRITE(GEN8_OAHEADPTR, head & GEN8_OAHEADPTR_MASK);
832 dev_priv->perf.oa.oa_buffer.head = head;
833
834 spin_unlock_irqrestore(&dev_priv->perf.oa.oa_buffer.ptr_lock, flags);
835 }
836
837 return ret;
838}
839
840/**
841 * gen8_oa_read - copy status records then buffered OA reports
842 * @stream: An i915-perf stream opened for OA metrics
843 * @buf: destination buffer given by userspace
844 * @count: the number of bytes userspace wants to read
845 * @offset: (inout): the current position for writing into @buf
846 *
847 * Checks OA unit status registers and if necessary appends corresponding
848 * status records for userspace (such as for a buffer full condition) and then
849 * initiate appending any buffered OA reports.
850 *
851 * Updates @offset according to the number of bytes successfully copied into
852 * the userspace buffer.
853 *
854 * NB: some data may be successfully copied to the userspace buffer
855 * even if an error is returned, and this is reflected in the
856 * updated @offset.
857 *
858 * Returns: zero on success or a negative error code
859 */
860static int gen8_oa_read(struct i915_perf_stream *stream,
861 char __user *buf,
862 size_t count,
863 size_t *offset)
864{
865 struct drm_i915_private *dev_priv = stream->dev_priv;
866 u32 oastatus;
867 int ret;
868
869 if (WARN_ON(!dev_priv->perf.oa.oa_buffer.vaddr))
870 return -EIO;
871
872 oastatus = I915_READ(GEN8_OASTATUS);
873
874 /*
875 * We treat OABUFFER_OVERFLOW as a significant error:
876 *
877 * Although theoretically we could handle this more gracefully
878 * sometimes, some Gens don't correctly suppress certain
879 * automatically triggered reports in this condition and so we
880 * have to assume that old reports are now being trampled
881 * over.
882 *
883 * Considering how we don't currently give userspace control
884 * over the OA buffer size and always configure a large 16MB
885 * buffer, then a buffer overflow does anyway likely indicate
886 * that something has gone quite badly wrong.
887 */
888 if (oastatus & GEN8_OASTATUS_OABUFFER_OVERFLOW) {
889 ret = append_oa_status(stream, buf, count, offset,
890 DRM_I915_PERF_RECORD_OA_BUFFER_LOST);
891 if (ret)
892 return ret;
893
894 DRM_DEBUG("OA buffer overflow (exponent = %d): force restart\n",
895 dev_priv->perf.oa.period_exponent);
896
897 dev_priv->perf.oa.ops.oa_disable(dev_priv);
898 dev_priv->perf.oa.ops.oa_enable(dev_priv);
899
900 /*
901 * Note: .oa_enable() is expected to re-init the oabuffer and
902 * reset GEN8_OASTATUS for us
903 */
904 oastatus = I915_READ(GEN8_OASTATUS);
905 }
906
907 if (oastatus & GEN8_OASTATUS_REPORT_LOST) {
908 ret = append_oa_status(stream, buf, count, offset,
909 DRM_I915_PERF_RECORD_OA_REPORT_LOST);
910 if (ret)
911 return ret;
912 I915_WRITE(GEN8_OASTATUS,
913 oastatus & ~GEN8_OASTATUS_REPORT_LOST);
914 }
915
916 return gen8_append_oa_reports(stream, buf, count, offset);
917}
918
919/**
920 * Copies all buffered OA reports into userspace read() buffer.
921 * @stream: An i915-perf stream opened for OA metrics
922 * @buf: destination buffer given by userspace
923 * @count: the number of bytes userspace wants to read
924 * @offset: (inout): the current position for writing into @buf
925 *
926 * Notably any error condition resulting in a short read (-%ENOSPC or
927 * -%EFAULT) will be returned even though one or more records may
928 * have been successfully copied. In this case it's up to the caller
929 * to decide if the error should be squashed before returning to
930 * userspace.
931 *
932 * Note: reports are consumed from the head, and appended to the
933 * tail, so the tail chases the head?... If you think that's mad
934 * and back-to-front you're not alone, but this follows the
935 * Gen PRM naming convention.
936 *
937 * Returns: 0 on success, negative error code on failure.
938 */
Robert Braggd7965152016-11-07 19:49:52 +0000939static int gen7_append_oa_reports(struct i915_perf_stream *stream,
940 char __user *buf,
941 size_t count,
Robert Bragg3bb335c2017-05-11 16:43:27 +0100942 size_t *offset)
Robert Braggd7965152016-11-07 19:49:52 +0000943{
944 struct drm_i915_private *dev_priv = stream->dev_priv;
945 int report_size = dev_priv->perf.oa.oa_buffer.format_size;
946 u8 *oa_buf_base = dev_priv->perf.oa.oa_buffer.vaddr;
Robert Braggd7965152016-11-07 19:49:52 +0000947 u32 gtt_offset = i915_ggtt_offset(dev_priv->perf.oa.oa_buffer.vma);
948 u32 mask = (OA_BUFFER_SIZE - 1);
Robert Bragg3bb335c2017-05-11 16:43:27 +0100949 size_t start_offset = *offset;
Robert Bragg0dd860c2017-05-11 16:43:28 +0100950 unsigned long flags;
951 unsigned int aged_tail_idx;
952 u32 head, tail;
Robert Braggd7965152016-11-07 19:49:52 +0000953 u32 taken;
954 int ret = 0;
955
956 if (WARN_ON(!stream->enabled))
957 return -EIO;
958
Robert Bragg0dd860c2017-05-11 16:43:28 +0100959 spin_lock_irqsave(&dev_priv->perf.oa.oa_buffer.ptr_lock, flags);
Robert Braggf2790202017-05-11 16:43:26 +0100960
Robert Bragg0dd860c2017-05-11 16:43:28 +0100961 head = dev_priv->perf.oa.oa_buffer.head;
962 aged_tail_idx = dev_priv->perf.oa.oa_buffer.aged_tail_idx;
963 tail = dev_priv->perf.oa.oa_buffer.tails[aged_tail_idx].offset;
964
965 spin_unlock_irqrestore(&dev_priv->perf.oa.oa_buffer.ptr_lock, flags);
966
967 /* An invalid tail pointer here means we're still waiting for the poll
968 * hrtimer callback to give us a pointer
Robert Braggf2790202017-05-11 16:43:26 +0100969 */
Robert Bragg0dd860c2017-05-11 16:43:28 +0100970 if (tail == INVALID_TAIL_PTR)
Robert Braggd7965152016-11-07 19:49:52 +0000971 return -EAGAIN;
972
Robert Bragg0dd860c2017-05-11 16:43:28 +0100973 /* NB: oa_buffer.head/tail include the gtt_offset which we don't want
974 * while indexing relative to oa_buf_base.
975 */
976 head -= gtt_offset;
977 tail -= gtt_offset;
978
979 /* An out of bounds or misaligned head or tail pointer implies a driver
980 * bug since we validate + align the tail pointers we read from the
981 * hardware and we are in full control of the head pointer which should
982 * only be incremented by multiples of the report size (notably also
983 * all a power of two).
984 */
985 if (WARN_ONCE(head > OA_BUFFER_SIZE || head % report_size ||
986 tail > OA_BUFFER_SIZE || tail % report_size,
987 "Inconsistent OA buffer pointers: head = %u, tail = %u\n",
988 head, tail))
989 return -EIO;
990
Robert Braggd7965152016-11-07 19:49:52 +0000991
992 for (/* none */;
993 (taken = OA_TAKEN(tail, head));
994 head = (head + report_size) & mask) {
995 u8 *report = oa_buf_base + head;
996 u32 *report32 = (void *)report;
997
998 /* All the report sizes factor neatly into the buffer
999 * size so we never expect to see a report split
1000 * between the beginning and end of the buffer.
1001 *
1002 * Given the initial alignment check a misalignment
1003 * here would imply a driver bug that would result
1004 * in an overrun.
1005 */
1006 if (WARN_ON((OA_BUFFER_SIZE - head) < report_size)) {
1007 DRM_ERROR("Spurious OA head ptr: non-integral report offset\n");
1008 break;
1009 }
1010
1011 /* The report-ID field for periodic samples includes
1012 * some undocumented flags related to what triggered
1013 * the report and is never expected to be zero so we
1014 * can check that the report isn't invalid before
1015 * copying it to userspace...
1016 */
1017 if (report32[0] == 0) {
Robert Bragg712122e2017-05-11 16:43:31 +01001018 if (__ratelimit(&dev_priv->perf.oa.spurious_report_rs))
1019 DRM_NOTE("Skipping spurious, invalid OA report\n");
Robert Braggd7965152016-11-07 19:49:52 +00001020 continue;
1021 }
1022
1023 ret = append_oa_sample(stream, buf, count, offset, report);
1024 if (ret)
1025 break;
1026
1027 /* The above report-id field sanity check is based on
1028 * the assumption that the OA buffer is initially
1029 * zeroed and we reset the field after copying so the
1030 * check is still meaningful once old reports start
1031 * being overwritten.
1032 */
1033 report32[0] = 0;
1034 }
1035
Robert Bragg3bb335c2017-05-11 16:43:27 +01001036 if (start_offset != *offset) {
Robert Bragg0dd860c2017-05-11 16:43:28 +01001037 spin_lock_irqsave(&dev_priv->perf.oa.oa_buffer.ptr_lock, flags);
1038
Robert Bragg3bb335c2017-05-11 16:43:27 +01001039 /* We removed the gtt_offset for the copy loop above, indexing
1040 * relative to oa_buf_base so put back here...
1041 */
1042 head += gtt_offset;
1043
1044 I915_WRITE(GEN7_OASTATUS2,
1045 ((head & GEN7_OASTATUS2_HEAD_MASK) |
1046 OA_MEM_SELECT_GGTT));
1047 dev_priv->perf.oa.oa_buffer.head = head;
Robert Bragg0dd860c2017-05-11 16:43:28 +01001048
1049 spin_unlock_irqrestore(&dev_priv->perf.oa.oa_buffer.ptr_lock, flags);
Robert Bragg3bb335c2017-05-11 16:43:27 +01001050 }
Robert Braggd7965152016-11-07 19:49:52 +00001051
1052 return ret;
1053}
1054
Robert Bragg16d98b32016-12-07 21:40:33 +00001055/**
1056 * gen7_oa_read - copy status records then buffered OA reports
1057 * @stream: An i915-perf stream opened for OA metrics
1058 * @buf: destination buffer given by userspace
1059 * @count: the number of bytes userspace wants to read
1060 * @offset: (inout): the current position for writing into @buf
1061 *
1062 * Checks Gen 7 specific OA unit status registers and if necessary appends
1063 * corresponding status records for userspace (such as for a buffer full
1064 * condition) and then initiate appending any buffered OA reports.
1065 *
1066 * Updates @offset according to the number of bytes successfully copied into
1067 * the userspace buffer.
1068 *
1069 * Returns: zero on success or a negative error code
1070 */
Robert Braggd7965152016-11-07 19:49:52 +00001071static int gen7_oa_read(struct i915_perf_stream *stream,
1072 char __user *buf,
1073 size_t count,
1074 size_t *offset)
1075{
1076 struct drm_i915_private *dev_priv = stream->dev_priv;
Robert Braggd7965152016-11-07 19:49:52 +00001077 u32 oastatus1;
Robert Braggd7965152016-11-07 19:49:52 +00001078 int ret;
1079
1080 if (WARN_ON(!dev_priv->perf.oa.oa_buffer.vaddr))
1081 return -EIO;
1082
Robert Braggd7965152016-11-07 19:49:52 +00001083 oastatus1 = I915_READ(GEN7_OASTATUS1);
1084
Robert Braggd7965152016-11-07 19:49:52 +00001085 /* XXX: On Haswell we don't have a safe way to clear oastatus1
1086 * bits while the OA unit is enabled (while the tail pointer
1087 * may be updated asynchronously) so we ignore status bits
1088 * that have already been reported to userspace.
1089 */
1090 oastatus1 &= ~dev_priv->perf.oa.gen7_latched_oastatus1;
1091
1092 /* We treat OABUFFER_OVERFLOW as a significant error:
1093 *
1094 * - The status can be interpreted to mean that the buffer is
1095 * currently full (with a higher precedence than OA_TAKEN()
1096 * which will start to report a near-empty buffer after an
1097 * overflow) but it's awkward that we can't clear the status
1098 * on Haswell, so without a reset we won't be able to catch
1099 * the state again.
1100 *
1101 * - Since it also implies the HW has started overwriting old
1102 * reports it may also affect our sanity checks for invalid
1103 * reports when copying to userspace that assume new reports
1104 * are being written to cleared memory.
1105 *
1106 * - In the future we may want to introduce a flight recorder
1107 * mode where the driver will automatically maintain a safe
1108 * guard band between head/tail, avoiding this overflow
1109 * condition, but we avoid the added driver complexity for
1110 * now.
1111 */
1112 if (unlikely(oastatus1 & GEN7_OASTATUS1_OABUFFER_OVERFLOW)) {
1113 ret = append_oa_status(stream, buf, count, offset,
1114 DRM_I915_PERF_RECORD_OA_BUFFER_LOST);
1115 if (ret)
1116 return ret;
1117
Robert Bragg19f81df2017-06-13 12:23:03 +01001118 DRM_DEBUG("OA buffer overflow (exponent = %d): force restart\n",
1119 dev_priv->perf.oa.period_exponent);
Robert Braggd7965152016-11-07 19:49:52 +00001120
1121 dev_priv->perf.oa.ops.oa_disable(dev_priv);
1122 dev_priv->perf.oa.ops.oa_enable(dev_priv);
1123
Robert Braggd7965152016-11-07 19:49:52 +00001124 oastatus1 = I915_READ(GEN7_OASTATUS1);
Robert Braggd7965152016-11-07 19:49:52 +00001125 }
1126
1127 if (unlikely(oastatus1 & GEN7_OASTATUS1_REPORT_LOST)) {
1128 ret = append_oa_status(stream, buf, count, offset,
1129 DRM_I915_PERF_RECORD_OA_REPORT_LOST);
1130 if (ret)
1131 return ret;
1132 dev_priv->perf.oa.gen7_latched_oastatus1 |=
1133 GEN7_OASTATUS1_REPORT_LOST;
1134 }
1135
Robert Bragg3bb335c2017-05-11 16:43:27 +01001136 return gen7_append_oa_reports(stream, buf, count, offset);
Robert Braggd7965152016-11-07 19:49:52 +00001137}
1138
Robert Bragg16d98b32016-12-07 21:40:33 +00001139/**
1140 * i915_oa_wait_unlocked - handles blocking IO until OA data available
1141 * @stream: An i915-perf stream opened for OA metrics
1142 *
1143 * Called when userspace tries to read() from a blocking stream FD opened
1144 * for OA metrics. It waits until the hrtimer callback finds a non-empty
1145 * OA buffer and wakes us.
1146 *
1147 * Note: it's acceptable to have this return with some false positives
1148 * since any subsequent read handling will return -EAGAIN if there isn't
1149 * really data ready for userspace yet.
1150 *
1151 * Returns: zero on success or a negative error code
1152 */
Robert Braggd7965152016-11-07 19:49:52 +00001153static int i915_oa_wait_unlocked(struct i915_perf_stream *stream)
1154{
1155 struct drm_i915_private *dev_priv = stream->dev_priv;
1156
1157 /* We would wait indefinitely if periodic sampling is not enabled */
1158 if (!dev_priv->perf.oa.periodic)
1159 return -EIO;
1160
Robert Braggd7965152016-11-07 19:49:52 +00001161 return wait_event_interruptible(dev_priv->perf.oa.poll_wq,
Robert Bragg19f81df2017-06-13 12:23:03 +01001162 oa_buffer_check_unlocked(dev_priv));
Robert Braggd7965152016-11-07 19:49:52 +00001163}
1164
Robert Bragg16d98b32016-12-07 21:40:33 +00001165/**
1166 * i915_oa_poll_wait - call poll_wait() for an OA stream poll()
1167 * @stream: An i915-perf stream opened for OA metrics
1168 * @file: An i915 perf stream file
1169 * @wait: poll() state table
1170 *
1171 * For handling userspace polling on an i915 perf stream opened for OA metrics,
1172 * this starts a poll_wait with the wait queue that our hrtimer callback wakes
1173 * when it sees data ready to read in the circular OA buffer.
1174 */
Robert Braggd7965152016-11-07 19:49:52 +00001175static void i915_oa_poll_wait(struct i915_perf_stream *stream,
1176 struct file *file,
1177 poll_table *wait)
1178{
1179 struct drm_i915_private *dev_priv = stream->dev_priv;
1180
1181 poll_wait(file, &dev_priv->perf.oa.poll_wq, wait);
1182}
1183
Robert Bragg16d98b32016-12-07 21:40:33 +00001184/**
1185 * i915_oa_read - just calls through to &i915_oa_ops->read
1186 * @stream: An i915-perf stream opened for OA metrics
1187 * @buf: destination buffer given by userspace
1188 * @count: the number of bytes userspace wants to read
1189 * @offset: (inout): the current position for writing into @buf
1190 *
1191 * Updates @offset according to the number of bytes successfully copied into
1192 * the userspace buffer.
1193 *
1194 * Returns: zero on success or a negative error code
1195 */
Robert Braggd7965152016-11-07 19:49:52 +00001196static int i915_oa_read(struct i915_perf_stream *stream,
1197 char __user *buf,
1198 size_t count,
1199 size_t *offset)
1200{
1201 struct drm_i915_private *dev_priv = stream->dev_priv;
1202
1203 return dev_priv->perf.oa.ops.read(stream, buf, count, offset);
1204}
1205
Robert Bragg16d98b32016-12-07 21:40:33 +00001206/**
1207 * oa_get_render_ctx_id - determine and hold ctx hw id
1208 * @stream: An i915-perf stream opened for OA metrics
1209 *
1210 * Determine the render context hw id, and ensure it remains fixed for the
Robert Braggd7965152016-11-07 19:49:52 +00001211 * lifetime of the stream. This ensures that we don't have to worry about
1212 * updating the context ID in OACONTROL on the fly.
Robert Bragg16d98b32016-12-07 21:40:33 +00001213 *
1214 * Returns: zero on success or a negative error code
Robert Braggd7965152016-11-07 19:49:52 +00001215 */
1216static int oa_get_render_ctx_id(struct i915_perf_stream *stream)
1217{
1218 struct drm_i915_private *dev_priv = stream->dev_priv;
Robert Braggd7965152016-11-07 19:49:52 +00001219
Chris Wilsonfb5c5512017-11-20 20:55:00 +00001220 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Robert Bragg19f81df2017-06-13 12:23:03 +01001221 dev_priv->perf.oa.specific_ctx_id = stream->ctx->hw_id;
Chris Wilsonfb5c5512017-11-20 20:55:00 +00001222 } else {
Robert Bragg19f81df2017-06-13 12:23:03 +01001223 struct intel_engine_cs *engine = dev_priv->engine[RCS];
1224 struct intel_ring *ring;
1225 int ret;
Robert Braggd7965152016-11-07 19:49:52 +00001226
Robert Bragg19f81df2017-06-13 12:23:03 +01001227 ret = i915_mutex_lock_interruptible(&dev_priv->drm);
1228 if (ret)
1229 return ret;
Robert Braggd7965152016-11-07 19:49:52 +00001230
Robert Bragg19f81df2017-06-13 12:23:03 +01001231 /*
1232 * As the ID is the gtt offset of the context's vma we
1233 * pin the vma to ensure the ID remains fixed.
1234 *
1235 * NB: implied RCS engine...
1236 */
1237 ring = engine->context_pin(engine, stream->ctx);
1238 mutex_unlock(&dev_priv->drm.struct_mutex);
1239 if (IS_ERR(ring))
1240 return PTR_ERR(ring);
1241
1242
1243 /*
1244 * Explicitly track the ID (instead of calling
1245 * i915_ggtt_offset() on the fly) considering the difference
1246 * with gen8+ and execlists
1247 */
1248 dev_priv->perf.oa.specific_ctx_id =
1249 i915_ggtt_offset(stream->ctx->engine[engine->id].state);
1250 }
Robert Braggd7965152016-11-07 19:49:52 +00001251
Chris Wilson266a2402017-05-04 10:33:08 +01001252 return 0;
Robert Braggd7965152016-11-07 19:49:52 +00001253}
1254
Robert Bragg16d98b32016-12-07 21:40:33 +00001255/**
1256 * oa_put_render_ctx_id - counterpart to oa_get_render_ctx_id releases hold
1257 * @stream: An i915-perf stream opened for OA metrics
1258 *
1259 * In case anything needed doing to ensure the context HW ID would remain valid
1260 * for the lifetime of the stream, then that can be undone here.
1261 */
Robert Braggd7965152016-11-07 19:49:52 +00001262static void oa_put_render_ctx_id(struct i915_perf_stream *stream)
1263{
1264 struct drm_i915_private *dev_priv = stream->dev_priv;
1265
Chris Wilsonfb5c5512017-11-20 20:55:00 +00001266 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Robert Bragg19f81df2017-06-13 12:23:03 +01001267 dev_priv->perf.oa.specific_ctx_id = INVALID_CTX_ID;
1268 } else {
1269 struct intel_engine_cs *engine = dev_priv->engine[RCS];
Robert Braggd7965152016-11-07 19:49:52 +00001270
Robert Bragg19f81df2017-06-13 12:23:03 +01001271 mutex_lock(&dev_priv->drm.struct_mutex);
Robert Braggd7965152016-11-07 19:49:52 +00001272
Robert Bragg19f81df2017-06-13 12:23:03 +01001273 dev_priv->perf.oa.specific_ctx_id = INVALID_CTX_ID;
1274 engine->context_unpin(engine, stream->ctx);
1275
1276 mutex_unlock(&dev_priv->drm.struct_mutex);
1277 }
Robert Braggd7965152016-11-07 19:49:52 +00001278}
1279
1280static void
1281free_oa_buffer(struct drm_i915_private *i915)
1282{
1283 mutex_lock(&i915->drm.struct_mutex);
1284
1285 i915_gem_object_unpin_map(i915->perf.oa.oa_buffer.vma->obj);
1286 i915_vma_unpin(i915->perf.oa.oa_buffer.vma);
1287 i915_gem_object_put(i915->perf.oa.oa_buffer.vma->obj);
1288
1289 i915->perf.oa.oa_buffer.vma = NULL;
1290 i915->perf.oa.oa_buffer.vaddr = NULL;
1291
1292 mutex_unlock(&i915->drm.struct_mutex);
1293}
1294
1295static void i915_oa_stream_destroy(struct i915_perf_stream *stream)
1296{
1297 struct drm_i915_private *dev_priv = stream->dev_priv;
1298
1299 BUG_ON(stream != dev_priv->perf.oa.exclusive_stream);
1300
Robert Bragg19f81df2017-06-13 12:23:03 +01001301 /*
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001302 * Unset exclusive_stream first, it will be checked while disabling
1303 * the metric set on gen8+.
Robert Bragg19f81df2017-06-13 12:23:03 +01001304 */
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001305 mutex_lock(&dev_priv->drm.struct_mutex);
Robert Bragg19f81df2017-06-13 12:23:03 +01001306 dev_priv->perf.oa.exclusive_stream = NULL;
Robert Braggd7965152016-11-07 19:49:52 +00001307 dev_priv->perf.oa.ops.disable_metric_set(dev_priv);
Lionel Landwerlin41d3fdc2018-03-01 11:06:13 +00001308 mutex_unlock(&dev_priv->drm.struct_mutex);
Robert Braggd7965152016-11-07 19:49:52 +00001309
1310 free_oa_buffer(dev_priv);
1311
1312 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1313 intel_runtime_pm_put(dev_priv);
1314
1315 if (stream->ctx)
1316 oa_put_render_ctx_id(stream);
1317
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001318 put_oa_config(dev_priv, stream->oa_config);
1319
Robert Bragg712122e2017-05-11 16:43:31 +01001320 if (dev_priv->perf.oa.spurious_report_rs.missed) {
1321 DRM_NOTE("%d spurious OA report notices suppressed due to ratelimiting\n",
1322 dev_priv->perf.oa.spurious_report_rs.missed);
1323 }
Robert Braggd7965152016-11-07 19:49:52 +00001324}
1325
1326static void gen7_init_oa_buffer(struct drm_i915_private *dev_priv)
1327{
1328 u32 gtt_offset = i915_ggtt_offset(dev_priv->perf.oa.oa_buffer.vma);
Robert Bragg0dd860c2017-05-11 16:43:28 +01001329 unsigned long flags;
1330
1331 spin_lock_irqsave(&dev_priv->perf.oa.oa_buffer.ptr_lock, flags);
Robert Braggd7965152016-11-07 19:49:52 +00001332
1333 /* Pre-DevBDW: OABUFFER must be set with counters off,
1334 * before OASTATUS1, but after OASTATUS2
1335 */
1336 I915_WRITE(GEN7_OASTATUS2, gtt_offset | OA_MEM_SELECT_GGTT); /* head */
Robert Braggf2790202017-05-11 16:43:26 +01001337 dev_priv->perf.oa.oa_buffer.head = gtt_offset;
1338
Robert Braggd7965152016-11-07 19:49:52 +00001339 I915_WRITE(GEN7_OABUFFER, gtt_offset);
Robert Braggf2790202017-05-11 16:43:26 +01001340
Robert Braggd7965152016-11-07 19:49:52 +00001341 I915_WRITE(GEN7_OASTATUS1, gtt_offset | OABUFFER_SIZE_16M); /* tail */
1342
Robert Bragg0dd860c2017-05-11 16:43:28 +01001343 /* Mark that we need updated tail pointers to read from... */
1344 dev_priv->perf.oa.oa_buffer.tails[0].offset = INVALID_TAIL_PTR;
1345 dev_priv->perf.oa.oa_buffer.tails[1].offset = INVALID_TAIL_PTR;
1346
1347 spin_unlock_irqrestore(&dev_priv->perf.oa.oa_buffer.ptr_lock, flags);
1348
Robert Braggd7965152016-11-07 19:49:52 +00001349 /* On Haswell we have to track which OASTATUS1 flags we've
1350 * already seen since they can't be cleared while periodic
1351 * sampling is enabled.
1352 */
1353 dev_priv->perf.oa.gen7_latched_oastatus1 = 0;
1354
1355 /* NB: although the OA buffer will initially be allocated
1356 * zeroed via shmfs (and so this memset is redundant when
1357 * first allocating), we may re-init the OA buffer, either
1358 * when re-enabling a stream or in error/reset paths.
1359 *
1360 * The reason we clear the buffer for each re-init is for the
1361 * sanity check in gen7_append_oa_reports() that looks at the
1362 * report-id field to make sure it's non-zero which relies on
1363 * the assumption that new reports are being written to zeroed
1364 * memory...
1365 */
1366 memset(dev_priv->perf.oa.oa_buffer.vaddr, 0, OA_BUFFER_SIZE);
1367
1368 /* Maybe make ->pollin per-stream state if we support multiple
1369 * concurrent streams in the future.
1370 */
1371 dev_priv->perf.oa.pollin = false;
1372}
1373
Robert Bragg19f81df2017-06-13 12:23:03 +01001374static void gen8_init_oa_buffer(struct drm_i915_private *dev_priv)
1375{
1376 u32 gtt_offset = i915_ggtt_offset(dev_priv->perf.oa.oa_buffer.vma);
1377 unsigned long flags;
1378
1379 spin_lock_irqsave(&dev_priv->perf.oa.oa_buffer.ptr_lock, flags);
1380
1381 I915_WRITE(GEN8_OASTATUS, 0);
1382 I915_WRITE(GEN8_OAHEADPTR, gtt_offset);
1383 dev_priv->perf.oa.oa_buffer.head = gtt_offset;
1384
1385 I915_WRITE(GEN8_OABUFFER_UDW, 0);
1386
1387 /*
1388 * PRM says:
1389 *
1390 * "This MMIO must be set before the OATAILPTR
1391 * register and after the OAHEADPTR register. This is
1392 * to enable proper functionality of the overflow
1393 * bit."
1394 */
1395 I915_WRITE(GEN8_OABUFFER, gtt_offset |
1396 OABUFFER_SIZE_16M | OA_MEM_SELECT_GGTT);
1397 I915_WRITE(GEN8_OATAILPTR, gtt_offset & GEN8_OATAILPTR_MASK);
1398
1399 /* Mark that we need updated tail pointers to read from... */
1400 dev_priv->perf.oa.oa_buffer.tails[0].offset = INVALID_TAIL_PTR;
1401 dev_priv->perf.oa.oa_buffer.tails[1].offset = INVALID_TAIL_PTR;
1402
1403 /*
1404 * Reset state used to recognise context switches, affecting which
1405 * reports we will forward to userspace while filtering for a single
1406 * context.
1407 */
1408 dev_priv->perf.oa.oa_buffer.last_ctx_id = INVALID_CTX_ID;
1409
1410 spin_unlock_irqrestore(&dev_priv->perf.oa.oa_buffer.ptr_lock, flags);
1411
1412 /*
1413 * NB: although the OA buffer will initially be allocated
1414 * zeroed via shmfs (and so this memset is redundant when
1415 * first allocating), we may re-init the OA buffer, either
1416 * when re-enabling a stream or in error/reset paths.
1417 *
1418 * The reason we clear the buffer for each re-init is for the
1419 * sanity check in gen8_append_oa_reports() that looks at the
1420 * reason field to make sure it's non-zero which relies on
1421 * the assumption that new reports are being written to zeroed
1422 * memory...
1423 */
1424 memset(dev_priv->perf.oa.oa_buffer.vaddr, 0, OA_BUFFER_SIZE);
1425
1426 /*
1427 * Maybe make ->pollin per-stream state if we support multiple
1428 * concurrent streams in the future.
1429 */
1430 dev_priv->perf.oa.pollin = false;
1431}
1432
Robert Braggd7965152016-11-07 19:49:52 +00001433static int alloc_oa_buffer(struct drm_i915_private *dev_priv)
1434{
1435 struct drm_i915_gem_object *bo;
1436 struct i915_vma *vma;
1437 int ret;
1438
1439 if (WARN_ON(dev_priv->perf.oa.oa_buffer.vma))
1440 return -ENODEV;
1441
1442 ret = i915_mutex_lock_interruptible(&dev_priv->drm);
1443 if (ret)
1444 return ret;
1445
1446 BUILD_BUG_ON_NOT_POWER_OF_2(OA_BUFFER_SIZE);
1447 BUILD_BUG_ON(OA_BUFFER_SIZE < SZ_128K || OA_BUFFER_SIZE > SZ_16M);
1448
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00001449 bo = i915_gem_object_create(dev_priv, OA_BUFFER_SIZE);
Robert Braggd7965152016-11-07 19:49:52 +00001450 if (IS_ERR(bo)) {
1451 DRM_ERROR("Failed to allocate OA buffer\n");
1452 ret = PTR_ERR(bo);
1453 goto unlock;
1454 }
1455
1456 ret = i915_gem_object_set_cache_level(bo, I915_CACHE_LLC);
1457 if (ret)
1458 goto err_unref;
1459
1460 /* PreHSW required 512K alignment, HSW requires 16M */
1461 vma = i915_gem_object_ggtt_pin(bo, NULL, 0, SZ_16M, 0);
1462 if (IS_ERR(vma)) {
1463 ret = PTR_ERR(vma);
1464 goto err_unref;
1465 }
1466 dev_priv->perf.oa.oa_buffer.vma = vma;
1467
1468 dev_priv->perf.oa.oa_buffer.vaddr =
1469 i915_gem_object_pin_map(bo, I915_MAP_WB);
1470 if (IS_ERR(dev_priv->perf.oa.oa_buffer.vaddr)) {
1471 ret = PTR_ERR(dev_priv->perf.oa.oa_buffer.vaddr);
1472 goto err_unpin;
1473 }
1474
1475 dev_priv->perf.oa.ops.init_oa_buffer(dev_priv);
1476
1477 DRM_DEBUG_DRIVER("OA Buffer initialized, gtt offset = 0x%x, vaddr = %p\n",
1478 i915_ggtt_offset(dev_priv->perf.oa.oa_buffer.vma),
1479 dev_priv->perf.oa.oa_buffer.vaddr);
1480
1481 goto unlock;
1482
1483err_unpin:
1484 __i915_vma_unpin(vma);
1485
1486err_unref:
1487 i915_gem_object_put(bo);
1488
1489 dev_priv->perf.oa.oa_buffer.vaddr = NULL;
1490 dev_priv->perf.oa.oa_buffer.vma = NULL;
1491
1492unlock:
1493 mutex_unlock(&dev_priv->drm.struct_mutex);
1494 return ret;
1495}
1496
1497static void config_oa_regs(struct drm_i915_private *dev_priv,
1498 const struct i915_oa_reg *regs,
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001499 u32 n_regs)
Robert Braggd7965152016-11-07 19:49:52 +00001500{
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001501 u32 i;
Robert Braggd7965152016-11-07 19:49:52 +00001502
1503 for (i = 0; i < n_regs; i++) {
1504 const struct i915_oa_reg *reg = regs + i;
1505
1506 I915_WRITE(reg->addr, reg->value);
1507 }
1508}
1509
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001510static int hsw_enable_metric_set(struct drm_i915_private *dev_priv,
1511 const struct i915_oa_config *oa_config)
Robert Braggd7965152016-11-07 19:49:52 +00001512{
Robert Braggd7965152016-11-07 19:49:52 +00001513 /* PRM:
1514 *
1515 * OA unit is using “crclk” for its functionality. When trunk
1516 * level clock gating takes place, OA clock would be gated,
1517 * unable to count the events from non-render clock domain.
1518 * Render clock gating must be disabled when OA is enabled to
1519 * count the events from non-render domain. Unit level clock
1520 * gating for RCS should also be disabled.
1521 */
1522 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1523 ~GEN7_DOP_CLOCK_GATE_ENABLE));
1524 I915_WRITE(GEN6_UCGCTL1, (I915_READ(GEN6_UCGCTL1) |
1525 GEN6_CSUNIT_CLOCK_GATE_DISABLE));
1526
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001527 config_oa_regs(dev_priv, oa_config->mux_regs, oa_config->mux_regs_len);
Robert Braggd7965152016-11-07 19:49:52 +00001528
1529 /* It apparently takes a fairly long time for a new MUX
1530 * configuration to be be applied after these register writes.
1531 * This delay duration was derived empirically based on the
1532 * render_basic config but hopefully it covers the maximum
1533 * configuration latency.
1534 *
1535 * As a fallback, the checks in _append_oa_reports() to skip
1536 * invalid OA reports do also seem to work to discard reports
1537 * generated before this config has completed - albeit not
1538 * silently.
1539 *
1540 * Unfortunately this is essentially a magic number, since we
1541 * don't currently know of a reliable mechanism for predicting
1542 * how long the MUX config will take to apply and besides
1543 * seeing invalid reports we don't know of a reliable way to
1544 * explicitly check that the MUX config has landed.
1545 *
1546 * It's even possible we've miss characterized the underlying
1547 * problem - it just seems like the simplest explanation why
1548 * a delay at this location would mitigate any invalid reports.
1549 */
1550 usleep_range(15000, 20000);
1551
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001552 config_oa_regs(dev_priv, oa_config->b_counter_regs,
1553 oa_config->b_counter_regs_len);
Robert Braggd7965152016-11-07 19:49:52 +00001554
1555 return 0;
1556}
1557
1558static void hsw_disable_metric_set(struct drm_i915_private *dev_priv)
1559{
1560 I915_WRITE(GEN6_UCGCTL1, (I915_READ(GEN6_UCGCTL1) &
1561 ~GEN6_CSUNIT_CLOCK_GATE_DISABLE));
1562 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) |
1563 GEN7_DOP_CLOCK_GATE_ENABLE));
1564
1565 I915_WRITE(GDT_CHICKEN_BITS, (I915_READ(GDT_CHICKEN_BITS) &
1566 ~GT_NOA_ENABLE));
1567}
1568
Robert Bragg19f81df2017-06-13 12:23:03 +01001569/*
1570 * NB: It must always remain pointer safe to run this even if the OA unit
1571 * has been disabled.
1572 *
1573 * It's fine to put out-of-date values into these per-context registers
1574 * in the case that the OA unit has been disabled.
1575 */
1576static void gen8_update_reg_state_unlocked(struct i915_gem_context *ctx,
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001577 u32 *reg_state,
1578 const struct i915_oa_config *oa_config)
Robert Bragg19f81df2017-06-13 12:23:03 +01001579{
1580 struct drm_i915_private *dev_priv = ctx->i915;
Robert Bragg19f81df2017-06-13 12:23:03 +01001581 u32 ctx_oactxctrl = dev_priv->perf.oa.ctx_oactxctrl_offset;
1582 u32 ctx_flexeu0 = dev_priv->perf.oa.ctx_flexeu0_offset;
1583 /* The MMIO offsets for Flex EU registers aren't contiguous */
1584 u32 flex_mmio[] = {
1585 i915_mmio_reg_offset(EU_PERF_CNTL0),
1586 i915_mmio_reg_offset(EU_PERF_CNTL1),
1587 i915_mmio_reg_offset(EU_PERF_CNTL2),
1588 i915_mmio_reg_offset(EU_PERF_CNTL3),
1589 i915_mmio_reg_offset(EU_PERF_CNTL4),
1590 i915_mmio_reg_offset(EU_PERF_CNTL5),
1591 i915_mmio_reg_offset(EU_PERF_CNTL6),
1592 };
1593 int i;
1594
1595 reg_state[ctx_oactxctrl] = i915_mmio_reg_offset(GEN8_OACTXCONTROL);
1596 reg_state[ctx_oactxctrl+1] = (dev_priv->perf.oa.period_exponent <<
1597 GEN8_OA_TIMER_PERIOD_SHIFT) |
1598 (dev_priv->perf.oa.periodic ?
1599 GEN8_OA_TIMER_ENABLE : 0) |
1600 GEN8_OA_COUNTER_RESUME;
1601
1602 for (i = 0; i < ARRAY_SIZE(flex_mmio); i++) {
1603 u32 state_offset = ctx_flexeu0 + i * 2;
1604 u32 mmio = flex_mmio[i];
1605
1606 /*
1607 * This arbitrary default will select the 'EU FPU0 Pipeline
1608 * Active' event. In the future it's anticipated that there
1609 * will be an explicit 'No Event' we can select, but not yet...
1610 */
1611 u32 value = 0;
Robert Bragg19f81df2017-06-13 12:23:03 +01001612
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001613 if (oa_config) {
1614 u32 j;
1615
1616 for (j = 0; j < oa_config->flex_regs_len; j++) {
1617 if (i915_mmio_reg_offset(oa_config->flex_regs[j].addr) == mmio) {
1618 value = oa_config->flex_regs[j].value;
1619 break;
1620 }
Robert Bragg19f81df2017-06-13 12:23:03 +01001621 }
1622 }
1623
1624 reg_state[state_offset] = mmio;
1625 reg_state[state_offset+1] = value;
1626 }
1627}
1628
1629/*
1630 * Same as gen8_update_reg_state_unlocked only through the batchbuffer. This
1631 * is only used by the kernel context.
1632 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00001633static int gen8_emit_oa_config(struct i915_request *rq,
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001634 const struct i915_oa_config *oa_config)
Robert Bragg19f81df2017-06-13 12:23:03 +01001635{
Chris Wilsone61e0f52018-02-21 09:56:36 +00001636 struct drm_i915_private *dev_priv = rq->i915;
Robert Bragg19f81df2017-06-13 12:23:03 +01001637 /* The MMIO offsets for Flex EU registers aren't contiguous */
1638 u32 flex_mmio[] = {
1639 i915_mmio_reg_offset(EU_PERF_CNTL0),
1640 i915_mmio_reg_offset(EU_PERF_CNTL1),
1641 i915_mmio_reg_offset(EU_PERF_CNTL2),
1642 i915_mmio_reg_offset(EU_PERF_CNTL3),
1643 i915_mmio_reg_offset(EU_PERF_CNTL4),
1644 i915_mmio_reg_offset(EU_PERF_CNTL5),
1645 i915_mmio_reg_offset(EU_PERF_CNTL6),
1646 };
1647 u32 *cs;
1648 int i;
1649
Chris Wilsone61e0f52018-02-21 09:56:36 +00001650 cs = intel_ring_begin(rq, ARRAY_SIZE(flex_mmio) * 2 + 4);
Robert Bragg19f81df2017-06-13 12:23:03 +01001651 if (IS_ERR(cs))
1652 return PTR_ERR(cs);
1653
Lionel Landwerlin01d928e2017-08-03 17:58:07 +01001654 *cs++ = MI_LOAD_REGISTER_IMM(ARRAY_SIZE(flex_mmio) + 1);
Robert Bragg19f81df2017-06-13 12:23:03 +01001655
1656 *cs++ = i915_mmio_reg_offset(GEN8_OACTXCONTROL);
1657 *cs++ = (dev_priv->perf.oa.period_exponent << GEN8_OA_TIMER_PERIOD_SHIFT) |
1658 (dev_priv->perf.oa.periodic ? GEN8_OA_TIMER_ENABLE : 0) |
1659 GEN8_OA_COUNTER_RESUME;
1660
1661 for (i = 0; i < ARRAY_SIZE(flex_mmio); i++) {
1662 u32 mmio = flex_mmio[i];
1663
1664 /*
1665 * This arbitrary default will select the 'EU FPU0 Pipeline
1666 * Active' event. In the future it's anticipated that there
1667 * will be an explicit 'No Event' we can select, but not
1668 * yet...
1669 */
1670 u32 value = 0;
Robert Bragg19f81df2017-06-13 12:23:03 +01001671
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001672 if (oa_config) {
1673 u32 j;
1674
1675 for (j = 0; j < oa_config->flex_regs_len; j++) {
1676 if (i915_mmio_reg_offset(oa_config->flex_regs[j].addr) == mmio) {
1677 value = oa_config->flex_regs[j].value;
1678 break;
1679 }
Robert Bragg19f81df2017-06-13 12:23:03 +01001680 }
1681 }
1682
1683 *cs++ = mmio;
1684 *cs++ = value;
1685 }
1686
1687 *cs++ = MI_NOOP;
Chris Wilsone61e0f52018-02-21 09:56:36 +00001688 intel_ring_advance(rq, cs);
Robert Bragg19f81df2017-06-13 12:23:03 +01001689
1690 return 0;
1691}
1692
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001693static int gen8_switch_to_updated_kernel_context(struct drm_i915_private *dev_priv,
1694 const struct i915_oa_config *oa_config)
Robert Bragg19f81df2017-06-13 12:23:03 +01001695{
1696 struct intel_engine_cs *engine = dev_priv->engine[RCS];
1697 struct i915_gem_timeline *timeline;
Chris Wilsone61e0f52018-02-21 09:56:36 +00001698 struct i915_request *rq;
Robert Bragg19f81df2017-06-13 12:23:03 +01001699 int ret;
1700
1701 lockdep_assert_held(&dev_priv->drm.struct_mutex);
1702
Chris Wilsone61e0f52018-02-21 09:56:36 +00001703 i915_retire_requests(dev_priv);
Robert Bragg19f81df2017-06-13 12:23:03 +01001704
Chris Wilsone61e0f52018-02-21 09:56:36 +00001705 rq = i915_request_alloc(engine, dev_priv->kernel_context);
1706 if (IS_ERR(rq))
1707 return PTR_ERR(rq);
Robert Bragg19f81df2017-06-13 12:23:03 +01001708
Chris Wilsone61e0f52018-02-21 09:56:36 +00001709 ret = gen8_emit_oa_config(rq, oa_config);
Robert Bragg19f81df2017-06-13 12:23:03 +01001710 if (ret) {
Chris Wilsone61e0f52018-02-21 09:56:36 +00001711 i915_request_add(rq);
Robert Bragg19f81df2017-06-13 12:23:03 +01001712 return ret;
1713 }
1714
1715 /* Queue this switch after all other activity */
1716 list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
Chris Wilsone61e0f52018-02-21 09:56:36 +00001717 struct i915_request *prev;
Robert Bragg19f81df2017-06-13 12:23:03 +01001718 struct intel_timeline *tl;
1719
1720 tl = &timeline->engine[engine->id];
1721 prev = i915_gem_active_raw(&tl->last_request,
1722 &dev_priv->drm.struct_mutex);
1723 if (prev)
Chris Wilsone61e0f52018-02-21 09:56:36 +00001724 i915_sw_fence_await_sw_fence_gfp(&rq->submit,
Robert Bragg19f81df2017-06-13 12:23:03 +01001725 &prev->submit,
1726 GFP_KERNEL);
1727 }
1728
Chris Wilsone61e0f52018-02-21 09:56:36 +00001729 i915_request_add(rq);
Robert Bragg19f81df2017-06-13 12:23:03 +01001730
Chris Wilson3fef5cd2017-11-20 10:20:02 +00001731 return 0;
Robert Bragg19f81df2017-06-13 12:23:03 +01001732}
1733
1734/*
1735 * Manages updating the per-context aspects of the OA stream
1736 * configuration across all contexts.
1737 *
1738 * The awkward consideration here is that OACTXCONTROL controls the
1739 * exponent for periodic sampling which is primarily used for system
1740 * wide profiling where we'd like a consistent sampling period even in
1741 * the face of context switches.
1742 *
1743 * Our approach of updating the register state context (as opposed to
1744 * say using a workaround batch buffer) ensures that the hardware
1745 * won't automatically reload an out-of-date timer exponent even
1746 * transiently before a WA BB could be parsed.
1747 *
1748 * This function needs to:
1749 * - Ensure the currently running context's per-context OA state is
1750 * updated
1751 * - Ensure that all existing contexts will have the correct per-context
1752 * OA state if they are scheduled for use.
1753 * - Ensure any new contexts will be initialized with the correct
1754 * per-context OA state.
1755 *
1756 * Note: it's only the RCS/Render context that has any OA state.
1757 */
1758static int gen8_configure_all_contexts(struct drm_i915_private *dev_priv,
Lionel Landwerlin41d3fdc2018-03-01 11:06:13 +00001759 const struct i915_oa_config *oa_config)
Robert Bragg19f81df2017-06-13 12:23:03 +01001760{
1761 struct i915_gem_context *ctx;
1762 int ret;
1763 unsigned int wait_flags = I915_WAIT_LOCKED;
1764
Lionel Landwerlin41d3fdc2018-03-01 11:06:13 +00001765 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Robert Bragg19f81df2017-06-13 12:23:03 +01001766
1767 /* Switch away from any user context. */
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001768 ret = gen8_switch_to_updated_kernel_context(dev_priv, oa_config);
Robert Bragg19f81df2017-06-13 12:23:03 +01001769 if (ret)
1770 goto out;
1771
1772 /*
1773 * The OA register config is setup through the context image. This image
1774 * might be written to by the GPU on context switch (in particular on
1775 * lite-restore). This means we can't safely update a context's image,
1776 * if this context is scheduled/submitted to run on the GPU.
1777 *
1778 * We could emit the OA register config through the batch buffer but
1779 * this might leave small interval of time where the OA unit is
1780 * configured at an invalid sampling period.
1781 *
1782 * So far the best way to work around this issue seems to be draining
1783 * the GPU from any submitted work.
1784 */
1785 ret = i915_gem_wait_for_idle(dev_priv, wait_flags);
1786 if (ret)
1787 goto out;
1788
1789 /* Update all contexts now that we've stalled the submission. */
Chris Wilson829a0af2017-06-20 12:05:45 +01001790 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
Robert Bragg19f81df2017-06-13 12:23:03 +01001791 struct intel_context *ce = &ctx->engine[RCS];
1792 u32 *regs;
1793
1794 /* OA settings will be set upon first use */
1795 if (!ce->state)
1796 continue;
1797
1798 regs = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
1799 if (IS_ERR(regs)) {
1800 ret = PTR_ERR(regs);
1801 goto out;
1802 }
1803
1804 ce->state->obj->mm.dirty = true;
1805 regs += LRC_STATE_PN * PAGE_SIZE / sizeof(*regs);
1806
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001807 gen8_update_reg_state_unlocked(ctx, regs, oa_config);
Robert Bragg19f81df2017-06-13 12:23:03 +01001808
1809 i915_gem_object_unpin_map(ce->state->obj);
1810 }
1811
1812 out:
Robert Bragg19f81df2017-06-13 12:23:03 +01001813 return ret;
1814}
1815
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001816static int gen8_enable_metric_set(struct drm_i915_private *dev_priv,
1817 const struct i915_oa_config *oa_config)
Robert Bragg19f81df2017-06-13 12:23:03 +01001818{
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001819 int ret;
Robert Bragg19f81df2017-06-13 12:23:03 +01001820
1821 /*
1822 * We disable slice/unslice clock ratio change reports on SKL since
1823 * they are too noisy. The HW generates a lot of redundant reports
1824 * where the ratio hasn't really changed causing a lot of redundant
1825 * work to processes and increasing the chances we'll hit buffer
1826 * overruns.
1827 *
1828 * Although we don't currently use the 'disable overrun' OABUFFER
1829 * feature it's worth noting that clock ratio reports have to be
1830 * disabled before considering to use that feature since the HW doesn't
1831 * correctly block these reports.
1832 *
1833 * Currently none of the high-level metrics we have depend on knowing
1834 * this ratio to normalize.
1835 *
1836 * Note: This register is not power context saved and restored, but
1837 * that's OK considering that we disable RC6 while the OA unit is
1838 * enabled.
1839 *
1840 * The _INCLUDE_CLK_RATIO bit allows the slice/unslice frequency to
1841 * be read back from automatically triggered reports, as part of the
1842 * RPT_ID field.
1843 */
Lionel Landwerlin1de401c2018-03-26 14:39:48 +01001844 if (IS_GEN(dev_priv, 9, 11)) {
Robert Bragg19f81df2017-06-13 12:23:03 +01001845 I915_WRITE(GEN8_OA_DEBUG,
1846 _MASKED_BIT_ENABLE(GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS |
1847 GEN9_OA_DEBUG_INCLUDE_CLK_RATIO));
1848 }
1849
1850 /*
1851 * Update all contexts prior writing the mux configurations as we need
1852 * to make sure all slices/subslices are ON before writing to NOA
1853 * registers.
1854 */
Lionel Landwerlin41d3fdc2018-03-01 11:06:13 +00001855 ret = gen8_configure_all_contexts(dev_priv, oa_config);
Robert Bragg19f81df2017-06-13 12:23:03 +01001856 if (ret)
1857 return ret;
1858
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001859 config_oa_regs(dev_priv, oa_config->mux_regs, oa_config->mux_regs_len);
1860
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001861 config_oa_regs(dev_priv, oa_config->b_counter_regs,
1862 oa_config->b_counter_regs_len);
Robert Bragg19f81df2017-06-13 12:23:03 +01001863
1864 return 0;
1865}
1866
1867static void gen8_disable_metric_set(struct drm_i915_private *dev_priv)
1868{
1869 /* Reset all contexts' slices/subslices configurations. */
Lionel Landwerlin41d3fdc2018-03-01 11:06:13 +00001870 gen8_configure_all_contexts(dev_priv, NULL);
Lionel Landwerlin28964cf2017-08-03 17:58:10 +01001871
1872 I915_WRITE(GDT_CHICKEN_BITS, (I915_READ(GDT_CHICKEN_BITS) &
1873 ~GT_NOA_ENABLE));
1874
Robert Bragg19f81df2017-06-13 12:23:03 +01001875}
1876
Lionel Landwerlin95690a02017-11-10 19:08:43 +00001877static void gen10_disable_metric_set(struct drm_i915_private *dev_priv)
1878{
1879 /* Reset all contexts' slices/subslices configurations. */
Lionel Landwerlin41d3fdc2018-03-01 11:06:13 +00001880 gen8_configure_all_contexts(dev_priv, NULL);
Lionel Landwerlin95690a02017-11-10 19:08:43 +00001881
1882 /* Make sure we disable noa to save power. */
1883 I915_WRITE(RPM_CONFIG1,
1884 I915_READ(RPM_CONFIG1) & ~GEN10_GT_NOA_ENABLE);
1885}
1886
Robert Bragg1bef3402017-06-13 12:23:06 +01001887static void gen7_oa_enable(struct drm_i915_private *dev_priv)
Robert Braggd7965152016-11-07 19:49:52 +00001888{
Robert Bragg1bef3402017-06-13 12:23:06 +01001889 /*
1890 * Reset buf pointers so we don't forward reports from before now.
1891 *
1892 * Think carefully if considering trying to avoid this, since it
1893 * also ensures status flags and the buffer itself are cleared
1894 * in error paths, and we have checks for invalid reports based
1895 * on the assumption that certain fields are written to zeroed
1896 * memory which this helps maintains.
1897 */
1898 gen7_init_oa_buffer(dev_priv);
Robert Braggd7965152016-11-07 19:49:52 +00001899
1900 if (dev_priv->perf.oa.exclusive_stream->enabled) {
1901 struct i915_gem_context *ctx =
1902 dev_priv->perf.oa.exclusive_stream->ctx;
1903 u32 ctx_id = dev_priv->perf.oa.specific_ctx_id;
1904
1905 bool periodic = dev_priv->perf.oa.periodic;
1906 u32 period_exponent = dev_priv->perf.oa.period_exponent;
1907 u32 report_format = dev_priv->perf.oa.oa_buffer.format;
1908
1909 I915_WRITE(GEN7_OACONTROL,
1910 (ctx_id & GEN7_OACONTROL_CTX_MASK) |
1911 (period_exponent <<
1912 GEN7_OACONTROL_TIMER_PERIOD_SHIFT) |
1913 (periodic ? GEN7_OACONTROL_TIMER_ENABLE : 0) |
1914 (report_format << GEN7_OACONTROL_FORMAT_SHIFT) |
1915 (ctx ? GEN7_OACONTROL_PER_CTX_ENABLE : 0) |
1916 GEN7_OACONTROL_ENABLE);
1917 } else
1918 I915_WRITE(GEN7_OACONTROL, 0);
1919}
1920
Robert Bragg19f81df2017-06-13 12:23:03 +01001921static void gen8_oa_enable(struct drm_i915_private *dev_priv)
1922{
1923 u32 report_format = dev_priv->perf.oa.oa_buffer.format;
1924
1925 /*
1926 * Reset buf pointers so we don't forward reports from before now.
1927 *
1928 * Think carefully if considering trying to avoid this, since it
1929 * also ensures status flags and the buffer itself are cleared
1930 * in error paths, and we have checks for invalid reports based
1931 * on the assumption that certain fields are written to zeroed
1932 * memory which this helps maintains.
1933 */
1934 gen8_init_oa_buffer(dev_priv);
1935
1936 /*
1937 * Note: we don't rely on the hardware to perform single context
1938 * filtering and instead filter on the cpu based on the context-id
1939 * field of reports
1940 */
1941 I915_WRITE(GEN8_OACONTROL, (report_format <<
1942 GEN8_OA_REPORT_FORMAT_SHIFT) |
1943 GEN8_OA_COUNTER_ENABLE);
1944}
1945
Robert Bragg16d98b32016-12-07 21:40:33 +00001946/**
1947 * i915_oa_stream_enable - handle `I915_PERF_IOCTL_ENABLE` for OA stream
1948 * @stream: An i915 perf stream opened for OA metrics
1949 *
1950 * [Re]enables hardware periodic sampling according to the period configured
1951 * when opening the stream. This also starts a hrtimer that will periodically
1952 * check for data in the circular OA buffer for notifying userspace (e.g.
1953 * during a read() or poll()).
1954 */
Robert Braggd7965152016-11-07 19:49:52 +00001955static void i915_oa_stream_enable(struct i915_perf_stream *stream)
1956{
1957 struct drm_i915_private *dev_priv = stream->dev_priv;
1958
1959 dev_priv->perf.oa.ops.oa_enable(dev_priv);
1960
1961 if (dev_priv->perf.oa.periodic)
1962 hrtimer_start(&dev_priv->perf.oa.poll_check_timer,
1963 ns_to_ktime(POLL_PERIOD),
1964 HRTIMER_MODE_REL_PINNED);
1965}
1966
1967static void gen7_oa_disable(struct drm_i915_private *dev_priv)
1968{
1969 I915_WRITE(GEN7_OACONTROL, 0);
1970}
1971
Robert Bragg19f81df2017-06-13 12:23:03 +01001972static void gen8_oa_disable(struct drm_i915_private *dev_priv)
1973{
1974 I915_WRITE(GEN8_OACONTROL, 0);
1975}
1976
Robert Bragg16d98b32016-12-07 21:40:33 +00001977/**
1978 * i915_oa_stream_disable - handle `I915_PERF_IOCTL_DISABLE` for OA stream
1979 * @stream: An i915 perf stream opened for OA metrics
1980 *
1981 * Stops the OA unit from periodically writing counter reports into the
1982 * circular OA buffer. This also stops the hrtimer that periodically checks for
1983 * data in the circular OA buffer, for notifying userspace.
1984 */
Robert Braggd7965152016-11-07 19:49:52 +00001985static void i915_oa_stream_disable(struct i915_perf_stream *stream)
1986{
1987 struct drm_i915_private *dev_priv = stream->dev_priv;
1988
1989 dev_priv->perf.oa.ops.oa_disable(dev_priv);
1990
1991 if (dev_priv->perf.oa.periodic)
1992 hrtimer_cancel(&dev_priv->perf.oa.poll_check_timer);
1993}
1994
Robert Braggd7965152016-11-07 19:49:52 +00001995static const struct i915_perf_stream_ops i915_oa_stream_ops = {
1996 .destroy = i915_oa_stream_destroy,
1997 .enable = i915_oa_stream_enable,
1998 .disable = i915_oa_stream_disable,
1999 .wait_unlocked = i915_oa_wait_unlocked,
2000 .poll_wait = i915_oa_poll_wait,
2001 .read = i915_oa_read,
2002};
2003
Robert Bragg16d98b32016-12-07 21:40:33 +00002004/**
2005 * i915_oa_stream_init - validate combined props for OA stream and init
2006 * @stream: An i915 perf stream
2007 * @param: The open parameters passed to `DRM_I915_PERF_OPEN`
2008 * @props: The property state that configures stream (individually validated)
2009 *
2010 * While read_properties_unlocked() validates properties in isolation it
2011 * doesn't ensure that the combination necessarily makes sense.
2012 *
2013 * At this point it has been determined that userspace wants a stream of
2014 * OA metrics, but still we need to further validate the combined
2015 * properties are OK.
2016 *
2017 * If the configuration makes sense then we can allocate memory for
2018 * a circular OA buffer and apply the requested metric set configuration.
2019 *
2020 * Returns: zero on success or a negative error code.
2021 */
Robert Braggd7965152016-11-07 19:49:52 +00002022static int i915_oa_stream_init(struct i915_perf_stream *stream,
2023 struct drm_i915_perf_open_param *param,
2024 struct perf_open_properties *props)
2025{
2026 struct drm_i915_private *dev_priv = stream->dev_priv;
2027 int format_size;
2028 int ret;
2029
Robert Bragg442b8c02016-11-07 19:49:53 +00002030 /* If the sysfs metrics/ directory wasn't registered for some
2031 * reason then don't let userspace try their luck with config
2032 * IDs
2033 */
2034 if (!dev_priv->perf.metrics_kobj) {
Robert Bragg77085502016-12-01 17:21:52 +00002035 DRM_DEBUG("OA metrics weren't advertised via sysfs\n");
Robert Bragg442b8c02016-11-07 19:49:53 +00002036 return -EINVAL;
2037 }
2038
Robert Braggd7965152016-11-07 19:49:52 +00002039 if (!(props->sample_flags & SAMPLE_OA_REPORT)) {
Robert Bragg77085502016-12-01 17:21:52 +00002040 DRM_DEBUG("Only OA report sampling supported\n");
Robert Braggd7965152016-11-07 19:49:52 +00002041 return -EINVAL;
2042 }
2043
2044 if (!dev_priv->perf.oa.ops.init_oa_buffer) {
Robert Bragg77085502016-12-01 17:21:52 +00002045 DRM_DEBUG("OA unit not supported\n");
Robert Braggd7965152016-11-07 19:49:52 +00002046 return -ENODEV;
2047 }
2048
2049 /* To avoid the complexity of having to accurately filter
2050 * counter reports and marshal to the appropriate client
2051 * we currently only allow exclusive access
2052 */
2053 if (dev_priv->perf.oa.exclusive_stream) {
Robert Bragg77085502016-12-01 17:21:52 +00002054 DRM_DEBUG("OA unit already in use\n");
Robert Braggd7965152016-11-07 19:49:52 +00002055 return -EBUSY;
2056 }
2057
Robert Braggd7965152016-11-07 19:49:52 +00002058 if (!props->oa_format) {
Robert Bragg77085502016-12-01 17:21:52 +00002059 DRM_DEBUG("OA report format not specified\n");
Robert Braggd7965152016-11-07 19:49:52 +00002060 return -EINVAL;
2061 }
2062
Robert Bragg712122e2017-05-11 16:43:31 +01002063 /* We set up some ratelimit state to potentially throttle any _NOTES
2064 * about spurious, invalid OA reports which we don't forward to
2065 * userspace.
2066 *
2067 * The initialization is associated with opening the stream (not driver
2068 * init) considering we print a _NOTE about any throttling when closing
2069 * the stream instead of waiting until driver _fini which no one would
2070 * ever see.
2071 *
2072 * Using the same limiting factors as printk_ratelimit()
2073 */
2074 ratelimit_state_init(&dev_priv->perf.oa.spurious_report_rs,
2075 5 * HZ, 10);
2076 /* Since we use a DRM_NOTE for spurious reports it would be
2077 * inconsistent to let __ratelimit() automatically print a warning for
2078 * throttling.
2079 */
2080 ratelimit_set_flags(&dev_priv->perf.oa.spurious_report_rs,
2081 RATELIMIT_MSG_ON_RELEASE);
2082
Robert Braggd7965152016-11-07 19:49:52 +00002083 stream->sample_size = sizeof(struct drm_i915_perf_record_header);
2084
2085 format_size = dev_priv->perf.oa.oa_formats[props->oa_format].size;
2086
2087 stream->sample_flags |= SAMPLE_OA_REPORT;
2088 stream->sample_size += format_size;
2089
2090 dev_priv->perf.oa.oa_buffer.format_size = format_size;
2091 if (WARN_ON(dev_priv->perf.oa.oa_buffer.format_size == 0))
2092 return -EINVAL;
2093
2094 dev_priv->perf.oa.oa_buffer.format =
2095 dev_priv->perf.oa.oa_formats[props->oa_format].format;
2096
Robert Braggd7965152016-11-07 19:49:52 +00002097 dev_priv->perf.oa.periodic = props->oa_periodic;
Robert Bragg0dd860c2017-05-11 16:43:28 +01002098 if (dev_priv->perf.oa.periodic)
Robert Braggd7965152016-11-07 19:49:52 +00002099 dev_priv->perf.oa.period_exponent = props->oa_period_exponent;
2100
Robert Braggd7965152016-11-07 19:49:52 +00002101 if (stream->ctx) {
2102 ret = oa_get_render_ctx_id(stream);
2103 if (ret)
2104 return ret;
2105 }
2106
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002107 ret = get_oa_config(dev_priv, props->metrics_set, &stream->oa_config);
2108 if (ret)
2109 goto err_config;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002110
Robert Braggd7965152016-11-07 19:49:52 +00002111 /* PRM - observability performance counters:
2112 *
2113 * OACONTROL, performance counter enable, note:
2114 *
2115 * "When this bit is set, in order to have coherent counts,
2116 * RC6 power state and trunk clock gating must be disabled.
2117 * This can be achieved by programming MMIO registers as
2118 * 0xA094=0 and 0xA090[31]=1"
2119 *
2120 * In our case we are expecting that taking pm + FORCEWAKE
2121 * references will effectively disable RC6.
2122 */
2123 intel_runtime_pm_get(dev_priv);
2124 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2125
sagar.a.kamble@intel.com987f8c42017-06-27 23:09:41 +05302126 ret = alloc_oa_buffer(dev_priv);
2127 if (ret)
2128 goto err_oa_buf_alloc;
2129
Lionel Landwerlin41d3fdc2018-03-01 11:06:13 +00002130 ret = i915_mutex_lock_interruptible(&dev_priv->drm);
2131 if (ret)
2132 goto err_lock;
2133
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002134 ret = dev_priv->perf.oa.ops.enable_metric_set(dev_priv,
2135 stream->oa_config);
Robert Braggd7965152016-11-07 19:49:52 +00002136 if (ret)
2137 goto err_enable;
2138
2139 stream->ops = &i915_oa_stream_ops;
2140
2141 dev_priv->perf.oa.exclusive_stream = stream;
2142
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002143 mutex_unlock(&dev_priv->drm.struct_mutex);
2144
Robert Braggd7965152016-11-07 19:49:52 +00002145 return 0;
2146
2147err_enable:
Lionel Landwerlin41d3fdc2018-03-01 11:06:13 +00002148 dev_priv->perf.oa.ops.disable_metric_set(dev_priv);
2149 mutex_unlock(&dev_priv->drm.struct_mutex);
2150
2151err_lock:
Robert Braggd7965152016-11-07 19:49:52 +00002152 free_oa_buffer(dev_priv);
2153
2154err_oa_buf_alloc:
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002155 put_oa_config(dev_priv, stream->oa_config);
2156
sagar.a.kamble@intel.com987f8c42017-06-27 23:09:41 +05302157 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2158 intel_runtime_pm_put(dev_priv);
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002159
2160err_config:
Robert Braggd7965152016-11-07 19:49:52 +00002161 if (stream->ctx)
2162 oa_put_render_ctx_id(stream);
2163
2164 return ret;
2165}
2166
Robert Bragg19f81df2017-06-13 12:23:03 +01002167void i915_oa_init_reg_state(struct intel_engine_cs *engine,
2168 struct i915_gem_context *ctx,
2169 u32 *reg_state)
2170{
Chris Wilson28b6cb02017-08-10 18:57:43 +01002171 struct i915_perf_stream *stream;
Robert Bragg19f81df2017-06-13 12:23:03 +01002172
2173 if (engine->id != RCS)
2174 return;
2175
Chris Wilson28b6cb02017-08-10 18:57:43 +01002176 stream = engine->i915->perf.oa.exclusive_stream;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002177 if (stream)
2178 gen8_update_reg_state_unlocked(ctx, reg_state, stream->oa_config);
Robert Bragg19f81df2017-06-13 12:23:03 +01002179}
2180
Robert Bragg16d98b32016-12-07 21:40:33 +00002181/**
2182 * i915_perf_read_locked - &i915_perf_stream_ops->read with error normalisation
2183 * @stream: An i915 perf stream
2184 * @file: An i915 perf stream file
2185 * @buf: destination buffer given by userspace
2186 * @count: the number of bytes userspace wants to read
2187 * @ppos: (inout) file seek position (unused)
2188 *
2189 * Besides wrapping &i915_perf_stream_ops->read this provides a common place to
2190 * ensure that if we've successfully copied any data then reporting that takes
2191 * precedence over any internal error status, so the data isn't lost.
2192 *
2193 * For example ret will be -ENOSPC whenever there is more buffered data than
2194 * can be copied to userspace, but that's only interesting if we weren't able
2195 * to copy some data because it implies the userspace buffer is too small to
2196 * receive a single record (and we never split records).
2197 *
2198 * Another case with ret == -EFAULT is more of a grey area since it would seem
2199 * like bad form for userspace to ask us to overrun its buffer, but the user
2200 * knows best:
2201 *
2202 * http://yarchive.net/comp/linux/partial_reads_writes.html
2203 *
2204 * Returns: The number of bytes copied or a negative error code on failure.
2205 */
Robert Braggeec688e2016-11-07 19:49:47 +00002206static ssize_t i915_perf_read_locked(struct i915_perf_stream *stream,
2207 struct file *file,
2208 char __user *buf,
2209 size_t count,
2210 loff_t *ppos)
2211{
2212 /* Note we keep the offset (aka bytes read) separate from any
2213 * error status so that the final check for whether we return
2214 * the bytes read with a higher precedence than any error (see
2215 * comment below) doesn't need to be handled/duplicated in
2216 * stream->ops->read() implementations.
2217 */
2218 size_t offset = 0;
2219 int ret = stream->ops->read(stream, buf, count, &offset);
2220
Robert Braggeec688e2016-11-07 19:49:47 +00002221 return offset ?: (ret ?: -EAGAIN);
2222}
2223
Robert Bragg16d98b32016-12-07 21:40:33 +00002224/**
2225 * i915_perf_read - handles read() FOP for i915 perf stream FDs
2226 * @file: An i915 perf stream file
2227 * @buf: destination buffer given by userspace
2228 * @count: the number of bytes userspace wants to read
2229 * @ppos: (inout) file seek position (unused)
2230 *
2231 * The entry point for handling a read() on a stream file descriptor from
2232 * userspace. Most of the work is left to the i915_perf_read_locked() and
2233 * &i915_perf_stream_ops->read but to save having stream implementations (of
2234 * which we might have multiple later) we handle blocking read here.
2235 *
2236 * We can also consistently treat trying to read from a disabled stream
2237 * as an IO error so implementations can assume the stream is enabled
2238 * while reading.
2239 *
2240 * Returns: The number of bytes copied or a negative error code on failure.
2241 */
Robert Braggeec688e2016-11-07 19:49:47 +00002242static ssize_t i915_perf_read(struct file *file,
2243 char __user *buf,
2244 size_t count,
2245 loff_t *ppos)
2246{
2247 struct i915_perf_stream *stream = file->private_data;
2248 struct drm_i915_private *dev_priv = stream->dev_priv;
2249 ssize_t ret;
2250
Robert Braggd7965152016-11-07 19:49:52 +00002251 /* To ensure it's handled consistently we simply treat all reads of a
2252 * disabled stream as an error. In particular it might otherwise lead
2253 * to a deadlock for blocking file descriptors...
2254 */
2255 if (!stream->enabled)
2256 return -EIO;
2257
Robert Braggeec688e2016-11-07 19:49:47 +00002258 if (!(file->f_flags & O_NONBLOCK)) {
Robert Braggd7965152016-11-07 19:49:52 +00002259 /* There's the small chance of false positives from
2260 * stream->ops->wait_unlocked.
2261 *
2262 * E.g. with single context filtering since we only wait until
2263 * oabuffer has >= 1 report we don't immediately know whether
2264 * any reports really belong to the current context
Robert Braggeec688e2016-11-07 19:49:47 +00002265 */
2266 do {
2267 ret = stream->ops->wait_unlocked(stream);
2268 if (ret)
2269 return ret;
2270
2271 mutex_lock(&dev_priv->perf.lock);
2272 ret = i915_perf_read_locked(stream, file,
2273 buf, count, ppos);
2274 mutex_unlock(&dev_priv->perf.lock);
2275 } while (ret == -EAGAIN);
2276 } else {
2277 mutex_lock(&dev_priv->perf.lock);
2278 ret = i915_perf_read_locked(stream, file, buf, count, ppos);
2279 mutex_unlock(&dev_priv->perf.lock);
2280 }
2281
Linus Torvaldsa9a08842018-02-11 14:34:03 -08002282 /* We allow the poll checking to sometimes report false positive EPOLLIN
Robert Bragg26ebd9c2017-05-11 16:43:25 +01002283 * events where we might actually report EAGAIN on read() if there's
2284 * not really any data available. In this situation though we don't
Linus Torvaldsa9a08842018-02-11 14:34:03 -08002285 * want to enter a busy loop between poll() reporting a EPOLLIN event
Robert Bragg26ebd9c2017-05-11 16:43:25 +01002286 * and read() returning -EAGAIN. Clearing the oa.pollin state here
2287 * effectively ensures we back off until the next hrtimer callback
Linus Torvaldsa9a08842018-02-11 14:34:03 -08002288 * before reporting another EPOLLIN event.
Robert Bragg26ebd9c2017-05-11 16:43:25 +01002289 */
2290 if (ret >= 0 || ret == -EAGAIN) {
Robert Braggd7965152016-11-07 19:49:52 +00002291 /* Maybe make ->pollin per-stream state if we support multiple
2292 * concurrent streams in the future.
2293 */
2294 dev_priv->perf.oa.pollin = false;
2295 }
2296
Robert Braggeec688e2016-11-07 19:49:47 +00002297 return ret;
2298}
2299
Robert Braggd7965152016-11-07 19:49:52 +00002300static enum hrtimer_restart oa_poll_check_timer_cb(struct hrtimer *hrtimer)
2301{
2302 struct drm_i915_private *dev_priv =
2303 container_of(hrtimer, typeof(*dev_priv),
2304 perf.oa.poll_check_timer);
2305
Robert Bragg19f81df2017-06-13 12:23:03 +01002306 if (oa_buffer_check_unlocked(dev_priv)) {
Robert Braggd7965152016-11-07 19:49:52 +00002307 dev_priv->perf.oa.pollin = true;
2308 wake_up(&dev_priv->perf.oa.poll_wq);
2309 }
2310
2311 hrtimer_forward_now(hrtimer, ns_to_ktime(POLL_PERIOD));
2312
2313 return HRTIMER_RESTART;
2314}
2315
Robert Bragg16d98b32016-12-07 21:40:33 +00002316/**
2317 * i915_perf_poll_locked - poll_wait() with a suitable wait queue for stream
2318 * @dev_priv: i915 device instance
2319 * @stream: An i915 perf stream
2320 * @file: An i915 perf stream file
2321 * @wait: poll() state table
2322 *
2323 * For handling userspace polling on an i915 perf stream, this calls through to
2324 * &i915_perf_stream_ops->poll_wait to call poll_wait() with a wait queue that
2325 * will be woken for new stream data.
2326 *
2327 * Note: The &drm_i915_private->perf.lock mutex has been taken to serialize
2328 * with any non-file-operation driver hooks.
2329 *
2330 * Returns: any poll events that are ready without sleeping
2331 */
Al Viroafc9a422017-07-03 06:39:46 -04002332static __poll_t i915_perf_poll_locked(struct drm_i915_private *dev_priv,
Robert Braggd7965152016-11-07 19:49:52 +00002333 struct i915_perf_stream *stream,
Robert Braggeec688e2016-11-07 19:49:47 +00002334 struct file *file,
2335 poll_table *wait)
2336{
Al Viroafc9a422017-07-03 06:39:46 -04002337 __poll_t events = 0;
Robert Braggeec688e2016-11-07 19:49:47 +00002338
2339 stream->ops->poll_wait(stream, file, wait);
2340
Robert Braggd7965152016-11-07 19:49:52 +00002341 /* Note: we don't explicitly check whether there's something to read
2342 * here since this path may be very hot depending on what else
2343 * userspace is polling, or on the timeout in use. We rely solely on
2344 * the hrtimer/oa_poll_check_timer_cb to notify us when there are
2345 * samples to read.
2346 */
2347 if (dev_priv->perf.oa.pollin)
Linus Torvaldsa9a08842018-02-11 14:34:03 -08002348 events |= EPOLLIN;
Robert Braggeec688e2016-11-07 19:49:47 +00002349
Robert Braggd7965152016-11-07 19:49:52 +00002350 return events;
Robert Braggeec688e2016-11-07 19:49:47 +00002351}
2352
Robert Bragg16d98b32016-12-07 21:40:33 +00002353/**
2354 * i915_perf_poll - call poll_wait() with a suitable wait queue for stream
2355 * @file: An i915 perf stream file
2356 * @wait: poll() state table
2357 *
2358 * For handling userspace polling on an i915 perf stream, this ensures
2359 * poll_wait() gets called with a wait queue that will be woken for new stream
2360 * data.
2361 *
2362 * Note: Implementation deferred to i915_perf_poll_locked()
2363 *
2364 * Returns: any poll events that are ready without sleeping
2365 */
Al Viroafc9a422017-07-03 06:39:46 -04002366static __poll_t i915_perf_poll(struct file *file, poll_table *wait)
Robert Braggeec688e2016-11-07 19:49:47 +00002367{
2368 struct i915_perf_stream *stream = file->private_data;
2369 struct drm_i915_private *dev_priv = stream->dev_priv;
Al Viroafc9a422017-07-03 06:39:46 -04002370 __poll_t ret;
Robert Braggeec688e2016-11-07 19:49:47 +00002371
2372 mutex_lock(&dev_priv->perf.lock);
Robert Braggd7965152016-11-07 19:49:52 +00002373 ret = i915_perf_poll_locked(dev_priv, stream, file, wait);
Robert Braggeec688e2016-11-07 19:49:47 +00002374 mutex_unlock(&dev_priv->perf.lock);
2375
2376 return ret;
2377}
2378
Robert Bragg16d98b32016-12-07 21:40:33 +00002379/**
2380 * i915_perf_enable_locked - handle `I915_PERF_IOCTL_ENABLE` ioctl
2381 * @stream: A disabled i915 perf stream
2382 *
2383 * [Re]enables the associated capture of data for this stream.
2384 *
2385 * If a stream was previously enabled then there's currently no intention
2386 * to provide userspace any guarantee about the preservation of previously
2387 * buffered data.
2388 */
Robert Braggeec688e2016-11-07 19:49:47 +00002389static void i915_perf_enable_locked(struct i915_perf_stream *stream)
2390{
2391 if (stream->enabled)
2392 return;
2393
2394 /* Allow stream->ops->enable() to refer to this */
2395 stream->enabled = true;
2396
2397 if (stream->ops->enable)
2398 stream->ops->enable(stream);
2399}
2400
Robert Bragg16d98b32016-12-07 21:40:33 +00002401/**
2402 * i915_perf_disable_locked - handle `I915_PERF_IOCTL_DISABLE` ioctl
2403 * @stream: An enabled i915 perf stream
2404 *
2405 * Disables the associated capture of data for this stream.
2406 *
2407 * The intention is that disabling an re-enabling a stream will ideally be
2408 * cheaper than destroying and re-opening a stream with the same configuration,
2409 * though there are no formal guarantees about what state or buffered data
2410 * must be retained between disabling and re-enabling a stream.
2411 *
2412 * Note: while a stream is disabled it's considered an error for userspace
2413 * to attempt to read from the stream (-EIO).
2414 */
Robert Braggeec688e2016-11-07 19:49:47 +00002415static void i915_perf_disable_locked(struct i915_perf_stream *stream)
2416{
2417 if (!stream->enabled)
2418 return;
2419
2420 /* Allow stream->ops->disable() to refer to this */
2421 stream->enabled = false;
2422
2423 if (stream->ops->disable)
2424 stream->ops->disable(stream);
2425}
2426
Robert Bragg16d98b32016-12-07 21:40:33 +00002427/**
2428 * i915_perf_ioctl - support ioctl() usage with i915 perf stream FDs
2429 * @stream: An i915 perf stream
2430 * @cmd: the ioctl request
2431 * @arg: the ioctl data
2432 *
2433 * Note: The &drm_i915_private->perf.lock mutex has been taken to serialize
2434 * with any non-file-operation driver hooks.
2435 *
2436 * Returns: zero on success or a negative error code. Returns -EINVAL for
2437 * an unknown ioctl request.
2438 */
Robert Braggeec688e2016-11-07 19:49:47 +00002439static long i915_perf_ioctl_locked(struct i915_perf_stream *stream,
2440 unsigned int cmd,
2441 unsigned long arg)
2442{
2443 switch (cmd) {
2444 case I915_PERF_IOCTL_ENABLE:
2445 i915_perf_enable_locked(stream);
2446 return 0;
2447 case I915_PERF_IOCTL_DISABLE:
2448 i915_perf_disable_locked(stream);
2449 return 0;
2450 }
2451
2452 return -EINVAL;
2453}
2454
Robert Bragg16d98b32016-12-07 21:40:33 +00002455/**
2456 * i915_perf_ioctl - support ioctl() usage with i915 perf stream FDs
2457 * @file: An i915 perf stream file
2458 * @cmd: the ioctl request
2459 * @arg: the ioctl data
2460 *
2461 * Implementation deferred to i915_perf_ioctl_locked().
2462 *
2463 * Returns: zero on success or a negative error code. Returns -EINVAL for
2464 * an unknown ioctl request.
2465 */
Robert Braggeec688e2016-11-07 19:49:47 +00002466static long i915_perf_ioctl(struct file *file,
2467 unsigned int cmd,
2468 unsigned long arg)
2469{
2470 struct i915_perf_stream *stream = file->private_data;
2471 struct drm_i915_private *dev_priv = stream->dev_priv;
2472 long ret;
2473
2474 mutex_lock(&dev_priv->perf.lock);
2475 ret = i915_perf_ioctl_locked(stream, cmd, arg);
2476 mutex_unlock(&dev_priv->perf.lock);
2477
2478 return ret;
2479}
2480
Robert Bragg16d98b32016-12-07 21:40:33 +00002481/**
2482 * i915_perf_destroy_locked - destroy an i915 perf stream
2483 * @stream: An i915 perf stream
2484 *
2485 * Frees all resources associated with the given i915 perf @stream, disabling
2486 * any associated data capture in the process.
2487 *
2488 * Note: The &drm_i915_private->perf.lock mutex has been taken to serialize
2489 * with any non-file-operation driver hooks.
2490 */
Robert Braggeec688e2016-11-07 19:49:47 +00002491static void i915_perf_destroy_locked(struct i915_perf_stream *stream)
2492{
Robert Braggeec688e2016-11-07 19:49:47 +00002493 if (stream->enabled)
2494 i915_perf_disable_locked(stream);
2495
2496 if (stream->ops->destroy)
2497 stream->ops->destroy(stream);
2498
2499 list_del(&stream->link);
2500
Chris Wilson69df05e2016-12-18 15:37:21 +00002501 if (stream->ctx)
Chris Wilson5f09a9c2017-06-20 12:05:46 +01002502 i915_gem_context_put(stream->ctx);
Robert Braggeec688e2016-11-07 19:49:47 +00002503
2504 kfree(stream);
2505}
2506
Robert Bragg16d98b32016-12-07 21:40:33 +00002507/**
2508 * i915_perf_release - handles userspace close() of a stream file
2509 * @inode: anonymous inode associated with file
2510 * @file: An i915 perf stream file
2511 *
2512 * Cleans up any resources associated with an open i915 perf stream file.
2513 *
2514 * NB: close() can't really fail from the userspace point of view.
2515 *
2516 * Returns: zero on success or a negative error code.
2517 */
Robert Braggeec688e2016-11-07 19:49:47 +00002518static int i915_perf_release(struct inode *inode, struct file *file)
2519{
2520 struct i915_perf_stream *stream = file->private_data;
2521 struct drm_i915_private *dev_priv = stream->dev_priv;
2522
2523 mutex_lock(&dev_priv->perf.lock);
2524 i915_perf_destroy_locked(stream);
2525 mutex_unlock(&dev_priv->perf.lock);
2526
2527 return 0;
2528}
2529
2530
2531static const struct file_operations fops = {
2532 .owner = THIS_MODULE,
2533 .llseek = no_llseek,
2534 .release = i915_perf_release,
2535 .poll = i915_perf_poll,
2536 .read = i915_perf_read,
2537 .unlocked_ioctl = i915_perf_ioctl,
Lionel Landwerlin191f8962017-10-24 16:27:28 +01002538 /* Our ioctl have no arguments, so it's safe to use the same function
2539 * to handle 32bits compatibility.
2540 */
2541 .compat_ioctl = i915_perf_ioctl,
Robert Braggeec688e2016-11-07 19:49:47 +00002542};
2543
2544
Robert Bragg16d98b32016-12-07 21:40:33 +00002545/**
2546 * i915_perf_open_ioctl_locked - DRM ioctl() for userspace to open a stream FD
2547 * @dev_priv: i915 device instance
2548 * @param: The open parameters passed to 'DRM_I915_PERF_OPEN`
2549 * @props: individually validated u64 property value pairs
2550 * @file: drm file
2551 *
2552 * See i915_perf_ioctl_open() for interface details.
2553 *
2554 * Implements further stream config validation and stream initialization on
2555 * behalf of i915_perf_open_ioctl() with the &drm_i915_private->perf.lock mutex
2556 * taken to serialize with any non-file-operation driver hooks.
2557 *
2558 * Note: at this point the @props have only been validated in isolation and
2559 * it's still necessary to validate that the combination of properties makes
2560 * sense.
2561 *
2562 * In the case where userspace is interested in OA unit metrics then further
2563 * config validation and stream initialization details will be handled by
2564 * i915_oa_stream_init(). The code here should only validate config state that
2565 * will be relevant to all stream types / backends.
2566 *
2567 * Returns: zero on success or a negative error code.
2568 */
Robert Braggeec688e2016-11-07 19:49:47 +00002569static int
2570i915_perf_open_ioctl_locked(struct drm_i915_private *dev_priv,
2571 struct drm_i915_perf_open_param *param,
2572 struct perf_open_properties *props,
2573 struct drm_file *file)
2574{
2575 struct i915_gem_context *specific_ctx = NULL;
2576 struct i915_perf_stream *stream = NULL;
2577 unsigned long f_flags = 0;
Robert Bragg19f81df2017-06-13 12:23:03 +01002578 bool privileged_op = true;
Robert Braggeec688e2016-11-07 19:49:47 +00002579 int stream_fd;
2580 int ret;
2581
2582 if (props->single_context) {
2583 u32 ctx_handle = props->ctx_handle;
2584 struct drm_i915_file_private *file_priv = file->driver_priv;
2585
Imre Deak635f56c2017-07-14 18:12:41 +03002586 specific_ctx = i915_gem_context_lookup(file_priv, ctx_handle);
2587 if (!specific_ctx) {
2588 DRM_DEBUG("Failed to look up context with ID %u for opening perf stream\n",
2589 ctx_handle);
2590 ret = -ENOENT;
Robert Braggeec688e2016-11-07 19:49:47 +00002591 goto err;
2592 }
2593 }
2594
Robert Bragg19f81df2017-06-13 12:23:03 +01002595 /*
2596 * On Haswell the OA unit supports clock gating off for a specific
2597 * context and in this mode there's no visibility of metrics for the
2598 * rest of the system, which we consider acceptable for a
2599 * non-privileged client.
2600 *
2601 * For Gen8+ the OA unit no longer supports clock gating off for a
2602 * specific context and the kernel can't securely stop the counters
2603 * from updating as system-wide / global values. Even though we can
2604 * filter reports based on the included context ID we can't block
2605 * clients from seeing the raw / global counter values via
2606 * MI_REPORT_PERF_COUNT commands and so consider it a privileged op to
2607 * enable the OA unit by default.
2608 */
2609 if (IS_HASWELL(dev_priv) && specific_ctx)
2610 privileged_op = false;
2611
Robert Braggccdf6342016-11-07 19:49:54 +00002612 /* Similar to perf's kernel.perf_paranoid_cpu sysctl option
2613 * we check a dev.i915.perf_stream_paranoid sysctl option
2614 * to determine if it's ok to access system wide OA counters
2615 * without CAP_SYS_ADMIN privileges.
2616 */
Robert Bragg19f81df2017-06-13 12:23:03 +01002617 if (privileged_op &&
Robert Braggccdf6342016-11-07 19:49:54 +00002618 i915_perf_stream_paranoid && !capable(CAP_SYS_ADMIN)) {
Robert Bragg77085502016-12-01 17:21:52 +00002619 DRM_DEBUG("Insufficient privileges to open system-wide i915 perf stream\n");
Robert Braggeec688e2016-11-07 19:49:47 +00002620 ret = -EACCES;
2621 goto err_ctx;
2622 }
2623
2624 stream = kzalloc(sizeof(*stream), GFP_KERNEL);
2625 if (!stream) {
2626 ret = -ENOMEM;
2627 goto err_ctx;
2628 }
2629
Robert Braggeec688e2016-11-07 19:49:47 +00002630 stream->dev_priv = dev_priv;
2631 stream->ctx = specific_ctx;
2632
Robert Braggd7965152016-11-07 19:49:52 +00002633 ret = i915_oa_stream_init(stream, param, props);
2634 if (ret)
2635 goto err_alloc;
2636
2637 /* we avoid simply assigning stream->sample_flags = props->sample_flags
2638 * to have _stream_init check the combination of sample flags more
2639 * thoroughly, but still this is the expected result at this point.
Robert Braggeec688e2016-11-07 19:49:47 +00002640 */
Robert Braggd7965152016-11-07 19:49:52 +00002641 if (WARN_ON(stream->sample_flags != props->sample_flags)) {
2642 ret = -ENODEV;
Matthew Auld22f880c2017-03-27 21:34:59 +01002643 goto err_flags;
Robert Braggd7965152016-11-07 19:49:52 +00002644 }
Robert Braggeec688e2016-11-07 19:49:47 +00002645
2646 list_add(&stream->link, &dev_priv->perf.streams);
2647
2648 if (param->flags & I915_PERF_FLAG_FD_CLOEXEC)
2649 f_flags |= O_CLOEXEC;
2650 if (param->flags & I915_PERF_FLAG_FD_NONBLOCK)
2651 f_flags |= O_NONBLOCK;
2652
2653 stream_fd = anon_inode_getfd("[i915_perf]", &fops, stream, f_flags);
2654 if (stream_fd < 0) {
2655 ret = stream_fd;
2656 goto err_open;
2657 }
2658
2659 if (!(param->flags & I915_PERF_FLAG_DISABLED))
2660 i915_perf_enable_locked(stream);
2661
2662 return stream_fd;
2663
2664err_open:
2665 list_del(&stream->link);
Matthew Auld22f880c2017-03-27 21:34:59 +01002666err_flags:
Robert Braggeec688e2016-11-07 19:49:47 +00002667 if (stream->ops->destroy)
2668 stream->ops->destroy(stream);
2669err_alloc:
2670 kfree(stream);
2671err_ctx:
Chris Wilson69df05e2016-12-18 15:37:21 +00002672 if (specific_ctx)
Chris Wilson5f09a9c2017-06-20 12:05:46 +01002673 i915_gem_context_put(specific_ctx);
Robert Braggeec688e2016-11-07 19:49:47 +00002674err:
2675 return ret;
2676}
2677
Robert Bragg155e9412017-06-13 12:23:05 +01002678static u64 oa_exponent_to_ns(struct drm_i915_private *dev_priv, int exponent)
2679{
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01002680 return div64_u64(1000000000ULL * (2ULL << exponent),
2681 1000ULL * INTEL_INFO(dev_priv)->cs_timestamp_frequency_khz);
Robert Bragg155e9412017-06-13 12:23:05 +01002682}
2683
Robert Bragg16d98b32016-12-07 21:40:33 +00002684/**
2685 * read_properties_unlocked - validate + copy userspace stream open properties
2686 * @dev_priv: i915 device instance
2687 * @uprops: The array of u64 key value pairs given by userspace
2688 * @n_props: The number of key value pairs expected in @uprops
2689 * @props: The stream configuration built up while validating properties
Robert Braggeec688e2016-11-07 19:49:47 +00002690 *
2691 * Note this function only validates properties in isolation it doesn't
2692 * validate that the combination of properties makes sense or that all
2693 * properties necessary for a particular kind of stream have been set.
Robert Bragg16d98b32016-12-07 21:40:33 +00002694 *
2695 * Note that there currently aren't any ordering requirements for properties so
2696 * we shouldn't validate or assume anything about ordering here. This doesn't
2697 * rule out defining new properties with ordering requirements in the future.
Robert Braggeec688e2016-11-07 19:49:47 +00002698 */
2699static int read_properties_unlocked(struct drm_i915_private *dev_priv,
2700 u64 __user *uprops,
2701 u32 n_props,
2702 struct perf_open_properties *props)
2703{
2704 u64 __user *uprop = uprops;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002705 u32 i;
Robert Braggeec688e2016-11-07 19:49:47 +00002706
2707 memset(props, 0, sizeof(struct perf_open_properties));
2708
2709 if (!n_props) {
Robert Bragg77085502016-12-01 17:21:52 +00002710 DRM_DEBUG("No i915 perf properties given\n");
Robert Braggeec688e2016-11-07 19:49:47 +00002711 return -EINVAL;
2712 }
2713
2714 /* Considering that ID = 0 is reserved and assuming that we don't
2715 * (currently) expect any configurations to ever specify duplicate
2716 * values for a particular property ID then the last _PROP_MAX value is
2717 * one greater than the maximum number of properties we expect to get
2718 * from userspace.
2719 */
2720 if (n_props >= DRM_I915_PERF_PROP_MAX) {
Robert Bragg77085502016-12-01 17:21:52 +00002721 DRM_DEBUG("More i915 perf properties specified than exist\n");
Robert Braggeec688e2016-11-07 19:49:47 +00002722 return -EINVAL;
2723 }
2724
2725 for (i = 0; i < n_props; i++) {
Robert Bragg00319ba2016-11-07 19:49:55 +00002726 u64 oa_period, oa_freq_hz;
Robert Braggeec688e2016-11-07 19:49:47 +00002727 u64 id, value;
2728 int ret;
2729
2730 ret = get_user(id, uprop);
2731 if (ret)
2732 return ret;
2733
2734 ret = get_user(value, uprop + 1);
2735 if (ret)
2736 return ret;
2737
Matthew Auld0a309f92017-03-27 21:32:36 +01002738 if (id == 0 || id >= DRM_I915_PERF_PROP_MAX) {
2739 DRM_DEBUG("Unknown i915 perf property ID\n");
2740 return -EINVAL;
2741 }
2742
Robert Braggeec688e2016-11-07 19:49:47 +00002743 switch ((enum drm_i915_perf_property_id)id) {
2744 case DRM_I915_PERF_PROP_CTX_HANDLE:
2745 props->single_context = 1;
2746 props->ctx_handle = value;
2747 break;
Robert Braggd7965152016-11-07 19:49:52 +00002748 case DRM_I915_PERF_PROP_SAMPLE_OA:
2749 props->sample_flags |= SAMPLE_OA_REPORT;
2750 break;
2751 case DRM_I915_PERF_PROP_OA_METRICS_SET:
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002752 if (value == 0) {
Robert Bragg77085502016-12-01 17:21:52 +00002753 DRM_DEBUG("Unknown OA metric set ID\n");
Robert Braggd7965152016-11-07 19:49:52 +00002754 return -EINVAL;
2755 }
2756 props->metrics_set = value;
2757 break;
2758 case DRM_I915_PERF_PROP_OA_FORMAT:
2759 if (value == 0 || value >= I915_OA_FORMAT_MAX) {
Robert Bragg52c57c22017-05-11 16:43:29 +01002760 DRM_DEBUG("Out-of-range OA report format %llu\n",
2761 value);
Robert Braggd7965152016-11-07 19:49:52 +00002762 return -EINVAL;
2763 }
2764 if (!dev_priv->perf.oa.oa_formats[value].size) {
Robert Bragg52c57c22017-05-11 16:43:29 +01002765 DRM_DEBUG("Unsupported OA report format %llu\n",
2766 value);
Robert Braggd7965152016-11-07 19:49:52 +00002767 return -EINVAL;
2768 }
2769 props->oa_format = value;
2770 break;
2771 case DRM_I915_PERF_PROP_OA_EXPONENT:
2772 if (value > OA_EXPONENT_MAX) {
Robert Bragg77085502016-12-01 17:21:52 +00002773 DRM_DEBUG("OA timer exponent too high (> %u)\n",
2774 OA_EXPONENT_MAX);
Robert Braggd7965152016-11-07 19:49:52 +00002775 return -EINVAL;
2776 }
2777
Robert Bragg00319ba2016-11-07 19:49:55 +00002778 /* Theoretically we can program the OA unit to sample
Robert Bragg155e9412017-06-13 12:23:05 +01002779 * e.g. every 160ns for HSW, 167ns for BDW/SKL or 104ns
2780 * for BXT. We don't allow such high sampling
2781 * frequencies by default unless root.
Robert Braggd7965152016-11-07 19:49:52 +00002782 */
Robert Bragg155e9412017-06-13 12:23:05 +01002783
Robert Bragg00319ba2016-11-07 19:49:55 +00002784 BUILD_BUG_ON(sizeof(oa_period) != 8);
Robert Bragg155e9412017-06-13 12:23:05 +01002785 oa_period = oa_exponent_to_ns(dev_priv, value);
Robert Bragg00319ba2016-11-07 19:49:55 +00002786
2787 /* This check is primarily to ensure that oa_period <=
2788 * UINT32_MAX (before passing to do_div which only
2789 * accepts a u32 denominator), but we can also skip
2790 * checking anything < 1Hz which implicitly can't be
2791 * limited via an integer oa_max_sample_rate.
2792 */
2793 if (oa_period <= NSEC_PER_SEC) {
2794 u64 tmp = NSEC_PER_SEC;
2795 do_div(tmp, oa_period);
2796 oa_freq_hz = tmp;
2797 } else
2798 oa_freq_hz = 0;
2799
2800 if (oa_freq_hz > i915_oa_max_sample_rate &&
2801 !capable(CAP_SYS_ADMIN)) {
Robert Bragg77085502016-12-01 17:21:52 +00002802 DRM_DEBUG("OA exponent would exceed the max sampling frequency (sysctl dev.i915.oa_max_sample_rate) %uHz without root privileges\n",
Robert Bragg00319ba2016-11-07 19:49:55 +00002803 i915_oa_max_sample_rate);
Robert Braggd7965152016-11-07 19:49:52 +00002804 return -EACCES;
2805 }
2806
2807 props->oa_periodic = true;
2808 props->oa_period_exponent = value;
2809 break;
Matthew Auld0a309f92017-03-27 21:32:36 +01002810 case DRM_I915_PERF_PROP_MAX:
Robert Braggeec688e2016-11-07 19:49:47 +00002811 MISSING_CASE(id);
Robert Braggeec688e2016-11-07 19:49:47 +00002812 return -EINVAL;
2813 }
2814
2815 uprop += 2;
2816 }
2817
2818 return 0;
2819}
2820
Robert Bragg16d98b32016-12-07 21:40:33 +00002821/**
2822 * i915_perf_open_ioctl - DRM ioctl() for userspace to open a stream FD
2823 * @dev: drm device
2824 * @data: ioctl data copied from userspace (unvalidated)
2825 * @file: drm file
2826 *
2827 * Validates the stream open parameters given by userspace including flags
2828 * and an array of u64 key, value pair properties.
2829 *
2830 * Very little is assumed up front about the nature of the stream being
2831 * opened (for instance we don't assume it's for periodic OA unit metrics). An
2832 * i915-perf stream is expected to be a suitable interface for other forms of
2833 * buffered data written by the GPU besides periodic OA metrics.
2834 *
2835 * Note we copy the properties from userspace outside of the i915 perf
2836 * mutex to avoid an awkward lockdep with mmap_sem.
2837 *
2838 * Most of the implementation details are handled by
2839 * i915_perf_open_ioctl_locked() after taking the &drm_i915_private->perf.lock
2840 * mutex for serializing with any non-file-operation driver hooks.
2841 *
2842 * Return: A newly opened i915 Perf stream file descriptor or negative
2843 * error code on failure.
2844 */
Robert Braggeec688e2016-11-07 19:49:47 +00002845int i915_perf_open_ioctl(struct drm_device *dev, void *data,
2846 struct drm_file *file)
2847{
2848 struct drm_i915_private *dev_priv = dev->dev_private;
2849 struct drm_i915_perf_open_param *param = data;
2850 struct perf_open_properties props;
2851 u32 known_open_flags;
2852 int ret;
2853
2854 if (!dev_priv->perf.initialized) {
Robert Bragg77085502016-12-01 17:21:52 +00002855 DRM_DEBUG("i915 perf interface not available for this system\n");
Robert Braggeec688e2016-11-07 19:49:47 +00002856 return -ENOTSUPP;
2857 }
2858
2859 known_open_flags = I915_PERF_FLAG_FD_CLOEXEC |
2860 I915_PERF_FLAG_FD_NONBLOCK |
2861 I915_PERF_FLAG_DISABLED;
2862 if (param->flags & ~known_open_flags) {
Robert Bragg77085502016-12-01 17:21:52 +00002863 DRM_DEBUG("Unknown drm_i915_perf_open_param flag\n");
Robert Braggeec688e2016-11-07 19:49:47 +00002864 return -EINVAL;
2865 }
2866
2867 ret = read_properties_unlocked(dev_priv,
2868 u64_to_user_ptr(param->properties_ptr),
2869 param->num_properties,
2870 &props);
2871 if (ret)
2872 return ret;
2873
2874 mutex_lock(&dev_priv->perf.lock);
2875 ret = i915_perf_open_ioctl_locked(dev_priv, param, &props, file);
2876 mutex_unlock(&dev_priv->perf.lock);
2877
2878 return ret;
2879}
2880
Robert Bragg16d98b32016-12-07 21:40:33 +00002881/**
2882 * i915_perf_register - exposes i915-perf to userspace
2883 * @dev_priv: i915 device instance
2884 *
2885 * In particular OA metric sets are advertised under a sysfs metrics/
2886 * directory allowing userspace to enumerate valid IDs that can be
2887 * used to open an i915-perf stream.
2888 */
Robert Bragg442b8c02016-11-07 19:49:53 +00002889void i915_perf_register(struct drm_i915_private *dev_priv)
2890{
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002891 int ret;
2892
Robert Bragg442b8c02016-11-07 19:49:53 +00002893 if (!dev_priv->perf.initialized)
2894 return;
2895
2896 /* To be sure we're synchronized with an attempted
2897 * i915_perf_open_ioctl(); considering that we register after
2898 * being exposed to userspace.
2899 */
2900 mutex_lock(&dev_priv->perf.lock);
2901
2902 dev_priv->perf.metrics_kobj =
2903 kobject_create_and_add("metrics",
2904 &dev_priv->drm.primary->kdev->kobj);
2905 if (!dev_priv->perf.metrics_kobj)
2906 goto exit;
2907
Chris Wilson40f75ea2017-08-10 18:57:41 +01002908 sysfs_attr_init(&dev_priv->perf.oa.test_config.sysfs_metric_id.attr);
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002909
Robert Bragg19f81df2017-06-13 12:23:03 +01002910 if (IS_HASWELL(dev_priv)) {
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002911 i915_perf_load_test_config_hsw(dev_priv);
Robert Bragg19f81df2017-06-13 12:23:03 +01002912 } else if (IS_BROADWELL(dev_priv)) {
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002913 i915_perf_load_test_config_bdw(dev_priv);
Robert Bragg19f81df2017-06-13 12:23:03 +01002914 } else if (IS_CHERRYVIEW(dev_priv)) {
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002915 i915_perf_load_test_config_chv(dev_priv);
Robert Bragg19f81df2017-06-13 12:23:03 +01002916 } else if (IS_SKYLAKE(dev_priv)) {
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002917 if (IS_SKL_GT2(dev_priv))
2918 i915_perf_load_test_config_sklgt2(dev_priv);
2919 else if (IS_SKL_GT3(dev_priv))
2920 i915_perf_load_test_config_sklgt3(dev_priv);
2921 else if (IS_SKL_GT4(dev_priv))
2922 i915_perf_load_test_config_sklgt4(dev_priv);
Robert Bragg19f81df2017-06-13 12:23:03 +01002923 } else if (IS_BROXTON(dev_priv)) {
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002924 i915_perf_load_test_config_bxt(dev_priv);
Lionel Landwerlin6c5c1d82017-06-13 12:23:08 +01002925 } else if (IS_KABYLAKE(dev_priv)) {
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002926 if (IS_KBL_GT2(dev_priv))
2927 i915_perf_load_test_config_kblgt2(dev_priv);
2928 else if (IS_KBL_GT3(dev_priv))
2929 i915_perf_load_test_config_kblgt3(dev_priv);
Lionel Landwerlin28c7ef92017-06-13 12:23:09 +01002930 } else if (IS_GEMINILAKE(dev_priv)) {
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002931 i915_perf_load_test_config_glk(dev_priv);
Lionel Landwerlin22ea4f32017-09-18 12:21:24 +01002932 } else if (IS_COFFEELAKE(dev_priv)) {
2933 if (IS_CFL_GT2(dev_priv))
2934 i915_perf_load_test_config_cflgt2(dev_priv);
Lionel Landwerlin4407eaa2017-11-10 19:08:40 +00002935 if (IS_CFL_GT3(dev_priv))
2936 i915_perf_load_test_config_cflgt3(dev_priv);
Lionel Landwerlin95690a02017-11-10 19:08:43 +00002937 } else if (IS_CANNONLAKE(dev_priv)) {
2938 i915_perf_load_test_config_cnl(dev_priv);
Lionel Landwerlin1de401c2018-03-26 14:39:48 +01002939 } else if (IS_ICELAKE(dev_priv)) {
2940 i915_perf_load_test_config_icl(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00002941 }
2942
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002943 if (dev_priv->perf.oa.test_config.id == 0)
2944 goto sysfs_error;
2945
2946 ret = sysfs_create_group(dev_priv->perf.metrics_kobj,
2947 &dev_priv->perf.oa.test_config.sysfs_metric);
2948 if (ret)
2949 goto sysfs_error;
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002950
2951 atomic_set(&dev_priv->perf.oa.test_config.ref_count, 1);
2952
Robert Bragg19f81df2017-06-13 12:23:03 +01002953 goto exit;
2954
2955sysfs_error:
2956 kobject_put(dev_priv->perf.metrics_kobj);
2957 dev_priv->perf.metrics_kobj = NULL;
2958
Robert Bragg442b8c02016-11-07 19:49:53 +00002959exit:
2960 mutex_unlock(&dev_priv->perf.lock);
2961}
2962
Robert Bragg16d98b32016-12-07 21:40:33 +00002963/**
2964 * i915_perf_unregister - hide i915-perf from userspace
2965 * @dev_priv: i915 device instance
2966 *
2967 * i915-perf state cleanup is split up into an 'unregister' and
2968 * 'deinit' phase where the interface is first hidden from
2969 * userspace by i915_perf_unregister() before cleaning up
2970 * remaining state in i915_perf_fini().
2971 */
Robert Bragg442b8c02016-11-07 19:49:53 +00002972void i915_perf_unregister(struct drm_i915_private *dev_priv)
2973{
Robert Bragg442b8c02016-11-07 19:49:53 +00002974 if (!dev_priv->perf.metrics_kobj)
2975 return;
2976
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002977 sysfs_remove_group(dev_priv->perf.metrics_kobj,
2978 &dev_priv->perf.oa.test_config.sysfs_metric);
Robert Bragg442b8c02016-11-07 19:49:53 +00002979
2980 kobject_put(dev_priv->perf.metrics_kobj);
2981 dev_priv->perf.metrics_kobj = NULL;
2982}
2983
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002984static bool gen8_is_valid_flex_addr(struct drm_i915_private *dev_priv, u32 addr)
2985{
2986 static const i915_reg_t flex_eu_regs[] = {
2987 EU_PERF_CNTL0,
2988 EU_PERF_CNTL1,
2989 EU_PERF_CNTL2,
2990 EU_PERF_CNTL3,
2991 EU_PERF_CNTL4,
2992 EU_PERF_CNTL5,
2993 EU_PERF_CNTL6,
2994 };
2995 int i;
2996
2997 for (i = 0; i < ARRAY_SIZE(flex_eu_regs); i++) {
Lionel Landwerlin7c52a222017-11-13 23:34:52 +00002998 if (i915_mmio_reg_offset(flex_eu_regs[i]) == addr)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002999 return true;
3000 }
3001 return false;
3002}
3003
3004static bool gen7_is_valid_b_counter_addr(struct drm_i915_private *dev_priv, u32 addr)
3005{
Lionel Landwerlin7c52a222017-11-13 23:34:52 +00003006 return (addr >= i915_mmio_reg_offset(OASTARTTRIG1) &&
3007 addr <= i915_mmio_reg_offset(OASTARTTRIG8)) ||
3008 (addr >= i915_mmio_reg_offset(OAREPORTTRIG1) &&
3009 addr <= i915_mmio_reg_offset(OAREPORTTRIG8)) ||
3010 (addr >= i915_mmio_reg_offset(OACEC0_0) &&
3011 addr <= i915_mmio_reg_offset(OACEC7_1));
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003012}
3013
3014static bool gen7_is_valid_mux_addr(struct drm_i915_private *dev_priv, u32 addr)
3015{
Lionel Landwerlin7c52a222017-11-13 23:34:52 +00003016 return addr == i915_mmio_reg_offset(HALF_SLICE_CHICKEN2) ||
3017 (addr >= i915_mmio_reg_offset(MICRO_BP0_0) &&
3018 addr <= i915_mmio_reg_offset(NOA_WRITE)) ||
3019 (addr >= i915_mmio_reg_offset(OA_PERFCNT1_LO) &&
3020 addr <= i915_mmio_reg_offset(OA_PERFCNT2_HI)) ||
3021 (addr >= i915_mmio_reg_offset(OA_PERFMATRIX_LO) &&
3022 addr <= i915_mmio_reg_offset(OA_PERFMATRIX_HI));
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003023}
3024
3025static bool gen8_is_valid_mux_addr(struct drm_i915_private *dev_priv, u32 addr)
3026{
3027 return gen7_is_valid_mux_addr(dev_priv, addr) ||
Lionel Landwerlin7c52a222017-11-13 23:34:52 +00003028 addr == i915_mmio_reg_offset(WAIT_FOR_RC6_EXIT) ||
3029 (addr >= i915_mmio_reg_offset(RPM_CONFIG0) &&
3030 addr <= i915_mmio_reg_offset(NOA_CONFIG(8)));
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003031}
3032
Lionel Landwerlin95690a02017-11-10 19:08:43 +00003033static bool gen10_is_valid_mux_addr(struct drm_i915_private *dev_priv, u32 addr)
3034{
3035 return gen8_is_valid_mux_addr(dev_priv, addr) ||
Lionel Landwerlin7c52a222017-11-13 23:34:52 +00003036 (addr >= i915_mmio_reg_offset(OA_PERFCNT3_LO) &&
3037 addr <= i915_mmio_reg_offset(OA_PERFCNT4_HI));
Lionel Landwerlin95690a02017-11-10 19:08:43 +00003038}
3039
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003040static bool hsw_is_valid_mux_addr(struct drm_i915_private *dev_priv, u32 addr)
3041{
3042 return gen7_is_valid_mux_addr(dev_priv, addr) ||
3043 (addr >= 0x25100 && addr <= 0x2FF90) ||
Lionel Landwerlin7c52a222017-11-13 23:34:52 +00003044 (addr >= i915_mmio_reg_offset(HSW_MBVID2_NOA0) &&
3045 addr <= i915_mmio_reg_offset(HSW_MBVID2_NOA9)) ||
3046 addr == i915_mmio_reg_offset(HSW_MBVID2_MISR0);
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003047}
3048
3049static bool chv_is_valid_mux_addr(struct drm_i915_private *dev_priv, u32 addr)
3050{
3051 return gen7_is_valid_mux_addr(dev_priv, addr) ||
3052 (addr >= 0x182300 && addr <= 0x1823A4);
3053}
3054
3055static uint32_t mask_reg_value(u32 reg, u32 val)
3056{
3057 /* HALF_SLICE_CHICKEN2 is programmed with a the
3058 * WaDisableSTUnitPowerOptimization workaround. Make sure the value
3059 * programmed by userspace doesn't change this.
3060 */
Lionel Landwerlin7c52a222017-11-13 23:34:52 +00003061 if (i915_mmio_reg_offset(HALF_SLICE_CHICKEN2) == reg)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003062 val = val & ~_MASKED_BIT_ENABLE(GEN8_ST_PO_DISABLE);
3063
3064 /* WAIT_FOR_RC6_EXIT has only one bit fullfilling the function
3065 * indicated by its name and a bunch of selection fields used by OA
3066 * configs.
3067 */
Lionel Landwerlin7c52a222017-11-13 23:34:52 +00003068 if (i915_mmio_reg_offset(WAIT_FOR_RC6_EXIT) == reg)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003069 val = val & ~_MASKED_BIT_ENABLE(HSW_WAIT_FOR_RC6_EXIT_ENABLE);
3070
3071 return val;
3072}
3073
3074static struct i915_oa_reg *alloc_oa_regs(struct drm_i915_private *dev_priv,
3075 bool (*is_valid)(struct drm_i915_private *dev_priv, u32 addr),
3076 u32 __user *regs,
3077 u32 n_regs)
3078{
3079 struct i915_oa_reg *oa_regs;
3080 int err;
3081 u32 i;
3082
3083 if (!n_regs)
3084 return NULL;
3085
3086 if (!access_ok(VERIFY_READ, regs, n_regs * sizeof(u32) * 2))
3087 return ERR_PTR(-EFAULT);
3088
3089 /* No is_valid function means we're not allowing any register to be programmed. */
3090 GEM_BUG_ON(!is_valid);
3091 if (!is_valid)
3092 return ERR_PTR(-EINVAL);
3093
3094 oa_regs = kmalloc_array(n_regs, sizeof(*oa_regs), GFP_KERNEL);
3095 if (!oa_regs)
3096 return ERR_PTR(-ENOMEM);
3097
3098 for (i = 0; i < n_regs; i++) {
3099 u32 addr, value;
3100
3101 err = get_user(addr, regs);
3102 if (err)
3103 goto addr_err;
3104
3105 if (!is_valid(dev_priv, addr)) {
3106 DRM_DEBUG("Invalid oa_reg address: %X\n", addr);
3107 err = -EINVAL;
3108 goto addr_err;
3109 }
3110
3111 err = get_user(value, regs + 1);
3112 if (err)
3113 goto addr_err;
3114
3115 oa_regs[i].addr = _MMIO(addr);
3116 oa_regs[i].value = mask_reg_value(addr, value);
3117
3118 regs += 2;
3119 }
3120
3121 return oa_regs;
3122
3123addr_err:
3124 kfree(oa_regs);
3125 return ERR_PTR(err);
3126}
3127
3128static ssize_t show_dynamic_id(struct device *dev,
3129 struct device_attribute *attr,
3130 char *buf)
3131{
3132 struct i915_oa_config *oa_config =
3133 container_of(attr, typeof(*oa_config), sysfs_metric_id);
3134
3135 return sprintf(buf, "%d\n", oa_config->id);
3136}
3137
3138static int create_dynamic_oa_sysfs_entry(struct drm_i915_private *dev_priv,
3139 struct i915_oa_config *oa_config)
3140{
Chris Wilson28152a22017-08-03 23:37:00 +01003141 sysfs_attr_init(&oa_config->sysfs_metric_id.attr);
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003142 oa_config->sysfs_metric_id.attr.name = "id";
3143 oa_config->sysfs_metric_id.attr.mode = S_IRUGO;
3144 oa_config->sysfs_metric_id.show = show_dynamic_id;
3145 oa_config->sysfs_metric_id.store = NULL;
3146
3147 oa_config->attrs[0] = &oa_config->sysfs_metric_id.attr;
3148 oa_config->attrs[1] = NULL;
3149
3150 oa_config->sysfs_metric.name = oa_config->uuid;
3151 oa_config->sysfs_metric.attrs = oa_config->attrs;
3152
3153 return sysfs_create_group(dev_priv->perf.metrics_kobj,
3154 &oa_config->sysfs_metric);
3155}
3156
3157/**
3158 * i915_perf_add_config_ioctl - DRM ioctl() for userspace to add a new OA config
3159 * @dev: drm device
3160 * @data: ioctl data (pointer to struct drm_i915_perf_oa_config) copied from
3161 * userspace (unvalidated)
3162 * @file: drm file
3163 *
3164 * Validates the submitted OA register to be saved into a new OA config that
3165 * can then be used for programming the OA unit and its NOA network.
3166 *
3167 * Returns: A new allocated config number to be used with the perf open ioctl
3168 * or a negative error code on failure.
3169 */
3170int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
3171 struct drm_file *file)
3172{
3173 struct drm_i915_private *dev_priv = dev->dev_private;
3174 struct drm_i915_perf_oa_config *args = data;
3175 struct i915_oa_config *oa_config, *tmp;
3176 int err, id;
3177
3178 if (!dev_priv->perf.initialized) {
3179 DRM_DEBUG("i915 perf interface not available for this system\n");
3180 return -ENOTSUPP;
3181 }
3182
3183 if (!dev_priv->perf.metrics_kobj) {
3184 DRM_DEBUG("OA metrics weren't advertised via sysfs\n");
3185 return -EINVAL;
3186 }
3187
3188 if (i915_perf_stream_paranoid && !capable(CAP_SYS_ADMIN)) {
3189 DRM_DEBUG("Insufficient privileges to add i915 OA config\n");
3190 return -EACCES;
3191 }
3192
3193 if ((!args->mux_regs_ptr || !args->n_mux_regs) &&
3194 (!args->boolean_regs_ptr || !args->n_boolean_regs) &&
3195 (!args->flex_regs_ptr || !args->n_flex_regs)) {
3196 DRM_DEBUG("No OA registers given\n");
3197 return -EINVAL;
3198 }
3199
3200 oa_config = kzalloc(sizeof(*oa_config), GFP_KERNEL);
3201 if (!oa_config) {
3202 DRM_DEBUG("Failed to allocate memory for the OA config\n");
3203 return -ENOMEM;
3204 }
3205
3206 atomic_set(&oa_config->ref_count, 1);
3207
3208 if (!uuid_is_valid(args->uuid)) {
3209 DRM_DEBUG("Invalid uuid format for OA config\n");
3210 err = -EINVAL;
3211 goto reg_err;
3212 }
3213
3214 /* Last character in oa_config->uuid will be 0 because oa_config is
3215 * kzalloc.
3216 */
3217 memcpy(oa_config->uuid, args->uuid, sizeof(args->uuid));
3218
3219 oa_config->mux_regs_len = args->n_mux_regs;
3220 oa_config->mux_regs =
3221 alloc_oa_regs(dev_priv,
3222 dev_priv->perf.oa.ops.is_valid_mux_reg,
3223 u64_to_user_ptr(args->mux_regs_ptr),
3224 args->n_mux_regs);
3225
3226 if (IS_ERR(oa_config->mux_regs)) {
3227 DRM_DEBUG("Failed to create OA config for mux_regs\n");
3228 err = PTR_ERR(oa_config->mux_regs);
3229 goto reg_err;
3230 }
3231
3232 oa_config->b_counter_regs_len = args->n_boolean_regs;
3233 oa_config->b_counter_regs =
3234 alloc_oa_regs(dev_priv,
3235 dev_priv->perf.oa.ops.is_valid_b_counter_reg,
3236 u64_to_user_ptr(args->boolean_regs_ptr),
3237 args->n_boolean_regs);
3238
3239 if (IS_ERR(oa_config->b_counter_regs)) {
3240 DRM_DEBUG("Failed to create OA config for b_counter_regs\n");
3241 err = PTR_ERR(oa_config->b_counter_regs);
3242 goto reg_err;
3243 }
3244
3245 if (INTEL_GEN(dev_priv) < 8) {
3246 if (args->n_flex_regs != 0) {
3247 err = -EINVAL;
3248 goto reg_err;
3249 }
3250 } else {
3251 oa_config->flex_regs_len = args->n_flex_regs;
3252 oa_config->flex_regs =
3253 alloc_oa_regs(dev_priv,
3254 dev_priv->perf.oa.ops.is_valid_flex_reg,
3255 u64_to_user_ptr(args->flex_regs_ptr),
3256 args->n_flex_regs);
3257
3258 if (IS_ERR(oa_config->flex_regs)) {
3259 DRM_DEBUG("Failed to create OA config for flex_regs\n");
3260 err = PTR_ERR(oa_config->flex_regs);
3261 goto reg_err;
3262 }
3263 }
3264
3265 err = mutex_lock_interruptible(&dev_priv->perf.metrics_lock);
3266 if (err)
3267 goto reg_err;
3268
3269 /* We shouldn't have too many configs, so this iteration shouldn't be
3270 * too costly.
3271 */
3272 idr_for_each_entry(&dev_priv->perf.metrics_idr, tmp, id) {
3273 if (!strcmp(tmp->uuid, oa_config->uuid)) {
3274 DRM_DEBUG("OA config already exists with this uuid\n");
3275 err = -EADDRINUSE;
3276 goto sysfs_err;
3277 }
3278 }
3279
3280 err = create_dynamic_oa_sysfs_entry(dev_priv, oa_config);
3281 if (err) {
3282 DRM_DEBUG("Failed to create sysfs entry for OA config\n");
3283 goto sysfs_err;
3284 }
3285
3286 /* Config id 0 is invalid, id 1 for kernel stored test config. */
3287 oa_config->id = idr_alloc(&dev_priv->perf.metrics_idr,
3288 oa_config, 2,
3289 0, GFP_KERNEL);
3290 if (oa_config->id < 0) {
3291 DRM_DEBUG("Failed to create sysfs entry for OA config\n");
3292 err = oa_config->id;
3293 goto sysfs_err;
3294 }
3295
3296 mutex_unlock(&dev_priv->perf.metrics_lock);
3297
3298 return oa_config->id;
3299
3300sysfs_err:
3301 mutex_unlock(&dev_priv->perf.metrics_lock);
3302reg_err:
3303 put_oa_config(dev_priv, oa_config);
3304 DRM_DEBUG("Failed to add new OA config\n");
3305 return err;
3306}
3307
3308/**
3309 * i915_perf_remove_config_ioctl - DRM ioctl() for userspace to remove an OA config
3310 * @dev: drm device
3311 * @data: ioctl data (pointer to u64 integer) copied from userspace
3312 * @file: drm file
3313 *
3314 * Configs can be removed while being used, the will stop appearing in sysfs
3315 * and their content will be freed when the stream using the config is closed.
3316 *
3317 * Returns: 0 on success or a negative error code on failure.
3318 */
3319int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
3320 struct drm_file *file)
3321{
3322 struct drm_i915_private *dev_priv = dev->dev_private;
3323 u64 *arg = data;
3324 struct i915_oa_config *oa_config;
3325 int ret;
3326
3327 if (!dev_priv->perf.initialized) {
3328 DRM_DEBUG("i915 perf interface not available for this system\n");
3329 return -ENOTSUPP;
3330 }
3331
3332 if (i915_perf_stream_paranoid && !capable(CAP_SYS_ADMIN)) {
3333 DRM_DEBUG("Insufficient privileges to remove i915 OA config\n");
3334 return -EACCES;
3335 }
3336
3337 ret = mutex_lock_interruptible(&dev_priv->perf.metrics_lock);
3338 if (ret)
3339 goto lock_err;
3340
3341 oa_config = idr_find(&dev_priv->perf.metrics_idr, *arg);
3342 if (!oa_config) {
3343 DRM_DEBUG("Failed to remove unknown OA config\n");
3344 ret = -ENOENT;
3345 goto config_err;
3346 }
3347
3348 GEM_BUG_ON(*arg != oa_config->id);
3349
3350 sysfs_remove_group(dev_priv->perf.metrics_kobj,
3351 &oa_config->sysfs_metric);
3352
3353 idr_remove(&dev_priv->perf.metrics_idr, *arg);
3354 put_oa_config(dev_priv, oa_config);
3355
3356config_err:
3357 mutex_unlock(&dev_priv->perf.metrics_lock);
3358lock_err:
3359 return ret;
3360}
3361
Robert Braggccdf6342016-11-07 19:49:54 +00003362static struct ctl_table oa_table[] = {
3363 {
3364 .procname = "perf_stream_paranoid",
3365 .data = &i915_perf_stream_paranoid,
3366 .maxlen = sizeof(i915_perf_stream_paranoid),
3367 .mode = 0644,
3368 .proc_handler = proc_dointvec_minmax,
3369 .extra1 = &zero,
3370 .extra2 = &one,
3371 },
Robert Bragg00319ba2016-11-07 19:49:55 +00003372 {
3373 .procname = "oa_max_sample_rate",
3374 .data = &i915_oa_max_sample_rate,
3375 .maxlen = sizeof(i915_oa_max_sample_rate),
3376 .mode = 0644,
3377 .proc_handler = proc_dointvec_minmax,
3378 .extra1 = &zero,
3379 .extra2 = &oa_sample_rate_hard_limit,
3380 },
Robert Braggccdf6342016-11-07 19:49:54 +00003381 {}
3382};
3383
3384static struct ctl_table i915_root[] = {
3385 {
3386 .procname = "i915",
3387 .maxlen = 0,
3388 .mode = 0555,
3389 .child = oa_table,
3390 },
3391 {}
3392};
3393
3394static struct ctl_table dev_root[] = {
3395 {
3396 .procname = "dev",
3397 .maxlen = 0,
3398 .mode = 0555,
3399 .child = i915_root,
3400 },
3401 {}
3402};
3403
Robert Bragg16d98b32016-12-07 21:40:33 +00003404/**
3405 * i915_perf_init - initialize i915-perf state on module load
3406 * @dev_priv: i915 device instance
3407 *
3408 * Initializes i915-perf state without exposing anything to userspace.
3409 *
3410 * Note: i915-perf initialization is split into an 'init' and 'register'
3411 * phase with the i915_perf_register() exposing state to userspace.
3412 */
Robert Braggeec688e2016-11-07 19:49:47 +00003413void i915_perf_init(struct drm_i915_private *dev_priv)
3414{
Robert Bragg19f81df2017-06-13 12:23:03 +01003415 if (IS_HASWELL(dev_priv)) {
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003416 dev_priv->perf.oa.ops.is_valid_b_counter_reg =
3417 gen7_is_valid_b_counter_addr;
3418 dev_priv->perf.oa.ops.is_valid_mux_reg =
3419 hsw_is_valid_mux_addr;
3420 dev_priv->perf.oa.ops.is_valid_flex_reg = NULL;
Robert Bragg19f81df2017-06-13 12:23:03 +01003421 dev_priv->perf.oa.ops.init_oa_buffer = gen7_init_oa_buffer;
3422 dev_priv->perf.oa.ops.enable_metric_set = hsw_enable_metric_set;
3423 dev_priv->perf.oa.ops.disable_metric_set = hsw_disable_metric_set;
3424 dev_priv->perf.oa.ops.oa_enable = gen7_oa_enable;
3425 dev_priv->perf.oa.ops.oa_disable = gen7_oa_disable;
3426 dev_priv->perf.oa.ops.read = gen7_oa_read;
3427 dev_priv->perf.oa.ops.oa_hw_tail_read =
3428 gen7_oa_hw_tail_read;
Robert Braggd7965152016-11-07 19:49:52 +00003429
Robert Bragg19f81df2017-06-13 12:23:03 +01003430 dev_priv->perf.oa.oa_formats = hsw_oa_formats;
Chris Wilsonfb5c5512017-11-20 20:55:00 +00003431 } else if (HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Robert Bragg19f81df2017-06-13 12:23:03 +01003432 /* Note: that although we could theoretically also support the
3433 * legacy ringbuffer mode on BDW (and earlier iterations of
3434 * this driver, before upstreaming did this) it didn't seem
3435 * worth the complexity to maintain now that BDW+ enable
3436 * execlist mode by default.
3437 */
Lionel Landwerlinba6b7c12017-11-10 19:08:41 +00003438 dev_priv->perf.oa.oa_formats = gen8_plus_oa_formats;
Robert Braggd7965152016-11-07 19:49:52 +00003439
Lionel Landwerlin701f8232017-08-03 17:58:08 +01003440 dev_priv->perf.oa.ops.init_oa_buffer = gen8_init_oa_buffer;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01003441 dev_priv->perf.oa.ops.oa_enable = gen8_oa_enable;
3442 dev_priv->perf.oa.ops.oa_disable = gen8_oa_disable;
3443 dev_priv->perf.oa.ops.read = gen8_oa_read;
3444 dev_priv->perf.oa.ops.oa_hw_tail_read = gen8_oa_hw_tail_read;
3445
Lionel Landwerlinba6b7c12017-11-10 19:08:41 +00003446 if (IS_GEN8(dev_priv) || IS_GEN9(dev_priv)) {
3447 dev_priv->perf.oa.ops.is_valid_b_counter_reg =
3448 gen7_is_valid_b_counter_addr;
3449 dev_priv->perf.oa.ops.is_valid_mux_reg =
3450 gen8_is_valid_mux_addr;
3451 dev_priv->perf.oa.ops.is_valid_flex_reg =
3452 gen8_is_valid_flex_addr;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01003453
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003454 if (IS_CHERRYVIEW(dev_priv)) {
3455 dev_priv->perf.oa.ops.is_valid_mux_reg =
3456 chv_is_valid_mux_addr;
3457 }
Robert Bragg155e9412017-06-13 12:23:05 +01003458
Lionel Landwerlinba6b7c12017-11-10 19:08:41 +00003459 dev_priv->perf.oa.ops.enable_metric_set = gen8_enable_metric_set;
3460 dev_priv->perf.oa.ops.disable_metric_set = gen8_disable_metric_set;
3461
3462 if (IS_GEN8(dev_priv)) {
3463 dev_priv->perf.oa.ctx_oactxctrl_offset = 0x120;
3464 dev_priv->perf.oa.ctx_flexeu0_offset = 0x2ce;
3465
3466 dev_priv->perf.oa.gen8_valid_ctx_bit = (1<<25);
3467 } else {
3468 dev_priv->perf.oa.ctx_oactxctrl_offset = 0x128;
3469 dev_priv->perf.oa.ctx_flexeu0_offset = 0x3de;
3470
3471 dev_priv->perf.oa.gen8_valid_ctx_bit = (1<<16);
3472 }
Lionel Landwerlin1de401c2018-03-26 14:39:48 +01003473 } else if (IS_GEN(dev_priv, 10, 11)) {
Lionel Landwerlin95690a02017-11-10 19:08:43 +00003474 dev_priv->perf.oa.ops.is_valid_b_counter_reg =
3475 gen7_is_valid_b_counter_addr;
3476 dev_priv->perf.oa.ops.is_valid_mux_reg =
3477 gen10_is_valid_mux_addr;
3478 dev_priv->perf.oa.ops.is_valid_flex_reg =
3479 gen8_is_valid_flex_addr;
3480
3481 dev_priv->perf.oa.ops.enable_metric_set = gen8_enable_metric_set;
3482 dev_priv->perf.oa.ops.disable_metric_set = gen10_disable_metric_set;
3483
3484 dev_priv->perf.oa.ctx_oactxctrl_offset = 0x128;
3485 dev_priv->perf.oa.ctx_flexeu0_offset = 0x3de;
3486
3487 dev_priv->perf.oa.gen8_valid_ctx_bit = (1<<16);
Robert Bragg19f81df2017-06-13 12:23:03 +01003488 }
Robert Bragg19f81df2017-06-13 12:23:03 +01003489 }
3490
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01003491 if (dev_priv->perf.oa.ops.enable_metric_set) {
Robert Bragg19f81df2017-06-13 12:23:03 +01003492 hrtimer_init(&dev_priv->perf.oa.poll_check_timer,
3493 CLOCK_MONOTONIC, HRTIMER_MODE_REL);
3494 dev_priv->perf.oa.poll_check_timer.function = oa_poll_check_timer_cb;
3495 init_waitqueue_head(&dev_priv->perf.oa.poll_wq);
3496
3497 INIT_LIST_HEAD(&dev_priv->perf.streams);
3498 mutex_init(&dev_priv->perf.lock);
Robert Bragg19f81df2017-06-13 12:23:03 +01003499 spin_lock_init(&dev_priv->perf.oa.oa_buffer.ptr_lock);
3500
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01003501 oa_sample_rate_hard_limit = 1000 *
3502 (INTEL_INFO(dev_priv)->cs_timestamp_frequency_khz / 2);
Robert Bragg19f81df2017-06-13 12:23:03 +01003503 dev_priv->perf.sysctl_header = register_sysctl_table(dev_root);
3504
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003505 mutex_init(&dev_priv->perf.metrics_lock);
3506 idr_init(&dev_priv->perf.metrics_idr);
3507
Robert Bragg19f81df2017-06-13 12:23:03 +01003508 dev_priv->perf.initialized = true;
3509 }
Robert Braggeec688e2016-11-07 19:49:47 +00003510}
3511
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003512static int destroy_config(int id, void *p, void *data)
3513{
3514 struct drm_i915_private *dev_priv = data;
3515 struct i915_oa_config *oa_config = p;
3516
3517 put_oa_config(dev_priv, oa_config);
3518
3519 return 0;
3520}
3521
Robert Bragg16d98b32016-12-07 21:40:33 +00003522/**
3523 * i915_perf_fini - Counter part to i915_perf_init()
3524 * @dev_priv: i915 device instance
3525 */
Robert Braggeec688e2016-11-07 19:49:47 +00003526void i915_perf_fini(struct drm_i915_private *dev_priv)
3527{
3528 if (!dev_priv->perf.initialized)
3529 return;
3530
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003531 idr_for_each(&dev_priv->perf.metrics_idr, destroy_config, dev_priv);
3532 idr_destroy(&dev_priv->perf.metrics_idr);
3533
Robert Braggccdf6342016-11-07 19:49:54 +00003534 unregister_sysctl_table(dev_priv->perf.sysctl_header);
3535
Robert Braggd7965152016-11-07 19:49:52 +00003536 memset(&dev_priv->perf.oa.ops, 0, sizeof(dev_priv->perf.oa.ops));
Robert Bragg19f81df2017-06-13 12:23:03 +01003537
Robert Braggeec688e2016-11-07 19:49:47 +00003538 dev_priv->perf.initialized = false;
3539}