blob: 7a224b710ad40cae47a810f42c43f8d2aa378ba6 [file] [log] [blame]
Andrew Vasquezfa90c542005-10-27 11:10:08 -07001/*
2 * QLogic Fibre Channel HBA Driver
Andrew Vasquez07e264b2011-03-30 11:46:23 -07003 * Copyright (c) 2003-2011 QLogic Corporation
Andrew Vasquezfa90c542005-10-27 11:10:08 -07004 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
Andrew Vasquezabbd8872005-07-06 10:30:05 -070023#include <linux/interrupt.h>
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -040024#include <linux/workqueue.h>
Andrew Vasquez54333832005-11-09 15:49:04 -080025#include <linux/firmware.h>
Seokmann Ju14e660e2007-09-20 14:07:36 -070026#include <linux/aer.h>
Harihara Kadayam4d4df192008-04-03 13:13:26 -070027#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29#include <scsi/scsi.h>
30#include <scsi/scsi_host.h>
31#include <scsi/scsi_device.h>
32#include <scsi/scsi_cmnd.h>
andrew.vasquez@qlogic.com392e2f62006-01-31 16:05:02 -080033#include <scsi/scsi_transport_fc.h>
Giridhar Malavali9a069e12010-01-12 13:02:47 -080034#include <scsi/scsi_bsg_fc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Giridhar Malavali6e980162010-03-19 17:03:58 -070036#include "qla_bsg.h"
Giridhar Malavalia9083012010-04-12 17:59:55 -070037#include "qla_nx.h"
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -070038#define QLA2XXX_DRIVER_NAME "qla2xxx"
39#define QLA2XXX_APIDEV "ql2xapidev"
Andrew Vasquezcb630672006-05-17 15:09:45 -070040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041/*
42 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
43 * but that's fine as we don't look at the last 24 ones for
44 * ISP2100 HBAs.
45 */
46#define MAILBOX_REGISTER_COUNT_2100 8
Andrew Vasquez67ddda32012-02-09 11:14:08 -080047#define MAILBOX_REGISTER_COUNT_2200 24
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#define MAILBOX_REGISTER_COUNT 32
49
50#define QLA2200A_RISC_ROM_VER 4
51#define FPM_2300 6
52#define FPM_2310 7
53
54#include "qla_settings.h"
55
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -070056/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 * Data bit definitions
58 */
59#define BIT_0 0x1
60#define BIT_1 0x2
61#define BIT_2 0x4
62#define BIT_3 0x8
63#define BIT_4 0x10
64#define BIT_5 0x20
65#define BIT_6 0x40
66#define BIT_7 0x80
67#define BIT_8 0x100
68#define BIT_9 0x200
69#define BIT_10 0x400
70#define BIT_11 0x800
71#define BIT_12 0x1000
72#define BIT_13 0x2000
73#define BIT_14 0x4000
74#define BIT_15 0x8000
75#define BIT_16 0x10000
76#define BIT_17 0x20000
77#define BIT_18 0x40000
78#define BIT_19 0x80000
79#define BIT_20 0x100000
80#define BIT_21 0x200000
81#define BIT_22 0x400000
82#define BIT_23 0x800000
83#define BIT_24 0x1000000
84#define BIT_25 0x2000000
85#define BIT_26 0x4000000
86#define BIT_27 0x8000000
87#define BIT_28 0x10000000
88#define BIT_29 0x20000000
89#define BIT_30 0x40000000
90#define BIT_31 0x80000000
91
92#define LSB(x) ((uint8_t)(x))
93#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
94
95#define LSW(x) ((uint16_t)(x))
96#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
97
98#define LSD(x) ((uint32_t)((uint64_t)(x)))
99#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
100
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700101#define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103/*
104 * I/O register
105*/
106
107#define RD_REG_BYTE(addr) readb(addr)
108#define RD_REG_WORD(addr) readw(addr)
109#define RD_REG_DWORD(addr) readl(addr)
110#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
111#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
112#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
113#define WRT_REG_BYTE(addr, data) writeb(data,addr)
114#define WRT_REG_WORD(addr, data) writew(data,addr)
115#define WRT_REG_DWORD(addr, data) writel(data,addr)
116
117/*
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -0800118 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
119 * 133Mhz slot.
120 */
121#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
122#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
123
124/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 * Fibre Channel device definitions.
126 */
127#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
128#define MAX_FIBRE_DEVICES 512
Andrew Vasquezcc4731f2005-07-06 10:32:37 -0700129#define MAX_FIBRE_LUNS 0xFFFF
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130#define MAX_HOST_COUNT 16
131
132/*
133 * Host adapter default definitions.
134 */
135#define MAX_BUSES 1 /* We only have one bus today */
136#define MAX_TARGETS_2100 MAX_FIBRE_DEVICES
137#define MAX_TARGETS_2200 MAX_FIBRE_DEVICES
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138#define MIN_LUNS 8
139#define MAX_LUNS MAX_FIBRE_LUNS
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700140#define MAX_CMDS_PER_LUN 255
141
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142/*
143 * Fibre Channel device definitions.
144 */
145#define SNS_LAST_LOOP_ID_2100 0xfe
146#define SNS_LAST_LOOP_ID_2300 0x7ff
147
148#define LAST_LOCAL_LOOP_ID 0x7d
149#define SNS_FL_PORT 0x7e
150#define FABRIC_CONTROLLER 0x7f
151#define SIMPLE_NAME_SERVER 0x80
152#define SNS_FIRST_LOOP_ID 0x81
153#define MANAGEMENT_SERVER 0xfe
154#define BROADCAST 0xff
155
Andrew Vasquez3d716442005-07-06 10:30:26 -0700156/*
157 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
158 * valid range of an N-PORT id is 0 through 0x7ef.
159 */
160#define NPH_LAST_HANDLE 0x7ef
Andrew Vasquezcca53352005-08-26 19:08:30 -0700161#define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700162#define NPH_SNS 0x7fc /* FFFFFC */
163#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
164#define NPH_F_PORT 0x7fe /* FFFFFE */
165#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
166
167#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
168#include "qla_fw.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
170/*
171 * Timeout timer counts in seconds
172 */
8482e1182005-04-17 15:04:54 -0500173#define PORT_RETRY_TIME 1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174#define LOOP_DOWN_TIMEOUT 60
175#define LOOP_DOWN_TIME 255 /* 240 */
176#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
177
178/* Maximum outstanding commands in ISP queues (1-65535) */
179#define MAX_OUTSTANDING_COMMANDS 1024
180
181/* ISP request and response entry counts (37-65535) */
182#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
183#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
Andrew Vasquezd743de62009-03-24 09:08:15 -0700184#define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
186#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700187#define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
Anirban Chakraborty17d98632008-12-18 10:06:15 -0800189struct req_que;
190
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191/*
Arun Easibad75002010-05-04 15:01:30 -0700192 * (sd.h is not exported, hence local inclusion)
193 * Data Integrity Field tuple.
194 */
195struct sd_dif_tuple {
196 __be16 guard_tag; /* Checksum */
197 __be16 app_tag; /* Opaque storage */
198 __be32 ref_tag; /* Target LBA or indirect LBA */
199};
200
201/*
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700202 * SCSI Request Block
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 */
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800204struct srb_cmd {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 uint32_t request_sense_length;
207 uint8_t *request_sense_ptr;
Andrew Vasquezcf53b062009-08-20 11:06:04 -0700208 void *ctx;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800209};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
211/*
212 * SRB flag definitions
213 */
Arun Easibad75002010-05-04 15:01:30 -0700214#define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
215#define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */
216#define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */
217#define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */
218#define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */
219
220/* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
221#define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222
223/*
Andrew Vasquezac280b62009-08-20 11:06:05 -0700224 * SRB extensions.
225 */
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700226struct srb_iocb {
227 union {
228 struct {
229 uint16_t flags;
230#define SRB_LOGIN_RETRIED BIT_0
231#define SRB_LOGIN_COND_PLOGI BIT_1
232#define SRB_LOGIN_SKIP_PRLI BIT_2
233 uint16_t data[2];
234 } logio;
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700235 struct {
236 /*
237 * Values for flags field below are as
238 * defined in tsk_mgmt_entry struct
239 * for control_flags field in qla_fw.h.
240 */
241 uint32_t flags;
242 uint32_t lun;
243 uint32_t data;
244 } tmf;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700245 } u;
Andrew Vasquez99b0bec2010-05-04 15:01:25 -0700246
Andrew Vasquezac280b62009-08-20 11:06:05 -0700247 struct timer_list timer;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800248 void (*timeout)(void *);
Andrew Vasquezac280b62009-08-20 11:06:05 -0700249};
250
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700251/* Values for srb_ctx type */
252#define SRB_LOGIN_CMD 1
253#define SRB_LOGOUT_CMD 2
254#define SRB_ELS_CMD_RPT 3
255#define SRB_ELS_CMD_HST 4
256#define SRB_CT_CMD 5
257#define SRB_ADISC_CMD 6
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700258#define SRB_TM_CMD 7
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800259#define SRB_SCSI_CMD 8
Andrew Vasquezac280b62009-08-20 11:06:05 -0700260
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800261typedef struct srb {
262 atomic_t ref_count;
263 struct fc_port *fcport;
264 uint32_t handle;
265 uint16_t flags;
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800266 uint16_t type;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700267 char *name;
Andrew Vasquez57807902011-11-18 09:03:20 -0800268 int iocbs;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700269 union {
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800270 struct srb_iocb iocb_cmd;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700271 struct fc_bsg_job *bsg_job;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800272 struct srb_cmd scmd;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700273 } u;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800274 void (*done)(void *, void *, int);
275 void (*free)(void *, void *);
276} srb_t;
277
278#define GET_CMD_SP(sp) (sp->u.scmd.cmd)
279#define SET_CMD_SP(sp, cmd) (sp->u.scmd.cmd = cmd)
280#define GET_CMD_CTX_SP(sp) (sp->u.scmd.ctx)
281
282#define GET_CMD_SENSE_LEN(sp) \
283 (sp->u.scmd.request_sense_length)
284#define SET_CMD_SENSE_LEN(sp, len) \
285 (sp->u.scmd.request_sense_length = len)
286#define GET_CMD_SENSE_PTR(sp) \
287 (sp->u.scmd.request_sense_ptr)
288#define SET_CMD_SENSE_PTR(sp, ptr) \
289 (sp->u.scmd.request_sense_ptr = ptr)
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800290
291struct msg_echo_lb {
292 dma_addr_t send_dma;
293 dma_addr_t rcv_dma;
294 uint16_t req_sg_cnt;
295 uint16_t rsp_sg_cnt;
296 uint16_t options;
297 uint32_t transfer_size;
298};
299
Andrew Vasquezac280b62009-08-20 11:06:05 -0700300/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 * ISP I/O Register Set structure definitions.
302 */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700303struct device_reg_2xxx {
304 uint16_t flash_address; /* Flash BIOS address */
305 uint16_t flash_data; /* Flash BIOS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 uint16_t unused_1[1]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700307 uint16_t ctrl_status; /* Control/Status */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700308#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
310#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
311
Andrew Vasquez3d716442005-07-06 10:30:26 -0700312 uint16_t ictrl; /* Interrupt control */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
314#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
315
Andrew Vasquez3d716442005-07-06 10:30:26 -0700316 uint16_t istatus; /* Interrupt status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317#define ISR_RISC_INT BIT_3 /* RISC interrupt */
318
Andrew Vasquez3d716442005-07-06 10:30:26 -0700319 uint16_t semaphore; /* Semaphore */
320 uint16_t nvram; /* NVRAM register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321#define NVR_DESELECT 0
322#define NVR_BUSY BIT_15
323#define NVR_WRT_ENABLE BIT_14 /* Write enable */
324#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
325#define NVR_DATA_IN BIT_3
326#define NVR_DATA_OUT BIT_2
327#define NVR_SELECT BIT_1
328#define NVR_CLOCK BIT_0
329
Ravi Anand45aeaf12006-05-17 15:08:49 -0700330#define NVR_WAIT_CNT 20000
331
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 union {
333 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700334 uint16_t mailbox0;
335 uint16_t mailbox1;
336 uint16_t mailbox2;
337 uint16_t mailbox3;
338 uint16_t mailbox4;
339 uint16_t mailbox5;
340 uint16_t mailbox6;
341 uint16_t mailbox7;
342 uint16_t unused_2[59]; /* Gap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 } __attribute__((packed)) isp2100;
344 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700345 /* Request Queue */
346 uint16_t req_q_in; /* In-Pointer */
347 uint16_t req_q_out; /* Out-Pointer */
348 /* Response Queue */
349 uint16_t rsp_q_in; /* In-Pointer */
350 uint16_t rsp_q_out; /* Out-Pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
352 /* RISC to Host Status */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700353 uint32_t host_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354#define HSR_RISC_INT BIT_15 /* RISC interrupt */
355#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
356
357 /* Host to Host Semaphore */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700358 uint16_t host_semaphore;
Andrew Vasquez3d716442005-07-06 10:30:26 -0700359 uint16_t unused_3[17]; /* Gap */
360 uint16_t mailbox0;
361 uint16_t mailbox1;
362 uint16_t mailbox2;
363 uint16_t mailbox3;
364 uint16_t mailbox4;
365 uint16_t mailbox5;
366 uint16_t mailbox6;
367 uint16_t mailbox7;
368 uint16_t mailbox8;
369 uint16_t mailbox9;
370 uint16_t mailbox10;
371 uint16_t mailbox11;
372 uint16_t mailbox12;
373 uint16_t mailbox13;
374 uint16_t mailbox14;
375 uint16_t mailbox15;
376 uint16_t mailbox16;
377 uint16_t mailbox17;
378 uint16_t mailbox18;
379 uint16_t mailbox19;
380 uint16_t mailbox20;
381 uint16_t mailbox21;
382 uint16_t mailbox22;
383 uint16_t mailbox23;
384 uint16_t mailbox24;
385 uint16_t mailbox25;
386 uint16_t mailbox26;
387 uint16_t mailbox27;
388 uint16_t mailbox28;
389 uint16_t mailbox29;
390 uint16_t mailbox30;
391 uint16_t mailbox31;
392 uint16_t fb_cmd;
393 uint16_t unused_4[10]; /* Gap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 } __attribute__((packed)) isp2300;
395 } u;
396
Andrew Vasquez3d716442005-07-06 10:30:26 -0700397 uint16_t fpm_diag_config;
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700398 uint16_t unused_5[0x4]; /* Gap */
399 uint16_t risc_hw;
400 uint16_t unused_5_1; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700401 uint16_t pcr; /* Processor Control Register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 uint16_t unused_6[0x5]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700403 uint16_t mctr; /* Memory Configuration and Timing. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 uint16_t unused_7[0x3]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700405 uint16_t fb_cmd_2100; /* Unused on 23XX */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 uint16_t unused_8[0x3]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700407 uint16_t hccr; /* Host command & control register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
409#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
410 /* HCCR commands */
411#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
412#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
413#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
414#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
415#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
416#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
417#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
418#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
419
420 uint16_t unused_9[5]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700421 uint16_t gpiod; /* GPIO Data register. */
422 uint16_t gpioe; /* GPIO Enable register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423#define GPIO_LED_MASK 0x00C0
424#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
425#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
426#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
427#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -0800428#define GPIO_LED_ALL_OFF 0x0000
429#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
430#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
432 union {
433 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700434 uint16_t unused_10[8]; /* Gap */
435 uint16_t mailbox8;
436 uint16_t mailbox9;
437 uint16_t mailbox10;
438 uint16_t mailbox11;
439 uint16_t mailbox12;
440 uint16_t mailbox13;
441 uint16_t mailbox14;
442 uint16_t mailbox15;
443 uint16_t mailbox16;
444 uint16_t mailbox17;
445 uint16_t mailbox18;
446 uint16_t mailbox19;
447 uint16_t mailbox20;
448 uint16_t mailbox21;
449 uint16_t mailbox22;
450 uint16_t mailbox23; /* Also probe reg. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 } __attribute__((packed)) isp2200;
452 } u_end;
Andrew Vasquez3d716442005-07-06 10:30:26 -0700453};
454
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800455struct device_reg_25xxmq {
Andrew Vasquez08029992009-03-24 09:07:55 -0700456 uint32_t req_q_in;
457 uint32_t req_q_out;
458 uint32_t rsp_q_in;
459 uint32_t rsp_q_out;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800460};
461
Andrew Morton9a168bd2005-07-26 14:11:28 -0700462typedef union {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700463 struct device_reg_2xxx isp;
464 struct device_reg_24xx isp24;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800465 struct device_reg_25xxmq isp25mq;
Giridhar Malavalia9083012010-04-12 17:59:55 -0700466 struct device_reg_82xx isp82;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467} device_reg_t;
468
469#define ISP_REQ_Q_IN(ha, reg) \
470 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
471 &(reg)->u.isp2100.mailbox4 : \
472 &(reg)->u.isp2300.req_q_in)
473#define ISP_REQ_Q_OUT(ha, reg) \
474 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
475 &(reg)->u.isp2100.mailbox4 : \
476 &(reg)->u.isp2300.req_q_out)
477#define ISP_RSP_Q_IN(ha, reg) \
478 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
479 &(reg)->u.isp2100.mailbox5 : \
480 &(reg)->u.isp2300.rsp_q_in)
481#define ISP_RSP_Q_OUT(ha, reg) \
482 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
483 &(reg)->u.isp2100.mailbox5 : \
484 &(reg)->u.isp2300.rsp_q_out)
485
486#define MAILBOX_REG(ha, reg, num) \
487 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
488 (num < 8 ? \
489 &(reg)->u.isp2100.mailbox0 + (num) : \
490 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
491 &(reg)->u.isp2300.mailbox0 + (num))
492#define RD_MAILBOX_REG(ha, reg, num) \
493 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
494#define WRT_MAILBOX_REG(ha, reg, num, data) \
495 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
496
497#define FB_CMD_REG(ha, reg) \
498 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
499 &(reg)->fb_cmd_2100 : \
500 &(reg)->u.isp2300.fb_cmd)
501#define RD_FB_CMD_REG(ha, reg) \
502 RD_REG_WORD(FB_CMD_REG(ha, reg))
503#define WRT_FB_CMD_REG(ha, reg, data) \
504 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
505
506typedef struct {
507 uint32_t out_mb; /* outbound from driver */
508 uint32_t in_mb; /* Incoming from RISC */
509 uint16_t mb[MAILBOX_REGISTER_COUNT];
510 long buf_size;
511 void *bufp;
512 uint32_t tov;
513 uint8_t flags;
514#define MBX_DMA_IN BIT_0
515#define MBX_DMA_OUT BIT_1
516#define IOCTL_CMD BIT_2
517} mbx_cmd_t;
518
519#define MBX_TOV_SECONDS 30
520
521/*
522 * ISP product identification definitions in mailboxes after reset.
523 */
524#define PROD_ID_1 0x4953
525#define PROD_ID_2 0x0000
526#define PROD_ID_2a 0x5020
527#define PROD_ID_3 0x2020
528
529/*
530 * ISP mailbox Self-Test status codes
531 */
532#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
533#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
534#define MBS_BUSY 4 /* Busy. */
535
536/*
537 * ISP mailbox command complete status codes
538 */
539#define MBS_COMMAND_COMPLETE 0x4000
540#define MBS_INVALID_COMMAND 0x4001
541#define MBS_HOST_INTERFACE_ERROR 0x4002
542#define MBS_TEST_FAILED 0x4003
543#define MBS_COMMAND_ERROR 0x4005
544#define MBS_COMMAND_PARAMETER_ERROR 0x4006
545#define MBS_PORT_ID_USED 0x4007
546#define MBS_LOOP_ID_USED 0x4008
547#define MBS_ALL_IDS_IN_USE 0x4009
548#define MBS_NOT_LOGGED_IN 0x400A
Andrew Vasquez3d716442005-07-06 10:30:26 -0700549#define MBS_LINK_DOWN_ERROR 0x400B
550#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
552/*
553 * ISP mailbox asynchronous event status codes
554 */
555#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
556#define MBA_RESET 0x8001 /* Reset Detected. */
557#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
558#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
559#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
560#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
561#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
562 /* occurred. */
563#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
564#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
565#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
566#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
567#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
568#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
569#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
570#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
571#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
572#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
573#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
574#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
575#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
576#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
577#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
578#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
579 /* used. */
Andrew Vasquez45ebeb52006-08-01 13:48:14 -0700580#define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
582#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
583#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
584#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
585#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
586#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
587#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
588#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
589#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
590#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
591#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
592#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
593#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
594
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800595/* ISP mailbox loopback echo diagnostic error code */
596#define MBS_LB_RESET 0x17
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597/*
598 * Firmware options 1, 2, 3.
599 */
600#define FO1_AE_ON_LIPF8 BIT_0
601#define FO1_AE_ALL_LIP_RESET BIT_1
602#define FO1_CTIO_RETRY BIT_3
603#define FO1_DISABLE_LIP_F7_SW BIT_4
604#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
Andrew Vasquez3d716442005-07-06 10:30:26 -0700605#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
607#define FO1_SET_EMPHASIS_SWING BIT_8
608#define FO1_AE_AUTO_BYPASS BIT_9
609#define FO1_ENABLE_PURE_IOCB BIT_10
610#define FO1_AE_PLOGI_RJT BIT_11
611#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
612#define FO1_AE_QUEUE_FULL BIT_13
613
614#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
615#define FO2_REV_LOOPBACK BIT_1
616
617#define FO3_ENABLE_EMERG_IOCB BIT_0
618#define FO3_AE_RND_ERROR BIT_1
619
Andrew Vasquez3d716442005-07-06 10:30:26 -0700620/* 24XX additional firmware options */
621#define ADD_FO_COUNT 3
622#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
623#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
624
625#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
626
627#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
628
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629/*
630 * ISP mailbox commands
631 */
632#define MBC_LOAD_RAM 1 /* Load RAM. */
633#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
634#define MBC_WRITE_RAM_WORD 4 /* Write RAM word. */
635#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
636#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
637#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
638#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
639#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
640#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
641#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
642#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
643#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
644#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
645#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -0700646#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
648#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
649#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
650#define MBC_RESET 0x18 /* Reset. */
651#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
652#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
653#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
654#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
655#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
656#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
657#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
658#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
659#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
660#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
661#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
662#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
663#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
664#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
Giridhar Malavali6246b8a2012-02-09 11:15:34 -0800665#define MBC_CONFIGURE_VF 0x4b /* Configure VFs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
667#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
668#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
669#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
670#define MBC_GET_RNID_PARAMS 0x5a /* Data Rate */
671#define MBC_DATA_RATE 0x5d /* Get RNID parameters */
672#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
673#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
674 /* Initialization Procedure */
675#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
676#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
677#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
678#define MBC_TARGET_RESET 0x66 /* Target Reset. */
679#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
680#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
681#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
682#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
683#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
684#define MBC_LIP_RESET 0x6c /* LIP reset. */
685#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
686 /* commandd. */
687#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
688#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
689#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
690#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
691#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
692#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
693#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
694#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
695#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
696#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
697#define MBC_LUN_RESET 0x7E /* Send LUN reset */
698
Andrew Vasquez3d716442005-07-06 10:30:26 -0700699/*
700 * ISP24xx mailbox commands
701 */
702#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
703#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
Andrew Vasquezd8b45212006-10-02 12:00:43 -0700704#define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700705#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700706#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700707#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
Joe Carnuccioad0ecd62009-03-24 09:08:12 -0700708#define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
Andrew Vasquez88729e52006-06-23 16:10:50 -0700709#define MBC_READ_SFP 0x31 /* Read SFP Data. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700710#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
711#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
712#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
713#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
714#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
715#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
716#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
717#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
Sarang Radke23f2ebd2010-05-28 15:08:21 -0700718#define MBC_SET_PORT_CONFIG 0x122 /* Set port configuration */
719#define MBC_GET_PORT_CONFIG 0x123 /* Get port configuration */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700720
Madhuranath Iyengarb1d469892010-09-03 15:20:54 -0700721/*
722 * ISP81xx mailbox commands
723 */
724#define MBC_WRITE_MPI_REGISTER 0x01 /* Write MPI Register. */
725
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726/* Firmware return data sizes */
727#define FCAL_MAP_SIZE 128
728
729/* Mailbox bit definitions for out_mb and in_mb */
730#define MBX_31 BIT_31
731#define MBX_30 BIT_30
732#define MBX_29 BIT_29
733#define MBX_28 BIT_28
734#define MBX_27 BIT_27
735#define MBX_26 BIT_26
736#define MBX_25 BIT_25
737#define MBX_24 BIT_24
738#define MBX_23 BIT_23
739#define MBX_22 BIT_22
740#define MBX_21 BIT_21
741#define MBX_20 BIT_20
742#define MBX_19 BIT_19
743#define MBX_18 BIT_18
744#define MBX_17 BIT_17
745#define MBX_16 BIT_16
746#define MBX_15 BIT_15
747#define MBX_14 BIT_14
748#define MBX_13 BIT_13
749#define MBX_12 BIT_12
750#define MBX_11 BIT_11
751#define MBX_10 BIT_10
752#define MBX_9 BIT_9
753#define MBX_8 BIT_8
754#define MBX_7 BIT_7
755#define MBX_6 BIT_6
756#define MBX_5 BIT_5
757#define MBX_4 BIT_4
758#define MBX_3 BIT_3
759#define MBX_2 BIT_2
760#define MBX_1 BIT_1
761#define MBX_0 BIT_0
762
763/*
764 * Firmware state codes from get firmware state mailbox command
765 */
766#define FSTATE_CONFIG_WAIT 0
767#define FSTATE_WAIT_AL_PA 1
768#define FSTATE_WAIT_LOGIN 2
769#define FSTATE_READY 3
770#define FSTATE_LOSS_OF_SYNC 4
771#define FSTATE_ERROR 5
772#define FSTATE_REINIT 6
773#define FSTATE_NON_PART 7
774
775#define FSTATE_CONFIG_CORRECT 0
776#define FSTATE_P2P_RCV_LIP 1
777#define FSTATE_P2P_CHOOSE_LOOP 2
778#define FSTATE_P2P_RCV_UNIDEN_LIP 3
779#define FSTATE_FATAL_ERROR 4
780#define FSTATE_LOOP_BACK_CONN 5
781
782/*
783 * Port Database structure definition
784 * Little endian except where noted.
785 */
786#define PORT_DATABASE_SIZE 128 /* bytes */
787typedef struct {
788 uint8_t options;
789 uint8_t control;
790 uint8_t master_state;
791 uint8_t slave_state;
792 uint8_t reserved[2];
793 uint8_t hard_address;
794 uint8_t reserved_1;
795 uint8_t port_id[4];
796 uint8_t node_name[WWN_SIZE];
797 uint8_t port_name[WWN_SIZE];
798 uint16_t execution_throttle;
799 uint16_t execution_count;
800 uint8_t reset_count;
801 uint8_t reserved_2;
802 uint16_t resource_allocation;
803 uint16_t current_allocation;
804 uint16_t queue_head;
805 uint16_t queue_tail;
806 uint16_t transmit_execution_list_next;
807 uint16_t transmit_execution_list_previous;
808 uint16_t common_features;
809 uint16_t total_concurrent_sequences;
810 uint16_t RO_by_information_category;
811 uint8_t recipient;
812 uint8_t initiator;
813 uint16_t receive_data_size;
814 uint16_t concurrent_sequences;
815 uint16_t open_sequences_per_exchange;
816 uint16_t lun_abort_flags;
817 uint16_t lun_stop_flags;
818 uint16_t stop_queue_head;
819 uint16_t stop_queue_tail;
820 uint16_t port_retry_timer;
821 uint16_t next_sequence_id;
822 uint16_t frame_count;
823 uint16_t PRLI_payload_length;
824 uint8_t prli_svc_param_word_0[2]; /* Big endian */
825 /* Bits 15-0 of word 0 */
826 uint8_t prli_svc_param_word_3[2]; /* Big endian */
827 /* Bits 15-0 of word 3 */
828 uint16_t loop_id;
829 uint16_t extended_lun_info_list_pointer;
830 uint16_t extended_lun_stop_list_pointer;
831} port_database_t;
832
833/*
834 * Port database slave/master states
835 */
836#define PD_STATE_DISCOVERY 0
837#define PD_STATE_WAIT_DISCOVERY_ACK 1
838#define PD_STATE_PORT_LOGIN 2
839#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
840#define PD_STATE_PROCESS_LOGIN 4
841#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
842#define PD_STATE_PORT_LOGGED_IN 6
843#define PD_STATE_PORT_UNAVAILABLE 7
844#define PD_STATE_PROCESS_LOGOUT 8
845#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
846#define PD_STATE_PORT_LOGOUT 10
847#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
848
849
Andrew Vasquez4fdfefe2005-10-27 11:09:48 -0700850#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
851#define QLA_ZIO_DISABLED 0
852#define QLA_ZIO_DEFAULT_TIMER 2
853
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854/*
855 * ISP Initialization Control Block.
856 * Little endian except where noted.
857 */
858#define ICB_VERSION 1
859typedef struct {
860 uint8_t version;
861 uint8_t reserved_1;
862
863 /*
864 * LSB BIT 0 = Enable Hard Loop Id
865 * LSB BIT 1 = Enable Fairness
866 * LSB BIT 2 = Enable Full-Duplex
867 * LSB BIT 3 = Enable Fast Posting
868 * LSB BIT 4 = Enable Target Mode
869 * LSB BIT 5 = Disable Initiator Mode
870 * LSB BIT 6 = Enable ADISC
871 * LSB BIT 7 = Enable Target Inquiry Data
872 *
873 * MSB BIT 0 = Enable PDBC Notify
874 * MSB BIT 1 = Non Participating LIP
875 * MSB BIT 2 = Descending Loop ID Search
876 * MSB BIT 3 = Acquire Loop ID in LIPA
877 * MSB BIT 4 = Stop PortQ on Full Status
878 * MSB BIT 5 = Full Login after LIP
879 * MSB BIT 6 = Node Name Option
880 * MSB BIT 7 = Ext IFWCB enable bit
881 */
882 uint8_t firmware_options[2];
883
884 uint16_t frame_payload_size;
885 uint16_t max_iocb_allocation;
886 uint16_t execution_throttle;
887 uint8_t retry_count;
888 uint8_t retry_delay; /* unused */
889 uint8_t port_name[WWN_SIZE]; /* Big endian. */
890 uint16_t hard_address;
891 uint8_t inquiry_data;
892 uint8_t login_timeout;
893 uint8_t node_name[WWN_SIZE]; /* Big endian. */
894
895 uint16_t request_q_outpointer;
896 uint16_t response_q_inpointer;
897 uint16_t request_q_length;
898 uint16_t response_q_length;
899 uint32_t request_q_address[2];
900 uint32_t response_q_address[2];
901
902 uint16_t lun_enables;
903 uint8_t command_resource_count;
904 uint8_t immediate_notify_resource_count;
905 uint16_t timeout;
906 uint8_t reserved_2[2];
907
908 /*
909 * LSB BIT 0 = Timer Operation mode bit 0
910 * LSB BIT 1 = Timer Operation mode bit 1
911 * LSB BIT 2 = Timer Operation mode bit 2
912 * LSB BIT 3 = Timer Operation mode bit 3
913 * LSB BIT 4 = Init Config Mode bit 0
914 * LSB BIT 5 = Init Config Mode bit 1
915 * LSB BIT 6 = Init Config Mode bit 2
916 * LSB BIT 7 = Enable Non part on LIHA failure
917 *
918 * MSB BIT 0 = Enable class 2
919 * MSB BIT 1 = Enable ACK0
920 * MSB BIT 2 =
921 * MSB BIT 3 =
922 * MSB BIT 4 = FC Tape Enable
923 * MSB BIT 5 = Enable FC Confirm
924 * MSB BIT 6 = Enable command queuing in target mode
925 * MSB BIT 7 = No Logo On Link Down
926 */
927 uint8_t add_firmware_options[2];
928
929 uint8_t response_accumulation_timer;
930 uint8_t interrupt_delay_timer;
931
932 /*
933 * LSB BIT 0 = Enable Read xfr_rdy
934 * LSB BIT 1 = Soft ID only
935 * LSB BIT 2 =
936 * LSB BIT 3 =
937 * LSB BIT 4 = FCP RSP Payload [0]
938 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
939 * LSB BIT 6 = Enable Out-of-Order frame handling
940 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
941 *
942 * MSB BIT 0 = Sbus enable - 2300
943 * MSB BIT 1 =
944 * MSB BIT 2 =
945 * MSB BIT 3 =
Andrew Vasquez06c22bd2005-08-26 19:09:00 -0700946 * MSB BIT 4 = LED mode
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 * MSB BIT 5 = enable 50 ohm termination
948 * MSB BIT 6 = Data Rate (2300 only)
949 * MSB BIT 7 = Data Rate (2300 only)
950 */
951 uint8_t special_options[2];
952
953 uint8_t reserved_3[26];
954} init_cb_t;
955
956/*
957 * Get Link Status mailbox command return buffer.
958 */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700959#define GLSO_SEND_RPS BIT_0
960#define GLSO_USE_DID BIT_3
961
Andrew Vasquez43ef0582008-01-17 09:02:08 -0800962struct link_statistics {
963 uint32_t link_fail_cnt;
964 uint32_t loss_sync_cnt;
965 uint32_t loss_sig_cnt;
966 uint32_t prim_seq_err_cnt;
967 uint32_t inval_xmit_word_cnt;
968 uint32_t inval_crc_cnt;
Harish Zunjarrao032d8dd2008-07-10 16:55:50 -0700969 uint32_t lip_cnt;
970 uint32_t unused1[0x1a];
Andrew Vasquez43ef0582008-01-17 09:02:08 -0800971 uint32_t tx_frames;
972 uint32_t rx_frames;
973 uint32_t dumped_frames;
974 uint32_t unused2[2];
975 uint32_t nos_rcvd;
976};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977
978/*
979 * NVRAM Command values.
980 */
981#define NV_START_BIT BIT_2
982#define NV_WRITE_OP (BIT_26+BIT_24)
983#define NV_READ_OP (BIT_26+BIT_25)
984#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
985#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
986#define NV_DELAY_COUNT 10
987
988/*
989 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
990 */
991typedef struct {
992 /*
993 * NVRAM header
994 */
995 uint8_t id[4];
996 uint8_t nvram_version;
997 uint8_t reserved_0;
998
999 /*
1000 * NVRAM RISC parameter block
1001 */
1002 uint8_t parameter_block_version;
1003 uint8_t reserved_1;
1004
1005 /*
1006 * LSB BIT 0 = Enable Hard Loop Id
1007 * LSB BIT 1 = Enable Fairness
1008 * LSB BIT 2 = Enable Full-Duplex
1009 * LSB BIT 3 = Enable Fast Posting
1010 * LSB BIT 4 = Enable Target Mode
1011 * LSB BIT 5 = Disable Initiator Mode
1012 * LSB BIT 6 = Enable ADISC
1013 * LSB BIT 7 = Enable Target Inquiry Data
1014 *
1015 * MSB BIT 0 = Enable PDBC Notify
1016 * MSB BIT 1 = Non Participating LIP
1017 * MSB BIT 2 = Descending Loop ID Search
1018 * MSB BIT 3 = Acquire Loop ID in LIPA
1019 * MSB BIT 4 = Stop PortQ on Full Status
1020 * MSB BIT 5 = Full Login after LIP
1021 * MSB BIT 6 = Node Name Option
1022 * MSB BIT 7 = Ext IFWCB enable bit
1023 */
1024 uint8_t firmware_options[2];
1025
1026 uint16_t frame_payload_size;
1027 uint16_t max_iocb_allocation;
1028 uint16_t execution_throttle;
1029 uint8_t retry_count;
1030 uint8_t retry_delay; /* unused */
1031 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1032 uint16_t hard_address;
1033 uint8_t inquiry_data;
1034 uint8_t login_timeout;
1035 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1036
1037 /*
1038 * LSB BIT 0 = Timer Operation mode bit 0
1039 * LSB BIT 1 = Timer Operation mode bit 1
1040 * LSB BIT 2 = Timer Operation mode bit 2
1041 * LSB BIT 3 = Timer Operation mode bit 3
1042 * LSB BIT 4 = Init Config Mode bit 0
1043 * LSB BIT 5 = Init Config Mode bit 1
1044 * LSB BIT 6 = Init Config Mode bit 2
1045 * LSB BIT 7 = Enable Non part on LIHA failure
1046 *
1047 * MSB BIT 0 = Enable class 2
1048 * MSB BIT 1 = Enable ACK0
1049 * MSB BIT 2 =
1050 * MSB BIT 3 =
1051 * MSB BIT 4 = FC Tape Enable
1052 * MSB BIT 5 = Enable FC Confirm
1053 * MSB BIT 6 = Enable command queuing in target mode
1054 * MSB BIT 7 = No Logo On Link Down
1055 */
1056 uint8_t add_firmware_options[2];
1057
1058 uint8_t response_accumulation_timer;
1059 uint8_t interrupt_delay_timer;
1060
1061 /*
1062 * LSB BIT 0 = Enable Read xfr_rdy
1063 * LSB BIT 1 = Soft ID only
1064 * LSB BIT 2 =
1065 * LSB BIT 3 =
1066 * LSB BIT 4 = FCP RSP Payload [0]
1067 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1068 * LSB BIT 6 = Enable Out-of-Order frame handling
1069 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1070 *
1071 * MSB BIT 0 = Sbus enable - 2300
1072 * MSB BIT 1 =
1073 * MSB BIT 2 =
1074 * MSB BIT 3 =
Andrew Vasquez06c22bd2005-08-26 19:09:00 -07001075 * MSB BIT 4 = LED mode
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 * MSB BIT 5 = enable 50 ohm termination
1077 * MSB BIT 6 = Data Rate (2300 only)
1078 * MSB BIT 7 = Data Rate (2300 only)
1079 */
1080 uint8_t special_options[2];
1081
1082 /* Reserved for expanded RISC parameter block */
1083 uint8_t reserved_2[22];
1084
1085 /*
1086 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1087 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1088 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1089 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1090 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1091 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1092 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1093 * LSB BIT 7 = Rx Sensitivity 1G bit 3
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001094 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1096 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1097 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1098 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1099 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1100 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1101 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1102 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1103 *
1104 * LSB BIT 0 = Output Swing 1G bit 0
1105 * LSB BIT 1 = Output Swing 1G bit 1
1106 * LSB BIT 2 = Output Swing 1G bit 2
1107 * LSB BIT 3 = Output Emphasis 1G bit 0
1108 * LSB BIT 4 = Output Emphasis 1G bit 1
1109 * LSB BIT 5 = Output Swing 2G bit 0
1110 * LSB BIT 6 = Output Swing 2G bit 1
1111 * LSB BIT 7 = Output Swing 2G bit 2
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001112 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 * MSB BIT 0 = Output Emphasis 2G bit 0
1114 * MSB BIT 1 = Output Emphasis 2G bit 1
1115 * MSB BIT 2 = Output Enable
1116 * MSB BIT 3 =
1117 * MSB BIT 4 =
1118 * MSB BIT 5 =
1119 * MSB BIT 6 =
1120 * MSB BIT 7 =
1121 */
1122 uint8_t seriallink_options[4];
1123
1124 /*
1125 * NVRAM host parameter block
1126 *
1127 * LSB BIT 0 = Enable spinup delay
1128 * LSB BIT 1 = Disable BIOS
1129 * LSB BIT 2 = Enable Memory Map BIOS
1130 * LSB BIT 3 = Enable Selectable Boot
1131 * LSB BIT 4 = Disable RISC code load
1132 * LSB BIT 5 = Set cache line size 1
1133 * LSB BIT 6 = PCI Parity Disable
1134 * LSB BIT 7 = Enable extended logging
1135 *
1136 * MSB BIT 0 = Enable 64bit addressing
1137 * MSB BIT 1 = Enable lip reset
1138 * MSB BIT 2 = Enable lip full login
1139 * MSB BIT 3 = Enable target reset
1140 * MSB BIT 4 = Enable database storage
1141 * MSB BIT 5 = Enable cache flush read
1142 * MSB BIT 6 = Enable database load
1143 * MSB BIT 7 = Enable alternate WWN
1144 */
1145 uint8_t host_p[2];
1146
1147 uint8_t boot_node_name[WWN_SIZE];
1148 uint8_t boot_lun_number;
1149 uint8_t reset_delay;
1150 uint8_t port_down_retry_count;
1151 uint8_t boot_id_number;
1152 uint16_t max_luns_per_target;
1153 uint8_t fcode_boot_port_name[WWN_SIZE];
1154 uint8_t alternate_port_name[WWN_SIZE];
1155 uint8_t alternate_node_name[WWN_SIZE];
1156
1157 /*
1158 * BIT 0 = Selective Login
1159 * BIT 1 = Alt-Boot Enable
1160 * BIT 2 =
1161 * BIT 3 = Boot Order List
1162 * BIT 4 =
1163 * BIT 5 = Selective LUN
1164 * BIT 6 =
1165 * BIT 7 = unused
1166 */
1167 uint8_t efi_parameters;
1168
1169 uint8_t link_down_timeout;
1170
Andrew Vasquezcca53352005-08-26 19:08:30 -07001171 uint8_t adapter_id[16];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172
1173 uint8_t alt1_boot_node_name[WWN_SIZE];
1174 uint16_t alt1_boot_lun_number;
1175 uint8_t alt2_boot_node_name[WWN_SIZE];
1176 uint16_t alt2_boot_lun_number;
1177 uint8_t alt3_boot_node_name[WWN_SIZE];
1178 uint16_t alt3_boot_lun_number;
1179 uint8_t alt4_boot_node_name[WWN_SIZE];
1180 uint16_t alt4_boot_lun_number;
1181 uint8_t alt5_boot_node_name[WWN_SIZE];
1182 uint16_t alt5_boot_lun_number;
1183 uint8_t alt6_boot_node_name[WWN_SIZE];
1184 uint16_t alt6_boot_lun_number;
1185 uint8_t alt7_boot_node_name[WWN_SIZE];
1186 uint16_t alt7_boot_lun_number;
1187
1188 uint8_t reserved_3[2];
1189
1190 /* Offset 200-215 : Model Number */
1191 uint8_t model_number[16];
1192
1193 /* OEM related items */
1194 uint8_t oem_specific[16];
1195
1196 /*
1197 * NVRAM Adapter Features offset 232-239
1198 *
1199 * LSB BIT 0 = External GBIC
1200 * LSB BIT 1 = Risc RAM parity
1201 * LSB BIT 2 = Buffer Plus Module
1202 * LSB BIT 3 = Multi Chip Adapter
1203 * LSB BIT 4 = Internal connector
1204 * LSB BIT 5 =
1205 * LSB BIT 6 =
1206 * LSB BIT 7 =
1207 *
1208 * MSB BIT 0 =
1209 * MSB BIT 1 =
1210 * MSB BIT 2 =
1211 * MSB BIT 3 =
1212 * MSB BIT 4 =
1213 * MSB BIT 5 =
1214 * MSB BIT 6 =
1215 * MSB BIT 7 =
1216 */
1217 uint8_t adapter_features[2];
1218
1219 uint8_t reserved_4[16];
1220
1221 /* Subsystem vendor ID for ISP2200 */
1222 uint16_t subsystem_vendor_id_2200;
1223
1224 /* Subsystem device ID for ISP2200 */
1225 uint16_t subsystem_device_id_2200;
1226
1227 uint8_t reserved_5;
1228 uint8_t checksum;
1229} nvram_t;
1230
1231/*
1232 * ISP queue - response queue entry definition.
1233 */
1234typedef struct {
1235 uint8_t data[60];
1236 uint32_t signature;
1237#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1238} response_t;
1239
1240typedef union {
1241 uint16_t extended;
1242 struct {
1243 uint8_t reserved;
1244 uint8_t standard;
1245 } id;
1246} target_id_t;
1247
1248#define SET_TARGET_ID(ha, to, from) \
1249do { \
1250 if (HAS_EXTENDED_IDS(ha)) \
1251 to.extended = cpu_to_le16(from); \
1252 else \
1253 to.id.standard = (uint8_t)from; \
1254} while (0)
1255
1256/*
1257 * ISP queue - command entry structure definition.
1258 */
1259#define COMMAND_TYPE 0x11 /* Command entry */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260typedef struct {
1261 uint8_t entry_type; /* Entry type. */
1262 uint8_t entry_count; /* Entry count. */
1263 uint8_t sys_define; /* System defined. */
1264 uint8_t entry_status; /* Entry Status. */
1265 uint32_t handle; /* System handle. */
1266 target_id_t target; /* SCSI ID */
1267 uint16_t lun; /* SCSI LUN */
1268 uint16_t control_flags; /* Control flags. */
1269#define CF_WRITE BIT_6
1270#define CF_READ BIT_5
1271#define CF_SIMPLE_TAG BIT_3
1272#define CF_ORDERED_TAG BIT_2
1273#define CF_HEAD_TAG BIT_1
1274 uint16_t reserved_1;
1275 uint16_t timeout; /* Command timeout. */
1276 uint16_t dseg_count; /* Data segment count. */
1277 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1278 uint32_t byte_count; /* Total byte count. */
1279 uint32_t dseg_0_address; /* Data segment 0 address. */
1280 uint32_t dseg_0_length; /* Data segment 0 length. */
1281 uint32_t dseg_1_address; /* Data segment 1 address. */
1282 uint32_t dseg_1_length; /* Data segment 1 length. */
1283 uint32_t dseg_2_address; /* Data segment 2 address. */
1284 uint32_t dseg_2_length; /* Data segment 2 length. */
1285} cmd_entry_t;
1286
1287/*
1288 * ISP queue - 64-Bit addressing, command entry structure definition.
1289 */
1290#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1291typedef struct {
1292 uint8_t entry_type; /* Entry type. */
1293 uint8_t entry_count; /* Entry count. */
1294 uint8_t sys_define; /* System defined. */
1295 uint8_t entry_status; /* Entry Status. */
1296 uint32_t handle; /* System handle. */
1297 target_id_t target; /* SCSI ID */
1298 uint16_t lun; /* SCSI LUN */
1299 uint16_t control_flags; /* Control flags. */
1300 uint16_t reserved_1;
1301 uint16_t timeout; /* Command timeout. */
1302 uint16_t dseg_count; /* Data segment count. */
1303 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1304 uint32_t byte_count; /* Total byte count. */
1305 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1306 uint32_t dseg_0_length; /* Data segment 0 length. */
1307 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1308 uint32_t dseg_1_length; /* Data segment 1 length. */
1309} cmd_a64_entry_t, request_t;
1310
1311/*
1312 * ISP queue - continuation entry structure definition.
1313 */
1314#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1315typedef struct {
1316 uint8_t entry_type; /* Entry type. */
1317 uint8_t entry_count; /* Entry count. */
1318 uint8_t sys_define; /* System defined. */
1319 uint8_t entry_status; /* Entry Status. */
1320 uint32_t reserved;
1321 uint32_t dseg_0_address; /* Data segment 0 address. */
1322 uint32_t dseg_0_length; /* Data segment 0 length. */
1323 uint32_t dseg_1_address; /* Data segment 1 address. */
1324 uint32_t dseg_1_length; /* Data segment 1 length. */
1325 uint32_t dseg_2_address; /* Data segment 2 address. */
1326 uint32_t dseg_2_length; /* Data segment 2 length. */
1327 uint32_t dseg_3_address; /* Data segment 3 address. */
1328 uint32_t dseg_3_length; /* Data segment 3 length. */
1329 uint32_t dseg_4_address; /* Data segment 4 address. */
1330 uint32_t dseg_4_length; /* Data segment 4 length. */
1331 uint32_t dseg_5_address; /* Data segment 5 address. */
1332 uint32_t dseg_5_length; /* Data segment 5 length. */
1333 uint32_t dseg_6_address; /* Data segment 6 address. */
1334 uint32_t dseg_6_length; /* Data segment 6 length. */
1335} cont_entry_t;
1336
1337/*
1338 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1339 */
1340#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1341typedef struct {
1342 uint8_t entry_type; /* Entry type. */
1343 uint8_t entry_count; /* Entry count. */
1344 uint8_t sys_define; /* System defined. */
1345 uint8_t entry_status; /* Entry Status. */
1346 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1347 uint32_t dseg_0_length; /* Data segment 0 length. */
1348 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1349 uint32_t dseg_1_length; /* Data segment 1 length. */
1350 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1351 uint32_t dseg_2_length; /* Data segment 2 length. */
1352 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1353 uint32_t dseg_3_length; /* Data segment 3 length. */
1354 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1355 uint32_t dseg_4_length; /* Data segment 4 length. */
1356} cont_a64_entry_t;
1357
Arun Easibad75002010-05-04 15:01:30 -07001358#define PO_MODE_DIF_INSERT 0
1359#define PO_MODE_DIF_REMOVE BIT_0
1360#define PO_MODE_DIF_PASS BIT_1
1361#define PO_MODE_DIF_REPLACE (BIT_0 + BIT_1)
1362#define PO_ENABLE_DIF_BUNDLING BIT_8
1363#define PO_ENABLE_INCR_GUARD_SEED BIT_3
1364#define PO_DISABLE_INCR_REF_TAG BIT_5
1365#define PO_DISABLE_GUARD_CHECK BIT_4
1366/*
1367 * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
1368 */
1369struct crc_context {
1370 uint32_t handle; /* System handle. */
1371 uint32_t ref_tag;
1372 uint16_t app_tag;
1373 uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/
1374 uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/
1375 uint16_t guard_seed; /* Initial Guard Seed */
1376 uint16_t prot_opts; /* Requested Data Protection Mode */
1377 uint16_t blk_size; /* Data size in bytes */
1378 uint16_t runt_blk_guard; /* Guard value for runt block (tape
1379 * only) */
1380 uint32_t byte_count; /* Total byte count/ total data
1381 * transfer count */
1382 union {
1383 struct {
1384 uint32_t reserved_1;
1385 uint16_t reserved_2;
1386 uint16_t reserved_3;
1387 uint32_t reserved_4;
1388 uint32_t data_address[2];
1389 uint32_t data_length;
1390 uint32_t reserved_5[2];
1391 uint32_t reserved_6;
1392 } nobundling;
1393 struct {
1394 uint32_t dif_byte_count; /* Total DIF byte
1395 * count */
1396 uint16_t reserved_1;
1397 uint16_t dseg_count; /* Data segment count */
1398 uint32_t reserved_2;
1399 uint32_t data_address[2];
1400 uint32_t data_length;
1401 uint32_t dif_address[2];
1402 uint32_t dif_length; /* Data segment 0
1403 * length */
1404 } bundling;
1405 } u;
1406
1407 struct fcp_cmnd fcp_cmnd;
1408 dma_addr_t crc_ctx_dma;
1409 /* List of DMA context transfers */
1410 struct list_head dsd_list;
1411
1412 /* This structure should not exceed 512 bytes */
1413};
1414
1415#define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun))
1416#define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun))
1417
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418/*
1419 * ISP queue - status entry structure definition.
1420 */
1421#define STATUS_TYPE 0x03 /* Status entry. */
1422typedef struct {
1423 uint8_t entry_type; /* Entry type. */
1424 uint8_t entry_count; /* Entry count. */
1425 uint8_t sys_define; /* System defined. */
1426 uint8_t entry_status; /* Entry Status. */
1427 uint32_t handle; /* System handle. */
1428 uint16_t scsi_status; /* SCSI status. */
1429 uint16_t comp_status; /* Completion status. */
1430 uint16_t state_flags; /* State flags. */
1431 uint16_t status_flags; /* Status flags. */
1432 uint16_t rsp_info_len; /* Response Info Length. */
1433 uint16_t req_sense_length; /* Request sense data length. */
1434 uint32_t residual_length; /* Residual transfer length. */
1435 uint8_t rsp_info[8]; /* FCP response information. */
1436 uint8_t req_sense_data[32]; /* Request sense data. */
1437} sts_entry_t;
1438
1439/*
1440 * Status entry entry status
1441 */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001442#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1444#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1445#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1446#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1447#define RF_BUSY BIT_1 /* Busy */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001448#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1449 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1450#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1451 RF_INV_E_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452
1453/*
1454 * Status entry SCSI status bit definitions.
1455 */
1456#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1457#define SS_RESIDUAL_UNDER BIT_11
1458#define SS_RESIDUAL_OVER BIT_10
1459#define SS_SENSE_LEN_VALID BIT_9
1460#define SS_RESPONSE_INFO_LEN_VALID BIT_8
1461
1462#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1463#define SS_BUSY_CONDITION BIT_3
1464#define SS_CONDITION_MET BIT_2
1465#define SS_CHECK_CONDITION BIT_1
1466
1467/*
1468 * Status entry completion status
1469 */
1470#define CS_COMPLETE 0x0 /* No errors */
1471#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1472#define CS_DMA 0x2 /* A DMA direction error. */
1473#define CS_TRANSPORT 0x3 /* Transport error. */
1474#define CS_RESET 0x4 /* SCSI bus reset occurred */
1475#define CS_ABORTED 0x5 /* System aborted command. */
1476#define CS_TIMEOUT 0x6 /* Timeout error. */
1477#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
Arun Easibad75002010-05-04 15:01:30 -07001478#define CS_DIF_ERROR 0xC /* DIF error detected */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479
1480#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1481#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1482#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1483 /* (selection timeout) */
1484#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1485#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1486#define CS_PORT_BUSY 0x2B /* Port Busy */
1487#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
1488#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1489#define CS_UNKNOWN 0x81 /* Driver defined */
1490#define CS_RETRY 0x82 /* Driver defined */
1491#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1492
1493/*
1494 * Status entry status flags
1495 */
1496#define SF_ABTS_TERMINATED BIT_10
1497#define SF_LOGOUT_SENT BIT_13
1498
1499/*
1500 * ISP queue - status continuation entry structure definition.
1501 */
1502#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1503typedef struct {
1504 uint8_t entry_type; /* Entry type. */
1505 uint8_t entry_count; /* Entry count. */
1506 uint8_t sys_define; /* System defined. */
1507 uint8_t entry_status; /* Entry Status. */
1508 uint8_t data[60]; /* data */
1509} sts_cont_entry_t;
1510
1511/*
1512 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1513 * structure definition.
1514 */
1515#define STATUS_TYPE_21 0x21 /* Status entry. */
1516typedef struct {
1517 uint8_t entry_type; /* Entry type. */
1518 uint8_t entry_count; /* Entry count. */
1519 uint8_t handle_count; /* Handle count. */
1520 uint8_t entry_status; /* Entry Status. */
1521 uint32_t handle[15]; /* System handles. */
1522} sts21_entry_t;
1523
1524/*
1525 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
1526 * structure definition.
1527 */
1528#define STATUS_TYPE_22 0x22 /* Status entry. */
1529typedef struct {
1530 uint8_t entry_type; /* Entry type. */
1531 uint8_t entry_count; /* Entry count. */
1532 uint8_t handle_count; /* Handle count. */
1533 uint8_t entry_status; /* Entry Status. */
1534 uint16_t handle[30]; /* System handles. */
1535} sts22_entry_t;
1536
1537/*
1538 * ISP queue - marker entry structure definition.
1539 */
1540#define MARKER_TYPE 0x04 /* Marker entry. */
1541typedef struct {
1542 uint8_t entry_type; /* Entry type. */
1543 uint8_t entry_count; /* Entry count. */
1544 uint8_t handle_count; /* Handle count. */
1545 uint8_t entry_status; /* Entry Status. */
1546 uint32_t sys_define_2; /* System defined. */
1547 target_id_t target; /* SCSI ID */
1548 uint8_t modifier; /* Modifier (7-0). */
1549#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
1550#define MK_SYNC_ID 1 /* Synchronize ID */
1551#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
1552#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
1553 /* clear port changed, */
1554 /* use sequence number. */
1555 uint8_t reserved_1;
1556 uint16_t sequence_number; /* Sequence number of event */
1557 uint16_t lun; /* SCSI LUN */
1558 uint8_t reserved_2[48];
1559} mrk_entry_t;
1560
1561/*
1562 * ISP queue - Management Server entry structure definition.
1563 */
1564#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
1565typedef struct {
1566 uint8_t entry_type; /* Entry type. */
1567 uint8_t entry_count; /* Entry count. */
1568 uint8_t handle_count; /* Handle count. */
1569 uint8_t entry_status; /* Entry Status. */
1570 uint32_t handle1; /* System handle. */
1571 target_id_t loop_id;
1572 uint16_t status;
1573 uint16_t control_flags; /* Control flags. */
1574 uint16_t reserved2;
1575 uint16_t timeout;
1576 uint16_t cmd_dsd_count;
1577 uint16_t total_dsd_count;
1578 uint8_t type;
1579 uint8_t r_ctl;
1580 uint16_t rx_id;
1581 uint16_t reserved3;
1582 uint32_t handle2;
1583 uint32_t rsp_bytecount;
1584 uint32_t req_bytecount;
1585 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
1586 uint32_t dseg_req_length; /* Data segment 0 length. */
1587 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
1588 uint32_t dseg_rsp_length; /* Data segment 1 length. */
1589} ms_iocb_entry_t;
1590
1591
1592/*
1593 * ISP queue - Mailbox Command entry structure definition.
1594 */
1595#define MBX_IOCB_TYPE 0x39
1596struct mbx_entry {
1597 uint8_t entry_type;
1598 uint8_t entry_count;
1599 uint8_t sys_define1;
1600 /* Use sys_define1 for source type */
1601#define SOURCE_SCSI 0x00
1602#define SOURCE_IP 0x01
1603#define SOURCE_VI 0x02
1604#define SOURCE_SCTP 0x03
1605#define SOURCE_MP 0x04
1606#define SOURCE_MPIOCTL 0x05
1607#define SOURCE_ASYNC_IOCB 0x07
1608
1609 uint8_t entry_status;
1610
1611 uint32_t handle;
1612 target_id_t loop_id;
1613
1614 uint16_t status;
1615 uint16_t state_flags;
1616 uint16_t status_flags;
1617
1618 uint32_t sys_define2[2];
1619
1620 uint16_t mb0;
1621 uint16_t mb1;
1622 uint16_t mb2;
1623 uint16_t mb3;
1624 uint16_t mb6;
1625 uint16_t mb7;
1626 uint16_t mb9;
1627 uint16_t mb10;
1628 uint32_t reserved_2[2];
1629 uint8_t node_name[WWN_SIZE];
1630 uint8_t port_name[WWN_SIZE];
1631};
1632
1633/*
1634 * ISP request and response queue entry sizes
1635 */
1636#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
1637#define REQUEST_ENTRY_SIZE (sizeof(request_t))
1638
1639
1640/*
1641 * 24 bit port ID type definition.
1642 */
1643typedef union {
1644 uint32_t b24 : 24;
1645
1646 struct {
Malahal Nainenib889d532007-03-12 10:41:26 -07001647#ifdef __BIG_ENDIAN
1648 uint8_t domain;
1649 uint8_t area;
1650 uint8_t al_pa;
Dave Jones0fd30f72009-07-13 16:27:46 -04001651#elif defined(__LITTLE_ENDIAN)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652 uint8_t al_pa;
1653 uint8_t area;
1654 uint8_t domain;
Malahal Nainenib889d532007-03-12 10:41:26 -07001655#else
1656#error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
1657#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 uint8_t rsvd_1;
1659 } b;
1660} port_id_t;
1661#define INVALID_PORT_ID 0xFFFFFF
1662
1663/*
1664 * Switch info gathering structure.
1665 */
1666typedef struct {
1667 port_id_t d_id;
1668 uint8_t node_name[WWN_SIZE];
1669 uint8_t port_name[WWN_SIZE];
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001670 uint8_t fabric_port_name[WWN_SIZE];
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001671 uint16_t fp_speed;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05001672 uint8_t fc4_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673} sw_info_t;
1674
Chad Dupuise8c72ba2010-07-23 15:28:25 +05001675/* FCP-4 types */
1676#define FC4_TYPE_FCP_SCSI 0x08
1677#define FC4_TYPE_OTHER 0x0
1678#define FC4_TYPE_UNKNOWN 0xff
1679
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681 * Fibre channel port type.
1682 */
1683 typedef enum {
1684 FCT_UNKNOWN,
1685 FCT_RSCN,
1686 FCT_SWITCH,
1687 FCT_BROADCAST,
1688 FCT_INITIATOR,
1689 FCT_TARGET
1690} fc_port_type_t;
1691
1692/*
1693 * Fibre channel port structure.
1694 */
1695typedef struct fc_port {
1696 struct list_head list;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08001697 struct scsi_qla_host *vha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698
1699 uint8_t node_name[WWN_SIZE];
1700 uint8_t port_name[WWN_SIZE];
1701 port_id_t d_id;
1702 uint16_t loop_id;
1703 uint16_t old_loop_id;
1704
Sarang Radke09ff7012010-03-19 17:03:59 -07001705 uint8_t fcp_prio;
1706
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001707 uint8_t fabric_port_name[WWN_SIZE];
1708 uint16_t fp_speed;
1709
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710 fc_port_type_t port_type;
1711
1712 atomic_t state;
1713 uint32_t flags;
1714
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 int login_retry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08001717 struct fc_rport *rport, *drport;
Andrew Vasquezad3e0ed2005-08-26 19:08:10 -07001718 u32 supported_classes;
Andrew Vasquezdf7baa52006-10-13 09:33:39 -07001719
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001720 uint16_t vp_idx;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05001721 uint8_t fc4_type;
Arun Easib3b02e62012-02-09 11:15:39 -08001722 uint8_t scan_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723} fc_port_t;
1724
1725/*
1726 * Fibre channel port/lun states.
1727 */
1728#define FCS_UNCONFIGURED 1
1729#define FCS_DEVICE_DEAD 2
1730#define FCS_DEVICE_LOST 3
1731#define FCS_ONLINE 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732
Chad Dupuisec426e12011-03-30 11:46:32 -07001733static const char * const port_state_str[] = {
1734 "Unknown",
1735 "UNCONFIGURED",
1736 "DEAD",
1737 "LOST",
1738 "ONLINE"
1739};
1740
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741/*
1742 * FC port flags.
1743 */
1744#define FCF_FABRIC_DEVICE BIT_0
1745#define FCF_LOGIN_NEEDED BIT_1
Andrew Vasquezf08b7252010-01-12 12:59:48 -08001746#define FCF_FCP2_DEVICE BIT_2
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07001747#define FCF_ASYNC_SENT BIT_3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748
1749/* No loop ID flag. */
1750#define FC_NO_LOOP_ID 0x1000
1751
1752/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753 * FC-CT interface
1754 *
1755 * NOTE: All structures are big-endian in form.
1756 */
1757
1758#define CT_REJECT_RESPONSE 0x8001
1759#define CT_ACCEPT_RESPONSE 0x8002
Andrew Vasquez4346b142006-12-13 19:20:28 -08001760#define CT_REASON_INVALID_COMMAND_CODE 0x01
Andrew Vasquezcca53352005-08-26 19:08:30 -07001761#define CT_REASON_CANNOT_PERFORM 0x09
Andrew Vasquez3fe7cfb2008-04-03 13:13:23 -07001762#define CT_REASON_COMMAND_UNSUPPORTED 0x0b
Andrew Vasquezcca53352005-08-26 19:08:30 -07001763#define CT_EXPL_ALREADY_REGISTERED 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764
1765#define NS_N_PORT_TYPE 0x01
1766#define NS_NL_PORT_TYPE 0x02
1767#define NS_NX_PORT_TYPE 0x7F
1768
1769#define GA_NXT_CMD 0x100
1770#define GA_NXT_REQ_SIZE (16 + 4)
1771#define GA_NXT_RSP_SIZE (16 + 620)
1772
1773#define GID_PT_CMD 0x1A1
1774#define GID_PT_REQ_SIZE (16 + 4)
1775#define GID_PT_RSP_SIZE (16 + (MAX_FIBRE_DEVICES * 4))
1776
1777#define GPN_ID_CMD 0x112
1778#define GPN_ID_REQ_SIZE (16 + 4)
1779#define GPN_ID_RSP_SIZE (16 + 8)
1780
1781#define GNN_ID_CMD 0x113
1782#define GNN_ID_REQ_SIZE (16 + 4)
1783#define GNN_ID_RSP_SIZE (16 + 8)
1784
1785#define GFT_ID_CMD 0x117
1786#define GFT_ID_REQ_SIZE (16 + 4)
1787#define GFT_ID_RSP_SIZE (16 + 32)
1788
1789#define RFT_ID_CMD 0x217
1790#define RFT_ID_REQ_SIZE (16 + 4 + 32)
1791#define RFT_ID_RSP_SIZE 16
1792
1793#define RFF_ID_CMD 0x21F
1794#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
1795#define RFF_ID_RSP_SIZE 16
1796
1797#define RNN_ID_CMD 0x213
1798#define RNN_ID_REQ_SIZE (16 + 4 + 8)
1799#define RNN_ID_RSP_SIZE 16
1800
1801#define RSNN_NN_CMD 0x239
1802#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
1803#define RSNN_NN_RSP_SIZE 16
1804
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001805#define GFPN_ID_CMD 0x11C
1806#define GFPN_ID_REQ_SIZE (16 + 4)
1807#define GFPN_ID_RSP_SIZE (16 + 8)
1808
1809#define GPSC_CMD 0x127
1810#define GPSC_REQ_SIZE (16 + 8)
1811#define GPSC_RSP_SIZE (16 + 2 + 2)
1812
Chad Dupuise8c72ba2010-07-23 15:28:25 +05001813#define GFF_ID_CMD 0x011F
1814#define GFF_ID_REQ_SIZE (16 + 4)
1815#define GFF_ID_RSP_SIZE (16 + 128)
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001816
Andrew Vasquezcca53352005-08-26 19:08:30 -07001817/*
1818 * HBA attribute types.
1819 */
1820#define FDMI_HBA_ATTR_COUNT 9
1821#define FDMI_HBA_NODE_NAME 1
1822#define FDMI_HBA_MANUFACTURER 2
1823#define FDMI_HBA_SERIAL_NUMBER 3
1824#define FDMI_HBA_MODEL 4
1825#define FDMI_HBA_MODEL_DESCRIPTION 5
1826#define FDMI_HBA_HARDWARE_VERSION 6
1827#define FDMI_HBA_DRIVER_VERSION 7
1828#define FDMI_HBA_OPTION_ROM_VERSION 8
1829#define FDMI_HBA_FIRMWARE_VERSION 9
1830#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
1831#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
1832
1833struct ct_fdmi_hba_attr {
1834 uint16_t type;
1835 uint16_t len;
1836 union {
1837 uint8_t node_name[WWN_SIZE];
1838 uint8_t manufacturer[32];
1839 uint8_t serial_num[8];
1840 uint8_t model[16];
1841 uint8_t model_desc[80];
1842 uint8_t hw_version[16];
1843 uint8_t driver_version[32];
1844 uint8_t orom_version[16];
1845 uint8_t fw_version[16];
1846 uint8_t os_version[128];
1847 uint8_t max_ct_len[4];
1848 } a;
1849};
1850
1851struct ct_fdmi_hba_attributes {
1852 uint32_t count;
1853 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
1854};
1855
1856/*
1857 * Port attribute types.
1858 */
Andrew Vasquez8a85e172007-09-20 14:07:41 -07001859#define FDMI_PORT_ATTR_COUNT 6
Andrew Vasquezcca53352005-08-26 19:08:30 -07001860#define FDMI_PORT_FC4_TYPES 1
1861#define FDMI_PORT_SUPPORT_SPEED 2
1862#define FDMI_PORT_CURRENT_SPEED 3
1863#define FDMI_PORT_MAX_FRAME_SIZE 4
1864#define FDMI_PORT_OS_DEVICE_NAME 5
1865#define FDMI_PORT_HOST_NAME 6
1866
Andrew Vasquez58815692007-07-19 15:05:58 -07001867#define FDMI_PORT_SPEED_1GB 0x1
1868#define FDMI_PORT_SPEED_2GB 0x2
1869#define FDMI_PORT_SPEED_10GB 0x4
1870#define FDMI_PORT_SPEED_4GB 0x8
1871#define FDMI_PORT_SPEED_8GB 0x10
1872#define FDMI_PORT_SPEED_16GB 0x20
1873#define FDMI_PORT_SPEED_UNKNOWN 0x8000
1874
Andrew Vasquezcca53352005-08-26 19:08:30 -07001875struct ct_fdmi_port_attr {
1876 uint16_t type;
1877 uint16_t len;
1878 union {
1879 uint8_t fc4_types[32];
1880 uint32_t sup_speed;
1881 uint32_t cur_speed;
1882 uint32_t max_frame_size;
1883 uint8_t os_dev_name[32];
1884 uint8_t host_name[32];
1885 } a;
1886};
1887
1888/*
1889 * Port Attribute Block.
1890 */
1891struct ct_fdmi_port_attributes {
1892 uint32_t count;
1893 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
1894};
1895
1896/* FDMI definitions. */
1897#define GRHL_CMD 0x100
1898#define GHAT_CMD 0x101
1899#define GRPL_CMD 0x102
1900#define GPAT_CMD 0x110
1901
1902#define RHBA_CMD 0x200
1903#define RHBA_RSP_SIZE 16
1904
1905#define RHAT_CMD 0x201
1906#define RPRT_CMD 0x210
1907
1908#define RPA_CMD 0x211
1909#define RPA_RSP_SIZE 16
1910
1911#define DHBA_CMD 0x300
1912#define DHBA_REQ_SIZE (16 + 8)
1913#define DHBA_RSP_SIZE 16
1914
1915#define DHAT_CMD 0x301
1916#define DPRT_CMD 0x310
1917#define DPA_CMD 0x311
1918
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919/* CT command header -- request/response common fields */
1920struct ct_cmd_hdr {
1921 uint8_t revision;
1922 uint8_t in_id[3];
1923 uint8_t gs_type;
1924 uint8_t gs_subtype;
1925 uint8_t options;
1926 uint8_t reserved;
1927};
1928
1929/* CT command request */
1930struct ct_sns_req {
1931 struct ct_cmd_hdr header;
1932 uint16_t command;
1933 uint16_t max_rsp_size;
1934 uint8_t fragment_id;
1935 uint8_t reserved[3];
1936
1937 union {
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001938 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 struct {
1940 uint8_t reserved;
1941 uint8_t port_id[3];
1942 } port_id;
1943
1944 struct {
1945 uint8_t port_type;
1946 uint8_t domain;
1947 uint8_t area;
1948 uint8_t reserved;
1949 } gid_pt;
1950
1951 struct {
1952 uint8_t reserved;
1953 uint8_t port_id[3];
1954 uint8_t fc4_types[32];
1955 } rft_id;
1956
1957 struct {
1958 uint8_t reserved;
1959 uint8_t port_id[3];
1960 uint16_t reserved2;
1961 uint8_t fc4_feature;
1962 uint8_t fc4_type;
1963 } rff_id;
1964
1965 struct {
1966 uint8_t reserved;
1967 uint8_t port_id[3];
1968 uint8_t node_name[8];
1969 } rnn_id;
1970
1971 struct {
1972 uint8_t node_name[8];
1973 uint8_t name_len;
1974 uint8_t sym_node_name[255];
1975 } rsnn_nn;
Andrew Vasquezcca53352005-08-26 19:08:30 -07001976
1977 struct {
1978 uint8_t hba_indentifier[8];
1979 } ghat;
1980
1981 struct {
1982 uint8_t hba_identifier[8];
1983 uint32_t entry_count;
1984 uint8_t port_name[8];
1985 struct ct_fdmi_hba_attributes attrs;
1986 } rhba;
1987
1988 struct {
1989 uint8_t hba_identifier[8];
1990 struct ct_fdmi_hba_attributes attrs;
1991 } rhat;
1992
1993 struct {
1994 uint8_t port_name[8];
1995 struct ct_fdmi_port_attributes attrs;
1996 } rpa;
1997
1998 struct {
1999 uint8_t port_name[8];
2000 } dhba;
2001
2002 struct {
2003 uint8_t port_name[8];
2004 } dhat;
2005
2006 struct {
2007 uint8_t port_name[8];
2008 } dprt;
2009
2010 struct {
2011 uint8_t port_name[8];
2012 } dpa;
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002013
2014 struct {
2015 uint8_t port_name[8];
2016 } gpsc;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002017
2018 struct {
2019 uint8_t reserved;
2020 uint8_t port_name[3];
2021 } gff_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022 } req;
2023};
2024
2025/* CT command response header */
2026struct ct_rsp_hdr {
2027 struct ct_cmd_hdr header;
2028 uint16_t response;
2029 uint16_t residual;
2030 uint8_t fragment_id;
2031 uint8_t reason_code;
2032 uint8_t explanation_code;
2033 uint8_t vendor_unique;
2034};
2035
2036struct ct_sns_gid_pt_data {
2037 uint8_t control_byte;
2038 uint8_t port_id[3];
2039};
2040
2041struct ct_sns_rsp {
2042 struct ct_rsp_hdr header;
2043
2044 union {
2045 struct {
2046 uint8_t port_type;
2047 uint8_t port_id[3];
2048 uint8_t port_name[8];
2049 uint8_t sym_port_name_len;
2050 uint8_t sym_port_name[255];
2051 uint8_t node_name[8];
2052 uint8_t sym_node_name_len;
2053 uint8_t sym_node_name[255];
2054 uint8_t init_proc_assoc[8];
2055 uint8_t node_ip_addr[16];
2056 uint8_t class_of_service[4];
2057 uint8_t fc4_types[32];
2058 uint8_t ip_address[16];
2059 uint8_t fabric_port_name[8];
2060 uint8_t reserved;
2061 uint8_t hard_address[3];
2062 } ga_nxt;
2063
2064 struct {
2065 struct ct_sns_gid_pt_data entries[MAX_FIBRE_DEVICES];
2066 } gid_pt;
2067
2068 struct {
2069 uint8_t port_name[8];
2070 } gpn_id;
2071
2072 struct {
2073 uint8_t node_name[8];
2074 } gnn_id;
2075
2076 struct {
2077 uint8_t fc4_types[32];
2078 } gft_id;
Andrew Vasquezcca53352005-08-26 19:08:30 -07002079
2080 struct {
2081 uint32_t entry_count;
2082 uint8_t port_name[8];
2083 struct ct_fdmi_hba_attributes attrs;
2084 } ghat;
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002085
2086 struct {
2087 uint8_t port_name[8];
2088 } gfpn_id;
2089
2090 struct {
2091 uint16_t speeds;
2092 uint16_t speed;
2093 } gpsc;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002094
2095#define GFF_FCP_SCSI_OFFSET 7
2096 struct {
2097 uint8_t fc4_features[128];
2098 } gff_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099 } rsp;
2100};
2101
2102struct ct_sns_pkt {
2103 union {
2104 struct ct_sns_req req;
2105 struct ct_sns_rsp rsp;
2106 } p;
2107};
2108
2109/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002110 * SNS command structures -- for 2200 compatibility.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111 */
2112#define RFT_ID_SNS_SCMD_LEN 22
2113#define RFT_ID_SNS_CMD_SIZE 60
2114#define RFT_ID_SNS_DATA_SIZE 16
2115
2116#define RNN_ID_SNS_SCMD_LEN 10
2117#define RNN_ID_SNS_CMD_SIZE 36
2118#define RNN_ID_SNS_DATA_SIZE 16
2119
2120#define GA_NXT_SNS_SCMD_LEN 6
2121#define GA_NXT_SNS_CMD_SIZE 28
2122#define GA_NXT_SNS_DATA_SIZE (620 + 16)
2123
2124#define GID_PT_SNS_SCMD_LEN 6
2125#define GID_PT_SNS_CMD_SIZE 28
2126#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES * 4 + 16)
2127
2128#define GPN_ID_SNS_SCMD_LEN 6
2129#define GPN_ID_SNS_CMD_SIZE 28
2130#define GPN_ID_SNS_DATA_SIZE (8 + 16)
2131
2132#define GNN_ID_SNS_SCMD_LEN 6
2133#define GNN_ID_SNS_CMD_SIZE 28
2134#define GNN_ID_SNS_DATA_SIZE (8 + 16)
2135
2136struct sns_cmd_pkt {
2137 union {
2138 struct {
2139 uint16_t buffer_length;
2140 uint16_t reserved_1;
2141 uint32_t buffer_address[2];
2142 uint16_t subcommand_length;
2143 uint16_t reserved_2;
2144 uint16_t subcommand;
2145 uint16_t size;
2146 uint32_t reserved_3;
2147 uint8_t param[36];
2148 } cmd;
2149
2150 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
2151 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
2152 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
2153 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
2154 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
2155 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
2156 } p;
2157};
2158
Andrew Vasquez54333832005-11-09 15:49:04 -08002159struct fw_blob {
2160 char *name;
2161 uint32_t segs[4];
2162 const struct firmware *fw;
2163};
2164
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165/* Return data from MBC_GET_ID_LIST call. */
2166struct gid_list_info {
2167 uint8_t al_pa;
2168 uint8_t area;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002169 uint8_t domain;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
2171 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
Andrew Vasquez3d716442005-07-06 10:30:26 -07002172 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173};
2174#define GID_LIST_SIZE (sizeof(struct gid_list_info) * MAX_FIBRE_DEVICES)
2175
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002176/* NPIV */
2177typedef struct vport_info {
2178 uint8_t port_name[WWN_SIZE];
2179 uint8_t node_name[WWN_SIZE];
2180 int vp_id;
2181 uint16_t loop_id;
2182 unsigned long host_no;
2183 uint8_t port_id[3];
2184 int loop_state;
2185} vport_info_t;
2186
2187typedef struct vport_params {
2188 uint8_t port_name[WWN_SIZE];
2189 uint8_t node_name[WWN_SIZE];
2190 uint32_t options;
2191#define VP_OPTS_RETRY_ENABLE BIT_0
2192#define VP_OPTS_VP_DISABLE BIT_1
2193} vport_params_t;
2194
2195/* NPIV - return codes of VP create and modify */
2196#define VP_RET_CODE_OK 0
2197#define VP_RET_CODE_FATAL 1
2198#define VP_RET_CODE_WRONG_ID 2
2199#define VP_RET_CODE_WWPN 3
2200#define VP_RET_CODE_RESOURCES 4
2201#define VP_RET_CODE_NO_MEM 5
2202#define VP_RET_CODE_NOT_FOUND 6
2203
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002204struct qla_hw_data;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002205struct rsp_que;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206/*
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002207 * ISP operations
2208 */
2209struct isp_operations {
2210
2211 int (*pci_config) (struct scsi_qla_host *);
2212 void (*reset_chip) (struct scsi_qla_host *);
2213 int (*chip_diag) (struct scsi_qla_host *);
2214 void (*config_rings) (struct scsi_qla_host *);
2215 void (*reset_adapter) (struct scsi_qla_host *);
2216 int (*nvram_config) (struct scsi_qla_host *);
2217 void (*update_fw_options) (struct scsi_qla_host *);
2218 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
2219
2220 char * (*pci_info_str) (struct scsi_qla_host *, char *);
2221 char * (*fw_version_str) (struct scsi_qla_host *, char *);
2222
David Howells7d12e782006-10-05 14:55:46 +01002223 irq_handler_t intr_handler;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002224 void (*enable_intrs) (struct qla_hw_data *);
2225 void (*disable_intrs) (struct qla_hw_data *);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002226
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002227 int (*abort_command) (srb_t *);
2228 int (*target_reset) (struct fc_port *, unsigned int, int);
2229 int (*lun_reset) (struct fc_port *, unsigned int, int);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002230 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
2231 uint8_t, uint8_t, uint16_t *, uint8_t);
Andrew Vasquez1c7c6352005-07-06 10:30:57 -07002232 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
2233 uint8_t, uint8_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002234
2235 uint16_t (*calc_req_entries) (uint16_t);
2236 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
Andrew Vasquez8c958a92005-07-06 10:30:47 -07002237 void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
Andrew Vasquezcca53352005-08-26 19:08:30 -07002238 void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
2239 uint32_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002240
2241 uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
2242 uint32_t, uint32_t);
2243 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
2244 uint32_t);
2245
2246 void (*fw_dump) (struct scsi_qla_host *, int);
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08002247
2248 int (*beacon_on) (struct scsi_qla_host *);
2249 int (*beacon_off) (struct scsi_qla_host *);
2250 void (*beacon_blink) (struct scsi_qla_host *);
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002251
2252 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
2253 uint32_t, uint32_t);
2254 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
2255 uint32_t);
Andrew Vasquez30c47662007-01-29 10:22:21 -08002256
2257 int (*get_flash_version) (struct scsi_qla_host *, void *);
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002258 int (*start_scsi) (srb_t *);
Giridhar Malavalia9083012010-04-12 17:59:55 -07002259 int (*abort_isp) (struct scsi_qla_host *);
Giridhar Malavali706f4572011-11-18 09:03:16 -08002260 int (*iospace_config)(struct qla_hw_data*);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002261};
2262
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002263/* MSI-X Support *************************************************************/
2264
2265#define QLA_MSIX_CHIP_REV_24XX 3
2266#define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
2267#define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
2268
2269#define QLA_MSIX_DEFAULT 0x00
2270#define QLA_MSIX_RSP_Q 0x01
2271
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002272#define QLA_MIDX_DEFAULT 0
2273#define QLA_MIDX_RSP_Q 1
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002274#define QLA_PCI_MSIX_CONTROL 0xa2
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002275#define QLA_83XX_PCI_MSIX_CONTROL 0x92
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002276
2277struct scsi_qla_host;
2278
2279struct qla_msix_entry {
2280 int have_irq;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002281 uint32_t vector;
2282 uint16_t entry;
2283 struct rsp_que *rsp;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002284};
2285
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002286#define WATCH_INTERVAL 1 /* number of seconds */
2287
Andrew Vasquez0971de72008-04-03 13:13:18 -07002288/* Work events. */
2289enum qla_work_type {
2290 QLA_EVT_AEN,
Andrew Vasquez8a659572009-02-08 20:50:12 -08002291 QLA_EVT_IDC_ACK,
Andrew Vasquezac280b62009-08-20 11:06:05 -07002292 QLA_EVT_ASYNC_LOGIN,
2293 QLA_EVT_ASYNC_LOGIN_DONE,
2294 QLA_EVT_ASYNC_LOGOUT,
2295 QLA_EVT_ASYNC_LOGOUT_DONE,
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07002296 QLA_EVT_ASYNC_ADISC,
2297 QLA_EVT_ASYNC_ADISC_DONE,
Andrew Vasquez3420d362009-10-13 15:16:45 -07002298 QLA_EVT_UEVENT,
Andrew Vasquez0971de72008-04-03 13:13:18 -07002299};
2300
2301
2302struct qla_work_evt {
2303 struct list_head list;
2304 enum qla_work_type type;
2305 u32 flags;
2306#define QLA_EVT_FLAG_FREE 0x1
2307
2308 union {
2309 struct {
2310 enum fc_host_event_code code;
2311 u32 data;
2312 } aen;
Andrew Vasquez8a659572009-02-08 20:50:12 -08002313 struct {
2314#define QLA_IDC_ACK_REGS 7
2315 uint16_t mb[QLA_IDC_ACK_REGS];
2316 } idc_ack;
Andrew Vasquezac280b62009-08-20 11:06:05 -07002317 struct {
2318 struct fc_port *fcport;
2319#define QLA_LOGIO_LOGIN_RETRIED BIT_0
2320 u16 data[2];
2321 } logio;
Andrew Vasquez3420d362009-10-13 15:16:45 -07002322 struct {
2323 u32 code;
2324#define QLA_UEVENT_CODE_FW_DUMP 0
2325 } uevent;
Andrew Vasquez0971de72008-04-03 13:13:18 -07002326 } u;
2327};
2328
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002329struct qla_chip_state_84xx {
2330 struct list_head list;
2331 struct kref kref;
2332
2333 void *bus;
2334 spinlock_t access_lock;
2335 struct mutex fw_update_mutex;
2336 uint32_t fw_update;
2337 uint32_t op_fw_version;
2338 uint32_t op_fw_size;
2339 uint32_t op_fw_seq_size;
2340 uint32_t diag_fw_version;
2341 uint32_t gold_fw_version;
2342};
2343
Harish Zunjarraoe5f5f6f2008-07-10 16:55:49 -07002344struct qla_statistics {
2345 uint32_t total_isp_aborts;
Harish Zunjarrao49fd4622008-09-11 21:22:47 -07002346 uint64_t input_bytes;
2347 uint64_t output_bytes;
Harish Zunjarraoe5f5f6f2008-07-10 16:55:49 -07002348};
2349
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002350/* Multi queue support */
2351#define MBC_INITIALIZE_MULTIQ 0x1f
2352#define QLA_QUE_PAGE 0X1000
2353#define QLA_MQ_SIZE 32
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002354#define QLA_MAX_QUEUES 256
2355#define ISP_QUE_REG(ha, id) \
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002356 ((ha->mqenable || IS_QLA83XX(ha)) ? \
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002357 ((void *)(ha->mqiobase) +\
2358 (QLA_QUE_PAGE * id)) :\
2359 ((void *)(ha->iobase)))
2360#define QLA_REQ_QUE_ID(tag) \
2361 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
2362#define QLA_DEFAULT_QUE_QOS 5
2363#define QLA_PRECONFIG_VPORTS 32
2364#define QLA_MAX_VPORTS_QLA24XX 128
2365#define QLA_MAX_VPORTS_QLA25XX 256
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002366/* Response queue data structure */
2367struct rsp_que {
2368 dma_addr_t dma;
2369 response_t *ring;
2370 response_t *ring_ptr;
Andrew Vasquez08029992009-03-24 09:07:55 -07002371 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
2372 uint32_t __iomem *rsp_q_out;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002373 uint16_t ring_index;
2374 uint16_t out_ptr;
2375 uint16_t length;
2376 uint16_t options;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002377 uint16_t rid;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002378 uint16_t id;
2379 uint16_t vp_idx;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002380 struct qla_hw_data *hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002381 struct qla_msix_entry *msix;
2382 struct req_que *req;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002383 srb_t *status_srb; /* status continuation entry */
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07002384 struct work_struct q_work;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002385};
2386
2387/* Request queue data structure */
2388struct req_que {
2389 dma_addr_t dma;
2390 request_t *ring;
2391 request_t *ring_ptr;
Andrew Vasquez08029992009-03-24 09:07:55 -07002392 uint32_t __iomem *req_q_in; /* FWI2-capable only. */
2393 uint32_t __iomem *req_q_out;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002394 uint16_t ring_index;
2395 uint16_t in_ptr;
2396 uint16_t cnt;
2397 uint16_t length;
2398 uint16_t options;
2399 uint16_t rid;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002400 uint16_t id;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002401 uint16_t qos;
2402 uint16_t vp_idx;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002403 struct rsp_que *rsp;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002404 srb_t *outstanding_cmds[MAX_OUTSTANDING_COMMANDS];
2405 uint32_t current_outstanding_cmd;
2406 int max_q_depth;
2407};
2408
Giridhar Malavali9a069e12010-01-12 13:02:47 -08002409/* Place holder for FW buffer parameters */
2410struct qlfc_fw {
2411 void *fw_buf;
2412 dma_addr_t fw_dma;
2413 uint32_t len;
2414};
2415
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002416/*
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002417 * Qlogic host adapter specific data structure.
2418*/
2419struct qla_hw_data {
2420 struct pci_dev *pdev;
2421 /* SRB cache. */
2422#define SRB_MIN_REQ 128
2423 mempool_t *srb_mempool;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002424
2425 volatile struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002426 uint32_t mbox_int :1;
2427 uint32_t mbox_busy :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002428 uint32_t disable_risc_code_load :1;
2429 uint32_t enable_64bit_addressing :1;
2430 uint32_t enable_lip_reset :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002431 uint32_t enable_target_reset :1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002432 uint32_t enable_lip_full_login :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433 uint32_t enable_led_scheme :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002434
Andrew Vasquez3d716442005-07-06 10:30:26 -07002435 uint32_t msi_enabled :1;
2436 uint32_t msix_enabled :1;
Andrew Vasquezd4c760c2006-06-23 16:10:39 -07002437 uint32_t disable_serdes :1;
Andrew Vasquez4346b142006-12-13 19:20:28 -08002438 uint32_t gpsc_supported :1;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002439 uint32_t npiv_supported :1;
Andrew Vasquez85880802009-12-15 21:29:46 -08002440 uint32_t pci_channel_io_perm_failure :1;
Andrew Vasquezdf613b92008-01-17 09:02:17 -08002441 uint32_t fce_enabled :1;
Joe Carnuccio1d2874d2009-03-24 09:08:06 -07002442 uint32_t fac_supported :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002443
Lalit Chandivade2533cf62009-03-24 09:08:07 -07002444 uint32_t chip_reset_done :1;
Anirban Chakrabortye5b68a62009-04-06 22:33:50 -07002445 uint32_t port0 :1;
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07002446 uint32_t running_gold_fw :1;
Andrew Vasquez85880802009-12-15 21:29:46 -08002447 uint32_t eeh_busy :1;
Anirban Chakraborty7163ea82009-08-05 09:18:40 -07002448 uint32_t cpu_affinity_enabled :1;
Anirban Chakraborty31557542009-12-02 10:36:55 -08002449 uint32_t disable_msix_handshake :1;
Sarang Radke09ff7012010-03-19 17:03:59 -07002450 uint32_t fcp_prio_enabled :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002451 uint32_t isp82xx_fw_hung:1;
2452
2453 uint32_t quiesce_owner:1;
Andrew Vasquez794a5692010-12-21 16:00:21 -08002454 uint32_t thermal_supported:1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002455 uint32_t isp82xx_reset_hdlr_active:1;
Giridhar Malavali08de2842011-08-16 11:31:44 -07002456 uint32_t isp82xx_reset_owner:1;
2457 /* 28 bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002458 } flags;
2459
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002460 /* This spinlock is used to protect "io transactions", you must
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002461 * acquire it before doing any IO to the card, eg with RD_REG*() and
2462 * WRT_REG*() for the duration of your entire commandtransaction.
2463 *
2464 * This spinlock is of lower priority than the io request lock.
2465 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002466
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002467 spinlock_t hardware_lock ____cacheline_aligned;
Andrew Vasquez285d0322007-10-19 15:59:17 -07002468 int bars;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002469 int mem_only;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002470 device_reg_t __iomem *iobase; /* Base I/O address */
Andrew Vasquez37765412008-01-17 09:02:09 -08002471 resource_size_t pio_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002472
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002473#define MIN_IOBASE_LEN 0x100
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002474/* Multi queue data structs */
Andrew Vasquez08029992009-03-24 09:07:55 -07002475 device_reg_t __iomem *mqiobase;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002476 device_reg_t __iomem *msixbase;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002477 uint16_t msix_count;
2478 uint8_t mqenable;
2479 struct req_que **req_q_map;
2480 struct rsp_que **rsp_q_map;
2481 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
2482 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002483 uint8_t max_req_queues;
2484 uint8_t max_rsp_queues;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002485 struct qla_npiv_entry *npiv_info;
2486 uint16_t nvram_npiv_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002487
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002488 uint16_t switch_cap;
2489#define FLOGI_SEQ_DEL BIT_8
2490#define FLOGI_MID_SUPPORT BIT_10
2491#define FLOGI_VSAN_SUPPORT BIT_12
2492#define FLOGI_SP_SUPPORT BIT_13
Anirban Chakrabortye5b68a62009-04-06 22:33:50 -07002493
2494 uint8_t port_no; /* Physical port of adapter */
2495
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002496 /* Timeout timers. */
2497 uint8_t loop_down_abort_time; /* port down timer */
2498 atomic_t loop_down_timer; /* loop down timer */
2499 uint8_t link_down_timeout; /* link down timeout */
2500 uint16_t max_loop_id;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002501
Linus Torvalds1da177e2005-04-16 15:20:36 -07002502 uint16_t fb_rev;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002503 uint16_t min_external_loopid; /* First external loop Id */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002504
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002505#define PORT_SPEED_UNKNOWN 0xFFFF
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002506#define PORT_SPEED_1GB 0x00
2507#define PORT_SPEED_2GB 0x01
2508#define PORT_SPEED_4GB 0x03
2509#define PORT_SPEED_8GB 0x04
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002510#define PORT_SPEED_16GB 0x05
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002511#define PORT_SPEED_10GB 0x13
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002512 uint16_t link_data_rate; /* F/W operating speed */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002513
2514 uint8_t current_topology;
2515 uint8_t prev_topology;
2516#define ISP_CFG_NL 1
2517#define ISP_CFG_N 2
2518#define ISP_CFG_FL 4
2519#define ISP_CFG_F 8
2520
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002521 uint8_t operating_mode; /* F/W operating mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522#define LOOP 0
2523#define P2P 1
2524#define LOOP_P2P 2
2525#define P2P_LOOP 3
Linus Torvalds1da177e2005-04-16 15:20:36 -07002526 uint8_t interrupts_on;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002527 uint32_t isp_abort_cnt;
2528
2529#define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
2530#define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002531#define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002532#define PCI_DEVICE_ID_QLOGIC_ISP8031 0x8031
2533#define PCI_DEVICE_ID_QLOGIC_ISP2031 0x2031
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002534 uint32_t device_type;
2535#define DT_ISP2100 BIT_0
2536#define DT_ISP2200 BIT_1
2537#define DT_ISP2300 BIT_2
2538#define DT_ISP2312 BIT_3
2539#define DT_ISP2322 BIT_4
2540#define DT_ISP6312 BIT_5
2541#define DT_ISP6322 BIT_6
2542#define DT_ISP2422 BIT_7
2543#define DT_ISP2432 BIT_8
2544#define DT_ISP5422 BIT_9
2545#define DT_ISP5432 BIT_10
2546#define DT_ISP2532 BIT_11
2547#define DT_ISP8432 BIT_12
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002548#define DT_ISP8001 BIT_13
Giridhar Malavalia9083012010-04-12 17:59:55 -07002549#define DT_ISP8021 BIT_14
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002550#define DT_ISP2031 BIT_15
2551#define DT_ISP8031 BIT_16
2552#define DT_ISP_LAST (DT_ISP8031 << 1)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002553
Arun Easie02587d2011-08-16 11:29:23 -07002554#define DT_T10_PI BIT_25
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002555#define DT_IIDMA BIT_26
2556#define DT_FWI2 BIT_27
2557#define DT_ZIO_SUPPORTED BIT_28
2558#define DT_OEM_001 BIT_29
2559#define DT_ISP2200A BIT_30
2560#define DT_EXTENDED_IDS BIT_31
2561#define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
2562#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
2563#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
2564#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
2565#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
2566#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
2567#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
2568#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
2569#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
2570#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
2571#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
2572#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
2573#define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
2574#define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002575#define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002576#define IS_QLA81XX(ha) (IS_QLA8001(ha))
Giridhar Malavalia9083012010-04-12 17:59:55 -07002577#define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002578#define IS_QLA2031(ha) (DT_MASK(ha) & DT_ISP2031)
2579#define IS_QLA8031(ha) (DT_MASK(ha) & DT_ISP8031)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002580
2581#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
2582 IS_QLA6312(ha) || IS_QLA6322(ha))
2583#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
2584#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
2585#define IS_QLA25XX(ha) (IS_QLA2532(ha))
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002586#define IS_QLA83XX(ha) (IS_QLA2031(ha) || IS_QLA8031(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002587#define IS_QLA84XX(ha) (IS_QLA8432(ha))
2588#define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
2589 IS_QLA84XX(ha))
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002590#define IS_CNA_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
2591 IS_QLA8031(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002592#define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
Giridhar Malavalia9083012010-04-12 17:59:55 -07002593 IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002594 IS_QLA82XX(ha) || IS_QLA83XX(ha))
2595#define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
2596#define IS_NOPOLLING_TYPE(ha) ((IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
2597 IS_QLA83XX(ha)) && (ha)->flags.msix_enabled)
2598#define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
2599#define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
Andrew Vasquezac280b62009-08-20 11:06:05 -07002600#define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002601
Arun Easie02587d2011-08-16 11:29:23 -07002602#define IS_T10_PI_CAPABLE(ha) ((ha)->device_type & DT_T10_PI)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002603#define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
2604#define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
2605#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
2606#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
2607#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002608#define IS_CT6_SUPPORTED(ha) ((ha)->device_type & DT_CT6_SUPPORTED)
2609#define IS_MQUE_CAPABLE(ha) ((ha)->mqenable || IS_QLA83XX(ha))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002610
2611 /* HBA serial number */
2612 uint8_t serial0;
2613 uint8_t serial1;
2614 uint8_t serial2;
2615
2616 /* NVRAM configuration data */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002617#define MAX_NVRAM_SIZE 4096
2618#define VPD_OFFSET MAX_NVRAM_SIZE / 2
Andrew Vasquez3d716442005-07-06 10:30:26 -07002619 uint16_t nvram_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002620 uint16_t nvram_base;
Seokmann Ju281afe12007-07-26 13:43:34 -07002621 void *nvram;
andrew.vasquez@qlogic.com6f641792006-03-09 14:27:34 -08002622 uint16_t vpd_size;
2623 uint16_t vpd_base;
Seokmann Ju281afe12007-07-26 13:43:34 -07002624 void *vpd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002625
2626 uint16_t loop_reset_delay;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002627 uint8_t retry_count;
2628 uint8_t login_timeout;
2629 uint16_t r_a_tov;
2630 int port_down_retry_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002631 uint8_t mbx_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002632
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002633 uint32_t login_retry_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002634 /* SNS command interfaces. */
2635 ms_iocb_entry_t *ms_iocb;
2636 dma_addr_t ms_iocb_dma;
2637 struct ct_sns_pkt *ct_sns;
2638 dma_addr_t ct_sns_dma;
2639 /* SNS command interfaces for 2200. */
2640 struct sns_cmd_pkt *sns_cmd;
2641 dma_addr_t sns_cmd_dma;
2642
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002643#define SFP_DEV_SIZE 256
2644#define SFP_BLOCK_SIZE 64
2645 void *sfp_data;
2646 dma_addr_t sfp_data_dma;
Andrew Vasquez88729e52006-06-23 16:10:50 -07002647
Joe Carnuccioad0ecd62009-03-24 09:08:12 -07002648 uint8_t *edc_data;
2649 dma_addr_t edc_data_dma;
2650 uint16_t edc_data_len;
2651
Giridhar Malavalib5d03292009-10-13 15:16:48 -07002652#define XGMAC_DATA_SIZE 4096
Andrew Vasquezce0423f2009-06-03 09:55:13 -07002653 void *xgmac_data;
2654 dma_addr_t xgmac_data_dma;
2655
Giridhar Malavalib5d03292009-10-13 15:16:48 -07002656#define DCBX_TLV_DATA_SIZE 4096
Andrew Vasquez11bbc1d2009-06-03 09:55:14 -07002657 void *dcbx_tlv;
2658 dma_addr_t dcbx_tlv_dma;
2659
Christoph Hellwig39a11242006-02-14 18:46:22 +01002660 struct task_struct *dpc_thread;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002661 uint8_t dpc_active; /* DPC routine is active */
2662
Linus Torvalds1da177e2005-04-16 15:20:36 -07002663 dma_addr_t gid_list_dma;
2664 struct gid_list_info *gid_list;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002665 int gid_list_info_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002666
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002667 /* Small DMA pool allocations -- maximum 256 bytes in length. */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002668#define DMA_POOL_SIZE 256
Linus Torvalds1da177e2005-04-16 15:20:36 -07002669 struct dma_pool *s_dma_pool;
2670
2671 dma_addr_t init_cb_dma;
Andrew Vasquez3d716442005-07-06 10:30:26 -07002672 init_cb_t *init_cb;
2673 int init_cb_size;
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07002674 dma_addr_t ex_init_cb_dma;
2675 struct ex_init_cb_81xx *ex_init_cb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002676
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07002677 void *async_pd;
2678 dma_addr_t async_pd_dma;
2679
Linus Torvalds1da177e2005-04-16 15:20:36 -07002680 /* These are used by mailbox operations. */
2681 volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
2682
2683 mbx_cmd_t *mcp;
2684 unsigned long mbx_cmd_flags;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002685#define MBX_INTERRUPT 1
2686#define MBX_INTR_WAIT 2
Linus Torvalds1da177e2005-04-16 15:20:36 -07002687#define MBX_UPDATE_FLASH_ACTIVE 3
2688
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002689 struct mutex vport_lock; /* Virtual port synchronization */
Arun Easifeafb7b2010-09-03 14:57:00 -07002690 spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002691 struct completion mbx_cmd_comp; /* Serialize mbx access */
Marcus Barrow0b05a1f2008-01-17 09:02:13 -08002692 struct completion mbx_intr_comp; /* Used for completion notification */
Sarang Radke23f2ebd2010-05-28 15:08:21 -07002693 struct completion dcbx_comp; /* For set port config notification */
2694 int notify_dcbx_comp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002695
Linus Torvalds1da177e2005-04-16 15:20:36 -07002696 /* Basic firmware related information. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002697 uint16_t fw_major_version;
2698 uint16_t fw_minor_version;
2699 uint16_t fw_subminor_version;
2700 uint16_t fw_attributes;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002701 uint16_t fw_attributes_h;
2702 uint16_t fw_attributes_ext[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002703 uint32_t fw_memory_size;
2704 uint32_t fw_transfer_size;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002705 uint32_t fw_srisc_address;
2706#define RISC_START_ADDRESS_2100 0x1000
2707#define RISC_START_ADDRESS_2300 0x800
2708#define RISC_START_ADDRESS_2400 0x100000
Andrew Vasquez24a08132009-03-24 09:08:16 -07002709 uint16_t fw_xcb_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002710
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002711 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002712 uint8_t fw_seriallink_options[4];
Andrew Vasquez3d716442005-07-06 10:30:26 -07002713 uint16_t fw_seriallink_options24[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002714
Andrew Vasquez55a96152009-03-24 09:08:03 -07002715 uint8_t mpi_version[3];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002716 uint32_t mpi_capabilities;
Andrew Vasquez55a96152009-03-24 09:08:03 -07002717 uint8_t phy_version[3];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002718
Linus Torvalds1da177e2005-04-16 15:20:36 -07002719 /* Firmware dump information. */
Andrew Vasqueza7a167b2006-06-23 16:10:29 -07002720 struct qla2xxx_fw_dump *fw_dump;
2721 uint32_t fw_dump_len;
Andrew Vasquezd4e3e042006-05-17 15:09:50 -07002722 int fw_dumped;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002723 int fw_dump_reading;
Andrew Vasqueza7a167b2006-06-23 16:10:29 -07002724 dma_addr_t eft_dma;
2725 void *eft;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002726
Andrew Vasquezbb99de62009-01-05 11:18:08 -08002727 uint32_t chain_offset;
Andrew Vasquezdf613b92008-01-17 09:02:17 -08002728 struct dentry *dfs_dir;
2729 struct dentry *dfs_fce;
2730 dma_addr_t fce_dma;
2731 void *fce;
2732 uint32_t fce_bufs;
2733 uint16_t fce_mb[8];
2734 uint64_t fce_wr, fce_rd;
2735 struct mutex fce_mutex;
2736
Andrew Vasquez3d716442005-07-06 10:30:26 -07002737 uint32_t pci_attr;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002738 uint16_t chip_revision;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002739
2740 uint16_t product_id[4];
2741
2742 uint8_t model_number[16+1];
2743#define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
Joe Carnuccio1ee27142008-07-10 16:55:53 -07002744 char model_desc[80];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002745 uint8_t adapter_id[16+1];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002746
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002747 /* Option ROM information. */
2748 char *optrom_buffer;
2749 uint32_t optrom_size;
2750 int optrom_state;
2751#define QLA_SWAITING 0
2752#define QLA_SREADING 1
2753#define QLA_SWRITING 2
Joe Carnucciob7cc1762007-09-20 14:07:35 -07002754 uint32_t optrom_region_start;
2755 uint32_t optrom_region_size;
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002756
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002757/* PCI expansion ROM image information. */
Andrew Vasquez30c47662007-01-29 10:22:21 -08002758#define ROM_CODE_TYPE_BIOS 0
2759#define ROM_CODE_TYPE_FCODE 1
2760#define ROM_CODE_TYPE_EFI 3
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002761 uint8_t bios_revision[2];
2762 uint8_t efi_revision[2];
2763 uint8_t fcode_revision[16];
Andrew Vasquez30c47662007-01-29 10:22:21 -08002764 uint32_t fw_revision[4];
2765
Madhuranath Iyengar0f2d9622010-07-23 15:28:26 +05002766 uint32_t gold_fw_version[4];
2767
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002768 /* Offsets for flash/nvram access (set to ~0 if not used). */
2769 uint32_t flash_conf_off;
2770 uint32_t flash_data_off;
2771 uint32_t nvram_conf_off;
2772 uint32_t nvram_data_off;
2773
Andrew Vasquez7d232c72008-04-03 13:13:22 -07002774 uint32_t fdt_wrt_disable;
2775 uint32_t fdt_erase_cmd;
2776 uint32_t fdt_block_size;
2777 uint32_t fdt_unprotect_sec_cmd;
2778 uint32_t fdt_protect_sec_cmd;
2779
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002780 uint32_t flt_region_flt;
2781 uint32_t flt_region_fdt;
2782 uint32_t flt_region_boot;
2783 uint32_t flt_region_fw;
2784 uint32_t flt_region_vpd_nvram;
Andrew Vasquez3d79038f2009-03-24 09:08:14 -07002785 uint32_t flt_region_vpd;
2786 uint32_t flt_region_nvram;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002787 uint32_t flt_region_npiv_conf;
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07002788 uint32_t flt_region_gold_fw;
Sarang Radke09ff7012010-03-19 17:03:59 -07002789 uint32_t flt_region_fcp_prio;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002790 uint32_t flt_region_bootload;
Andrew Vasquezc00d8992008-09-11 21:22:49 -07002791
Linus Torvalds1da177e2005-04-16 15:20:36 -07002792 /* Needed for BEACON */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002793 uint16_t beacon_blink_led;
2794 uint8_t beacon_color_state;
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08002795#define QLA_LED_GRN_ON 0x01
2796#define QLA_LED_YLW_ON 0x02
2797#define QLA_LED_ABR_ON 0x04
2798#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
2799 /* ISP2322: red, green, amber. */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002800 uint16_t zio_mode;
2801 uint16_t zio_timer;
andrew.vasquez@qlogic.com392e2f62006-01-31 16:05:02 -08002802 struct fc_host_statistics fc_host_stat;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002803
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002804 struct qla_msix_entry *msix_entries;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002805
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002806 struct list_head vp_list; /* list of VP */
2807 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
2808 sizeof(unsigned long)];
2809 uint16_t num_vhosts; /* number of vports created */
2810 uint16_t num_vsans; /* number of vsan created */
2811 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
2812 int cur_vport_count;
2813
2814 struct qla_chip_state_84xx *cs84xx;
2815 struct qla_statistics qla_stats;
2816 struct isp_operations *isp_ops;
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07002817 struct workqueue_struct *wq;
Giridhar Malavali9a069e12010-01-12 13:02:47 -08002818 struct qlfc_fw fw_buf;
Sarang Radke09ff7012010-03-19 17:03:59 -07002819
2820 /* FCP_CMND priority support */
2821 struct qla_fcp_prio_cfg *fcp_prio_cfg;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002822
2823 struct dma_pool *dl_dma_pool;
2824#define DSD_LIST_DMA_POOL_SIZE 512
2825
2826 struct dma_pool *fcp_cmnd_dma_pool;
2827 mempool_t *ctx_mempool;
2828#define FCP_CMND_DMA_POOL_SIZE 512
2829
2830 unsigned long nx_pcibase; /* Base I/O address */
2831 uint8_t *nxdb_rd_ptr; /* Doorbell read pointer */
2832 unsigned long nxdb_wr_ptr; /* Door bell write pointer */
Giridhar Malavalia9083012010-04-12 17:59:55 -07002833
2834 uint32_t crb_win;
2835 uint32_t curr_window;
2836 uint32_t ddr_mn_window;
2837 unsigned long mn_win_crb;
2838 unsigned long ms_win_crb;
2839 int qdr_sn_window;
2840 uint32_t nx_dev_init_timeout;
2841 uint32_t nx_reset_timeout;
2842 rwlock_t hw_lock;
2843 uint16_t portnum; /* port number */
2844 int link_width;
2845 struct fw_blob *hablob;
2846 struct qla82xx_legacy_intr_set nx_legacy_intr;
2847
2848 uint16_t gbl_dsd_inuse;
2849 uint16_t gbl_dsd_avail;
2850 struct list_head gbl_dsd_list;
2851#define NUM_DSD_CHAIN 4096
Harish Zunjarrao9c2b2972010-05-28 15:08:23 -07002852
2853 uint8_t fw_type;
2854 __le32 file_prd_off; /* File firmware product offset */
Giridhar Malavali08de2842011-08-16 11:31:44 -07002855
2856 uint32_t md_template_size;
2857 void *md_tmplt_hdr;
2858 dma_addr_t md_tmplt_hdr_dma;
2859 void *md_dump;
2860 uint32_t md_dump_size;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002861};
2862
2863/*
2864 * Qlogic scsi host structure
2865 */
2866typedef struct scsi_qla_host {
2867 struct list_head list;
2868 struct list_head vp_fcports; /* list of fcports */
2869 struct list_head work_list;
Andrew Vasquezf999f4c12009-06-03 09:55:28 -07002870 spinlock_t work_lock;
2871
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002872 /* Commonly used flags and state information. */
2873 struct Scsi_Host *host;
2874 unsigned long host_no;
2875 uint8_t host_str[16];
2876
2877 volatile struct {
2878 uint32_t init_done :1;
2879 uint32_t online :1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002880 uint32_t reset_active :1;
2881
2882 uint32_t management_server_logged_in :1;
2883 uint32_t process_response_queue :1;
Arun Easibad75002010-05-04 15:01:30 -07002884 uint32_t difdix_supported:1;
Arun Easifeafb7b2010-09-03 14:57:00 -07002885 uint32_t delete_progress:1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002886 } flags;
2887
2888 atomic_t loop_state;
2889#define LOOP_TIMEOUT 1
2890#define LOOP_DOWN 2
2891#define LOOP_UP 3
2892#define LOOP_UPDATE 4
2893#define LOOP_READY 5
2894#define LOOP_DEAD 6
2895
2896 unsigned long dpc_flags;
2897#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
2898#define RESET_ACTIVE 1
2899#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
2900#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
2901#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
2902#define LOOP_RESYNC_ACTIVE 5
2903#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
2904#define RSCN_UPDATE 7 /* Perform an RSCN update. */
Shyam Sundarddb9b122009-03-24 09:08:10 -07002905#define RELOGIN_NEEDED 8
2906#define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
2907#define ISP_ABORT_RETRY 10 /* ISP aborted. */
2908#define BEACON_BLINK_NEEDED 11
2909#define REGISTER_FDMI_NEEDED 12
2910#define FCPORT_UPDATE_NEEDED 13
2911#define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
2912#define UNLOADING 15
2913#define NPIV_CONFIG_NEEDED 16
Giridhar Malavalia9083012010-04-12 17:59:55 -07002914#define ISP_UNRECOVERABLE 17
2915#define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
Madhuranath Iyengarb1d469892010-09-03 15:20:54 -07002916#define MPI_RESET_NEEDED 19 /* Initiate MPI FW reset */
Saurav Kashyap579d12b2010-12-21 16:00:14 -08002917#define ISP_QUIESCE_NEEDED 20 /* Driver need some quiescence */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002918
2919 uint32_t device_flags;
Shyam Sundarddb9b122009-03-24 09:08:10 -07002920#define SWITCH_FOUND BIT_0
2921#define DFLG_NO_CABLE BIT_1
Giridhar Malavalia9083012010-04-12 17:59:55 -07002922#define DFLG_DEV_FAILED BIT_5
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002923
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002924 /* ISP configuration data. */
2925 uint16_t loop_id; /* Host adapter loop id */
2926
2927 port_id_t d_id; /* Host adapter port id */
2928 uint8_t marker_needed;
2929 uint16_t mgmt_svr_loop_id;
2930
2931
2932
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002933 /* Timeout timers. */
2934 uint8_t loop_down_abort_time; /* port down timer */
2935 atomic_t loop_down_timer; /* loop down timer */
2936 uint8_t link_down_timeout; /* link down timeout */
2937
2938 uint32_t timer_active;
2939 struct timer_list timer;
2940
2941 uint8_t node_name[WWN_SIZE];
2942 uint8_t port_name[WWN_SIZE];
2943 uint8_t fabric_node_name[WWN_SIZE];
Andrew Vasquezbad70012009-04-06 22:33:38 -07002944
2945 uint16_t fcoe_vlan_id;
2946 uint16_t fcoe_fcf_idx;
2947 uint8_t fcoe_vn_port_mac[6];
2948
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002949 uint32_t vp_abort_cnt;
2950
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002951 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002952 uint16_t vp_idx; /* vport ID */
2953
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002954 unsigned long vp_flags;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002955#define VP_IDX_ACQUIRED 0 /* bit no 0 */
2956#define VP_CREATE_NEEDED 1
2957#define VP_BIND_NEEDED 2
2958#define VP_DELETE_NEEDED 3
2959#define VP_SCR_NEEDED 4 /* State Change Request registration */
2960 atomic_t vp_state;
2961#define VP_OFFLINE 0
2962#define VP_ACTIVE 1
2963#define VP_FAILED 2
2964// #define VP_DISABLE 3
2965 uint16_t vp_err_state;
2966 uint16_t vp_prev_err_state;
2967#define VP_ERR_UNKWN 0
2968#define VP_ERR_PORTDWN 1
2969#define VP_ERR_FAB_UNSUPPORTED 2
2970#define VP_ERR_FAB_NORESOURCES 3
2971#define VP_ERR_FAB_LOGOUT 4
2972#define VP_ERR_ADAP_NORESOURCES 5
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002973 struct qla_hw_data *hw;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002974 struct req_que *req;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002975 int fw_heartbeat_counter;
2976 int seconds_since_last_heartbeat;
Arun Easifeafb7b2010-09-03 14:57:00 -07002977
2978 atomic_t vref_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002979} scsi_qla_host_t;
2980
Linus Torvalds1da177e2005-04-16 15:20:36 -07002981/*
2982 * Macros to help code, maintain, etc.
2983 */
2984#define LOOP_TRANSITION(ha) \
2985 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
Andrew Vasquez23443b12005-12-06 10:57:06 -08002986 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002987 atomic_read(&ha->loop_state) == LOOP_DOWN)
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002988
Arun Easifeafb7b2010-09-03 14:57:00 -07002989#define QLA_VHA_MARK_BUSY(__vha, __bail) do { \
2990 atomic_inc(&__vha->vref_count); \
2991 mb(); \
2992 if (__vha->flags.delete_progress) { \
2993 atomic_dec(&__vha->vref_count); \
2994 __bail = 1; \
2995 } else { \
2996 __bail = 0; \
2997 } \
2998} while (0)
2999
3000#define QLA_VHA_MARK_NOT_BUSY(__vha) do { \
3001 atomic_dec(&__vha->vref_count); \
3002} while (0)
3003
Linus Torvalds1da177e2005-04-16 15:20:36 -07003004/*
3005 * qla2x00 local function return status codes
3006 */
3007#define MBS_MASK 0x3fff
3008
3009#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
3010#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
3011#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
3012#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
3013#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
3014#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
3015#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
3016#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
3017#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
3018#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
3019
3020#define QLA_FUNCTION_TIMEOUT 0x100
3021#define QLA_FUNCTION_PARAMETER_ERROR 0x101
3022#define QLA_FUNCTION_FAILED 0x102
3023#define QLA_MEMORY_ALLOC_FAILED 0x103
3024#define QLA_LOCK_TIMEOUT 0x104
3025#define QLA_ABORTED 0x105
3026#define QLA_SUSPENDED 0x106
3027#define QLA_BUSY 0x107
Andrew Vasquezcca53352005-08-26 19:08:30 -07003028#define QLA_ALREADY_REGISTERED 0x109
Linus Torvalds1da177e2005-04-16 15:20:36 -07003029
Linus Torvalds1da177e2005-04-16 15:20:36 -07003030#define NVRAM_DELAY() udelay(10)
3031
3032#define INVALID_HANDLE (MAX_OUTSTANDING_COMMANDS+1)
3033
3034/*
3035 * Flash support definitions
3036 */
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08003037#define OPTROM_SIZE_2300 0x20000
3038#define OPTROM_SIZE_2322 0x100000
3039#define OPTROM_SIZE_24XX 0x100000
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07003040#define OPTROM_SIZE_25XX 0x200000
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003041#define OPTROM_SIZE_81XX 0x400000
Giridhar Malavalia9083012010-04-12 17:59:55 -07003042#define OPTROM_SIZE_82XX 0x800000
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003043#define OPTROM_SIZE_83XX 0x1000000
Giridhar Malavalia9083012010-04-12 17:59:55 -07003044
3045#define OPTROM_BURST_SIZE 0x1000
3046#define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003047
Arun Easibad75002010-05-04 15:01:30 -07003048#define QLA_DSDS_PER_IOCB 37
3049
Giridhar Malavali4d78c972010-07-23 15:28:35 +05003050#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
3051
Giridhar Malavali58548cb2010-09-03 15:20:56 -07003052#define QLA_SG_ALL 1024
3053
Giridhar Malavali4d78c972010-07-23 15:28:35 +05003054enum nexus_wait_type {
3055 WAIT_HOST = 0,
3056 WAIT_TARGET,
3057 WAIT_LUN,
3058};
3059
Linus Torvalds1da177e2005-04-16 15:20:36 -07003060#include "qla_gbl.h"
3061#include "qla_dbg.h"
3062#include "qla_inline.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -07003063#endif