blob: e067616f3f42ed69995ac7ec9f682669e218b6e7 [file] [log] [blame]
Kim Phillips23dd1cb2008-01-24 20:47:18 -06001/*
2 * MPC8379E RDB Device Tree Source
3 *
4 * Copyright 2007, 2008 Freescale Semiconductor Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
11
12/dts-v1/;
13
14/ {
Kim Phillips3b29dade2008-01-28 13:00:37 -060015 compatible = "fsl,mpc8379rdb";
Kim Phillips23dd1cb2008-01-24 20:47:18 -060016 #address-cells = <1>;
17 #size-cells = <1>;
18
19 aliases {
20 ethernet0 = &enet0;
21 ethernet1 = &enet1;
22 serial0 = &serial0;
23 serial1 = &serial1;
24 pci0 = &pci0;
25 };
26
27 cpus {
28 #address-cells = <1>;
29 #size-cells = <0>;
30
31 PowerPC,8379@0 {
32 device_type = "cpu";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050033 reg = <0x0>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -060034 d-cache-line-size = <32>;
35 i-cache-line-size = <32>;
36 d-cache-size = <32768>;
37 i-cache-size = <32768>;
38 timebase-frequency = <0>;
39 bus-frequency = <0>;
40 clock-frequency = <0>;
41 };
42 };
43
44 memory {
45 device_type = "memory";
46 reg = <0x00000000 0x10000000>; // 256MB at 0
47 };
48
49 localbus@e0005000 {
50 #address-cells = <2>;
51 #size-cells = <1>;
52 compatible = "fsl,mpc8379-elbc", "fsl,elbc", "simple-bus";
53 reg = <0xe0005000 0x1000>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -050054 interrupts = <77 0x8>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -060055 interrupt-parent = <&ipic>;
56
57 // CS0 and CS1 are swapped when
58 // booting from nand, but the
59 // addresses are the same.
Paul Gortmakercda13dd2008-01-28 16:09:36 -050060 ranges = <0x0 0x0 0xfe000000 0x00800000
61 0x1 0x0 0xe0600000 0x00008000
62 0x2 0x0 0xf0000000 0x00020000
63 0x3 0x0 0xfa000000 0x00008000>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -060064
65 flash@0,0 {
66 #address-cells = <1>;
67 #size-cells = <1>;
68 compatible = "cfi-flash";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050069 reg = <0x0 0x0 0x800000>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -060070 bank-width = <2>;
71 device-width = <1>;
72 };
73
74 nand@1,0 {
75 #address-cells = <1>;
76 #size-cells = <1>;
77 compatible = "fsl,mpc8379-fcm-nand",
78 "fsl,elbc-fcm-nand";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050079 reg = <0x1 0x0 0x8000>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -060080
81 u-boot@0 {
82 reg = <0x0 0x100000>;
83 read-only;
84 };
85
86 kernel@100000 {
87 reg = <0x100000 0x300000>;
88 };
89 fs@400000 {
90 reg = <0x400000 0x1c00000>;
91 };
92 };
93 };
94
95 immr@e0000000 {
96 #address-cells = <1>;
97 #size-cells = <1>;
98 device_type = "soc";
99 compatible = "simple-bus";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500100 ranges = <0x0 0xe0000000 0x00100000>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600101 reg = <0xe0000000 0x00000200>;
102 bus-frequency = <0>;
103
104 wdt@200 {
105 device_type = "watchdog";
106 compatible = "mpc83xx_wdt";
107 reg = <0x200 0x100>;
108 };
109
110 i2c@3000 {
111 #address-cells = <1>;
112 #size-cells = <0>;
113 cell-index = <0>;
114 compatible = "fsl-i2c";
115 reg = <0x3000 0x100>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500116 interrupts = <14 0x8>;
117 interrupt-parent = <&ipic>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600118 dfsrr;
119 rtc@68 {
120 device_type = "rtc";
121 compatible = "dallas,ds1339";
122 reg = <0x68>;
123 };
Anton Vorontsov44274692008-10-17 22:57:09 +0400124
125 mcu_pio: mcu@a {
126 #gpio-cells = <2>;
127 compatible = "fsl,mc9s08qg8-mpc8379erdb",
128 "fsl,mcu-mpc8349emitx";
129 reg = <0x0a>;
130 gpio-controller;
131 };
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600132 };
133
134 i2c@3100 {
135 #address-cells = <1>;
136 #size-cells = <0>;
137 cell-index = <1>;
138 compatible = "fsl-i2c";
139 reg = <0x3100 0x100>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500140 interrupts = <15 0x8>;
141 interrupt-parent = <&ipic>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600142 dfsrr;
143 };
144
145 spi@7000 {
146 cell-index = <0>;
147 compatible = "fsl,spi";
148 reg = <0x7000 0x1000>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500149 interrupts = <16 0x8>;
150 interrupt-parent = <&ipic>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600151 mode = "cpu";
152 };
153
Kumar Galadee80552008-06-27 13:45:19 -0500154 dma@82a8 {
155 #address-cells = <1>;
156 #size-cells = <1>;
157 compatible = "fsl,mpc8379-dma", "fsl,elo-dma";
158 reg = <0x82a8 4>;
159 ranges = <0 0x8100 0x1a8>;
160 interrupt-parent = <&ipic>;
161 interrupts = <71 8>;
162 cell-index = <0>;
163 dma-channel@0 {
164 compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
165 reg = <0 0x80>;
Kumar Galaaeb42762008-09-23 22:05:10 -0500166 cell-index = <0>;
Kumar Galadee80552008-06-27 13:45:19 -0500167 interrupt-parent = <&ipic>;
168 interrupts = <71 8>;
169 };
170 dma-channel@80 {
171 compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
172 reg = <0x80 0x80>;
Kumar Galaaeb42762008-09-23 22:05:10 -0500173 cell-index = <1>;
Kumar Galadee80552008-06-27 13:45:19 -0500174 interrupt-parent = <&ipic>;
175 interrupts = <71 8>;
176 };
177 dma-channel@100 {
178 compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
179 reg = <0x100 0x80>;
Kumar Galaaeb42762008-09-23 22:05:10 -0500180 cell-index = <2>;
Kumar Galadee80552008-06-27 13:45:19 -0500181 interrupt-parent = <&ipic>;
182 interrupts = <71 8>;
183 };
184 dma-channel@180 {
185 compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
186 reg = <0x180 0x28>;
Kumar Galaaeb42762008-09-23 22:05:10 -0500187 cell-index = <3>;
Kumar Galadee80552008-06-27 13:45:19 -0500188 interrupt-parent = <&ipic>;
189 interrupts = <71 8>;
190 };
191 };
192
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600193 usb@23000 {
194 compatible = "fsl-usb2-dr";
195 reg = <0x23000 0x1000>;
196 #address-cells = <1>;
197 #size-cells = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500198 interrupt-parent = <&ipic>;
199 interrupts = <38 0x8>;
Anton Vorontsov8e8ff3a2008-03-12 23:02:13 +0300200 phy_type = "ulpi";
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600201 };
202
203 mdio@24520 {
204 #address-cells = <1>;
205 #size-cells = <0>;
206 compatible = "fsl,gianfar-mdio";
207 reg = <0x24520 0x20>;
208 phy2: ethernet-phy@2 {
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500209 interrupt-parent = <&ipic>;
210 interrupts = <17 0x8>;
211 reg = <0x2>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600212 device_type = "ethernet-phy";
213 };
Andy Flemingb31a1d82008-12-16 15:29:15 -0800214 tbi0: tbi-phy@11 {
215 reg = <0x11>;
216 device_type = "tbi-phy";
217 };
218 };
219
220 mdio@25520 {
221 #address-cells = <1>;
222 #size-cells = <0>;
223 compatible = "fsl,gianfar-tbi";
224 reg = <0x25520 0x20>;
225
226 tbi1: tbi-phy@11 {
227 reg = <0x11>;
228 device_type = "tbi-phy";
229 };
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600230 };
231
232 enet0: ethernet@24000 {
233 cell-index = <0>;
234 device_type = "network";
235 model = "eTSEC";
236 compatible = "gianfar";
237 reg = <0x24000 0x1000>;
238 local-mac-address = [ 00 00 00 00 00 00 ];
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500239 interrupts = <32 0x8 33 0x8 34 0x8>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600240 phy-connection-type = "mii";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500241 interrupt-parent = <&ipic>;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800242 tbi-handle = <&tbi0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500243 phy-handle = <&phy2>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600244 };
245
246 enet1: ethernet@25000 {
247 cell-index = <1>;
248 device_type = "network";
249 model = "eTSEC";
250 compatible = "gianfar";
251 reg = <0x25000 0x1000>;
252 local-mac-address = [ 00 00 00 00 00 00 ];
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500253 interrupts = <35 0x8 36 0x8 37 0x8>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600254 phy-connection-type = "mii";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500255 interrupt-parent = <&ipic>;
Anton Vorontsovf17c6322008-03-17 20:52:08 +0300256 fixed-link = <1 1 1000 0 0>;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800257 tbi-handle = <&tbi1>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600258 };
259
260 serial0: serial@4500 {
261 cell-index = <0>;
262 device_type = "serial";
263 compatible = "ns16550";
264 reg = <0x4500 0x100>;
265 clock-frequency = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500266 interrupts = <9 0x8>;
267 interrupt-parent = <&ipic>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600268 };
269
270 serial1: serial@4600 {
271 cell-index = <1>;
272 device_type = "serial";
273 compatible = "ns16550";
274 reg = <0x4600 0x100>;
275 clock-frequency = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500276 interrupts = <10 0x8>;
277 interrupt-parent = <&ipic>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600278 };
279
280 crypto@30000 {
Kim Phillips3fd44732008-07-08 19:13:33 -0500281 compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
282 "fsl,sec2.1", "fsl,sec2.0";
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600283 reg = <0x30000 0x10000>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500284 interrupts = <11 0x8>;
285 interrupt-parent = <&ipic>;
Kim Phillips3fd44732008-07-08 19:13:33 -0500286 fsl,num-channels = <4>;
287 fsl,channel-fifo-len = <24>;
288 fsl,exec-units-mask = <0x9fe>;
289 fsl,descriptor-types-mask = <0x3ab0ebf>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600290 };
291
292 sata@18000 {
293 compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
294 reg = <0x18000 0x1000>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500295 interrupts = <44 0x8>;
296 interrupt-parent = <&ipic>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600297 };
298
299 sata@19000 {
300 compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
301 reg = <0x19000 0x1000>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500302 interrupts = <45 0x8>;
303 interrupt-parent = <&ipic>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600304 };
305
306 sata@1a000 {
307 compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
308 reg = <0x1a000 0x1000>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500309 interrupts = <46 0x8>;
310 interrupt-parent = <&ipic>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600311 };
312
313 sata@1b000 {
314 compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
315 reg = <0x1b000 0x1000>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500316 interrupts = <47 0x8>;
317 interrupt-parent = <&ipic>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600318 };
319
320 /* IPIC
321 * interrupts cell = <intr #, sense>
322 * sense values match linux IORESOURCE_IRQ_* defines:
323 * sense == 8: Level, low assertion
324 * sense == 2: Edge, high-to-low change
325 */
326 ipic: interrupt-controller@700 {
327 compatible = "fsl,ipic";
328 interrupt-controller;
329 #address-cells = <0>;
330 #interrupt-cells = <2>;
331 reg = <0x700 0x100>;
332 };
333 };
334
335 pci0: pci@e0008500 {
336 interrupt-map-mask = <0xf800 0 0 7>;
337 interrupt-map = <
338 /* IRQ5 = 21 = 0x15, IRQ6 = 0x16, IRQ7 = 23 = 0x17 */
339
340 /* IDSEL AD14 IRQ6 inta */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500341 0x7000 0x0 0x0 0x1 &ipic 22 0x8
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600342
343 /* IDSEL AD15 IRQ5 inta, IRQ6 intb, IRQ7 intd */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500344 0x7800 0x0 0x0 0x1 &ipic 21 0x8
345 0x7800 0x0 0x0 0x2 &ipic 22 0x8
346 0x7800 0x0 0x0 0x4 &ipic 23 0x8
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600347
348 /* IDSEL AD28 IRQ7 inta, IRQ5 intb IRQ6 intc*/
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500349 0xE000 0x0 0x0 0x1 &ipic 23 0x8
350 0xE000 0x0 0x0 0x2 &ipic 21 0x8
351 0xE000 0x0 0x0 0x3 &ipic 22 0x8>;
352 interrupt-parent = <&ipic>;
353 interrupts = <66 0x8>;
354 bus-range = <0x0 0x0>;
355 ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
356 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
357 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600358 clock-frequency = <66666666>;
359 #interrupt-cells = <1>;
360 #size-cells = <2>;
361 #address-cells = <3>;
John Rigby5b70a092008-10-07 13:00:18 -0600362 reg = <0xe0008500 0x100 /* internal registers */
363 0xe0008300 0x8>; /* config space access registers */
Kim Phillips23dd1cb2008-01-24 20:47:18 -0600364 compatible = "fsl,mpc8349-pci";
365 device_type = "pci";
366 };
367};