blob: b4f264ed19376bb945dd47b73680cee51b442038 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Andrew Victor1a0ed732006-12-01 09:04:47 +01002/*
Andrew Victorad48ce72008-04-16 20:43:49 +01003 * at91sam926x_time.c - Periodic Interval Timer (PIT) for at91sam926x
Andrew Victor1a0ed732006-12-01 09:04:47 +01004 *
5 * Copyright (C) 2005-2006 M. Amine SAYA, ATMEL Rousset, France
6 * Revision 2005 M. Nicolas Diremdjian, ATMEL Rousset, France
Andrew Victorad48ce72008-04-16 20:43:49 +01007 * Converted to ClockSource/ClockEvents by David Brownell.
Andrew Victor1a0ed732006-12-01 09:04:47 +01008 */
Maxime Ripard52c3ffb2014-07-01 11:33:14 +02009
Maxime Ripardcffbfe62014-07-01 11:33:21 +020010#define pr_fmt(fmt) "AT91: PIT: " fmt
11
Maxime Ripard52c3ffb2014-07-01 11:33:14 +020012#include <linux/clk.h>
13#include <linux/clockchips.h>
Andrew Victor1a0ed732006-12-01 09:04:47 +010014#include <linux/interrupt.h>
15#include <linux/irq.h>
16#include <linux/kernel.h>
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +010017#include <linux/of.h>
18#include <linux/of_address.h>
19#include <linux/of_irq.h>
Maxime Ripard64568d12014-07-01 11:33:23 +020020#include <linux/slab.h>
Andrew Victor1a0ed732006-12-01 09:04:47 +010021
Jean-Christophe PLAGNIOL-VILLARDffe5cd82012-10-30 08:09:09 +080022#define AT91_PIT_MR 0x00 /* Mode Register */
Maxime Ripard52c3ffb2014-07-01 11:33:14 +020023#define AT91_PIT_PITIEN BIT(25) /* Timer Interrupt Enable */
24#define AT91_PIT_PITEN BIT(24) /* Timer Enabled */
25#define AT91_PIT_PIV GENMASK(19, 0) /* Periodic Interval Value */
Andrew Victor1a0ed732006-12-01 09:04:47 +010026
Jean-Christophe PLAGNIOL-VILLARDffe5cd82012-10-30 08:09:09 +080027#define AT91_PIT_SR 0x04 /* Status Register */
Maxime Ripard52c3ffb2014-07-01 11:33:14 +020028#define AT91_PIT_PITS BIT(0) /* Timer Status */
Jean-Christophe PLAGNIOL-VILLARDffe5cd82012-10-30 08:09:09 +080029
30#define AT91_PIT_PIVR 0x08 /* Periodic Interval Value Register */
31#define AT91_PIT_PIIR 0x0c /* Periodic Interval Image Register */
Maxime Ripard52c3ffb2014-07-01 11:33:14 +020032#define AT91_PIT_PICNT GENMASK(31, 20) /* Interval Counter */
33#define AT91_PIT_CPIV GENMASK(19, 0) /* Inverval Value */
Andrew Victor1a0ed732006-12-01 09:04:47 +010034
35#define PIT_CPIV(x) ((x) & AT91_PIT_CPIV)
36#define PIT_PICNT(x) (((x) & AT91_PIT_PICNT) >> 20)
37
Maxime Ripard64568d12014-07-01 11:33:23 +020038struct pit_data {
39 struct clock_event_device clkevt;
40 struct clocksource clksrc;
Andrew Victorad48ce72008-04-16 20:43:49 +010041
Maxime Ripard64568d12014-07-01 11:33:23 +020042 void __iomem *base;
43 u32 cycle;
44 u32 cnt;
45 unsigned int irq;
46 struct clk *mck;
47};
48
49static inline struct pit_data *clksrc_to_pit_data(struct clocksource *clksrc)
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +080050{
Maxime Ripard64568d12014-07-01 11:33:23 +020051 return container_of(clksrc, struct pit_data, clksrc);
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +080052}
53
Maxime Ripard64568d12014-07-01 11:33:23 +020054static inline struct pit_data *clkevt_to_pit_data(struct clock_event_device *clkevt)
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +080055{
Maxime Ripard64568d12014-07-01 11:33:23 +020056 return container_of(clkevt, struct pit_data, clkevt);
57}
58
59static inline unsigned int pit_read(void __iomem *base, unsigned int reg_offset)
60{
Ben Dooks4806c872015-03-30 22:17:09 +020061 return readl_relaxed(base + reg_offset);
Maxime Ripard64568d12014-07-01 11:33:23 +020062}
63
64static inline void pit_write(void __iomem *base, unsigned int reg_offset, unsigned long value)
65{
Ben Dooks4806c872015-03-30 22:17:09 +020066 writel_relaxed(value, base + reg_offset);
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +080067}
Andrew Victorad48ce72008-04-16 20:43:49 +010068
Andrew Victor1a0ed732006-12-01 09:04:47 +010069/*
Andrew Victorad48ce72008-04-16 20:43:49 +010070 * Clocksource: just a monotonic counter of MCK/16 cycles.
71 * We don't care whether or not PIT irqs are enabled.
Andrew Victor1a0ed732006-12-01 09:04:47 +010072 */
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +010073static u64 read_pit_clk(struct clocksource *cs)
Andrew Victor1a0ed732006-12-01 09:04:47 +010074{
Maxime Ripard64568d12014-07-01 11:33:23 +020075 struct pit_data *data = clksrc_to_pit_data(cs);
Andrew Victorad48ce72008-04-16 20:43:49 +010076 unsigned long flags;
77 u32 elapsed;
78 u32 t;
Andrew Victor1a0ed732006-12-01 09:04:47 +010079
Andrew Victorad48ce72008-04-16 20:43:49 +010080 raw_local_irq_save(flags);
Maxime Ripard64568d12014-07-01 11:33:23 +020081 elapsed = data->cnt;
82 t = pit_read(data->base, AT91_PIT_PIIR);
Andrew Victorad48ce72008-04-16 20:43:49 +010083 raw_local_irq_restore(flags);
Andrew Victor1a0ed732006-12-01 09:04:47 +010084
Maxime Ripard64568d12014-07-01 11:33:23 +020085 elapsed += PIT_PICNT(t) * data->cycle;
Andrew Victorad48ce72008-04-16 20:43:49 +010086 elapsed += PIT_CPIV(t);
87 return elapsed;
Andrew Victor1a0ed732006-12-01 09:04:47 +010088}
89
Viresh Kumar85250fb2015-06-18 16:24:44 +053090static int pit_clkevt_shutdown(struct clock_event_device *dev)
Andrew Victorad48ce72008-04-16 20:43:49 +010091{
Maxime Ripard64568d12014-07-01 11:33:23 +020092 struct pit_data *data = clkevt_to_pit_data(dev);
93
Viresh Kumar85250fb2015-06-18 16:24:44 +053094 /* disable irq, leaving the clocksource active */
95 pit_write(data->base, AT91_PIT_MR, (data->cycle - 1) | AT91_PIT_PITEN);
96 return 0;
97}
98
99/*
100 * Clockevent device: interrupts every 1/HZ (== pit_cycles * MCK/16)
101 */
102static int pit_clkevt_set_periodic(struct clock_event_device *dev)
103{
104 struct pit_data *data = clkevt_to_pit_data(dev);
105
106 /* update clocksource counter */
107 data->cnt += data->cycle * PIT_PICNT(pit_read(data->base, AT91_PIT_PIVR));
108 pit_write(data->base, AT91_PIT_MR,
109 (data->cycle - 1) | AT91_PIT_PITEN | AT91_PIT_PITIEN);
110 return 0;
Andrew Victorad48ce72008-04-16 20:43:49 +0100111}
112
Stephen Warren49356ae2012-11-07 16:32:41 -0700113static void at91sam926x_pit_suspend(struct clock_event_device *cedev)
114{
Maxime Ripard64568d12014-07-01 11:33:23 +0200115 struct pit_data *data = clkevt_to_pit_data(cedev);
116
Stephen Warren49356ae2012-11-07 16:32:41 -0700117 /* Disable timer */
Maxime Ripard64568d12014-07-01 11:33:23 +0200118 pit_write(data->base, AT91_PIT_MR, 0);
Stephen Warren49356ae2012-11-07 16:32:41 -0700119}
120
Maxime Ripard64568d12014-07-01 11:33:23 +0200121static void at91sam926x_pit_reset(struct pit_data *data)
Stephen Warren49356ae2012-11-07 16:32:41 -0700122{
123 /* Disable timer and irqs */
Maxime Ripard64568d12014-07-01 11:33:23 +0200124 pit_write(data->base, AT91_PIT_MR, 0);
Stephen Warren49356ae2012-11-07 16:32:41 -0700125
126 /* Clear any pending interrupts, wait for PIT to stop counting */
Maxime Ripard64568d12014-07-01 11:33:23 +0200127 while (PIT_CPIV(pit_read(data->base, AT91_PIT_PIVR)) != 0)
Stephen Warren49356ae2012-11-07 16:32:41 -0700128 cpu_relax();
129
130 /* Start PIT but don't enable IRQ */
Maxime Ripard64568d12014-07-01 11:33:23 +0200131 pit_write(data->base, AT91_PIT_MR,
132 (data->cycle - 1) | AT91_PIT_PITEN);
Stephen Warren49356ae2012-11-07 16:32:41 -0700133}
134
135static void at91sam926x_pit_resume(struct clock_event_device *cedev)
136{
Maxime Ripard64568d12014-07-01 11:33:23 +0200137 struct pit_data *data = clkevt_to_pit_data(cedev);
138
139 at91sam926x_pit_reset(data);
Stephen Warren49356ae2012-11-07 16:32:41 -0700140}
141
Andrew Victor1a0ed732006-12-01 09:04:47 +0100142/*
143 * IRQ handler for the timer.
144 */
Andrew Victorad48ce72008-04-16 20:43:49 +0100145static irqreturn_t at91sam926x_pit_interrupt(int irq, void *dev_id)
Andrew Victor1a0ed732006-12-01 09:04:47 +0100146{
Maxime Ripard64568d12014-07-01 11:33:23 +0200147 struct pit_data *data = dev_id;
148
Andrew Victorad48ce72008-04-16 20:43:49 +0100149 /* The PIT interrupt may be disabled, and is shared */
Viresh Kumar85250fb2015-06-18 16:24:44 +0530150 if (clockevent_state_periodic(&data->clkevt) &&
Maxime Ripard64568d12014-07-01 11:33:23 +0200151 (pit_read(data->base, AT91_PIT_SR) & AT91_PIT_PITS)) {
Andrew Victorad48ce72008-04-16 20:43:49 +0100152 /* Get number of ticks performed before irq, and ack it */
Alexandre Belloni2783e5d2016-09-09 13:13:50 +0200153 data->cnt += data->cycle * PIT_PICNT(pit_read(data->base,
154 AT91_PIT_PIVR));
155 data->clkevt.event_handler(&data->clkevt);
Andrew Victor1a0ed732006-12-01 09:04:47 +0100156
Andrew Victor1a0ed732006-12-01 09:04:47 +0100157 return IRQ_HANDLED;
Andrew Victorad48ce72008-04-16 20:43:49 +0100158 }
159
160 return IRQ_NONE;
Andrew Victor1a0ed732006-12-01 09:04:47 +0100161}
162
Andrew Victor1a0ed732006-12-01 09:04:47 +0100163/*
Andrew Victorad48ce72008-04-16 20:43:49 +0100164 * Set up both clocksource and clockevent support.
Andrew Victor1a0ed732006-12-01 09:04:47 +0100165 */
Alexandre Bellonia17686c2016-09-09 13:13:48 +0200166static int __init at91sam926x_pit_dt_init(struct device_node *node)
Andrew Victor1a0ed732006-12-01 09:04:47 +0100167{
Alexandre Bellonia17686c2016-09-09 13:13:48 +0200168 unsigned long pit_rate;
169 unsigned bits;
170 int ret;
171 struct pit_data *data;
172
173 data = kzalloc(sizeof(*data), GFP_KERNEL);
174 if (!data)
175 return -ENOMEM;
176
177 data->base = of_iomap(node, 0);
178 if (!data->base) {
179 pr_err("Could not map PIT address\n");
Alexandre Belloni52bf4a92018-04-25 12:14:39 +0200180 ret = -ENXIO;
181 goto exit;
Alexandre Bellonia17686c2016-09-09 13:13:48 +0200182 }
183
184 data->mck = of_clk_get(node, 0);
185 if (IS_ERR(data->mck)) {
186 pr_err("Unable to get mck clk\n");
Alexandre Belloni52bf4a92018-04-25 12:14:39 +0200187 ret = PTR_ERR(data->mck);
188 goto exit;
Alexandre Bellonia17686c2016-09-09 13:13:48 +0200189 }
190
191 ret = clk_prepare_enable(data->mck);
192 if (ret) {
193 pr_err("Unable to enable mck\n");
Alexandre Belloni52bf4a92018-04-25 12:14:39 +0200194 goto exit;
Alexandre Bellonia17686c2016-09-09 13:13:48 +0200195 }
196
197 /* Get the interrupts property */
198 data->irq = irq_of_parse_and_map(node, 0);
199 if (!data->irq) {
200 pr_err("Unable to get IRQ from DT\n");
Alexandre Belloni52bf4a92018-04-25 12:14:39 +0200201 ret = -EINVAL;
202 goto exit;
Alexandre Bellonia17686c2016-09-09 13:13:48 +0200203 }
Andrew Victor1a0ed732006-12-01 09:04:47 +0100204
Andrew Victorad48ce72008-04-16 20:43:49 +0100205 /*
206 * Use our actual MCK to figure out how many MCK/16 ticks per
207 * 1/HZ period (instead of a compile-time constant LATCH).
208 */
Maxime Ripard64568d12014-07-01 11:33:23 +0200209 pit_rate = clk_get_rate(data->mck) / 16;
210 data->cycle = DIV_ROUND_CLOSEST(pit_rate, HZ);
211 WARN_ON(((data->cycle - 1) & ~AT91_PIT_PIV) != 0);
Andrew Victorad48ce72008-04-16 20:43:49 +0100212
213 /* Initialize and enable the timer */
Maxime Ripard64568d12014-07-01 11:33:23 +0200214 at91sam926x_pit_reset(data);
Andrew Victorad48ce72008-04-16 20:43:49 +0100215
216 /*
217 * Register clocksource. The high order bits of PIV are unused,
218 * so this isn't a 32-bit counter unless we get clockevent irqs.
219 */
Maxime Ripard64568d12014-07-01 11:33:23 +0200220 bits = 12 /* PICNT */ + ilog2(data->cycle) /* PIV */;
221 data->clksrc.mask = CLOCKSOURCE_MASK(bits);
222 data->clksrc.name = "pit";
223 data->clksrc.rating = 175;
Daniel Lezcano005e5622015-08-04 11:59:42 +0200224 data->clksrc.read = read_pit_clk;
225 data->clksrc.flags = CLOCK_SOURCE_IS_CONTINUOUS;
Daniel Lezcano504f34c2016-06-06 19:10:55 +0200226
227 ret = clocksource_register_hz(&data->clksrc, pit_rate);
228 if (ret) {
Rafał Miłeckiac9ce6d2017-03-09 10:47:10 +0100229 pr_err("Failed to register clocksource\n");
Alexandre Belloni52bf4a92018-04-25 12:14:39 +0200230 goto exit;
Daniel Lezcano504f34c2016-06-06 19:10:55 +0200231 }
Andrew Victorad48ce72008-04-16 20:43:49 +0100232
233 /* Set up irq handler */
Maxime Ripard64568d12014-07-01 11:33:23 +0200234 ret = request_irq(data->irq, at91sam926x_pit_interrupt,
Maxime Ripard7f282e02014-07-01 11:33:22 +0200235 IRQF_SHARED | IRQF_TIMER | IRQF_IRQPOLL,
Maxime Ripard64568d12014-07-01 11:33:23 +0200236 "at91_tick", data);
Daniel Lezcano504f34c2016-06-06 19:10:55 +0200237 if (ret) {
238 pr_err("Unable to setup IRQ\n");
Alexandre Belloni52bf4a92018-04-25 12:14:39 +0200239 clocksource_unregister(&data->clksrc);
240 goto exit;
Daniel Lezcano504f34c2016-06-06 19:10:55 +0200241 }
Andrew Victorad48ce72008-04-16 20:43:49 +0100242
243 /* Set up and register clockevents */
Maxime Ripard64568d12014-07-01 11:33:23 +0200244 data->clkevt.name = "pit";
245 data->clkevt.features = CLOCK_EVT_FEAT_PERIODIC;
246 data->clkevt.shift = 32;
247 data->clkevt.mult = div_sc(pit_rate, NSEC_PER_SEC, data->clkevt.shift);
248 data->clkevt.rating = 100;
249 data->clkevt.cpumask = cpumask_of(0);
250
Viresh Kumar85250fb2015-06-18 16:24:44 +0530251 data->clkevt.set_state_shutdown = pit_clkevt_shutdown;
252 data->clkevt.set_state_periodic = pit_clkevt_set_periodic;
Maxime Ripard64568d12014-07-01 11:33:23 +0200253 data->clkevt.resume = at91sam926x_pit_resume;
254 data->clkevt.suspend = at91sam926x_pit_suspend;
255 clockevents_register_device(&data->clkevt);
Daniel Lezcano504f34c2016-06-06 19:10:55 +0200256
257 return 0;
Alexandre Belloni52bf4a92018-04-25 12:14:39 +0200258
259exit:
260 kfree(data);
261 return ret;
Andrew Victor1a0ed732006-12-01 09:04:47 +0100262}
Daniel Lezcano17273392017-05-26 16:56:11 +0200263TIMER_OF_DECLARE(at91sam926x_pit, "atmel,at91sam9260-pit",
Maxime Ripardf807a892014-07-01 11:33:18 +0200264 at91sam926x_pit_dt_init);