Thomas Gleixner | d2912cb | 2019-06-04 10:11:33 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 2 | /* |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 3 | * at91sam926x_time.c - Periodic Interval Timer (PIT) for at91sam926x |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 4 | * |
| 5 | * Copyright (C) 2005-2006 M. Amine SAYA, ATMEL Rousset, France |
| 6 | * Revision 2005 M. Nicolas Diremdjian, ATMEL Rousset, France |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 7 | * Converted to ClockSource/ClockEvents by David Brownell. |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 8 | */ |
Maxime Ripard | 52c3ffb | 2014-07-01 11:33:14 +0200 | [diff] [blame] | 9 | |
Maxime Ripard | cffbfe6 | 2014-07-01 11:33:21 +0200 | [diff] [blame] | 10 | #define pr_fmt(fmt) "AT91: PIT: " fmt |
| 11 | |
Maxime Ripard | 52c3ffb | 2014-07-01 11:33:14 +0200 | [diff] [blame] | 12 | #include <linux/clk.h> |
| 13 | #include <linux/clockchips.h> |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 14 | #include <linux/interrupt.h> |
| 15 | #include <linux/irq.h> |
| 16 | #include <linux/kernel.h> |
Jean-Christophe PLAGNIOL-VILLARD | 23fa648 | 2012-02-27 11:19:34 +0100 | [diff] [blame] | 17 | #include <linux/of.h> |
| 18 | #include <linux/of_address.h> |
| 19 | #include <linux/of_irq.h> |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 20 | #include <linux/slab.h> |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 21 | |
Jean-Christophe PLAGNIOL-VILLARD | ffe5cd8 | 2012-10-30 08:09:09 +0800 | [diff] [blame] | 22 | #define AT91_PIT_MR 0x00 /* Mode Register */ |
Maxime Ripard | 52c3ffb | 2014-07-01 11:33:14 +0200 | [diff] [blame] | 23 | #define AT91_PIT_PITIEN BIT(25) /* Timer Interrupt Enable */ |
| 24 | #define AT91_PIT_PITEN BIT(24) /* Timer Enabled */ |
| 25 | #define AT91_PIT_PIV GENMASK(19, 0) /* Periodic Interval Value */ |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 26 | |
Jean-Christophe PLAGNIOL-VILLARD | ffe5cd8 | 2012-10-30 08:09:09 +0800 | [diff] [blame] | 27 | #define AT91_PIT_SR 0x04 /* Status Register */ |
Maxime Ripard | 52c3ffb | 2014-07-01 11:33:14 +0200 | [diff] [blame] | 28 | #define AT91_PIT_PITS BIT(0) /* Timer Status */ |
Jean-Christophe PLAGNIOL-VILLARD | ffe5cd8 | 2012-10-30 08:09:09 +0800 | [diff] [blame] | 29 | |
| 30 | #define AT91_PIT_PIVR 0x08 /* Periodic Interval Value Register */ |
| 31 | #define AT91_PIT_PIIR 0x0c /* Periodic Interval Image Register */ |
Maxime Ripard | 52c3ffb | 2014-07-01 11:33:14 +0200 | [diff] [blame] | 32 | #define AT91_PIT_PICNT GENMASK(31, 20) /* Interval Counter */ |
| 33 | #define AT91_PIT_CPIV GENMASK(19, 0) /* Inverval Value */ |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 34 | |
| 35 | #define PIT_CPIV(x) ((x) & AT91_PIT_CPIV) |
| 36 | #define PIT_PICNT(x) (((x) & AT91_PIT_PICNT) >> 20) |
| 37 | |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 38 | struct pit_data { |
| 39 | struct clock_event_device clkevt; |
| 40 | struct clocksource clksrc; |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 41 | |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 42 | void __iomem *base; |
| 43 | u32 cycle; |
| 44 | u32 cnt; |
| 45 | unsigned int irq; |
| 46 | struct clk *mck; |
| 47 | }; |
| 48 | |
| 49 | static inline struct pit_data *clksrc_to_pit_data(struct clocksource *clksrc) |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 50 | { |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 51 | return container_of(clksrc, struct pit_data, clksrc); |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 52 | } |
| 53 | |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 54 | static inline struct pit_data *clkevt_to_pit_data(struct clock_event_device *clkevt) |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 55 | { |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 56 | return container_of(clkevt, struct pit_data, clkevt); |
| 57 | } |
| 58 | |
| 59 | static inline unsigned int pit_read(void __iomem *base, unsigned int reg_offset) |
| 60 | { |
Ben Dooks | 4806c87 | 2015-03-30 22:17:09 +0200 | [diff] [blame] | 61 | return readl_relaxed(base + reg_offset); |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 62 | } |
| 63 | |
| 64 | static inline void pit_write(void __iomem *base, unsigned int reg_offset, unsigned long value) |
| 65 | { |
Ben Dooks | 4806c87 | 2015-03-30 22:17:09 +0200 | [diff] [blame] | 66 | writel_relaxed(value, base + reg_offset); |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 67 | } |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 68 | |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 69 | /* |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 70 | * Clocksource: just a monotonic counter of MCK/16 cycles. |
| 71 | * We don't care whether or not PIT irqs are enabled. |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 72 | */ |
Thomas Gleixner | a5a1d1c | 2016-12-21 20:32:01 +0100 | [diff] [blame] | 73 | static u64 read_pit_clk(struct clocksource *cs) |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 74 | { |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 75 | struct pit_data *data = clksrc_to_pit_data(cs); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 76 | unsigned long flags; |
| 77 | u32 elapsed; |
| 78 | u32 t; |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 79 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 80 | raw_local_irq_save(flags); |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 81 | elapsed = data->cnt; |
| 82 | t = pit_read(data->base, AT91_PIT_PIIR); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 83 | raw_local_irq_restore(flags); |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 84 | |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 85 | elapsed += PIT_PICNT(t) * data->cycle; |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 86 | elapsed += PIT_CPIV(t); |
| 87 | return elapsed; |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 88 | } |
| 89 | |
Viresh Kumar | 85250fb | 2015-06-18 16:24:44 +0530 | [diff] [blame] | 90 | static int pit_clkevt_shutdown(struct clock_event_device *dev) |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 91 | { |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 92 | struct pit_data *data = clkevt_to_pit_data(dev); |
| 93 | |
Viresh Kumar | 85250fb | 2015-06-18 16:24:44 +0530 | [diff] [blame] | 94 | /* disable irq, leaving the clocksource active */ |
| 95 | pit_write(data->base, AT91_PIT_MR, (data->cycle - 1) | AT91_PIT_PITEN); |
| 96 | return 0; |
| 97 | } |
| 98 | |
| 99 | /* |
| 100 | * Clockevent device: interrupts every 1/HZ (== pit_cycles * MCK/16) |
| 101 | */ |
| 102 | static int pit_clkevt_set_periodic(struct clock_event_device *dev) |
| 103 | { |
| 104 | struct pit_data *data = clkevt_to_pit_data(dev); |
| 105 | |
| 106 | /* update clocksource counter */ |
| 107 | data->cnt += data->cycle * PIT_PICNT(pit_read(data->base, AT91_PIT_PIVR)); |
| 108 | pit_write(data->base, AT91_PIT_MR, |
| 109 | (data->cycle - 1) | AT91_PIT_PITEN | AT91_PIT_PITIEN); |
| 110 | return 0; |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 111 | } |
| 112 | |
Stephen Warren | 49356ae | 2012-11-07 16:32:41 -0700 | [diff] [blame] | 113 | static void at91sam926x_pit_suspend(struct clock_event_device *cedev) |
| 114 | { |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 115 | struct pit_data *data = clkevt_to_pit_data(cedev); |
| 116 | |
Stephen Warren | 49356ae | 2012-11-07 16:32:41 -0700 | [diff] [blame] | 117 | /* Disable timer */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 118 | pit_write(data->base, AT91_PIT_MR, 0); |
Stephen Warren | 49356ae | 2012-11-07 16:32:41 -0700 | [diff] [blame] | 119 | } |
| 120 | |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 121 | static void at91sam926x_pit_reset(struct pit_data *data) |
Stephen Warren | 49356ae | 2012-11-07 16:32:41 -0700 | [diff] [blame] | 122 | { |
| 123 | /* Disable timer and irqs */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 124 | pit_write(data->base, AT91_PIT_MR, 0); |
Stephen Warren | 49356ae | 2012-11-07 16:32:41 -0700 | [diff] [blame] | 125 | |
| 126 | /* Clear any pending interrupts, wait for PIT to stop counting */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 127 | while (PIT_CPIV(pit_read(data->base, AT91_PIT_PIVR)) != 0) |
Stephen Warren | 49356ae | 2012-11-07 16:32:41 -0700 | [diff] [blame] | 128 | cpu_relax(); |
| 129 | |
| 130 | /* Start PIT but don't enable IRQ */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 131 | pit_write(data->base, AT91_PIT_MR, |
| 132 | (data->cycle - 1) | AT91_PIT_PITEN); |
Stephen Warren | 49356ae | 2012-11-07 16:32:41 -0700 | [diff] [blame] | 133 | } |
| 134 | |
| 135 | static void at91sam926x_pit_resume(struct clock_event_device *cedev) |
| 136 | { |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 137 | struct pit_data *data = clkevt_to_pit_data(cedev); |
| 138 | |
| 139 | at91sam926x_pit_reset(data); |
Stephen Warren | 49356ae | 2012-11-07 16:32:41 -0700 | [diff] [blame] | 140 | } |
| 141 | |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 142 | /* |
| 143 | * IRQ handler for the timer. |
| 144 | */ |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 145 | static irqreturn_t at91sam926x_pit_interrupt(int irq, void *dev_id) |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 146 | { |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 147 | struct pit_data *data = dev_id; |
| 148 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 149 | /* The PIT interrupt may be disabled, and is shared */ |
Viresh Kumar | 85250fb | 2015-06-18 16:24:44 +0530 | [diff] [blame] | 150 | if (clockevent_state_periodic(&data->clkevt) && |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 151 | (pit_read(data->base, AT91_PIT_SR) & AT91_PIT_PITS)) { |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 152 | /* Get number of ticks performed before irq, and ack it */ |
Alexandre Belloni | 2783e5d | 2016-09-09 13:13:50 +0200 | [diff] [blame] | 153 | data->cnt += data->cycle * PIT_PICNT(pit_read(data->base, |
| 154 | AT91_PIT_PIVR)); |
| 155 | data->clkevt.event_handler(&data->clkevt); |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 156 | |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 157 | return IRQ_HANDLED; |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 158 | } |
| 159 | |
| 160 | return IRQ_NONE; |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 161 | } |
| 162 | |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 163 | /* |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 164 | * Set up both clocksource and clockevent support. |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 165 | */ |
Alexandre Belloni | a17686c | 2016-09-09 13:13:48 +0200 | [diff] [blame] | 166 | static int __init at91sam926x_pit_dt_init(struct device_node *node) |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 167 | { |
Alexandre Belloni | a17686c | 2016-09-09 13:13:48 +0200 | [diff] [blame] | 168 | unsigned long pit_rate; |
| 169 | unsigned bits; |
| 170 | int ret; |
| 171 | struct pit_data *data; |
| 172 | |
| 173 | data = kzalloc(sizeof(*data), GFP_KERNEL); |
| 174 | if (!data) |
| 175 | return -ENOMEM; |
| 176 | |
| 177 | data->base = of_iomap(node, 0); |
| 178 | if (!data->base) { |
| 179 | pr_err("Could not map PIT address\n"); |
Alexandre Belloni | 52bf4a9 | 2018-04-25 12:14:39 +0200 | [diff] [blame] | 180 | ret = -ENXIO; |
| 181 | goto exit; |
Alexandre Belloni | a17686c | 2016-09-09 13:13:48 +0200 | [diff] [blame] | 182 | } |
| 183 | |
| 184 | data->mck = of_clk_get(node, 0); |
| 185 | if (IS_ERR(data->mck)) { |
| 186 | pr_err("Unable to get mck clk\n"); |
Alexandre Belloni | 52bf4a9 | 2018-04-25 12:14:39 +0200 | [diff] [blame] | 187 | ret = PTR_ERR(data->mck); |
| 188 | goto exit; |
Alexandre Belloni | a17686c | 2016-09-09 13:13:48 +0200 | [diff] [blame] | 189 | } |
| 190 | |
| 191 | ret = clk_prepare_enable(data->mck); |
| 192 | if (ret) { |
| 193 | pr_err("Unable to enable mck\n"); |
Alexandre Belloni | 52bf4a9 | 2018-04-25 12:14:39 +0200 | [diff] [blame] | 194 | goto exit; |
Alexandre Belloni | a17686c | 2016-09-09 13:13:48 +0200 | [diff] [blame] | 195 | } |
| 196 | |
| 197 | /* Get the interrupts property */ |
| 198 | data->irq = irq_of_parse_and_map(node, 0); |
| 199 | if (!data->irq) { |
| 200 | pr_err("Unable to get IRQ from DT\n"); |
Alexandre Belloni | 52bf4a9 | 2018-04-25 12:14:39 +0200 | [diff] [blame] | 201 | ret = -EINVAL; |
| 202 | goto exit; |
Alexandre Belloni | a17686c | 2016-09-09 13:13:48 +0200 | [diff] [blame] | 203 | } |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 204 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 205 | /* |
| 206 | * Use our actual MCK to figure out how many MCK/16 ticks per |
| 207 | * 1/HZ period (instead of a compile-time constant LATCH). |
| 208 | */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 209 | pit_rate = clk_get_rate(data->mck) / 16; |
| 210 | data->cycle = DIV_ROUND_CLOSEST(pit_rate, HZ); |
| 211 | WARN_ON(((data->cycle - 1) & ~AT91_PIT_PIV) != 0); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 212 | |
| 213 | /* Initialize and enable the timer */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 214 | at91sam926x_pit_reset(data); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 215 | |
| 216 | /* |
| 217 | * Register clocksource. The high order bits of PIV are unused, |
| 218 | * so this isn't a 32-bit counter unless we get clockevent irqs. |
| 219 | */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 220 | bits = 12 /* PICNT */ + ilog2(data->cycle) /* PIV */; |
| 221 | data->clksrc.mask = CLOCKSOURCE_MASK(bits); |
| 222 | data->clksrc.name = "pit"; |
| 223 | data->clksrc.rating = 175; |
Daniel Lezcano | 005e562 | 2015-08-04 11:59:42 +0200 | [diff] [blame] | 224 | data->clksrc.read = read_pit_clk; |
| 225 | data->clksrc.flags = CLOCK_SOURCE_IS_CONTINUOUS; |
Daniel Lezcano | 504f34c | 2016-06-06 19:10:55 +0200 | [diff] [blame] | 226 | |
| 227 | ret = clocksource_register_hz(&data->clksrc, pit_rate); |
| 228 | if (ret) { |
Rafał Miłecki | ac9ce6d | 2017-03-09 10:47:10 +0100 | [diff] [blame] | 229 | pr_err("Failed to register clocksource\n"); |
Alexandre Belloni | 52bf4a9 | 2018-04-25 12:14:39 +0200 | [diff] [blame] | 230 | goto exit; |
Daniel Lezcano | 504f34c | 2016-06-06 19:10:55 +0200 | [diff] [blame] | 231 | } |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 232 | |
| 233 | /* Set up irq handler */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 234 | ret = request_irq(data->irq, at91sam926x_pit_interrupt, |
Maxime Ripard | 7f282e0 | 2014-07-01 11:33:22 +0200 | [diff] [blame] | 235 | IRQF_SHARED | IRQF_TIMER | IRQF_IRQPOLL, |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 236 | "at91_tick", data); |
Daniel Lezcano | 504f34c | 2016-06-06 19:10:55 +0200 | [diff] [blame] | 237 | if (ret) { |
| 238 | pr_err("Unable to setup IRQ\n"); |
Alexandre Belloni | 52bf4a9 | 2018-04-25 12:14:39 +0200 | [diff] [blame] | 239 | clocksource_unregister(&data->clksrc); |
| 240 | goto exit; |
Daniel Lezcano | 504f34c | 2016-06-06 19:10:55 +0200 | [diff] [blame] | 241 | } |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 242 | |
| 243 | /* Set up and register clockevents */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 244 | data->clkevt.name = "pit"; |
| 245 | data->clkevt.features = CLOCK_EVT_FEAT_PERIODIC; |
| 246 | data->clkevt.shift = 32; |
| 247 | data->clkevt.mult = div_sc(pit_rate, NSEC_PER_SEC, data->clkevt.shift); |
| 248 | data->clkevt.rating = 100; |
| 249 | data->clkevt.cpumask = cpumask_of(0); |
| 250 | |
Viresh Kumar | 85250fb | 2015-06-18 16:24:44 +0530 | [diff] [blame] | 251 | data->clkevt.set_state_shutdown = pit_clkevt_shutdown; |
| 252 | data->clkevt.set_state_periodic = pit_clkevt_set_periodic; |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 253 | data->clkevt.resume = at91sam926x_pit_resume; |
| 254 | data->clkevt.suspend = at91sam926x_pit_suspend; |
| 255 | clockevents_register_device(&data->clkevt); |
Daniel Lezcano | 504f34c | 2016-06-06 19:10:55 +0200 | [diff] [blame] | 256 | |
| 257 | return 0; |
Alexandre Belloni | 52bf4a9 | 2018-04-25 12:14:39 +0200 | [diff] [blame] | 258 | |
| 259 | exit: |
| 260 | kfree(data); |
| 261 | return ret; |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 262 | } |
Daniel Lezcano | 1727339 | 2017-05-26 16:56:11 +0200 | [diff] [blame] | 263 | TIMER_OF_DECLARE(at91sam926x_pit, "atmel,at91sam9260-pit", |
Maxime Ripard | f807a89 | 2014-07-01 11:33:18 +0200 | [diff] [blame] | 264 | at91sam926x_pit_dt_init); |