blob: 50cdd13490150bf1554190396628b29c120e6406 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Paul Mundtcad82442006-01-16 22:14:19 -08002menu "Memory management options"
3
Paul Mundt5f8c9902007-05-08 11:55:21 +09004config QUICKLIST
5 def_bool y
6
Paul Mundtcad82442006-01-16 22:14:19 -08007config MMU
8 bool "Support for memory management hardware"
9 depends on !CPU_SH2
10 default y
11 help
12 Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
13 boot on these systems, this option must not be set.
14
15 On other systems (such as the SH-3 and 4) where an MMU exists,
16 turning this off will boot the kernel on these machines with the
17 MMU implicitly switched off.
18
Paul Mundte7f93a32006-09-27 17:19:13 +090019config PAGE_OFFSET
20 hex
Paul Mundt36763b22007-11-21 15:34:33 +090021 default "0x80000000" if MMU && SUPERH32
22 default "0x20000000" if MMU && SUPERH64
Paul Mundte7f93a32006-09-27 17:19:13 +090023 default "0x00000000"
24
Paul Mundtad3256e2009-05-14 17:40:08 +090025config FORCE_MAX_ZONEORDER
26 int "Maximum zone order"
27 range 9 64 if PAGE_SIZE_16KB
28 default "9" if PAGE_SIZE_16KB
29 range 7 64 if PAGE_SIZE_64KB
30 default "7" if PAGE_SIZE_64KB
31 range 11 64
32 default "14" if !MMU
33 default "11"
34 help
35 The kernel memory allocator divides physically contiguous memory
36 blocks into "zones", where each zone is a power of two number of
37 pages. This option selects the largest power of two that the kernel
38 keeps in the memory allocator. If you need to allocate very large
39 blocks of physically contiguous memory, then you may need to
40 increase this value.
41
42 This config option is actually maximum order plus one. For example,
43 a value of 11 means that the largest free memory block is 2^10 pages.
44
45 The page size is not necessarily 4KB. Keep this in mind when
46 choosing a value for this option.
47
Paul Mundte7f93a32006-09-27 17:19:13 +090048config MEMORY_START
49 hex "Physical memory start address"
50 default "0x08000000"
51 ---help---
52 Computers built with Hitachi SuperH processors always
53 map the ROM starting at address zero. But the processor
54 does not specify the range that RAM takes.
55
56 The physical memory (RAM) start address will be automatically
57 set to 08000000. Other platforms, such as the Solution Engine
58 boards typically map RAM at 0C000000.
59
60 Tweak this only when porting to a new machine which does not
61 already have a defconfig. Changing it from the known correct
62 value on any of the known systems will only lead to disaster.
63
64config MEMORY_SIZE
65 hex "Physical memory size"
Paul Mundt711fe432007-11-21 15:46:07 +090066 default "0x04000000"
Paul Mundte7f93a32006-09-27 17:19:13 +090067 help
68 This sets the default memory size assumed by your SH kernel. It can
69 be overridden as normal by the 'mem=' argument on the kernel command
70 line. If unsure, consult your board specifications or just leave it
Paul Mundt711fe432007-11-21 15:46:07 +090071 as 0x04000000 which was the default value before this became
Paul Mundte7f93a32006-09-27 17:19:13 +090072 configurable.
73
Paul Mundt36bcd392007-11-10 19:16:55 +090074# Physical addressing modes
75
76config 29BIT
77 def_bool !32BIT
78 depends on SUPERH32
Paul Mundtb0f3ae02010-02-12 15:40:00 +090079 select UNCACHED_MAPPING
Paul Mundt36bcd392007-11-10 19:16:55 +090080
Paul Mundtcad82442006-01-16 22:14:19 -080081config 32BIT
Paul Mundt36bcd392007-11-10 19:16:55 +090082 bool
Paul Mundte2fcf742010-11-04 12:32:24 +090083 default y if CPU_SH5 || !MMU
Paul Mundt36bcd392007-11-10 19:16:55 +090084
Paul Mundta0ab3662010-01-13 18:31:48 +090085config PMB
Paul Mundtcad82442006-01-16 22:14:19 -080086 bool "Support 32-bit physical addressing through PMB"
Kees Cook0d57af12013-01-16 18:53:26 -080087 depends on MMU && CPU_SH4A && !CPU_SH4AL_DSP
Paul Mundta0ab3662010-01-13 18:31:48 +090088 select 32BIT
Paul Mundtb0f3ae02010-02-12 15:40:00 +090089 select UNCACHED_MAPPING
Paul Mundtcad82442006-01-16 22:14:19 -080090 help
91 If you say Y here, physical addressing will be extended to
92 32-bits through the SH-4A PMB. If this is not set, legacy
93 29-bit physical addressing will be used.
94
Paul Mundt21440cf2006-11-20 14:30:26 +090095config X2TLB
Paul Mundt782bb5a2010-01-13 19:11:14 +090096 def_bool y
97 depends on (CPU_SHX2 || CPU_SHX3) && MMU
Paul Mundt21440cf2006-11-20 14:30:26 +090098
Paul Mundt19f9a342006-09-27 18:33:49 +090099config VSYSCALL
100 bool "Support vsyscall page"
Paul Mundta09063d2007-11-08 18:54:16 +0900101 depends on MMU && (CPU_SH3 || CPU_SH4)
Paul Mundt19f9a342006-09-27 18:33:49 +0900102 default y
103 help
104 This will enable support for the kernel mapping a vDSO page
105 in process space, and subsequently handing down the entry point
106 to the libc through the ELF auxiliary vector.
107
108 From the kernel side this is used for the signal trampoline.
109 For systems with an MMU that can afford to give up a page,
110 (the default value) say Y.
111
Paul Mundtb241cb02007-06-06 17:52:19 +0900112config NUMA
113 bool "Non Uniform Memory Access (NUMA) Support"
Kees Cook0d57af12013-01-16 18:53:26 -0800114 depends on MMU && SYS_SUPPORTS_NUMA
Peter Zijlstracbee9f82012-10-25 14:16:43 +0200115 select ARCH_WANT_NUMA_VARIABLE_LOCALITY
Paul Mundtb241cb02007-06-06 17:52:19 +0900116 default n
117 help
118 Some SH systems have many various memories scattered around
119 the address space, each with varying latencies. This enables
120 support for these blocks by binding them to nodes and allowing
121 memory policies to be used for prioritizing and controlling
122 allocation behaviour.
123
Paul Mundt01066622007-03-28 16:38:13 +0900124config NODES_SHIFT
125 int
Paul Mundt99044942007-08-08 16:45:07 +0900126 default "3" if CPU_SUBTYPE_SHX3
Paul Mundt01066622007-03-28 16:38:13 +0900127 default "1"
128 depends on NEED_MULTIPLE_NODES
129
130config ARCH_FLATMEM_ENABLE
131 def_bool y
Paul Mundt357d5942007-06-11 15:32:07 +0900132 depends on !NUMA
Paul Mundt01066622007-03-28 16:38:13 +0900133
Paul Mundtdfbb9042007-05-23 17:48:36 +0900134config ARCH_SPARSEMEM_ENABLE
135 def_bool y
136 select SPARSEMEM_STATIC
137
138config ARCH_SPARSEMEM_DEFAULT
139 def_bool y
140
Paul Mundtdfbb9042007-05-23 17:48:36 +0900141config ARCH_SELECT_MEMORY_MODEL
142 def_bool y
143
Paul Mundt33d63bd2007-06-07 11:32:52 +0900144config ARCH_ENABLE_MEMORY_HOTPLUG
145 def_bool y
Paul Mundtb85641b2008-09-17 23:13:27 +0900146 depends on SPARSEMEM && MMU
Paul Mundt33d63bd2007-06-07 11:32:52 +0900147
Paul Mundt3159e7d2008-09-05 15:39:12 +0900148config ARCH_ENABLE_MEMORY_HOTREMOVE
149 def_bool y
Paul Mundtb85641b2008-09-17 23:13:27 +0900150 depends on SPARSEMEM && MMU
Paul Mundt3159e7d2008-09-05 15:39:12 +0900151
Paul Mundt33d63bd2007-06-07 11:32:52 +0900152config ARCH_MEMORY_PROBE
153 def_bool y
154 depends on MEMORY_HOTPLUG
155
Matt Fleming4d35b932009-11-05 07:54:17 +0000156config IOREMAP_FIXED
157 def_bool y
158 depends on X2TLB || SUPERH64
159
Paul Mundtb0f3ae02010-02-12 15:40:00 +0900160config UNCACHED_MAPPING
161 bool
162
Paul Mundtc9934872010-10-15 02:09:00 +0900163config HAVE_SRAM_POOL
164 bool
165 select GENERIC_ALLOCATOR
166
Paul Mundtcad82442006-01-16 22:14:19 -0800167choice
Paul Mundt21440cf2006-11-20 14:30:26 +0900168 prompt "Kernel page size"
169 default PAGE_SIZE_4KB
170
171config PAGE_SIZE_4KB
172 bool "4kB"
173 help
174 This is the default page size used by all SuperH CPUs.
175
176config PAGE_SIZE_8KB
177 bool "8kB"
Matt Fleming3f5ab762009-12-24 20:38:45 +0000178 depends on !MMU || X2TLB
Paul Mundt21440cf2006-11-20 14:30:26 +0900179 help
180 This enables 8kB pages as supported by SH-X2 and later MMUs.
181
Paul Mundt66dfe182008-06-03 18:54:02 +0900182config PAGE_SIZE_16KB
183 bool "16kB"
184 depends on !MMU
185 help
186 This enables 16kB pages on MMU-less SH systems.
187
Paul Mundt21440cf2006-11-20 14:30:26 +0900188config PAGE_SIZE_64KB
189 bool "64kB"
Matt Fleming3f5ab762009-12-24 20:38:45 +0000190 depends on !MMU || CPU_SH4 || CPU_SH5
Paul Mundt21440cf2006-11-20 14:30:26 +0900191 help
192 This enables support for 64kB pages, possible on all SH-4
Paul Mundt4d2cab72007-09-27 10:47:00 +0900193 CPUs and later.
Paul Mundt21440cf2006-11-20 14:30:26 +0900194
195endchoice
196
197choice
Paul Mundtcad82442006-01-16 22:14:19 -0800198 prompt "HugeTLB page size"
Paul Mundtffb4a732009-10-27 07:22:37 +0900199 depends on HUGETLB_PAGE
Paul Mundt68b7c242008-08-06 15:10:49 +0900200 default HUGETLB_PAGE_SIZE_1MB if PAGE_SIZE_64KB
Paul Mundtcad82442006-01-16 22:14:19 -0800201 default HUGETLB_PAGE_SIZE_64K
202
203config HUGETLB_PAGE_SIZE_64K
Paul Mundt21440cf2006-11-20 14:30:26 +0900204 bool "64kB"
Paul Mundt68b7c242008-08-06 15:10:49 +0900205 depends on !PAGE_SIZE_64KB
Paul Mundt21440cf2006-11-20 14:30:26 +0900206
207config HUGETLB_PAGE_SIZE_256K
208 bool "256kB"
209 depends on X2TLB
Paul Mundtcad82442006-01-16 22:14:19 -0800210
211config HUGETLB_PAGE_SIZE_1MB
212 bool "1MB"
213
Paul Mundt21440cf2006-11-20 14:30:26 +0900214config HUGETLB_PAGE_SIZE_4MB
215 bool "4MB"
216 depends on X2TLB
217
218config HUGETLB_PAGE_SIZE_64MB
219 bool "64MB"
220 depends on X2TLB
221
Paul Mundta09063d2007-11-08 18:54:16 +0900222config HUGETLB_PAGE_SIZE_512MB
223 bool "512MB"
224 depends on CPU_SH5
225
Paul Mundtcad82442006-01-16 22:14:19 -0800226endchoice
227
228source "mm/Kconfig"
229
Paul Mundt896f0c02009-10-16 18:00:02 +0900230config SCHED_MC
231 bool "Multi-core scheduler support"
232 depends on SMP
233 default y
234 help
235 Multi-core scheduler support improves the CPU scheduler's decision
236 making when dealing with multi-core CPU chips at a cost of slightly
237 increased overhead in some places. If unsure say N here.
238
Paul Mundtcad82442006-01-16 22:14:19 -0800239endmenu
240
241menu "Cache configuration"
242
243config SH7705_CACHE_32KB
244 bool "Enable 32KB cache size for SH7705"
245 depends on CPU_SUBTYPE_SH7705
246 default y
247
Paul Mundte7bd34a2007-07-31 17:07:28 +0900248choice
249 prompt "Cache mode"
Paul Mundta09063d2007-11-08 18:54:16 +0900250 default CACHE_WRITEBACK if CPU_SH2A || CPU_SH3 || CPU_SH4 || CPU_SH5
Paul Mundte7bd34a2007-07-31 17:07:28 +0900251 default CACHE_WRITETHROUGH if (CPU_SH2 && !CPU_SH2A)
252
253config CACHE_WRITEBACK
254 bool "Write-back"
Paul Mundte7bd34a2007-07-31 17:07:28 +0900255
256config CACHE_WRITETHROUGH
257 bool "Write-through"
Paul Mundtcad82442006-01-16 22:14:19 -0800258 help
259 Selecting this option will configure the caches in write-through
260 mode, as opposed to the default write-back configuration.
261
262 Since there's sill some aliasing issues on SH-4, this option will
263 unfortunately still require the majority of flushing functions to
264 be implemented to deal with aliasing.
265
266 If unsure, say N.
267
Paul Mundte7bd34a2007-07-31 17:07:28 +0900268config CACHE_OFF
269 bool "Off"
270
271endchoice
272
Paul Mundtcad82442006-01-16 22:14:19 -0800273endmenu