blob: ee3ca2de983b96ea52ffda2c794963f2b23d705d [file] [log] [blame]
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#include <linux/kernel.h>
Imre Deak58fddc22015-01-08 17:54:14 +020025#include <linux/component.h>
26#include <drm/i915_component.h>
Jerome Anand46d196e2017-01-25 04:27:50 +053027#include <drm/intel_lpe_audio.h>
Imre Deak58fddc22015-01-08 17:54:14 +020028#include "intel_drv.h"
Jani Nikula7c10a2b2014-10-27 16:26:43 +020029
30#include <drm/drmP.h>
31#include <drm/drm_edid.h>
Jani Nikula7c10a2b2014-10-27 16:26:43 +020032#include "i915_drv.h"
33
Jani Nikula28855d22014-10-27 16:27:00 +020034/**
35 * DOC: High Definition Audio over HDMI and Display Port
36 *
37 * The graphics and audio drivers together support High Definition Audio over
38 * HDMI and Display Port. The audio programming sequences are divided into audio
39 * codec and controller enable and disable sequences. The graphics driver
40 * handles the audio codec sequences, while the audio driver handles the audio
41 * controller sequences.
42 *
43 * The disable sequences must be performed before disabling the transcoder or
44 * port. The enable sequences may only be performed after enabling the
Jani Nikula3e6da4a2015-07-02 16:05:27 +030045 * transcoder and port, and after completed link training. Therefore the audio
46 * enable/disable sequences are part of the modeset sequence.
Jani Nikula28855d22014-10-27 16:27:00 +020047 *
48 * The codec and controller sequences could be done either parallel or serial,
49 * but generally the ELDV/PD change in the codec sequence indicates to the audio
50 * driver that the controller sequence should start. Indeed, most of the
51 * co-operation between the graphics and audio drivers is handled via audio
52 * related registers. (The notable exception is the power management, not
53 * covered here.)
Libin Yangcb422612015-10-01 17:01:09 +080054 *
Daniel Vetter62cacc72016-08-12 22:48:37 +020055 * The struct &i915_audio_component is used to interact between the graphics
56 * and audio drivers. The struct &i915_audio_component_ops @ops in it is
Libin Yangcb422612015-10-01 17:01:09 +080057 * defined in graphics driver and called in audio driver. The
Daniel Vetter62cacc72016-08-12 22:48:37 +020058 * struct &i915_audio_component_audio_ops @audio_ops is called from i915 driver.
Jani Nikula28855d22014-10-27 16:27:00 +020059 */
60
Libin Yang6014ac12016-10-25 17:54:18 +030061/* DP N/M table */
Radhakrishna Sripada58884bb2018-06-07 12:20:13 -070062#define LC_810M 810000
Libin Yang6014ac12016-10-25 17:54:18 +030063#define LC_540M 540000
64#define LC_270M 270000
65#define LC_162M 162000
66
67struct dp_aud_n_m {
68 int sample_rate;
69 int clock;
70 u16 m;
71 u16 n;
72};
73
74/* Values according to DP 1.4 Table 2-104 */
75static const struct dp_aud_n_m dp_aud_n_m[] = {
76 { 32000, LC_162M, 1024, 10125 },
77 { 44100, LC_162M, 784, 5625 },
78 { 48000, LC_162M, 512, 3375 },
79 { 64000, LC_162M, 2048, 10125 },
80 { 88200, LC_162M, 1568, 5625 },
81 { 96000, LC_162M, 1024, 3375 },
82 { 128000, LC_162M, 4096, 10125 },
83 { 176400, LC_162M, 3136, 5625 },
84 { 192000, LC_162M, 2048, 3375 },
85 { 32000, LC_270M, 1024, 16875 },
86 { 44100, LC_270M, 784, 9375 },
87 { 48000, LC_270M, 512, 5625 },
88 { 64000, LC_270M, 2048, 16875 },
89 { 88200, LC_270M, 1568, 9375 },
90 { 96000, LC_270M, 1024, 5625 },
91 { 128000, LC_270M, 4096, 16875 },
92 { 176400, LC_270M, 3136, 9375 },
93 { 192000, LC_270M, 2048, 5625 },
94 { 32000, LC_540M, 1024, 33750 },
95 { 44100, LC_540M, 784, 18750 },
96 { 48000, LC_540M, 512, 11250 },
97 { 64000, LC_540M, 2048, 33750 },
98 { 88200, LC_540M, 1568, 18750 },
99 { 96000, LC_540M, 1024, 11250 },
100 { 128000, LC_540M, 4096, 33750 },
101 { 176400, LC_540M, 3136, 18750 },
102 { 192000, LC_540M, 2048, 11250 },
Radhakrishna Sripada58884bb2018-06-07 12:20:13 -0700103 { 32000, LC_810M, 1024, 50625 },
104 { 44100, LC_810M, 784, 28125 },
105 { 48000, LC_810M, 512, 16875 },
106 { 64000, LC_810M, 2048, 50625 },
107 { 88200, LC_810M, 1568, 28125 },
108 { 96000, LC_810M, 1024, 16875 },
109 { 128000, LC_810M, 4096, 50625 },
110 { 176400, LC_810M, 3136, 28125 },
111 { 192000, LC_810M, 2048, 16875 },
Libin Yang6014ac12016-10-25 17:54:18 +0300112};
113
114static const struct dp_aud_n_m *
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200115audio_config_dp_get_n_m(const struct intel_crtc_state *crtc_state, int rate)
Libin Yang6014ac12016-10-25 17:54:18 +0300116{
117 int i;
118
119 for (i = 0; i < ARRAY_SIZE(dp_aud_n_m); i++) {
120 if (rate == dp_aud_n_m[i].sample_rate &&
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200121 crtc_state->port_clock == dp_aud_n_m[i].clock)
Libin Yang6014ac12016-10-25 17:54:18 +0300122 return &dp_aud_n_m[i];
123 }
124
125 return NULL;
126}
127
Jani Nikula87fcb2a2014-10-27 16:26:44 +0200128static const struct {
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200129 int clock;
130 u32 config;
131} hdmi_audio_clock[] = {
Ville Syrjälä606bb5e2015-10-08 11:43:34 +0300132 { 25175, AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200133 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
134 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
Ville Syrjälä606bb5e2015-10-08 11:43:34 +0300135 { 27027, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200136 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
Ville Syrjälä606bb5e2015-10-08 11:43:34 +0300137 { 54054, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
138 { 74176, AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200139 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
Ville Syrjälä606bb5e2015-10-08 11:43:34 +0300140 { 148352, AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200141 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
142};
143
Libin Yang4a21ef72015-09-02 14:11:39 +0800144/* HDMI N/CTS table */
145#define TMDS_297M 297000
Ville Syrjälä606bb5e2015-10-08 11:43:34 +0300146#define TMDS_296M 296703
Clint Taylor65034932018-10-25 11:52:00 -0700147#define TMDS_594M 594000
148#define TMDS_593M 593407
149
Libin Yang4a21ef72015-09-02 14:11:39 +0800150static const struct {
151 int sample_rate;
152 int clock;
153 int n;
154 int cts;
Jani Nikula9eeb7302016-10-10 18:04:07 +0300155} hdmi_aud_ncts[] = {
Libin Yang4a21ef72015-09-02 14:11:39 +0800156 { 44100, TMDS_296M, 4459, 234375 },
157 { 44100, TMDS_297M, 4704, 247500 },
158 { 48000, TMDS_296M, 5824, 281250 },
159 { 48000, TMDS_297M, 5120, 247500 },
160 { 32000, TMDS_296M, 5824, 421875 },
161 { 32000, TMDS_297M, 3072, 222750 },
162 { 88200, TMDS_296M, 8918, 234375 },
163 { 88200, TMDS_297M, 9408, 247500 },
164 { 96000, TMDS_296M, 11648, 281250 },
165 { 96000, TMDS_297M, 10240, 247500 },
166 { 176400, TMDS_296M, 17836, 234375 },
167 { 176400, TMDS_297M, 18816, 247500 },
168 { 192000, TMDS_296M, 23296, 281250 },
169 { 192000, TMDS_297M, 20480, 247500 },
Clint Taylor65034932018-10-25 11:52:00 -0700170 { 44100, TMDS_593M, 8918, 937500 },
171 { 44100, TMDS_594M, 9408, 990000 },
172 { 48000, TMDS_593M, 5824, 562500 },
173 { 48000, TMDS_594M, 6144, 594000 },
174 { 32000, TMDS_593M, 5824, 843750 },
175 { 32000, TMDS_594M, 3072, 445500 },
176 { 88200, TMDS_593M, 17836, 937500 },
177 { 88200, TMDS_594M, 18816, 990000 },
178 { 96000, TMDS_593M, 11648, 562500 },
179 { 96000, TMDS_594M, 12288, 594000 },
180 { 176400, TMDS_593M, 35672, 937500 },
181 { 176400, TMDS_594M, 37632, 990000 },
182 { 192000, TMDS_593M, 23296, 562500 },
183 { 192000, TMDS_594M, 24576, 594000 },
Libin Yang4a21ef72015-09-02 14:11:39 +0800184};
185
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200186/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200187static u32 audio_config_hdmi_pixel_clock(const struct intel_crtc_state *crtc_state)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200188{
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200189 const struct drm_display_mode *adjusted_mode =
190 &crtc_state->base.adjusted_mode;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200191 int i;
192
193 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300194 if (adjusted_mode->crtc_clock == hdmi_audio_clock[i].clock)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200195 break;
196 }
197
198 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300199 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n",
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300200 adjusted_mode->crtc_clock);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200201 i = 1;
202 }
203
204 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
205 hdmi_audio_clock[i].clock,
206 hdmi_audio_clock[i].config);
207
208 return hdmi_audio_clock[i].config;
209}
210
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200211static int audio_config_hdmi_get_n(const struct intel_crtc_state *crtc_state,
Jani Nikula9eeb7302016-10-10 18:04:07 +0300212 int rate)
Libin Yang4a21ef72015-09-02 14:11:39 +0800213{
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200214 const struct drm_display_mode *adjusted_mode =
215 &crtc_state->base.adjusted_mode;
Libin Yang4a21ef72015-09-02 14:11:39 +0800216 int i;
217
Jani Nikula9eeb7302016-10-10 18:04:07 +0300218 for (i = 0; i < ARRAY_SIZE(hdmi_aud_ncts); i++) {
219 if (rate == hdmi_aud_ncts[i].sample_rate &&
220 adjusted_mode->crtc_clock == hdmi_aud_ncts[i].clock) {
221 return hdmi_aud_ncts[i].n;
Libin Yang4a21ef72015-09-02 14:11:39 +0800222 }
223 }
224 return 0;
225}
226
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200227static bool intel_eld_uptodate(struct drm_connector *connector,
Jani Nikulac2500492018-06-12 12:19:34 +0300228 i915_reg_t reg_eldv, u32 bits_eldv,
229 i915_reg_t reg_elda, u32 bits_elda,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200230 i915_reg_t reg_edid)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200231{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100232 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Jani Nikula1c3eced2018-06-19 15:44:37 +0300233 const u8 *eld = connector->eld;
Jani Nikulac2500492018-06-12 12:19:34 +0300234 u32 tmp;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200235 int i;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200236
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200237 tmp = I915_READ(reg_eldv);
238 tmp &= bits_eldv;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200239
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200240 if (!tmp)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200241 return false;
242
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200243 tmp = I915_READ(reg_elda);
244 tmp &= ~bits_elda;
245 I915_WRITE(reg_elda, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200246
Jani Nikula938fd8a2014-10-28 16:20:48 +0200247 for (i = 0; i < drm_eld_size(eld) / 4; i++)
Jani Nikula1c3eced2018-06-19 15:44:37 +0300248 if (I915_READ(reg_edid) != *((const u32 *)eld + i))
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200249 return false;
250
251 return true;
252}
253
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200254static void g4x_audio_codec_disable(struct intel_encoder *encoder,
255 const struct intel_crtc_state *old_crtc_state,
256 const struct drm_connector_state *old_conn_state)
Jani Nikula76d8d3e2014-10-27 16:26:57 +0200257{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100258 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulac2500492018-06-12 12:19:34 +0300259 u32 eldv, tmp;
Jani Nikula76d8d3e2014-10-27 16:26:57 +0200260
261 DRM_DEBUG_KMS("Disable audio codec\n");
262
263 tmp = I915_READ(G4X_AUD_VID_DID);
264 if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
265 eldv = G4X_ELDV_DEVCL_DEVBLC;
266 else
267 eldv = G4X_ELDV_DEVCTG;
268
269 /* Invalidate ELD */
270 tmp = I915_READ(G4X_AUD_CNTL_ST);
271 tmp &= ~eldv;
272 I915_WRITE(G4X_AUD_CNTL_ST, tmp);
273}
274
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200275static void g4x_audio_codec_enable(struct intel_encoder *encoder,
276 const struct intel_crtc_state *crtc_state,
277 const struct drm_connector_state *conn_state)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200278{
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200279 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
280 struct drm_connector *connector = conn_state->connector;
Jani Nikula1c3eced2018-06-19 15:44:37 +0300281 const u8 *eld = connector->eld;
Jani Nikulac2500492018-06-12 12:19:34 +0300282 u32 eldv;
283 u32 tmp;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200284 int len, i;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200285
Jani Nikula1c3eced2018-06-19 15:44:37 +0300286 DRM_DEBUG_KMS("Enable audio codec, %u bytes ELD\n", drm_eld_size(eld));
Jani Nikulad5ee08d2014-10-27 16:26:58 +0200287
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200288 tmp = I915_READ(G4X_AUD_VID_DID);
289 if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200290 eldv = G4X_ELDV_DEVCL_DEVBLC;
291 else
292 eldv = G4X_ELDV_DEVCTG;
293
294 if (intel_eld_uptodate(connector,
295 G4X_AUD_CNTL_ST, eldv,
Jani Nikulac46f1112014-10-27 16:26:52 +0200296 G4X_AUD_CNTL_ST, G4X_ELD_ADDR_MASK,
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200297 G4X_HDMIW_HDMIEDID))
298 return;
299
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200300 tmp = I915_READ(G4X_AUD_CNTL_ST);
Jani Nikulac46f1112014-10-27 16:26:52 +0200301 tmp &= ~(eldv | G4X_ELD_ADDR_MASK);
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200302 len = (tmp >> 9) & 0x1f; /* ELD buffer size */
303 I915_WRITE(G4X_AUD_CNTL_ST, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200304
Jani Nikula938fd8a2014-10-28 16:20:48 +0200305 len = min(drm_eld_size(eld) / 4, len);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200306 DRM_DEBUG_DRIVER("ELD size %d\n", len);
307 for (i = 0; i < len; i++)
Jani Nikula1c3eced2018-06-19 15:44:37 +0300308 I915_WRITE(G4X_HDMIW_HDMIEDID, *((const u32 *)eld + i));
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200309
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200310 tmp = I915_READ(G4X_AUD_CNTL_ST);
311 tmp |= eldv;
312 I915_WRITE(G4X_AUD_CNTL_ST, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200313}
314
Jani Nikula12e87f22016-10-10 18:04:03 +0300315static void
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200316hsw_dp_audio_config_update(struct intel_encoder *encoder,
317 const struct intel_crtc_state *crtc_state)
Jani Nikula12e87f22016-10-10 18:04:03 +0300318{
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200319 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Libin Yang6014ac12016-10-25 17:54:18 +0300320 struct i915_audio_component *acomp = dev_priv->audio_component;
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200321 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
322 enum port port = encoder->port;
323 enum pipe pipe = crtc->pipe;
324 const struct dp_aud_n_m *nm;
325 int rate;
Jani Nikula12e87f22016-10-10 18:04:03 +0300326 u32 tmp;
327
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200328 rate = acomp ? acomp->aud_sample_rate[port] : 0;
329 nm = audio_config_dp_get_n_m(crtc_state, rate);
Libin Yang6014ac12016-10-25 17:54:18 +0300330 if (nm)
331 DRM_DEBUG_KMS("using Maud %u, Naud %u\n", nm->m, nm->n);
332 else
333 DRM_DEBUG_KMS("using automatic Maud, Naud\n");
334
Jani Nikula12e87f22016-10-10 18:04:03 +0300335 tmp = I915_READ(HSW_AUD_CFG(pipe));
336 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
337 tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
338 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
339 tmp |= AUD_CONFIG_N_VALUE_INDEX;
340
Libin Yang6014ac12016-10-25 17:54:18 +0300341 if (nm) {
342 tmp &= ~AUD_CONFIG_N_MASK;
343 tmp |= AUD_CONFIG_N(nm->n);
344 tmp |= AUD_CONFIG_N_PROG_ENABLE;
345 }
346
Jani Nikula12e87f22016-10-10 18:04:03 +0300347 I915_WRITE(HSW_AUD_CFG(pipe), tmp);
Libin Yang6014ac12016-10-25 17:54:18 +0300348
349 tmp = I915_READ(HSW_AUD_M_CTS_ENABLE(pipe));
350 tmp &= ~AUD_CONFIG_M_MASK;
351 tmp &= ~AUD_M_CTS_M_VALUE_INDEX;
352 tmp &= ~AUD_M_CTS_M_PROG_ENABLE;
353
354 if (nm) {
355 tmp |= nm->m;
356 tmp |= AUD_M_CTS_M_VALUE_INDEX;
357 tmp |= AUD_M_CTS_M_PROG_ENABLE;
358 }
359
360 I915_WRITE(HSW_AUD_M_CTS_ENABLE(pipe), tmp);
Jani Nikula12e87f22016-10-10 18:04:03 +0300361}
362
363static void
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200364hsw_hdmi_audio_config_update(struct intel_encoder *encoder,
365 const struct intel_crtc_state *crtc_state)
Jani Nikula6c262912016-10-10 18:04:00 +0300366{
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200367 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula6c262912016-10-10 18:04:00 +0300368 struct i915_audio_component *acomp = dev_priv->audio_component;
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200369 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
370 enum port port = encoder->port;
371 enum pipe pipe = crtc->pipe;
372 int n, rate;
Jani Nikula6c262912016-10-10 18:04:00 +0300373 u32 tmp;
374
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200375 rate = acomp ? acomp->aud_sample_rate[port] : 0;
376
Jani Nikula6c262912016-10-10 18:04:00 +0300377 tmp = I915_READ(HSW_AUD_CFG(pipe));
378 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
379 tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
Jani Nikula6c262912016-10-10 18:04:00 +0300380 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200381 tmp |= audio_config_hdmi_pixel_clock(crtc_state);
Jani Nikula12e87f22016-10-10 18:04:03 +0300382
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200383 n = audio_config_hdmi_get_n(crtc_state, rate);
Jani Nikula9ca89c42016-10-25 17:54:17 +0300384 if (n != 0) {
385 DRM_DEBUG_KMS("using N %d\n", n);
386
387 tmp &= ~AUD_CONFIG_N_MASK;
388 tmp |= AUD_CONFIG_N(n);
389 tmp |= AUD_CONFIG_N_PROG_ENABLE;
390 } else {
391 DRM_DEBUG_KMS("using automatic N\n");
Jani Nikula6c262912016-10-10 18:04:00 +0300392 }
393
394 I915_WRITE(HSW_AUD_CFG(pipe), tmp);
Libin Yang6014ac12016-10-25 17:54:18 +0300395
Libin Yangb9f16ff2016-11-11 16:46:28 +0800396 /*
397 * Let's disable "Enable CTS or M Prog bit"
398 * and let HW calculate the value
399 */
Libin Yang6014ac12016-10-25 17:54:18 +0300400 tmp = I915_READ(HSW_AUD_M_CTS_ENABLE(pipe));
Libin Yangb9f16ff2016-11-11 16:46:28 +0800401 tmp &= ~AUD_M_CTS_M_PROG_ENABLE;
Libin Yang6014ac12016-10-25 17:54:18 +0300402 tmp &= ~AUD_M_CTS_M_VALUE_INDEX;
Libin Yang6014ac12016-10-25 17:54:18 +0300403 I915_WRITE(HSW_AUD_M_CTS_ENABLE(pipe), tmp);
Jani Nikula6c262912016-10-10 18:04:00 +0300404}
405
Jani Nikula12e87f22016-10-10 18:04:03 +0300406static void
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200407hsw_audio_config_update(struct intel_encoder *encoder,
408 const struct intel_crtc_state *crtc_state)
Jani Nikula12e87f22016-10-10 18:04:03 +0300409{
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200410 if (intel_crtc_has_dp_encoder(crtc_state))
411 hsw_dp_audio_config_update(encoder, crtc_state);
Jani Nikula12e87f22016-10-10 18:04:03 +0300412 else
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200413 hsw_hdmi_audio_config_update(encoder, crtc_state);
Jani Nikula12e87f22016-10-10 18:04:03 +0300414}
415
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200416static void hsw_audio_codec_disable(struct intel_encoder *encoder,
417 const struct intel_crtc_state *old_crtc_state,
418 const struct drm_connector_state *old_conn_state)
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200419{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100420 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200421 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
422 enum pipe pipe = crtc->pipe;
Jani Nikulac2500492018-06-12 12:19:34 +0300423 u32 tmp;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200424
Jani Nikula5fad84a2014-11-04 10:30:23 +0200425 DRM_DEBUG_KMS("Disable audio codec on pipe %c\n", pipe_name(pipe));
426
Libin Yang4a21ef72015-09-02 14:11:39 +0800427 mutex_lock(&dev_priv->av_mutex);
428
Jani Nikula5fad84a2014-11-04 10:30:23 +0200429 /* Disable timestamps */
430 tmp = I915_READ(HSW_AUD_CFG(pipe));
431 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
432 tmp |= AUD_CONFIG_N_PROG_ENABLE;
433 tmp &= ~AUD_CONFIG_UPPER_N_MASK;
434 tmp &= ~AUD_CONFIG_LOWER_N_MASK;
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200435 if (intel_crtc_has_dp_encoder(old_crtc_state))
Jani Nikula5fad84a2014-11-04 10:30:23 +0200436 tmp |= AUD_CONFIG_N_VALUE_INDEX;
437 I915_WRITE(HSW_AUD_CFG(pipe), tmp);
438
439 /* Invalidate ELD */
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200440 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
Jani Nikula82910ac2014-10-27 16:26:59 +0200441 tmp &= ~AUDIO_ELD_VALID(pipe);
Jani Nikulaeb45fa02014-11-18 12:11:29 +0200442 tmp &= ~AUDIO_OUTPUT_ENABLE(pipe);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200443 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
Libin Yang4a21ef72015-09-02 14:11:39 +0800444
445 mutex_unlock(&dev_priv->av_mutex);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200446}
447
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200448static void hsw_audio_codec_enable(struct intel_encoder *encoder,
449 const struct intel_crtc_state *crtc_state,
450 const struct drm_connector_state *conn_state)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200451{
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200452 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
453 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
454 struct drm_connector *connector = conn_state->connector;
455 enum pipe pipe = crtc->pipe;
Jani Nikulac2500492018-06-12 12:19:34 +0300456 const u8 *eld = connector->eld;
457 u32 tmp;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200458 int len, i;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200459
Jani Nikula5fad84a2014-11-04 10:30:23 +0200460 DRM_DEBUG_KMS("Enable audio codec on pipe %c, %u bytes ELD\n",
Jani Nikula938fd8a2014-10-28 16:20:48 +0200461 pipe_name(pipe), drm_eld_size(eld));
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200462
Libin Yang4a21ef72015-09-02 14:11:39 +0800463 mutex_lock(&dev_priv->av_mutex);
464
Jani Nikula5fad84a2014-11-04 10:30:23 +0200465 /* Enable audio presence detect, invalidate ELD */
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200466 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
Jani Nikula82910ac2014-10-27 16:26:59 +0200467 tmp |= AUDIO_OUTPUT_ENABLE(pipe);
468 tmp &= ~AUDIO_ELD_VALID(pipe);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200469 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
Jani Nikula5fad84a2014-11-04 10:30:23 +0200470
471 /*
472 * FIXME: We're supposed to wait for vblank here, but we have vblanks
473 * disabled during the mode set. The proper fix would be to push the
474 * rest of the setup into a vblank work item, queued here, but the
475 * infrastructure is not there yet.
476 */
477
478 /* Reset ELD write address */
479 tmp = I915_READ(HSW_AUD_DIP_ELD_CTRL(pipe));
480 tmp &= ~IBX_ELD_ADDRESS_MASK;
481 I915_WRITE(HSW_AUD_DIP_ELD_CTRL(pipe), tmp);
482
483 /* Up to 84 bytes of hw ELD buffer */
Jani Nikula938fd8a2014-10-28 16:20:48 +0200484 len = min(drm_eld_size(eld), 84);
485 for (i = 0; i < len / 4; i++)
Jani Nikula1c3eced2018-06-19 15:44:37 +0300486 I915_WRITE(HSW_AUD_EDID_DATA(pipe), *((const u32 *)eld + i));
Jani Nikula5fad84a2014-11-04 10:30:23 +0200487
488 /* ELD valid */
489 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
Jani Nikula82910ac2014-10-27 16:26:59 +0200490 tmp |= AUDIO_ELD_VALID(pipe);
Jani Nikula5fad84a2014-11-04 10:30:23 +0200491 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
492
493 /* Enable timestamps */
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200494 hsw_audio_config_update(encoder, crtc_state);
Libin Yang4a21ef72015-09-02 14:11:39 +0800495
496 mutex_unlock(&dev_priv->av_mutex);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200497}
498
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200499static void ilk_audio_codec_disable(struct intel_encoder *encoder,
500 const struct intel_crtc_state *old_crtc_state,
501 const struct drm_connector_state *old_conn_state)
Jani Nikula495a5bb2014-10-27 16:26:55 +0200502{
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200503 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
504 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
505 enum pipe pipe = crtc->pipe;
506 enum port port = encoder->port;
Jani Nikulac2500492018-06-12 12:19:34 +0300507 u32 tmp, eldv;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200508 i915_reg_t aud_config, aud_cntrl_st2;
Jani Nikula495a5bb2014-10-27 16:26:55 +0200509
510 DRM_DEBUG_KMS("Disable audio codec on port %c, pipe %c\n",
511 port_name(port), pipe_name(pipe));
512
Jani Nikulad3902c32015-05-04 17:20:49 +0300513 if (WARN_ON(port == PORT_A))
514 return;
515
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +0300516 if (HAS_PCH_IBX(dev_priv)) {
Jani Nikula495a5bb2014-10-27 16:26:55 +0200517 aud_config = IBX_AUD_CFG(pipe);
518 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wayne Boyer666a4532015-12-09 12:29:35 -0800519 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikula495a5bb2014-10-27 16:26:55 +0200520 aud_config = VLV_AUD_CFG(pipe);
521 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
522 } else {
523 aud_config = CPT_AUD_CFG(pipe);
524 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
525 }
526
527 /* Disable timestamps */
528 tmp = I915_READ(aud_config);
529 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
530 tmp |= AUD_CONFIG_N_PROG_ENABLE;
531 tmp &= ~AUD_CONFIG_UPPER_N_MASK;
532 tmp &= ~AUD_CONFIG_LOWER_N_MASK;
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200533 if (intel_crtc_has_dp_encoder(old_crtc_state))
Jani Nikula495a5bb2014-10-27 16:26:55 +0200534 tmp |= AUD_CONFIG_N_VALUE_INDEX;
535 I915_WRITE(aud_config, tmp);
536
Jani Nikulad3902c32015-05-04 17:20:49 +0300537 eldv = IBX_ELD_VALID(port);
Jani Nikula495a5bb2014-10-27 16:26:55 +0200538
539 /* Invalidate ELD */
540 tmp = I915_READ(aud_cntrl_st2);
541 tmp &= ~eldv;
542 I915_WRITE(aud_cntrl_st2, tmp);
543}
544
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200545static void ilk_audio_codec_enable(struct intel_encoder *encoder,
546 const struct intel_crtc_state *crtc_state,
547 const struct drm_connector_state *conn_state)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200548{
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200549 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
550 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
551 struct drm_connector *connector = conn_state->connector;
552 enum pipe pipe = crtc->pipe;
553 enum port port = encoder->port;
Jani Nikula1c3eced2018-06-19 15:44:37 +0300554 const u8 *eld = connector->eld;
Jani Nikulac2500492018-06-12 12:19:34 +0300555 u32 tmp, eldv;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200556 int len, i;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200557 i915_reg_t hdmiw_hdmiedid, aud_config, aud_cntl_st, aud_cntrl_st2;
Jani Nikulac6bde932014-11-04 10:31:28 +0200558
559 DRM_DEBUG_KMS("Enable audio codec on port %c, pipe %c, %u bytes ELD\n",
Jani Nikula938fd8a2014-10-28 16:20:48 +0200560 port_name(port), pipe_name(pipe), drm_eld_size(eld));
Jani Nikulac6bde932014-11-04 10:31:28 +0200561
Jani Nikulad3902c32015-05-04 17:20:49 +0300562 if (WARN_ON(port == PORT_A))
563 return;
564
Jani Nikulac6bde932014-11-04 10:31:28 +0200565 /*
566 * FIXME: We're supposed to wait for vblank here, but we have vblanks
567 * disabled during the mode set. The proper fix would be to push the
568 * rest of the setup into a vblank work item, queued here, but the
569 * infrastructure is not there yet.
570 */
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200571
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100572 if (HAS_PCH_IBX(dev_priv)) {
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200573 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
574 aud_config = IBX_AUD_CFG(pipe);
575 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
576 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100577 } else if (IS_VALLEYVIEW(dev_priv) ||
578 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200579 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
580 aud_config = VLV_AUD_CFG(pipe);
581 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
582 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
583 } else {
584 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
585 aud_config = CPT_AUD_CFG(pipe);
586 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
587 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
588 }
589
Jani Nikulad3902c32015-05-04 17:20:49 +0300590 eldv = IBX_ELD_VALID(port);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200591
Jani Nikulac6bde932014-11-04 10:31:28 +0200592 /* Invalidate ELD */
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200593 tmp = I915_READ(aud_cntrl_st2);
594 tmp &= ~eldv;
595 I915_WRITE(aud_cntrl_st2, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200596
Jani Nikulac6bde932014-11-04 10:31:28 +0200597 /* Reset ELD write address */
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200598 tmp = I915_READ(aud_cntl_st);
Jani Nikulac46f1112014-10-27 16:26:52 +0200599 tmp &= ~IBX_ELD_ADDRESS_MASK;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200600 I915_WRITE(aud_cntl_st, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200601
Jani Nikulac6bde932014-11-04 10:31:28 +0200602 /* Up to 84 bytes of hw ELD buffer */
Jani Nikula938fd8a2014-10-28 16:20:48 +0200603 len = min(drm_eld_size(eld), 84);
604 for (i = 0; i < len / 4; i++)
Jani Nikula1c3eced2018-06-19 15:44:37 +0300605 I915_WRITE(hdmiw_hdmiedid, *((const u32 *)eld + i));
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200606
Jani Nikulac6bde932014-11-04 10:31:28 +0200607 /* ELD valid */
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200608 tmp = I915_READ(aud_cntrl_st2);
609 tmp |= eldv;
610 I915_WRITE(aud_cntrl_st2, tmp);
Jani Nikulac6bde932014-11-04 10:31:28 +0200611
612 /* Enable timestamps */
613 tmp = I915_READ(aud_config);
614 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
615 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
616 tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200617 if (intel_crtc_has_dp_encoder(crtc_state))
Jani Nikulac6bde932014-11-04 10:31:28 +0200618 tmp |= AUD_CONFIG_N_VALUE_INDEX;
619 else
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200620 tmp |= audio_config_hdmi_pixel_clock(crtc_state);
Jani Nikulac6bde932014-11-04 10:31:28 +0200621 I915_WRITE(aud_config, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200622}
623
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200624/**
625 * intel_audio_codec_enable - Enable the audio codec for HD audio
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200626 * @encoder: encoder on which to enable audio
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +0100627 * @crtc_state: pointer to the current crtc state.
628 * @conn_state: pointer to the current connector state.
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200629 *
630 * The enable sequences may only be performed after enabling the transcoder and
631 * port, and after completed link training.
632 */
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200633void intel_audio_codec_enable(struct intel_encoder *encoder,
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +0100634 const struct intel_crtc_state *crtc_state,
635 const struct drm_connector_state *conn_state)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200636{
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200637 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
David Henningsson51e1d832015-08-19 10:48:56 +0200638 struct i915_audio_component *acomp = dev_priv->audio_component;
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200639 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
640 struct drm_connector *connector = conn_state->connector;
641 const struct drm_display_mode *adjusted_mode =
642 &crtc_state->base.adjusted_mode;
643 enum port port = encoder->port;
644 enum pipe pipe = crtc->pipe;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200645
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200646 if (!connector->eld[0])
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200647 return;
648
649 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
650 connector->base.id,
651 connector->name,
652 connector->encoder->base.id,
653 connector->encoder->name);
654
Ville Syrjälä124abe02015-09-08 13:40:45 +0300655 connector->eld[6] = drm_av_sync_delay(connector, adjusted_mode) / 2;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200656
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200657 if (dev_priv->display.audio_codec_enable)
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200658 dev_priv->display.audio_codec_enable(encoder,
659 crtc_state,
660 conn_state);
David Henningsson51e1d832015-08-19 10:48:56 +0200661
Takashi Iwaicae666c2015-11-12 15:23:41 +0100662 mutex_lock(&dev_priv->av_mutex);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200663 encoder->audio_connector = connector;
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700664
Takashi Iwai9dfbffc2016-02-24 15:35:22 +0100665 /* referred in audio callbacks */
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200666 dev_priv->av_enc_map[pipe] = encoder;
Takashi Iwaicae666c2015-11-12 15:23:41 +0100667 mutex_unlock(&dev_priv->av_mutex);
668
Takashi Iwaiae891ab2018-07-11 15:17:22 +0200669 if (acomp && acomp->base.audio_ops &&
670 acomp->base.audio_ops->pin_eld_notify) {
Takashi Iwai9c9191f2017-01-31 14:16:50 -0600671 /* audio drivers expect pipe = -1 to indicate Non-MST cases */
Ville Syrjälä9f846642017-10-30 20:46:54 +0200672 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
Takashi Iwai9c9191f2017-01-31 14:16:50 -0600673 pipe = -1;
Takashi Iwaiae891ab2018-07-11 15:17:22 +0200674 acomp->base.audio_ops->pin_eld_notify(acomp->base.audio_ops->audio_ptr,
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700675 (int) port, (int) pipe);
Takashi Iwai9c9191f2017-01-31 14:16:50 -0600676 }
677
Ville Syrjälä20be5512017-04-27 19:02:26 +0300678 intel_lpe_audio_notify(dev_priv, pipe, port, connector->eld,
Ville Syrjäläc98ec5b2017-04-27 19:02:24 +0300679 crtc_state->port_clock,
Ville Syrjälä9f846642017-10-30 20:46:54 +0200680 intel_crtc_has_dp_encoder(crtc_state));
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200681}
682
683/**
684 * intel_audio_codec_disable - Disable the audio codec for HD audio
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200685 * @encoder: encoder on which to disable audio
Ville Syrjälä764b9f22017-11-14 21:11:27 +0200686 * @old_crtc_state: pointer to the old crtc state.
687 * @old_conn_state: pointer to the old connector state.
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200688 *
689 * The disable sequences must be performed before disabling the transcoder or
690 * port.
691 */
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200692void intel_audio_codec_disable(struct intel_encoder *encoder,
693 const struct intel_crtc_state *old_crtc_state,
694 const struct drm_connector_state *old_conn_state)
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200695{
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200696 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
David Henningsson51e1d832015-08-19 10:48:56 +0200697 struct i915_audio_component *acomp = dev_priv->audio_component;
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200698 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
699 enum port port = encoder->port;
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700700 enum pipe pipe = crtc->pipe;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200701
702 if (dev_priv->display.audio_codec_disable)
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200703 dev_priv->display.audio_codec_disable(encoder,
704 old_crtc_state,
705 old_conn_state);
David Henningsson51e1d832015-08-19 10:48:56 +0200706
Takashi Iwaicae666c2015-11-12 15:23:41 +0100707 mutex_lock(&dev_priv->av_mutex);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200708 encoder->audio_connector = NULL;
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700709 dev_priv->av_enc_map[pipe] = NULL;
Takashi Iwaicae666c2015-11-12 15:23:41 +0100710 mutex_unlock(&dev_priv->av_mutex);
711
Takashi Iwaiae891ab2018-07-11 15:17:22 +0200712 if (acomp && acomp->base.audio_ops &&
713 acomp->base.audio_ops->pin_eld_notify) {
Takashi Iwai9c9191f2017-01-31 14:16:50 -0600714 /* audio drivers expect pipe = -1 to indicate Non-MST cases */
Ville Syrjälä9f846642017-10-30 20:46:54 +0200715 if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST))
Takashi Iwai9c9191f2017-01-31 14:16:50 -0600716 pipe = -1;
Takashi Iwaiae891ab2018-07-11 15:17:22 +0200717 acomp->base.audio_ops->pin_eld_notify(acomp->base.audio_ops->audio_ptr,
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700718 (int) port, (int) pipe);
Takashi Iwai9c9191f2017-01-31 14:16:50 -0600719 }
Jerome Anand46d196e2017-01-25 04:27:50 +0530720
Ville Syrjälä20be5512017-04-27 19:02:26 +0300721 intel_lpe_audio_notify(dev_priv, pipe, port, NULL, 0, false);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200722}
723
724/**
Imre Deak88212942016-03-16 13:38:53 +0200725 * intel_init_audio_hooks - Set up chip specific audio hooks
726 * @dev_priv: device private
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200727 */
Imre Deak88212942016-03-16 13:38:53 +0200728void intel_init_audio_hooks(struct drm_i915_private *dev_priv)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200729{
Imre Deak88212942016-03-16 13:38:53 +0200730 if (IS_G4X(dev_priv)) {
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200731 dev_priv->display.audio_codec_enable = g4x_audio_codec_enable;
Jani Nikula76d8d3e2014-10-27 16:26:57 +0200732 dev_priv->display.audio_codec_disable = g4x_audio_codec_disable;
Imre Deak88212942016-03-16 13:38:53 +0200733 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200734 dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
Jani Nikula495a5bb2014-10-27 16:26:55 +0200735 dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +0000736 } else if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8) {
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200737 dev_priv->display.audio_codec_enable = hsw_audio_codec_enable;
738 dev_priv->display.audio_codec_disable = hsw_audio_codec_disable;
Imre Deak88212942016-03-16 13:38:53 +0200739 } else if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200740 dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
Jani Nikula495a5bb2014-10-27 16:26:55 +0200741 dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200742 }
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200743}
Imre Deak58fddc22015-01-08 17:54:14 +0200744
David Weinehallc49d13e2016-08-22 13:32:42 +0300745static void i915_audio_component_get_power(struct device *kdev)
Imre Deak58fddc22015-01-08 17:54:14 +0200746{
David Weinehallc49d13e2016-08-22 13:32:42 +0300747 intel_display_power_get(kdev_to_i915(kdev), POWER_DOMAIN_AUDIO);
Imre Deak58fddc22015-01-08 17:54:14 +0200748}
749
David Weinehallc49d13e2016-08-22 13:32:42 +0300750static void i915_audio_component_put_power(struct device *kdev)
Imre Deak58fddc22015-01-08 17:54:14 +0200751{
David Weinehallc49d13e2016-08-22 13:32:42 +0300752 intel_display_power_put(kdev_to_i915(kdev), POWER_DOMAIN_AUDIO);
Imre Deak58fddc22015-01-08 17:54:14 +0200753}
754
David Weinehallc49d13e2016-08-22 13:32:42 +0300755static void i915_audio_component_codec_wake_override(struct device *kdev,
Lu, Han632f3ab2015-05-05 09:05:47 +0800756 bool enable)
757{
David Weinehallc49d13e2016-08-22 13:32:42 +0300758 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
Lu, Han632f3ab2015-05-05 09:05:47 +0800759 u32 tmp;
760
Gaurav K Singhb4615732018-04-17 23:52:18 +0530761 if (!IS_GEN9(dev_priv))
Lu, Han632f3ab2015-05-05 09:05:47 +0800762 return;
763
David Weinehallc49d13e2016-08-22 13:32:42 +0300764 i915_audio_component_get_power(kdev);
Chris Wilsond838a112016-08-03 17:09:00 +0100765
Lu, Han632f3ab2015-05-05 09:05:47 +0800766 /*
767 * Enable/disable generating the codec wake signal, overriding the
768 * internal logic to generate the codec wake to controller.
769 */
770 tmp = I915_READ(HSW_AUD_CHICKENBIT);
771 tmp &= ~SKL_AUD_CODEC_WAKE_SIGNAL;
772 I915_WRITE(HSW_AUD_CHICKENBIT, tmp);
773 usleep_range(1000, 1500);
774
775 if (enable) {
776 tmp = I915_READ(HSW_AUD_CHICKENBIT);
777 tmp |= SKL_AUD_CODEC_WAKE_SIGNAL;
778 I915_WRITE(HSW_AUD_CHICKENBIT, tmp);
779 usleep_range(1000, 1500);
780 }
Chris Wilsond838a112016-08-03 17:09:00 +0100781
David Weinehallc49d13e2016-08-22 13:32:42 +0300782 i915_audio_component_put_power(kdev);
Lu, Han632f3ab2015-05-05 09:05:47 +0800783}
784
Imre Deak58fddc22015-01-08 17:54:14 +0200785/* Get CDCLK in kHz */
David Weinehallc49d13e2016-08-22 13:32:42 +0300786static int i915_audio_component_get_cdclk_freq(struct device *kdev)
Imre Deak58fddc22015-01-08 17:54:14 +0200787{
David Weinehallc49d13e2016-08-22 13:32:42 +0300788 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
Imre Deak58fddc22015-01-08 17:54:14 +0200789
790 if (WARN_ON_ONCE(!HAS_DDI(dev_priv)))
791 return -ENODEV;
792
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200793 return dev_priv->cdclk.hw.cdclk;
Imre Deak58fddc22015-01-08 17:54:14 +0200794}
795
Libin Yang31613262016-12-01 13:17:18 +0800796/*
797 * get the intel_encoder according to the parameter port and pipe
798 * intel_encoder is saved by the index of pipe
799 * MST & (pipe >= 0): return the av_enc_map[pipe],
800 * when port is matched
801 * MST & (pipe < 0): this is invalid
802 * Non-MST & (pipe >= 0): only pipe = 0 (the first device entry)
803 * will get the right intel_encoder with port matched
804 * Non-MST & (pipe < 0): get the right intel_encoder with port matched
805 */
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700806static struct intel_encoder *get_saved_enc(struct drm_i915_private *dev_priv,
807 int port, int pipe)
808{
Libin Yang31613262016-12-01 13:17:18 +0800809 struct intel_encoder *encoder;
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700810
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700811 /* MST */
Libin Yang31613262016-12-01 13:17:18 +0800812 if (pipe >= 0) {
Jani Nikulacdb3db82018-02-14 19:38:40 +0200813 if (WARN_ON(pipe >= ARRAY_SIZE(dev_priv->av_enc_map)))
814 return NULL;
815
Libin Yang31613262016-12-01 13:17:18 +0800816 encoder = dev_priv->av_enc_map[pipe];
817 /*
818 * when bootup, audio driver may not know it is
819 * MST or not. So it will poll all the port & pipe
820 * combinations
821 */
822 if (encoder != NULL && encoder->port == port &&
823 encoder->type == INTEL_OUTPUT_DP_MST)
824 return encoder;
825 }
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700826
827 /* Non-MST */
Libin Yang31613262016-12-01 13:17:18 +0800828 if (pipe > 0)
829 return NULL;
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700830
Libin Yang31613262016-12-01 13:17:18 +0800831 for_each_pipe(dev_priv, pipe) {
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700832 encoder = dev_priv->av_enc_map[pipe];
833 if (encoder == NULL)
834 continue;
835
Libin Yang31613262016-12-01 13:17:18 +0800836 if (encoder->type == INTEL_OUTPUT_DP_MST)
837 continue;
838
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700839 if (port == encoder->port)
840 return encoder;
841 }
842
843 return NULL;
844}
845
846static int i915_audio_component_sync_audio_rate(struct device *kdev, int port,
847 int pipe, int rate)
Libin Yang4a21ef72015-09-02 14:11:39 +0800848{
David Weinehallc49d13e2016-08-22 13:32:42 +0300849 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
Libin Yang7e8275c2015-09-25 09:36:12 +0800850 struct i915_audio_component *acomp = dev_priv->audio_component;
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200851 struct intel_encoder *encoder;
852 struct intel_crtc *crtc;
Takashi Iwai0bdf5a02015-11-30 18:19:39 +0100853 int err = 0;
Libin Yang4a21ef72015-09-02 14:11:39 +0800854
Libin Yang4bd2d6f2016-10-10 18:04:04 +0300855 if (!HAS_DDI(dev_priv))
Libin Yang4a21ef72015-09-02 14:11:39 +0800856 return 0;
857
David Weinehallc49d13e2016-08-22 13:32:42 +0300858 i915_audio_component_get_power(kdev);
Libin Yang4a21ef72015-09-02 14:11:39 +0800859 mutex_lock(&dev_priv->av_mutex);
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700860
Libin Yang4a21ef72015-09-02 14:11:39 +0800861 /* 1. get the pipe */
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200862 encoder = get_saved_enc(dev_priv, port, pipe);
863 if (!encoder || !encoder->base.crtc) {
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700864 DRM_DEBUG_KMS("Not valid for port %c\n", port_name(port));
Takashi Iwai0bdf5a02015-11-30 18:19:39 +0100865 err = -ENODEV;
866 goto unlock;
Libin Yang4a21ef72015-09-02 14:11:39 +0800867 }
Takashi Iwai0bdf5a02015-11-30 18:19:39 +0100868
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200869 crtc = to_intel_crtc(encoder->base.crtc);
Libin Yang4a21ef72015-09-02 14:11:39 +0800870
Libin Yang7e8275c2015-09-25 09:36:12 +0800871 /* port must be valid now, otherwise the pipe will be invalid */
872 acomp->aud_sample_rate[port] = rate;
873
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200874 hsw_audio_config_update(encoder, crtc->config);
Libin Yang4a21ef72015-09-02 14:11:39 +0800875
Takashi Iwai0bdf5a02015-11-30 18:19:39 +0100876 unlock:
Libin Yang4a21ef72015-09-02 14:11:39 +0800877 mutex_unlock(&dev_priv->av_mutex);
David Weinehallc49d13e2016-08-22 13:32:42 +0300878 i915_audio_component_put_power(kdev);
Takashi Iwai0bdf5a02015-11-30 18:19:39 +0100879 return err;
Libin Yang4a21ef72015-09-02 14:11:39 +0800880}
881
David Weinehallc49d13e2016-08-22 13:32:42 +0300882static int i915_audio_component_get_eld(struct device *kdev, int port,
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700883 int pipe, bool *enabled,
Takashi Iwaicae666c2015-11-12 15:23:41 +0100884 unsigned char *buf, int max_bytes)
885{
David Weinehallc49d13e2016-08-22 13:32:42 +0300886 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
Takashi Iwaicae666c2015-11-12 15:23:41 +0100887 struct intel_encoder *intel_encoder;
Takashi Iwaicae666c2015-11-12 15:23:41 +0100888 const u8 *eld;
889 int ret = -EINVAL;
890
891 mutex_lock(&dev_priv->av_mutex);
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700892
893 intel_encoder = get_saved_enc(dev_priv, port, pipe);
894 if (!intel_encoder) {
895 DRM_DEBUG_KMS("Not valid for port %c\n", port_name(port));
896 mutex_unlock(&dev_priv->av_mutex);
897 return ret;
898 }
899
900 ret = 0;
901 *enabled = intel_encoder->audio_connector != NULL;
902 if (*enabled) {
903 eld = intel_encoder->audio_connector->eld;
904 ret = drm_eld_size(eld);
905 memcpy(buf, eld, min(max_bytes, ret));
Takashi Iwaicae666c2015-11-12 15:23:41 +0100906 }
907
908 mutex_unlock(&dev_priv->av_mutex);
909 return ret;
Imre Deak58fddc22015-01-08 17:54:14 +0200910}
911
Takashi Iwaiae891ab2018-07-11 15:17:22 +0200912static const struct drm_audio_component_ops i915_audio_component_ops = {
Imre Deak58fddc22015-01-08 17:54:14 +0200913 .owner = THIS_MODULE,
914 .get_power = i915_audio_component_get_power,
915 .put_power = i915_audio_component_put_power,
Lu, Han632f3ab2015-05-05 09:05:47 +0800916 .codec_wake_override = i915_audio_component_codec_wake_override,
Imre Deak58fddc22015-01-08 17:54:14 +0200917 .get_cdclk_freq = i915_audio_component_get_cdclk_freq,
Libin Yang4a21ef72015-09-02 14:11:39 +0800918 .sync_audio_rate = i915_audio_component_sync_audio_rate,
Takashi Iwaicae666c2015-11-12 15:23:41 +0100919 .get_eld = i915_audio_component_get_eld,
Imre Deak58fddc22015-01-08 17:54:14 +0200920};
921
David Weinehallc49d13e2016-08-22 13:32:42 +0300922static int i915_audio_component_bind(struct device *i915_kdev,
923 struct device *hda_kdev, void *data)
Imre Deak58fddc22015-01-08 17:54:14 +0200924{
925 struct i915_audio_component *acomp = data;
David Weinehallc49d13e2016-08-22 13:32:42 +0300926 struct drm_i915_private *dev_priv = kdev_to_i915(i915_kdev);
Libin Yang7e8275c2015-09-25 09:36:12 +0800927 int i;
Imre Deak58fddc22015-01-08 17:54:14 +0200928
Takashi Iwaiae891ab2018-07-11 15:17:22 +0200929 if (WARN_ON(acomp->base.ops || acomp->base.dev))
Imre Deak58fddc22015-01-08 17:54:14 +0200930 return -EEXIST;
931
Chris Wilson91c8a322016-07-05 10:40:23 +0100932 drm_modeset_lock_all(&dev_priv->drm);
Takashi Iwaiae891ab2018-07-11 15:17:22 +0200933 acomp->base.ops = &i915_audio_component_ops;
934 acomp->base.dev = i915_kdev;
Libin Yang7e8275c2015-09-25 09:36:12 +0800935 BUILD_BUG_ON(MAX_PORTS != I915_MAX_PORTS);
936 for (i = 0; i < ARRAY_SIZE(acomp->aud_sample_rate); i++)
937 acomp->aud_sample_rate[i] = 0;
David Henningsson51e1d832015-08-19 10:48:56 +0200938 dev_priv->audio_component = acomp;
Chris Wilson91c8a322016-07-05 10:40:23 +0100939 drm_modeset_unlock_all(&dev_priv->drm);
Imre Deak58fddc22015-01-08 17:54:14 +0200940
941 return 0;
942}
943
David Weinehallc49d13e2016-08-22 13:32:42 +0300944static void i915_audio_component_unbind(struct device *i915_kdev,
945 struct device *hda_kdev, void *data)
Imre Deak58fddc22015-01-08 17:54:14 +0200946{
947 struct i915_audio_component *acomp = data;
David Weinehallc49d13e2016-08-22 13:32:42 +0300948 struct drm_i915_private *dev_priv = kdev_to_i915(i915_kdev);
Imre Deak58fddc22015-01-08 17:54:14 +0200949
Chris Wilson91c8a322016-07-05 10:40:23 +0100950 drm_modeset_lock_all(&dev_priv->drm);
Takashi Iwaiae891ab2018-07-11 15:17:22 +0200951 acomp->base.ops = NULL;
952 acomp->base.dev = NULL;
David Henningsson51e1d832015-08-19 10:48:56 +0200953 dev_priv->audio_component = NULL;
Chris Wilson91c8a322016-07-05 10:40:23 +0100954 drm_modeset_unlock_all(&dev_priv->drm);
Imre Deak58fddc22015-01-08 17:54:14 +0200955}
956
957static const struct component_ops i915_audio_component_bind_ops = {
958 .bind = i915_audio_component_bind,
959 .unbind = i915_audio_component_unbind,
960};
961
962/**
963 * i915_audio_component_init - initialize and register the audio component
964 * @dev_priv: i915 device instance
965 *
966 * This will register with the component framework a child component which
967 * will bind dynamically to the snd_hda_intel driver's corresponding master
968 * component when the latter is registered. During binding the child
969 * initializes an instance of struct i915_audio_component which it receives
970 * from the master. The master can then start to use the interface defined by
971 * this struct. Each side can break the binding at any point by deregistering
972 * its own component after which each side's component unbind callback is
973 * called.
974 *
975 * We ignore any error during registration and continue with reduced
976 * functionality (i.e. without HDMI audio).
977 */
978void i915_audio_component_init(struct drm_i915_private *dev_priv)
979{
980 int ret;
981
Chris Wilson91c8a322016-07-05 10:40:23 +0100982 ret = component_add(dev_priv->drm.dev, &i915_audio_component_bind_ops);
Imre Deak58fddc22015-01-08 17:54:14 +0200983 if (ret < 0) {
984 DRM_ERROR("failed to add audio component (%d)\n", ret);
985 /* continue with reduced functionality */
986 return;
987 }
988
989 dev_priv->audio_component_registered = true;
990}
991
992/**
993 * i915_audio_component_cleanup - deregister the audio component
994 * @dev_priv: i915 device instance
995 *
996 * Deregisters the audio component, breaking any existing binding to the
997 * corresponding snd_hda_intel driver's master component.
998 */
999void i915_audio_component_cleanup(struct drm_i915_private *dev_priv)
1000{
1001 if (!dev_priv->audio_component_registered)
1002 return;
1003
Chris Wilson91c8a322016-07-05 10:40:23 +01001004 component_del(dev_priv->drm.dev, &i915_audio_component_bind_ops);
Imre Deak58fddc22015-01-08 17:54:14 +02001005 dev_priv->audio_component_registered = false;
1006}
Jerome Anandeef57322017-01-25 04:27:49 +05301007
1008/**
1009 * intel_audio_init() - Initialize the audio driver either using
1010 * component framework or using lpe audio bridge
1011 * @dev_priv: the i915 drm device private data
1012 *
1013 */
1014void intel_audio_init(struct drm_i915_private *dev_priv)
1015{
1016 if (intel_lpe_audio_init(dev_priv) < 0)
1017 i915_audio_component_init(dev_priv);
1018}
1019
1020/**
1021 * intel_audio_deinit() - deinitialize the audio driver
1022 * @dev_priv: the i915 drm device private data
1023 *
1024 */
1025void intel_audio_deinit(struct drm_i915_private *dev_priv)
1026{
1027 if ((dev_priv)->lpe_audio.platdev != NULL)
1028 intel_lpe_audio_teardown(dev_priv);
1029 else
1030 i915_audio_component_cleanup(dev_priv);
1031}