Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 1999 Niibe Yutaka |
Paul Mundt | cdcc970 | 2007-11-09 16:37:18 +0900 | [diff] [blame] | 3 | * Copyright (C) 2003 - 2007 Paul Mundt |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | * |
| 5 | * ASID handling idea taken from MIPS implementation. |
| 6 | */ |
| 7 | #ifndef __ASM_SH_MMU_CONTEXT_H |
| 8 | #define __ASM_SH_MMU_CONTEXT_H |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | |
Paul Mundt | cdcc970 | 2007-11-09 16:37:18 +0900 | [diff] [blame] | 10 | #ifdef __KERNEL__ |
Paul Mundt | f15cbe6 | 2008-07-29 08:09:44 +0900 | [diff] [blame] | 11 | #include <cpu/mmu_context.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 12 | #include <asm/tlbflush.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | #include <asm/uaccess.h> |
| 14 | #include <asm/io.h> |
Jeremy Fitzhardinge | d6dd61c | 2007-05-02 19:27:14 +0200 | [diff] [blame] | 15 | #include <asm-generic/mm_hooks.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | |
| 17 | /* |
| 18 | * The MMU "context" consists of two things: |
| 19 | * (a) TLB cache version (or round, cycle whatever expression you like) |
| 20 | * (b) ASID (Address Space IDentifier) |
| 21 | */ |
Paul Mundt | 8263a67 | 2009-03-17 17:49:49 +0900 | [diff] [blame] | 22 | #ifdef CONFIG_CPU_HAS_PTEAEX |
| 23 | #define MMU_CONTEXT_ASID_MASK 0x0000ffff |
| 24 | #else |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 | #define MMU_CONTEXT_ASID_MASK 0x000000ff |
Paul Mundt | 8263a67 | 2009-03-17 17:49:49 +0900 | [diff] [blame] | 26 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | |
Paul Mundt | 8263a67 | 2009-03-17 17:49:49 +0900 | [diff] [blame] | 28 | #define MMU_CONTEXT_VERSION_MASK (~0UL & ~MMU_CONTEXT_ASID_MASK) |
| 29 | #define MMU_CONTEXT_FIRST_VERSION (MMU_CONTEXT_ASID_MASK + 1) |
| 30 | |
| 31 | /* Impossible ASID value, to differentiate from NO_CONTEXT. */ |
| 32 | #define MMU_NO_ASID MMU_CONTEXT_FIRST_VERSION |
| 33 | #define NO_CONTEXT 0UL |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 34 | |
Paul Mundt | aec5e0e | 2006-12-25 09:51:47 +0900 | [diff] [blame] | 35 | #define asid_cache(cpu) (cpu_data[cpu].asid_cache) |
Paul Mundt | 761656e | 2008-07-28 18:39:25 +0900 | [diff] [blame] | 36 | |
| 37 | #ifdef CONFIG_MMU |
Paul Mundt | cdcc970 | 2007-11-09 16:37:18 +0900 | [diff] [blame] | 38 | #define cpu_context(cpu, mm) ((mm)->context.id[cpu]) |
| 39 | |
| 40 | #define cpu_asid(cpu, mm) \ |
| 41 | (cpu_context((cpu), (mm)) & MMU_CONTEXT_ASID_MASK) |
Paul Mundt | aec5e0e | 2006-12-25 09:51:47 +0900 | [diff] [blame] | 42 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 43 | /* |
| 44 | * Virtual Page Number mask |
| 45 | */ |
| 46 | #define MMU_VPN_MASK 0xfffff000 |
| 47 | |
Paul Mundt | cdcc970 | 2007-11-09 16:37:18 +0900 | [diff] [blame] | 48 | #if defined(CONFIG_SUPERH32) |
David Howells | a1ce392 | 2012-10-02 18:01:25 +0100 | [diff] [blame] | 49 | #include <asm/mmu_context_32.h> |
Paul Mundt | cdcc970 | 2007-11-09 16:37:18 +0900 | [diff] [blame] | 50 | #else |
David Howells | a1ce392 | 2012-10-02 18:01:25 +0100 | [diff] [blame] | 51 | #include <asm/mmu_context_64.h> |
Paul Mundt | cdcc970 | 2007-11-09 16:37:18 +0900 | [diff] [blame] | 52 | #endif |
| 53 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | /* |
| 55 | * Get MMU context if needed. |
| 56 | */ |
Paul Mundt | aec5e0e | 2006-12-25 09:51:47 +0900 | [diff] [blame] | 57 | static inline void get_mmu_context(struct mm_struct *mm, unsigned int cpu) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 58 | { |
Paul Mundt | aec5e0e | 2006-12-25 09:51:47 +0900 | [diff] [blame] | 59 | unsigned long asid = asid_cache(cpu); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 60 | |
| 61 | /* Check if we have old version of context. */ |
Paul Mundt | aec5e0e | 2006-12-25 09:51:47 +0900 | [diff] [blame] | 62 | if (((cpu_context(cpu, mm) ^ asid) & MMU_CONTEXT_VERSION_MASK) == 0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 63 | /* It's up to date, do nothing */ |
| 64 | return; |
| 65 | |
| 66 | /* It's old, we need to get new context with new version. */ |
Paul Mundt | aec5e0e | 2006-12-25 09:51:47 +0900 | [diff] [blame] | 67 | if (!(++asid & MMU_CONTEXT_ASID_MASK)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 68 | /* |
| 69 | * We exhaust ASID of this version. |
| 70 | * Flush all TLB and start new cycle. |
| 71 | */ |
Paul Mundt | 711e522 | 2009-08-20 17:24:40 +0900 | [diff] [blame] | 72 | local_flush_tlb_all(); |
Stuart Menefy | 6e4662f | 2006-11-21 13:53:44 +0900 | [diff] [blame] | 73 | |
Paul Mundt | cdcc970 | 2007-11-09 16:37:18 +0900 | [diff] [blame] | 74 | #ifdef CONFIG_SUPERH64 |
| 75 | /* |
| 76 | * The SH-5 cache uses the ASIDs, requiring both the I and D |
| 77 | * cache to be flushed when the ASID is exhausted. Weak. |
| 78 | */ |
| 79 | flush_cache_all(); |
| 80 | #endif |
| 81 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 82 | /* |
| 83 | * Fix version; Note that we avoid version #0 |
Michael Opdenacker | aa5e5dc | 2013-09-18 06:00:43 +0200 | [diff] [blame] | 84 | * to distinguish NO_CONTEXT. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 | */ |
Paul Mundt | aec5e0e | 2006-12-25 09:51:47 +0900 | [diff] [blame] | 86 | if (!asid) |
| 87 | asid = MMU_CONTEXT_FIRST_VERSION; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 88 | } |
Paul Mundt | aec5e0e | 2006-12-25 09:51:47 +0900 | [diff] [blame] | 89 | |
| 90 | cpu_context(cpu, mm) = asid_cache(cpu) = asid; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 91 | } |
| 92 | |
| 93 | /* |
| 94 | * Initialize the context related info for a new mm_struct |
| 95 | * instance. |
| 96 | */ |
Stuart Menefy | 6e4662f | 2006-11-21 13:53:44 +0900 | [diff] [blame] | 97 | static inline int init_new_context(struct task_struct *tsk, |
Paul Mundt | aec5e0e | 2006-12-25 09:51:47 +0900 | [diff] [blame] | 98 | struct mm_struct *mm) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 99 | { |
Paul Mundt | aec5e0e | 2006-12-25 09:51:47 +0900 | [diff] [blame] | 100 | int i; |
| 101 | |
| 102 | for (i = 0; i < num_online_cpus(); i++) |
| 103 | cpu_context(i, mm) = NO_CONTEXT; |
| 104 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 105 | return 0; |
| 106 | } |
| 107 | |
| 108 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 109 | * After we have set current->mm to a new value, this activates |
| 110 | * the context for the new mm so we see the new mappings. |
| 111 | */ |
Paul Mundt | aec5e0e | 2006-12-25 09:51:47 +0900 | [diff] [blame] | 112 | static inline void activate_context(struct mm_struct *mm, unsigned int cpu) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 113 | { |
Paul Mundt | aec5e0e | 2006-12-25 09:51:47 +0900 | [diff] [blame] | 114 | get_mmu_context(mm, cpu); |
| 115 | set_asid(cpu_asid(cpu, mm)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 116 | } |
| 117 | |
Stuart Menefy | 6e4662f | 2006-11-21 13:53:44 +0900 | [diff] [blame] | 118 | static inline void switch_mm(struct mm_struct *prev, |
| 119 | struct mm_struct *next, |
| 120 | struct task_struct *tsk) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 121 | { |
Paul Mundt | aec5e0e | 2006-12-25 09:51:47 +0900 | [diff] [blame] | 122 | unsigned int cpu = smp_processor_id(); |
| 123 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 124 | if (likely(prev != next)) { |
Rusty Russell | 74c86d6 | 2009-06-12 22:33:14 +0930 | [diff] [blame] | 125 | cpumask_set_cpu(cpu, mm_cpumask(next)); |
Stuart Menefy | 6e4662f | 2006-11-21 13:53:44 +0900 | [diff] [blame] | 126 | set_TTB(next->pgd); |
Paul Mundt | aec5e0e | 2006-12-25 09:51:47 +0900 | [diff] [blame] | 127 | activate_context(next, cpu); |
| 128 | } else |
Rusty Russell | 74c86d6 | 2009-06-12 22:33:14 +0930 | [diff] [blame] | 129 | if (!cpumask_test_and_set_cpu(cpu, mm_cpumask(next))) |
Paul Mundt | aec5e0e | 2006-12-25 09:51:47 +0900 | [diff] [blame] | 130 | activate_context(next, cpu); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 131 | } |
Paul Mundt | 7b27582 | 2009-06-14 23:23:41 +0900 | [diff] [blame] | 132 | |
| 133 | #define activate_mm(prev, next) switch_mm((prev),(next),NULL) |
| 134 | #define deactivate_mm(tsk,mm) do { } while (0) |
| 135 | #define enter_lazy_tlb(mm,tsk) do { } while (0) |
| 136 | |
Paul Mundt | cdcc970 | 2007-11-09 16:37:18 +0900 | [diff] [blame] | 137 | #else |
Paul Mundt | 7b27582 | 2009-06-14 23:23:41 +0900 | [diff] [blame] | 138 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 139 | #define set_asid(asid) do { } while (0) |
| 140 | #define get_asid() (0) |
Paul Mundt | 35724a0 | 2008-12-10 18:17:19 +0900 | [diff] [blame] | 141 | #define cpu_asid(cpu, mm) ({ (void)cpu; NO_CONTEXT; }) |
Paul Mundt | ccd8058 | 2008-04-25 12:58:40 +0900 | [diff] [blame] | 142 | #define switch_and_save_asid(asid) (0) |
Paul Mundt | 0106662 | 2007-03-28 16:38:13 +0900 | [diff] [blame] | 143 | #define set_TTB(pgd) do { } while (0) |
| 144 | #define get_TTB() (0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 145 | |
Paul Mundt | 7b27582 | 2009-06-14 23:23:41 +0900 | [diff] [blame] | 146 | #include <asm-generic/mmu_context.h> |
| 147 | |
| 148 | #endif /* CONFIG_MMU */ |
Paul Mundt | cdcc970 | 2007-11-09 16:37:18 +0900 | [diff] [blame] | 149 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 150 | #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4) |
| 151 | /* |
| 152 | * If this processor has an MMU, we need methods to turn it off/on .. |
| 153 | * paging_init() will also have to be updated for the processor in |
| 154 | * question. |
| 155 | */ |
| 156 | static inline void enable_mmu(void) |
| 157 | { |
Paul Mundt | aec5e0e | 2006-12-25 09:51:47 +0900 | [diff] [blame] | 158 | unsigned int cpu = smp_processor_id(); |
| 159 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 160 | /* Enable MMU */ |
Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 161 | __raw_writel(MMU_CONTROL_INIT, MMUCR); |
Paul Mundt | 2984762 | 2006-09-27 14:57:44 +0900 | [diff] [blame] | 162 | ctrl_barrier(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 163 | |
Paul Mundt | aec5e0e | 2006-12-25 09:51:47 +0900 | [diff] [blame] | 164 | if (asid_cache(cpu) == NO_CONTEXT) |
| 165 | asid_cache(cpu) = MMU_CONTEXT_FIRST_VERSION; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 166 | |
Paul Mundt | aec5e0e | 2006-12-25 09:51:47 +0900 | [diff] [blame] | 167 | set_asid(asid_cache(cpu) & MMU_CONTEXT_ASID_MASK); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 168 | } |
| 169 | |
| 170 | static inline void disable_mmu(void) |
| 171 | { |
| 172 | unsigned long cr; |
| 173 | |
Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 174 | cr = __raw_readl(MMUCR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 175 | cr &= ~MMU_CONTROL_INIT; |
Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 176 | __raw_writel(cr, MMUCR); |
Paul Mundt | 2984762 | 2006-09-27 14:57:44 +0900 | [diff] [blame] | 177 | |
| 178 | ctrl_barrier(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 179 | } |
| 180 | #else |
| 181 | /* |
| 182 | * MMU control handlers for processors lacking memory |
| 183 | * management hardware. |
| 184 | */ |
Paul Mundt | 0106662 | 2007-03-28 16:38:13 +0900 | [diff] [blame] | 185 | #define enable_mmu() do { } while (0) |
| 186 | #define disable_mmu() do { } while (0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 187 | #endif |
| 188 | |
| 189 | #endif /* __KERNEL__ */ |
| 190 | #endif /* __ASM_SH_MMU_CONTEXT_H */ |