blob: b9f66b1384a61a251a3652265d7c23dd7a24ba0b [file] [log] [blame]
Thomas Gleixneraaf49892019-05-19 15:51:47 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Rui Feng5da4e042017-11-29 17:09:56 +08002/* Driver for Realtek PCI-Express card reader
3 *
4 * Copyright(c) 2016-2017 Realtek Semiconductor Corp. All rights reserved.
5 *
Rui Feng5da4e042017-11-29 17:09:56 +08006 * Author:
7 * Steven FENG <steven_feng@realsil.com.cn>
8 * Rui FENG <rui_feng@realsil.com.cn>
9 * Wei WANG <wei_wang@realsil.com.cn>
10 */
11
12#include <linux/module.h>
13#include <linux/delay.h>
14#include <linux/rtsx_pci.h>
15
16#include "rts5260.h"
17#include "rtsx_pcr.h"
18
19static u8 rts5260_get_ic_version(struct rtsx_pcr *pcr)
20{
21 u8 val;
22
23 rtsx_pci_read_register(pcr, DUMMY_REG_RESET_0, &val);
24 return val & IC_VERSION_MASK;
25}
26
27static void rts5260_fill_driving(struct rtsx_pcr *pcr, u8 voltage)
28{
29 u8 driving_3v3[6][3] = {
30 {0x94, 0x94, 0x94},
31 {0x11, 0x11, 0x18},
32 {0x55, 0x55, 0x5C},
33 {0x94, 0x94, 0x94},
34 {0x94, 0x94, 0x94},
35 {0xFF, 0xFF, 0xFF},
36 };
37 u8 driving_1v8[6][3] = {
38 {0x9A, 0x89, 0x89},
39 {0xC4, 0xC4, 0xC4},
40 {0x3C, 0x3C, 0x3C},
41 {0x9B, 0x99, 0x99},
42 {0x9A, 0x89, 0x89},
43 {0xFE, 0xFE, 0xFE},
44 };
45 u8 (*driving)[3], drive_sel;
46
47 if (voltage == OUTPUT_3V3) {
48 driving = driving_3v3;
49 drive_sel = pcr->sd30_drive_sel_3v3;
50 } else {
51 driving = driving_1v8;
52 drive_sel = pcr->sd30_drive_sel_1v8;
53 }
54
RickyWubede03a2019-02-19 20:49:58 +080055 rtsx_pci_write_register(pcr, SD30_CLK_DRIVE_SEL,
Rui Feng5da4e042017-11-29 17:09:56 +080056 0xFF, driving[drive_sel][0]);
RickyWubede03a2019-02-19 20:49:58 +080057
58 rtsx_pci_write_register(pcr, SD30_CMD_DRIVE_SEL,
Rui Feng5da4e042017-11-29 17:09:56 +080059 0xFF, driving[drive_sel][1]);
RickyWubede03a2019-02-19 20:49:58 +080060
61 rtsx_pci_write_register(pcr, SD30_CMD_DRIVE_SEL,
Rui Feng5da4e042017-11-29 17:09:56 +080062 0xFF, driving[drive_sel][2]);
63}
64
65static void rtsx_base_fetch_vendor_settings(struct rtsx_pcr *pcr)
66{
Bjorn Helgaas22bf3252020-07-21 16:23:34 -050067 struct pci_dev *pdev = pcr->pci;
Rui Feng5da4e042017-11-29 17:09:56 +080068 u32 reg;
69
Bjorn Helgaas22bf3252020-07-21 16:23:34 -050070 pci_read_config_dword(pdev, PCR_SETTING_REG1, &reg);
Rui Feng5da4e042017-11-29 17:09:56 +080071 pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG1, reg);
72
73 if (!rtsx_vendor_setting_valid(reg)) {
74 pcr_dbg(pcr, "skip fetch vendor setting\n");
75 return;
76 }
77
78 pcr->aspm_en = rtsx_reg_to_aspm(reg);
79 pcr->sd30_drive_sel_1v8 = rtsx_reg_to_sd30_drive_sel_1v8(reg);
80 pcr->card_drive_sel &= 0x3F;
81 pcr->card_drive_sel |= rtsx_reg_to_card_drive_sel(reg);
82
Bjorn Helgaas22bf3252020-07-21 16:23:34 -050083 pci_read_config_dword(pdev, PCR_SETTING_REG2, &reg);
Rui Feng5da4e042017-11-29 17:09:56 +080084 pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG2, reg);
85 pcr->sd30_drive_sel_3v3 = rtsx_reg_to_sd30_drive_sel_3v3(reg);
86 if (rtsx_reg_check_reverse_socket(reg))
87 pcr->flags |= PCR_REVERSE_SOCKET;
88}
89
90static void rtsx_base_force_power_down(struct rtsx_pcr *pcr, u8 pm_state)
91{
92 /* Set relink_time to 0 */
93 rtsx_pci_write_register(pcr, AUTOLOAD_CFG_BASE + 1, MASK_8_BIT_DEF, 0);
94 rtsx_pci_write_register(pcr, AUTOLOAD_CFG_BASE + 2, MASK_8_BIT_DEF, 0);
95 rtsx_pci_write_register(pcr, AUTOLOAD_CFG_BASE + 3,
96 RELINK_TIME_MASK, 0);
97
98 if (pm_state == HOST_ENTER_S3)
99 rtsx_pci_write_register(pcr, pcr->reg_pm_ctrl3,
100 D3_DELINK_MODE_EN, D3_DELINK_MODE_EN);
101
102 rtsx_pci_write_register(pcr, FPDCTL, ALL_POWER_DOWN, ALL_POWER_DOWN);
103}
104
105static int rtsx_base_enable_auto_blink(struct rtsx_pcr *pcr)
106{
107 return rtsx_pci_write_register(pcr, OLT_LED_CTL,
108 LED_SHINE_MASK, LED_SHINE_EN);
109}
110
111static int rtsx_base_disable_auto_blink(struct rtsx_pcr *pcr)
112{
113 return rtsx_pci_write_register(pcr, OLT_LED_CTL,
114 LED_SHINE_MASK, LED_SHINE_DISABLE);
115}
116
117static int rts5260_turn_on_led(struct rtsx_pcr *pcr)
118{
119 return rtsx_pci_write_register(pcr, RTS5260_REG_GPIO_CTL0,
120 RTS5260_REG_GPIO_MASK, RTS5260_REG_GPIO_ON);
121}
122
123static int rts5260_turn_off_led(struct rtsx_pcr *pcr)
124{
125 return rtsx_pci_write_register(pcr, RTS5260_REG_GPIO_CTL0,
126 RTS5260_REG_GPIO_MASK, RTS5260_REG_GPIO_OFF);
127}
128
129/* SD Pull Control Enable:
130 * SD_DAT[3:0] ==> pull up
131 * SD_CD ==> pull up
132 * SD_WP ==> pull up
133 * SD_CMD ==> pull up
134 * SD_CLK ==> pull down
135 */
136static const u32 rts5260_sd_pull_ctl_enable_tbl[] = {
137 RTSX_REG_PAIR(CARD_PULL_CTL1, 0x66),
138 RTSX_REG_PAIR(CARD_PULL_CTL2, 0xAA),
139 RTSX_REG_PAIR(CARD_PULL_CTL3, 0xE9),
140 RTSX_REG_PAIR(CARD_PULL_CTL4, 0xAA),
141 0,
142};
143
144/* SD Pull Control Disable:
145 * SD_DAT[3:0] ==> pull down
146 * SD_CD ==> pull up
147 * SD_WP ==> pull down
148 * SD_CMD ==> pull down
149 * SD_CLK ==> pull down
150 */
151static const u32 rts5260_sd_pull_ctl_disable_tbl[] = {
152 RTSX_REG_PAIR(CARD_PULL_CTL1, 0x66),
153 RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
154 RTSX_REG_PAIR(CARD_PULL_CTL3, 0xD5),
155 RTSX_REG_PAIR(CARD_PULL_CTL4, 0x55),
156 0,
157};
158
159/* MS Pull Control Enable:
160 * MS CD ==> pull up
161 * others ==> pull down
162 */
163static const u32 rts5260_ms_pull_ctl_enable_tbl[] = {
164 RTSX_REG_PAIR(CARD_PULL_CTL4, 0x55),
165 RTSX_REG_PAIR(CARD_PULL_CTL5, 0x55),
166 RTSX_REG_PAIR(CARD_PULL_CTL6, 0x15),
167 0,
168};
169
170/* MS Pull Control Disable:
171 * MS CD ==> pull up
172 * others ==> pull down
173 */
174static const u32 rts5260_ms_pull_ctl_disable_tbl[] = {
175 RTSX_REG_PAIR(CARD_PULL_CTL4, 0x55),
176 RTSX_REG_PAIR(CARD_PULL_CTL5, 0x55),
177 RTSX_REG_PAIR(CARD_PULL_CTL6, 0x15),
178 0,
179};
180
181static int sd_set_sample_push_timing_sd30(struct rtsx_pcr *pcr)
182{
183 rtsx_pci_write_register(pcr, SD_CFG1, SD_MODE_SELECT_MASK
184 | SD_ASYNC_FIFO_NOT_RST, SD_30_MODE | SD_ASYNC_FIFO_NOT_RST);
185 rtsx_pci_write_register(pcr, CLK_CTL, CLK_LOW_FREQ, CLK_LOW_FREQ);
186 rtsx_pci_write_register(pcr, CARD_CLK_SOURCE, 0xFF,
RickyWubede03a2019-02-19 20:49:58 +0800187 CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
Rui Feng5da4e042017-11-29 17:09:56 +0800188 rtsx_pci_write_register(pcr, CLK_CTL, CLK_LOW_FREQ, 0);
189
190 return 0;
191}
192
193static int rts5260_card_power_on(struct rtsx_pcr *pcr, int card)
194{
Rui Feng5da4e042017-11-29 17:09:56 +0800195 struct rtsx_cr_option *option = &pcr->option;
196
197 if (option->ocp_en)
198 rtsx_pci_enable_ocp(pcr);
199
Rui Feng5da4e042017-11-29 17:09:56 +0800200
RickyWubede03a2019-02-19 20:49:58 +0800201 rtsx_pci_write_register(pcr, LDO_CONFIG2, DV331812_VDD1, DV331812_VDD1);
202 rtsx_pci_write_register(pcr, LDO_VCC_CFG0,
Rui Feng5da4e042017-11-29 17:09:56 +0800203 RTS5260_DVCC_TUNE_MASK, RTS5260_DVCC_33);
Rui Feng5da4e042017-11-29 17:09:56 +0800204
RickyWubede03a2019-02-19 20:49:58 +0800205 rtsx_pci_write_register(pcr, LDO_VCC_CFG1, LDO_POW_SDVDD1_MASK,
206 LDO_POW_SDVDD1_ON);
207
208 rtsx_pci_write_register(pcr, LDO_CONFIG2,
209 DV331812_POWERON, DV331812_POWERON);
Rui Feng5da4e042017-11-29 17:09:56 +0800210 msleep(20);
211
212 if (pcr->extra_caps & EXTRA_CAPS_SD_SDR50 ||
213 pcr->extra_caps & EXTRA_CAPS_SD_SDR104)
214 sd_set_sample_push_timing_sd30(pcr);
215
216 /* Initialize SD_CFG1 register */
217 rtsx_pci_write_register(pcr, SD_CFG1, 0xFF,
218 SD_CLK_DIVIDE_128 | SD_20_MODE);
219
220 rtsx_pci_write_register(pcr, SD_SAMPLE_POINT_CTL,
221 0xFF, SD20_RX_POS_EDGE);
222 rtsx_pci_write_register(pcr, SD_PUSH_POINT_CTL, 0xFF, 0);
223 rtsx_pci_write_register(pcr, CARD_STOP, SD_STOP | SD_CLR_ERR,
224 SD_STOP | SD_CLR_ERR);
225
226 /* Reset SD_CFG3 register */
227 rtsx_pci_write_register(pcr, SD_CFG3, SD30_CLK_END_EN, 0);
228 rtsx_pci_write_register(pcr, REG_SD_STOP_SDCLK_CFG,
RickyWubede03a2019-02-19 20:49:58 +0800229 SD30_CLK_STOP_CFG_EN | SD30_CLK_STOP_CFG1 |
230 SD30_CLK_STOP_CFG0, 0);
Rui Feng5da4e042017-11-29 17:09:56 +0800231
232 rtsx_pci_write_register(pcr, REG_PRE_RW_MODE, EN_INFINITE_MODE, 0);
233
zhong jiang9964f8c2019-09-13 01:04:01 +0800234 return 0;
Rui Feng5da4e042017-11-29 17:09:56 +0800235}
236
237static int rts5260_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage)
238{
239 switch (voltage) {
240 case OUTPUT_3V3:
241 rtsx_pci_write_register(pcr, LDO_CONFIG2,
242 DV331812_VDD1, DV331812_VDD1);
243 rtsx_pci_write_register(pcr, LDO_DV18_CFG,
244 DV331812_MASK, DV331812_33);
245 rtsx_pci_write_register(pcr, SD_PAD_CTL, SD_IO_USING_1V8, 0);
246 break;
247 case OUTPUT_1V8:
248 rtsx_pci_write_register(pcr, LDO_CONFIG2,
249 DV331812_VDD1, DV331812_VDD1);
250 rtsx_pci_write_register(pcr, LDO_DV18_CFG,
251 DV331812_MASK, DV331812_17);
252 rtsx_pci_write_register(pcr, SD_PAD_CTL, SD_IO_USING_1V8,
253 SD_IO_USING_1V8);
254 break;
255 default:
256 return -EINVAL;
257 }
258
259 /* set pad drive */
Rui Feng5da4e042017-11-29 17:09:56 +0800260 rts5260_fill_driving(pcr, voltage);
RickyWubede03a2019-02-19 20:49:58 +0800261
262 return 0;
Rui Feng5da4e042017-11-29 17:09:56 +0800263}
264
265static void rts5260_stop_cmd(struct rtsx_pcr *pcr)
266{
267 rtsx_pci_writel(pcr, RTSX_HCBCTLR, STOP_CMD);
268 rtsx_pci_writel(pcr, RTSX_HDBCTLR, STOP_DMA);
269 rtsx_pci_write_register(pcr, RTS5260_DMA_RST_CTL_0,
270 RTS5260_DMA_RST | RTS5260_ADMA3_RST,
271 RTS5260_DMA_RST | RTS5260_ADMA3_RST);
272 rtsx_pci_write_register(pcr, RBCTL, RB_FLUSH, RB_FLUSH);
273}
274
275static void rts5260_card_before_power_off(struct rtsx_pcr *pcr)
276{
Rui Feng5da4e042017-11-29 17:09:56 +0800277 rts5260_stop_cmd(pcr);
278 rts5260_switch_output_voltage(pcr, OUTPUT_3V3);
279
Rui Feng5da4e042017-11-29 17:09:56 +0800280}
281
282static int rts5260_card_power_off(struct rtsx_pcr *pcr, int card)
283{
284 int err = 0;
285
286 rts5260_card_before_power_off(pcr);
RickyWubede03a2019-02-19 20:49:58 +0800287 err = rtsx_pci_write_register(pcr, LDO_VCC_CFG1,
Rui Feng5da4e042017-11-29 17:09:56 +0800288 LDO_POW_SDVDD1_MASK, LDO_POW_SDVDD1_OFF);
RickyWubede03a2019-02-19 20:49:58 +0800289 err = rtsx_pci_write_register(pcr, LDO_CONFIG2,
Rui Feng5da4e042017-11-29 17:09:56 +0800290 DV331812_POWERON, DV331812_POWEROFF);
RickyWubede03a2019-02-19 20:49:58 +0800291 if (pcr->option.ocp_en)
292 rtsx_pci_disable_ocp(pcr);
Rui Feng5da4e042017-11-29 17:09:56 +0800293
294 return err;
295}
296
297static void rts5260_init_ocp(struct rtsx_pcr *pcr)
298{
299 struct rtsx_cr_option *option = &pcr->option;
300
301 if (option->ocp_en) {
302 u8 mask, val;
303
RickyWubede03a2019-02-19 20:49:58 +0800304
305 rtsx_pci_write_register(pcr, RTS5260_DVCC_CTRL,
306 RTS5260_DVCC_OCP_THD_MASK,
307 option->sd_800mA_ocp_thd);
308
309 rtsx_pci_write_register(pcr, RTS5260_DV331812_CFG,
310 RTS5260_DV331812_OCP_THD_MASK,
311 RTS5260_DV331812_OCP_THD_270);
312
313 mask = SD_OCP_GLITCH_MASK;
314 val = pcr->hw_param.ocp_glitch;
315 rtsx_pci_write_register(pcr, REG_OCPGLITCH, mask, val);
Rui Feng5da4e042017-11-29 17:09:56 +0800316 rtsx_pci_write_register(pcr, RTS5260_DVCC_CTRL,
317 RTS5260_DVCC_OCP_EN |
318 RTS5260_DVCC_OCP_CL_EN,
319 RTS5260_DVCC_OCP_EN |
320 RTS5260_DVCC_OCP_CL_EN);
Rui Feng5da4e042017-11-29 17:09:56 +0800321
322 rtsx_pci_enable_ocp(pcr);
323 } else {
324 rtsx_pci_write_register(pcr, RTS5260_DVCC_CTRL,
325 RTS5260_DVCC_OCP_EN |
326 RTS5260_DVCC_OCP_CL_EN, 0);
Rui Feng5da4e042017-11-29 17:09:56 +0800327 }
328}
329
330static void rts5260_enable_ocp(struct rtsx_pcr *pcr)
331{
332 u8 val = 0;
333
Rui Feng5da4e042017-11-29 17:09:56 +0800334 val = SD_OCP_INT_EN | SD_DETECT_EN;
Rui Feng5da4e042017-11-29 17:09:56 +0800335 rtsx_pci_write_register(pcr, REG_OCPCTL, 0xFF, val);
RickyWubede03a2019-02-19 20:49:58 +0800336
Rui Feng5da4e042017-11-29 17:09:56 +0800337}
338
339static void rts5260_disable_ocp(struct rtsx_pcr *pcr)
340{
341 u8 mask = 0;
342
343 mask = SD_OCP_INT_EN | SD_DETECT_EN;
Rui Feng5da4e042017-11-29 17:09:56 +0800344 rtsx_pci_write_register(pcr, REG_OCPCTL, mask, 0);
Rui Feng5da4e042017-11-29 17:09:56 +0800345
Rui Feng5da4e042017-11-29 17:09:56 +0800346}
347
RickyWubede03a2019-02-19 20:49:58 +0800348
Colin Ian King75a89802018-02-07 13:23:27 +0000349static int rts5260_get_ocpstat(struct rtsx_pcr *pcr, u8 *val)
Rui Feng5da4e042017-11-29 17:09:56 +0800350{
351 return rtsx_pci_read_register(pcr, REG_OCPSTAT, val);
352}
353
Colin Ian King75a89802018-02-07 13:23:27 +0000354static int rts5260_get_ocpstat2(struct rtsx_pcr *pcr, u8 *val)
Rui Feng5da4e042017-11-29 17:09:56 +0800355{
356 return rtsx_pci_read_register(pcr, REG_DV3318_OCPSTAT, val);
357}
358
Colin Ian King75a89802018-02-07 13:23:27 +0000359static void rts5260_clear_ocpstat(struct rtsx_pcr *pcr)
Rui Feng5da4e042017-11-29 17:09:56 +0800360{
361 u8 mask = 0;
362 u8 val = 0;
363
364 mask = SD_OCP_INT_CLR | SD_OC_CLR;
Rui Feng5da4e042017-11-29 17:09:56 +0800365 val = SD_OCP_INT_CLR | SD_OC_CLR;
Rui Feng5da4e042017-11-29 17:09:56 +0800366
367 rtsx_pci_write_register(pcr, REG_OCPCTL, mask, val);
368 rtsx_pci_write_register(pcr, REG_DV3318_OCPCTL,
369 DV3318_OCP_INT_CLR | DV3318_OCP_CLR,
370 DV3318_OCP_INT_CLR | DV3318_OCP_CLR);
371 udelay(10);
372 rtsx_pci_write_register(pcr, REG_OCPCTL, mask, 0);
373 rtsx_pci_write_register(pcr, REG_DV3318_OCPCTL,
374 DV3318_OCP_INT_CLR | DV3318_OCP_CLR, 0);
375}
376
Colin Ian King75a89802018-02-07 13:23:27 +0000377static void rts5260_process_ocp(struct rtsx_pcr *pcr)
Rui Feng5da4e042017-11-29 17:09:56 +0800378{
379 if (!pcr->option.ocp_en)
380 return;
381
382 rtsx_pci_get_ocpstat(pcr, &pcr->ocp_stat);
383 rts5260_get_ocpstat2(pcr, &pcr->ocp_stat2);
Rui Feng5da4e042017-11-29 17:09:56 +0800384
RickyWubede03a2019-02-19 20:49:58 +0800385 if ((pcr->ocp_stat & (SD_OC_NOW | SD_OC_EVER)) ||
386 (pcr->ocp_stat2 & (DV3318_OCP_NOW | DV3318_OCP_EVER))) {
387 rtsx_pci_card_power_off(pcr, RTSX_SD_CARD);
388 rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, 0);
389 rtsx_pci_clear_ocpstat(pcr);
Rui Feng5da4e042017-11-29 17:09:56 +0800390 pcr->ocp_stat = 0;
391 pcr->ocp_stat2 = 0;
392 }
393
Rui Feng5da4e042017-11-29 17:09:56 +0800394}
395
Colin Ian King75a89802018-02-07 13:23:27 +0000396static int rts5260_init_hw(struct rtsx_pcr *pcr)
Rui Feng5da4e042017-11-29 17:09:56 +0800397{
398 int err;
399
Rui Feng5da4e042017-11-29 17:09:56 +0800400 rtsx_pci_init_cmd(pcr);
401
402 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, L1SUB_CONFIG1,
403 AUX_CLK_ACTIVE_SEL_MASK, MAC_CKSW_DONE);
404 /* Rest L1SUB Config */
405 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, L1SUB_CONFIG3, 0xFF, 0x00);
406 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PM_CLK_FORCE_CTL,
407 CLK_PM_EN, CLK_PM_EN);
408 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PWD_SUSPEND_EN, 0xFF, 0xFF);
409 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PWR_GATE_CTRL,
410 PWR_GATE_EN, PWR_GATE_EN);
411 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, REG_VREF,
412 PWD_SUSPND_EN, PWD_SUSPND_EN);
413 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, RBCTL,
414 U_AUTO_DMA_EN_MASK, U_AUTO_DMA_DISABLE);
415
416 if (pcr->flags & PCR_REVERSE_SOCKET)
417 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG, 0xB0, 0xB0);
418 else
419 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG, 0xB0, 0x80);
420
421 rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, OBFF_CFG,
422 OBFF_EN_MASK, OBFF_DISABLE);
423
424 err = rtsx_pci_send_cmd(pcr, CMD_TIMEOUT_DEF);
425 if (err < 0)
426 return err;
427
RickyWubede03a2019-02-19 20:49:58 +0800428 rtsx_pci_init_ocp(pcr);
429
Rui Feng5da4e042017-11-29 17:09:56 +0800430 return 0;
431}
432
433static void rts5260_pwr_saving_setting(struct rtsx_pcr *pcr)
434{
435 int lss_l1_1, lss_l1_2;
436
437 lss_l1_1 = rtsx_check_dev_flag(pcr, ASPM_L1_1_EN)
438 | rtsx_check_dev_flag(pcr, PM_L1_1_EN);
439 lss_l1_2 = rtsx_check_dev_flag(pcr, ASPM_L1_2_EN)
440 | rtsx_check_dev_flag(pcr, PM_L1_2_EN);
441
RickyWu24f1bc22019-04-17 15:35:08 +0800442 rtsx_pci_write_register(pcr, ASPM_FORCE_CTL, 0xFF, 0);
Rui Feng5da4e042017-11-29 17:09:56 +0800443 if (lss_l1_2) {
444 pcr_dbg(pcr, "Set parameters for L1.2.");
445 rtsx_pci_write_register(pcr, PWR_GLOBAL_CTRL,
446 0xFF, PCIE_L1_2_EN);
Dan Carpenter34bf9ce2019-03-05 14:47:46 +0300447 rtsx_pci_write_register(pcr, RTS5260_DVCC_CTRL,
RickyWubede03a2019-02-19 20:49:58 +0800448 RTS5260_DVCC_OCP_EN |
449 RTS5260_DVCC_OCP_CL_EN,
450 RTS5260_DVCC_OCP_EN |
451 RTS5260_DVCC_OCP_CL_EN);
452
Dan Carpenter34bf9ce2019-03-05 14:47:46 +0300453 rtsx_pci_write_register(pcr, PWR_FE_CTL,
Rui Feng5da4e042017-11-29 17:09:56 +0800454 0xFF, PCIE_L1_2_PD_FE_EN);
455 } else if (lss_l1_1) {
456 pcr_dbg(pcr, "Set parameters for L1.1.");
457 rtsx_pci_write_register(pcr, PWR_GLOBAL_CTRL,
458 0xFF, PCIE_L1_1_EN);
459 rtsx_pci_write_register(pcr, PWR_FE_CTL,
460 0xFF, PCIE_L1_1_PD_FE_EN);
461 } else {
462 pcr_dbg(pcr, "Set parameters for L1.");
463 rtsx_pci_write_register(pcr, PWR_GLOBAL_CTRL,
464 0xFF, PCIE_L1_0_EN);
465 rtsx_pci_write_register(pcr, PWR_FE_CTL,
466 0xFF, PCIE_L1_0_PD_FE_EN);
467 }
468
469 rtsx_pci_write_register(pcr, CFG_L1_0_PCIE_DPHY_RET_VALUE,
470 0xFF, CFG_L1_0_RET_VALUE_DEFAULT);
471 rtsx_pci_write_register(pcr, CFG_L1_0_PCIE_MAC_RET_VALUE,
472 0xFF, CFG_L1_0_RET_VALUE_DEFAULT);
473 rtsx_pci_write_register(pcr, CFG_L1_0_CRC_SD30_RET_VALUE,
474 0xFF, CFG_L1_0_RET_VALUE_DEFAULT);
475 rtsx_pci_write_register(pcr, CFG_L1_0_CRC_SD40_RET_VALUE,
476 0xFF, CFG_L1_0_RET_VALUE_DEFAULT);
477 rtsx_pci_write_register(pcr, CFG_L1_0_SYS_RET_VALUE,
478 0xFF, CFG_L1_0_RET_VALUE_DEFAULT);
479 /*Option cut APHY*/
480 rtsx_pci_write_register(pcr, CFG_PCIE_APHY_OFF_0,
481 0xFF, CFG_PCIE_APHY_OFF_0_DEFAULT);
482 rtsx_pci_write_register(pcr, CFG_PCIE_APHY_OFF_1,
483 0xFF, CFG_PCIE_APHY_OFF_1_DEFAULT);
484 rtsx_pci_write_register(pcr, CFG_PCIE_APHY_OFF_2,
485 0xFF, CFG_PCIE_APHY_OFF_2_DEFAULT);
486 rtsx_pci_write_register(pcr, CFG_PCIE_APHY_OFF_3,
487 0xFF, CFG_PCIE_APHY_OFF_3_DEFAULT);
488 /*CDR DEC*/
489 rtsx_pci_write_register(pcr, PWC_CDR, 0xFF, PWC_CDR_DEFAULT);
490 /*PWMPFM*/
491 rtsx_pci_write_register(pcr, CFG_LP_FPWM_VALUE,
492 0xFF, CFG_LP_FPWM_VALUE_DEFAULT);
493 /*No Power Saving WA*/
494 rtsx_pci_write_register(pcr, CFG_L1_0_CRC_MISC_RET_VALUE,
495 0xFF, CFG_L1_0_CRC_MISC_RET_VALUE_DEFAULT);
496}
497
498static void rts5260_init_from_cfg(struct rtsx_pcr *pcr)
499{
Bjorn Helgaas22bf3252020-07-21 16:23:34 -0500500 struct pci_dev *pdev = pcr->pci;
Bjorn Helgaased86a982020-07-21 16:23:35 -0500501 int l1ss;
Rui Feng5da4e042017-11-29 17:09:56 +0800502 struct rtsx_cr_option *option = &pcr->option;
503 u32 lval;
504
Bjorn Helgaased86a982020-07-21 16:23:35 -0500505 l1ss = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_L1SS);
506 if (!l1ss)
507 return;
508
509 pci_read_config_dword(pdev, l1ss + PCI_L1SS_CTL1, &lval);
Rui Feng5da4e042017-11-29 17:09:56 +0800510
Bjorn Helgaas7a4462a2020-07-21 16:23:36 -0500511 if (lval & PCI_L1SS_CTL1_ASPM_L1_1)
Rui Feng5da4e042017-11-29 17:09:56 +0800512 rtsx_set_dev_flag(pcr, ASPM_L1_1_EN);
513
Bjorn Helgaas7a4462a2020-07-21 16:23:36 -0500514 if (lval & PCI_L1SS_CTL1_ASPM_L1_2)
Rui Feng5da4e042017-11-29 17:09:56 +0800515 rtsx_set_dev_flag(pcr, ASPM_L1_2_EN);
516
Bjorn Helgaas7a4462a2020-07-21 16:23:36 -0500517 if (lval & PCI_L1SS_CTL1_PCIPM_L1_1)
Rui Feng5da4e042017-11-29 17:09:56 +0800518 rtsx_set_dev_flag(pcr, PM_L1_1_EN);
519
Bjorn Helgaas7a4462a2020-07-21 16:23:36 -0500520 if (lval & PCI_L1SS_CTL1_PCIPM_L1_2)
Rui Feng5da4e042017-11-29 17:09:56 +0800521 rtsx_set_dev_flag(pcr, PM_L1_2_EN);
522
523 rts5260_pwr_saving_setting(pcr);
524
525 if (option->ltr_en) {
526 u16 val;
527
Bjorn Helgaas22bf3252020-07-21 16:23:34 -0500528 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &val);
Rui Feng5da4e042017-11-29 17:09:56 +0800529 if (val & PCI_EXP_DEVCTL2_LTR_EN) {
530 option->ltr_enabled = true;
531 option->ltr_active = true;
532 rtsx_set_ltr_latency(pcr, option->ltr_active_latency);
533 } else {
534 option->ltr_enabled = false;
535 }
536 }
537
538 if (rtsx_check_dev_flag(pcr, ASPM_L1_1_EN | ASPM_L1_2_EN
539 | PM_L1_1_EN | PM_L1_2_EN))
540 option->force_clkreq_0 = false;
541 else
542 option->force_clkreq_0 = true;
543}
544
545static int rts5260_extra_init_hw(struct rtsx_pcr *pcr)
546{
547 struct rtsx_cr_option *option = &pcr->option;
548
549 /* Set mcu_cnt to 7 to ensure data can be sampled properly */
550 rtsx_pci_write_register(pcr, 0xFC03, 0x7F, 0x07);
551 rtsx_pci_write_register(pcr, SSC_DIV_N_0, 0xFF, 0x5D);
552
553 rts5260_init_from_cfg(pcr);
554
555 /* force no MDIO*/
556 rtsx_pci_write_register(pcr, RTS5260_AUTOLOAD_CFG4,
557 0xFF, RTS5260_MIMO_DISABLE);
558 /*Modify SDVCC Tune Default Parameters!*/
559 rtsx_pci_write_register(pcr, LDO_VCC_CFG0,
560 RTS5260_DVCC_TUNE_MASK, RTS5260_DVCC_33);
561
562 rtsx_pci_write_register(pcr, PCLK_CTL, PCLK_MODE_SEL, PCLK_MODE_SEL);
563
564 rts5260_init_hw(pcr);
565
566 /*
567 * If u_force_clkreq_0 is enabled, CLKREQ# PIN will be forced
568 * to drive low, and we forcibly request clock.
569 */
570 if (option->force_clkreq_0)
RickyWu24f1bc22019-04-17 15:35:08 +0800571 rtsx_pci_write_register(pcr, PETXCFG,
Rui Feng5da4e042017-11-29 17:09:56 +0800572 FORCE_CLKREQ_DELINK_MASK, FORCE_CLKREQ_LOW);
573 else
RickyWu24f1bc22019-04-17 15:35:08 +0800574 rtsx_pci_write_register(pcr, PETXCFG,
Rui Feng5da4e042017-11-29 17:09:56 +0800575 FORCE_CLKREQ_DELINK_MASK, FORCE_CLKREQ_HIGH);
576
577 return 0;
578}
579
Rui Feng5da4e042017-11-29 17:09:56 +0800580static void rts5260_set_l1off_cfg_sub_d0(struct rtsx_pcr *pcr, int active)
581{
582 struct rtsx_cr_option *option = &pcr->option;
583 u32 interrupt = rtsx_pci_readl(pcr, RTSX_BIPR);
584 int card_exist = (interrupt & SD_EXIST) | (interrupt & MS_EXIST);
585 int aspm_L1_1, aspm_L1_2;
586 u8 val = 0;
587
588 aspm_L1_1 = rtsx_check_dev_flag(pcr, ASPM_L1_1_EN);
589 aspm_L1_2 = rtsx_check_dev_flag(pcr, ASPM_L1_2_EN);
590
591 if (active) {
592 /* run, latency: 60us */
593 if (aspm_L1_1)
594 val = option->ltr_l1off_snooze_sspwrgate;
595 } else {
596 /* l1off, latency: 300us */
597 if (aspm_L1_2)
598 val = option->ltr_l1off_sspwrgate;
599 }
600
601 if (aspm_L1_1 || aspm_L1_2) {
602 if (rtsx_check_dev_flag(pcr,
603 LTR_L1SS_PWR_GATE_CHECK_CARD_EN)) {
604 if (card_exist)
605 val &= ~L1OFF_MBIAS2_EN_5250;
606 else
607 val |= L1OFF_MBIAS2_EN_5250;
608 }
609 }
610 rtsx_set_l1off_sub(pcr, val);
611}
612
613static const struct pcr_ops rts5260_pcr_ops = {
614 .fetch_vendor_settings = rtsx_base_fetch_vendor_settings,
615 .turn_on_led = rts5260_turn_on_led,
616 .turn_off_led = rts5260_turn_off_led,
617 .extra_init_hw = rts5260_extra_init_hw,
618 .enable_auto_blink = rtsx_base_enable_auto_blink,
619 .disable_auto_blink = rtsx_base_disable_auto_blink,
620 .card_power_on = rts5260_card_power_on,
621 .card_power_off = rts5260_card_power_off,
622 .switch_output_voltage = rts5260_switch_output_voltage,
623 .force_power_down = rtsx_base_force_power_down,
624 .stop_cmd = rts5260_stop_cmd,
Rui Feng5da4e042017-11-29 17:09:56 +0800625 .set_l1off_cfg_sub_d0 = rts5260_set_l1off_cfg_sub_d0,
626 .enable_ocp = rts5260_enable_ocp,
627 .disable_ocp = rts5260_disable_ocp,
628 .init_ocp = rts5260_init_ocp,
629 .process_ocp = rts5260_process_ocp,
630 .get_ocpstat = rts5260_get_ocpstat,
631 .clear_ocpstat = rts5260_clear_ocpstat,
632};
633
634void rts5260_init_params(struct rtsx_pcr *pcr)
635{
636 struct rtsx_cr_option *option = &pcr->option;
637 struct rtsx_hw_param *hw_param = &pcr->hw_param;
638
639 pcr->extra_caps = EXTRA_CAPS_SD_SDR50 | EXTRA_CAPS_SD_SDR104;
640 pcr->num_slots = 2;
641
642 pcr->flags = 0;
643 pcr->card_drive_sel = RTSX_CARD_DRIVE_DEFAULT;
644 pcr->sd30_drive_sel_1v8 = CFG_DRIVER_TYPE_B;
645 pcr->sd30_drive_sel_3v3 = CFG_DRIVER_TYPE_B;
646 pcr->aspm_en = ASPM_L1_EN;
Ricky Wu46863922020-03-16 10:52:32 +0800647 pcr->tx_initial_phase = SET_CLOCK_PHASE(27, 29, 11);
Rui Feng5da4e042017-11-29 17:09:56 +0800648 pcr->rx_initial_phase = SET_CLOCK_PHASE(24, 6, 5);
649
650 pcr->ic_version = rts5260_get_ic_version(pcr);
651 pcr->sd_pull_ctl_enable_tbl = rts5260_sd_pull_ctl_enable_tbl;
652 pcr->sd_pull_ctl_disable_tbl = rts5260_sd_pull_ctl_disable_tbl;
653 pcr->ms_pull_ctl_enable_tbl = rts5260_ms_pull_ctl_enable_tbl;
654 pcr->ms_pull_ctl_disable_tbl = rts5260_ms_pull_ctl_disable_tbl;
655
656 pcr->reg_pm_ctrl3 = RTS524A_PM_CTRL3;
657
658 pcr->ops = &rts5260_pcr_ops;
659
660 option->dev_flags = (LTR_L1SS_PWR_GATE_CHECK_CARD_EN
661 | LTR_L1SS_PWR_GATE_EN);
662 option->ltr_en = true;
663
664 /* init latency of active, idle, L1OFF to 60us, 300us, 3ms */
665 option->ltr_active_latency = LTR_ACTIVE_LATENCY_DEF;
666 option->ltr_idle_latency = LTR_IDLE_LATENCY_DEF;
667 option->ltr_l1off_latency = LTR_L1OFF_LATENCY_DEF;
Rui Feng5da4e042017-11-29 17:09:56 +0800668 option->l1_snooze_delay = L1_SNOOZE_DELAY_DEF;
669 option->ltr_l1off_sspwrgate = LTR_L1OFF_SSPWRGATE_5250_DEF;
670 option->ltr_l1off_snooze_sspwrgate =
671 LTR_L1OFF_SNOOZE_SSPWRGATE_5250_DEF;
672
673 option->ocp_en = 1;
674 if (option->ocp_en)
675 hw_param->interrupt_en |= SD_OC_INT_EN;
RickyWu24f1bc22019-04-17 15:35:08 +0800676 hw_param->ocp_glitch = SD_OCP_GLITCH_100U | SDVIO_OCP_GLITCH_800U;
Rui Feng5da4e042017-11-29 17:09:56 +0800677 option->sd_400mA_ocp_thd = RTS5260_DVCC_OCP_THD_550;
678 option->sd_800mA_ocp_thd = RTS5260_DVCC_OCP_THD_970;
679}