Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 1 | /* |
Grant Likely | ca632f5 | 2011-06-06 01:16:30 -0600 | [diff] [blame] | 2 | * Marvell Orion SPI controller driver |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 3 | * |
| 4 | * Author: Shadi Ammouri <shadi@marvell.com> |
| 5 | * Copyright (C) 2007-2008 Marvell Ltd. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License version 2 as |
| 9 | * published by the Free Software Foundation. |
| 10 | */ |
| 11 | |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 12 | #include <linux/interrupt.h> |
| 13 | #include <linux/delay.h> |
| 14 | #include <linux/platform_device.h> |
| 15 | #include <linux/err.h> |
| 16 | #include <linux/io.h> |
| 17 | #include <linux/spi/spi.h> |
Paul Gortmaker | d7614de | 2011-07-03 15:44:29 -0400 | [diff] [blame] | 18 | #include <linux/module.h> |
Russell King | 5c67869 | 2014-06-21 12:22:37 +0100 | [diff] [blame] | 19 | #include <linux/pm_runtime.h> |
Andrew Lunn | f814f9a | 2012-07-23 12:08:09 +0200 | [diff] [blame] | 20 | #include <linux/of.h> |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 21 | #include <linux/of_device.h> |
Andrew Lunn | 4574b88 | 2012-04-06 17:17:26 +0200 | [diff] [blame] | 22 | #include <linux/clk.h> |
Mark Brown | 895248f | 2013-07-29 05:10:21 +0100 | [diff] [blame] | 23 | #include <linux/sizes.h> |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 24 | #include <asm/unaligned.h> |
| 25 | |
| 26 | #define DRIVER_NAME "orion_spi" |
| 27 | |
Russell King | 5c67869 | 2014-06-21 12:22:37 +0100 | [diff] [blame] | 28 | /* Runtime PM autosuspend timeout: PM is fairly light on this driver */ |
| 29 | #define SPI_AUTOSUSPEND_TIMEOUT 200 |
| 30 | |
Ken Wilson | 2324440 | 2015-01-16 13:10:47 +1000 | [diff] [blame] | 31 | /* Some SoCs using this driver support up to 8 chip selects. |
| 32 | * It is up to the implementer to only use the chip selects |
| 33 | * that are available. |
| 34 | */ |
| 35 | #define ORION_NUM_CHIPSELECTS 8 |
| 36 | |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 37 | #define ORION_SPI_WAIT_RDY_MAX_LOOP 2000 /* in usec */ |
| 38 | |
| 39 | #define ORION_SPI_IF_CTRL_REG 0x00 |
| 40 | #define ORION_SPI_IF_CONFIG_REG 0x04 |
| 41 | #define ORION_SPI_DATA_OUT_REG 0x08 |
| 42 | #define ORION_SPI_DATA_IN_REG 0x0c |
| 43 | #define ORION_SPI_INT_CAUSE_REG 0x10 |
Nadav Haklai | 38d6211 | 2015-08-11 11:58:47 +0200 | [diff] [blame] | 44 | #define ORION_SPI_TIMING_PARAMS_REG 0x18 |
| 45 | |
| 46 | #define ORION_SPI_TMISO_SAMPLE_MASK (0x3 << 6) |
| 47 | #define ORION_SPI_TMISO_SAMPLE_1 (1 << 6) |
| 48 | #define ORION_SPI_TMISO_SAMPLE_2 (2 << 6) |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 49 | |
Jason Gunthorpe | b15d5d7 | 2012-11-21 12:23:35 -0700 | [diff] [blame] | 50 | #define ORION_SPI_MODE_CPOL (1 << 11) |
| 51 | #define ORION_SPI_MODE_CPHA (1 << 12) |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 52 | #define ORION_SPI_IF_8_16_BIT_MODE (1 << 5) |
| 53 | #define ORION_SPI_CLK_PRESCALE_MASK 0x1F |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 54 | #define ARMADA_SPI_CLK_PRESCALE_MASK 0xDF |
Jason Gunthorpe | b15d5d7 | 2012-11-21 12:23:35 -0700 | [diff] [blame] | 55 | #define ORION_SPI_MODE_MASK (ORION_SPI_MODE_CPOL | \ |
| 56 | ORION_SPI_MODE_CPHA) |
Ken Wilson | 2324440 | 2015-01-16 13:10:47 +1000 | [diff] [blame] | 57 | #define ORION_SPI_CS_MASK 0x1C |
| 58 | #define ORION_SPI_CS_SHIFT 2 |
| 59 | #define ORION_SPI_CS(cs) ((cs << ORION_SPI_CS_SHIFT) & \ |
| 60 | ORION_SPI_CS_MASK) |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 61 | |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 62 | enum orion_spi_type { |
| 63 | ORION_SPI, |
| 64 | ARMADA_SPI, |
| 65 | }; |
| 66 | |
| 67 | struct orion_spi_dev { |
| 68 | enum orion_spi_type typ; |
Gregory CLEMENT | ce2f6ea | 2015-05-26 11:44:42 +0200 | [diff] [blame] | 69 | /* |
| 70 | * min_divisor and max_hz should be exclusive, the only we can |
| 71 | * have both is for managing the armada-370-spi case with old |
| 72 | * device tree |
| 73 | */ |
| 74 | unsigned long max_hz; |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 75 | unsigned int min_divisor; |
| 76 | unsigned int max_divisor; |
| 77 | u32 prescale_mask; |
Nadav Haklai | 38d6211 | 2015-08-11 11:58:47 +0200 | [diff] [blame] | 78 | bool is_errata_50mhz_ac; |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 79 | }; |
| 80 | |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 81 | struct orion_spi { |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 82 | struct spi_master *master; |
| 83 | void __iomem *base; |
Andrew Lunn | 4574b88 | 2012-04-06 17:17:26 +0200 | [diff] [blame] | 84 | struct clk *clk; |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 85 | const struct orion_spi_dev *devdata; |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 86 | }; |
| 87 | |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 88 | static inline void __iomem *spi_reg(struct orion_spi *orion_spi, u32 reg) |
| 89 | { |
| 90 | return orion_spi->base + reg; |
| 91 | } |
| 92 | |
| 93 | static inline void |
| 94 | orion_spi_setbits(struct orion_spi *orion_spi, u32 reg, u32 mask) |
| 95 | { |
| 96 | void __iomem *reg_addr = spi_reg(orion_spi, reg); |
| 97 | u32 val; |
| 98 | |
| 99 | val = readl(reg_addr); |
| 100 | val |= mask; |
| 101 | writel(val, reg_addr); |
| 102 | } |
| 103 | |
| 104 | static inline void |
| 105 | orion_spi_clrbits(struct orion_spi *orion_spi, u32 reg, u32 mask) |
| 106 | { |
| 107 | void __iomem *reg_addr = spi_reg(orion_spi, reg); |
| 108 | u32 val; |
| 109 | |
| 110 | val = readl(reg_addr); |
| 111 | val &= ~mask; |
| 112 | writel(val, reg_addr); |
| 113 | } |
| 114 | |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 115 | static int orion_spi_baudrate_set(struct spi_device *spi, unsigned int speed) |
| 116 | { |
| 117 | u32 tclk_hz; |
| 118 | u32 rate; |
| 119 | u32 prescale; |
| 120 | u32 reg; |
| 121 | struct orion_spi *orion_spi; |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 122 | const struct orion_spi_dev *devdata; |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 123 | |
| 124 | orion_spi = spi_master_get_devdata(spi->master); |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 125 | devdata = orion_spi->devdata; |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 126 | |
Andrew Lunn | 4574b88 | 2012-04-06 17:17:26 +0200 | [diff] [blame] | 127 | tclk_hz = clk_get_rate(orion_spi->clk); |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 128 | |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 129 | if (devdata->typ == ARMADA_SPI) { |
| 130 | unsigned int clk, spr, sppr, sppr2, err; |
| 131 | unsigned int best_spr, best_sppr, best_err; |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 132 | |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 133 | best_err = speed; |
| 134 | best_spr = 0; |
| 135 | best_sppr = 0; |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 136 | |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 137 | /* Iterate over the valid range looking for best fit */ |
| 138 | for (sppr = 0; sppr < 8; sppr++) { |
| 139 | sppr2 = 0x1 << sppr; |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 140 | |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 141 | spr = tclk_hz / sppr2; |
| 142 | spr = DIV_ROUND_UP(spr, speed); |
| 143 | if ((spr == 0) || (spr > 15)) |
| 144 | continue; |
| 145 | |
| 146 | clk = tclk_hz / (spr * sppr2); |
| 147 | err = speed - clk; |
| 148 | |
| 149 | if (err < best_err) { |
| 150 | best_spr = spr; |
| 151 | best_sppr = sppr; |
| 152 | best_err = err; |
| 153 | } |
| 154 | } |
| 155 | |
| 156 | if ((best_sppr == 0) && (best_spr == 0)) |
| 157 | return -EINVAL; |
| 158 | |
| 159 | prescale = ((best_sppr & 0x6) << 5) | |
| 160 | ((best_sppr & 0x1) << 4) | best_spr; |
| 161 | } else { |
| 162 | /* |
| 163 | * the supported rates are: 4,6,8...30 |
| 164 | * round up as we look for equal or less speed |
| 165 | */ |
| 166 | rate = DIV_ROUND_UP(tclk_hz, speed); |
| 167 | rate = roundup(rate, 2); |
| 168 | |
| 169 | /* check if requested speed is too small */ |
| 170 | if (rate > 30) |
| 171 | return -EINVAL; |
| 172 | |
| 173 | if (rate < 4) |
| 174 | rate = 4; |
| 175 | |
| 176 | /* Convert the rate to SPI clock divisor value. */ |
| 177 | prescale = 0x10 + rate/2; |
| 178 | } |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 179 | |
| 180 | reg = readl(spi_reg(orion_spi, ORION_SPI_IF_CONFIG_REG)); |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 181 | reg = ((reg & ~devdata->prescale_mask) | prescale); |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 182 | writel(reg, spi_reg(orion_spi, ORION_SPI_IF_CONFIG_REG)); |
| 183 | |
| 184 | return 0; |
| 185 | } |
| 186 | |
Jason Gunthorpe | b15d5d7 | 2012-11-21 12:23:35 -0700 | [diff] [blame] | 187 | static void |
| 188 | orion_spi_mode_set(struct spi_device *spi) |
| 189 | { |
| 190 | u32 reg; |
| 191 | struct orion_spi *orion_spi; |
| 192 | |
| 193 | orion_spi = spi_master_get_devdata(spi->master); |
| 194 | |
| 195 | reg = readl(spi_reg(orion_spi, ORION_SPI_IF_CONFIG_REG)); |
| 196 | reg &= ~ORION_SPI_MODE_MASK; |
| 197 | if (spi->mode & SPI_CPOL) |
| 198 | reg |= ORION_SPI_MODE_CPOL; |
| 199 | if (spi->mode & SPI_CPHA) |
| 200 | reg |= ORION_SPI_MODE_CPHA; |
| 201 | writel(reg, spi_reg(orion_spi, ORION_SPI_IF_CONFIG_REG)); |
| 202 | } |
| 203 | |
Nadav Haklai | 38d6211 | 2015-08-11 11:58:47 +0200 | [diff] [blame] | 204 | static void |
| 205 | orion_spi_50mhz_ac_timing_erratum(struct spi_device *spi, unsigned int speed) |
| 206 | { |
| 207 | u32 reg; |
| 208 | struct orion_spi *orion_spi; |
| 209 | |
| 210 | orion_spi = spi_master_get_devdata(spi->master); |
| 211 | |
| 212 | /* |
| 213 | * Erratum description: (Erratum NO. FE-9144572) The device |
| 214 | * SPI interface supports frequencies of up to 50 MHz. |
| 215 | * However, due to this erratum, when the device core clock is |
| 216 | * 250 MHz and the SPI interfaces is configured for 50MHz SPI |
| 217 | * clock and CPOL=CPHA=1 there might occur data corruption on |
| 218 | * reads from the SPI device. |
| 219 | * Erratum Workaround: |
| 220 | * Work in one of the following configurations: |
| 221 | * 1. Set CPOL=CPHA=0 in "SPI Interface Configuration |
| 222 | * Register". |
| 223 | * 2. Set TMISO_SAMPLE value to 0x2 in "SPI Timing Parameters 1 |
| 224 | * Register" before setting the interface. |
| 225 | */ |
| 226 | reg = readl(spi_reg(orion_spi, ORION_SPI_TIMING_PARAMS_REG)); |
| 227 | reg &= ~ORION_SPI_TMISO_SAMPLE_MASK; |
| 228 | |
| 229 | if (clk_get_rate(orion_spi->clk) == 250000000 && |
| 230 | speed == 50000000 && spi->mode & SPI_CPOL && |
| 231 | spi->mode & SPI_CPHA) |
| 232 | reg |= ORION_SPI_TMISO_SAMPLE_2; |
| 233 | else |
| 234 | reg |= ORION_SPI_TMISO_SAMPLE_1; /* This is the default value */ |
| 235 | |
| 236 | writel(reg, spi_reg(orion_spi, ORION_SPI_TIMING_PARAMS_REG)); |
| 237 | } |
| 238 | |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 239 | /* |
| 240 | * called only when no transfer is active on the bus |
| 241 | */ |
| 242 | static int |
| 243 | orion_spi_setup_transfer(struct spi_device *spi, struct spi_transfer *t) |
| 244 | { |
| 245 | struct orion_spi *orion_spi; |
| 246 | unsigned int speed = spi->max_speed_hz; |
| 247 | unsigned int bits_per_word = spi->bits_per_word; |
| 248 | int rc; |
| 249 | |
| 250 | orion_spi = spi_master_get_devdata(spi->master); |
| 251 | |
| 252 | if ((t != NULL) && t->speed_hz) |
| 253 | speed = t->speed_hz; |
| 254 | |
| 255 | if ((t != NULL) && t->bits_per_word) |
| 256 | bits_per_word = t->bits_per_word; |
| 257 | |
Jason Gunthorpe | b15d5d7 | 2012-11-21 12:23:35 -0700 | [diff] [blame] | 258 | orion_spi_mode_set(spi); |
| 259 | |
Nadav Haklai | 38d6211 | 2015-08-11 11:58:47 +0200 | [diff] [blame] | 260 | if (orion_spi->devdata->is_errata_50mhz_ac) |
| 261 | orion_spi_50mhz_ac_timing_erratum(spi, speed); |
| 262 | |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 263 | rc = orion_spi_baudrate_set(spi, speed); |
| 264 | if (rc) |
| 265 | return rc; |
| 266 | |
Axel Lin | 495b335 | 2014-02-11 20:51:36 +0800 | [diff] [blame] | 267 | if (bits_per_word == 16) |
| 268 | orion_spi_setbits(orion_spi, ORION_SPI_IF_CONFIG_REG, |
| 269 | ORION_SPI_IF_8_16_BIT_MODE); |
| 270 | else |
| 271 | orion_spi_clrbits(orion_spi, ORION_SPI_IF_CONFIG_REG, |
| 272 | ORION_SPI_IF_8_16_BIT_MODE); |
| 273 | |
| 274 | return 0; |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 275 | } |
| 276 | |
Ken Wilson | 75872eb | 2015-01-12 13:13:59 +1000 | [diff] [blame] | 277 | static void orion_spi_set_cs(struct spi_device *spi, bool enable) |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 278 | { |
Ken Wilson | 75872eb | 2015-01-12 13:13:59 +1000 | [diff] [blame] | 279 | struct orion_spi *orion_spi; |
| 280 | |
| 281 | orion_spi = spi_master_get_devdata(spi->master); |
| 282 | |
Ken Wilson | 2324440 | 2015-01-16 13:10:47 +1000 | [diff] [blame] | 283 | orion_spi_clrbits(orion_spi, ORION_SPI_IF_CTRL_REG, ORION_SPI_CS_MASK); |
| 284 | orion_spi_setbits(orion_spi, ORION_SPI_IF_CTRL_REG, |
| 285 | ORION_SPI_CS(spi->chip_select)); |
| 286 | |
Ken Wilson | 75872eb | 2015-01-12 13:13:59 +1000 | [diff] [blame] | 287 | /* Chip select logic is inverted from spi_set_cs */ |
| 288 | if (!enable) |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 289 | orion_spi_setbits(orion_spi, ORION_SPI_IF_CTRL_REG, 0x1); |
| 290 | else |
| 291 | orion_spi_clrbits(orion_spi, ORION_SPI_IF_CTRL_REG, 0x1); |
| 292 | } |
| 293 | |
| 294 | static inline int orion_spi_wait_till_ready(struct orion_spi *orion_spi) |
| 295 | { |
| 296 | int i; |
| 297 | |
| 298 | for (i = 0; i < ORION_SPI_WAIT_RDY_MAX_LOOP; i++) { |
| 299 | if (readl(spi_reg(orion_spi, ORION_SPI_INT_CAUSE_REG))) |
| 300 | return 1; |
Jingoo Han | b843404 | 2014-09-02 11:51:39 +0900 | [diff] [blame] | 301 | |
| 302 | udelay(1); |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 303 | } |
| 304 | |
| 305 | return -1; |
| 306 | } |
| 307 | |
| 308 | static inline int |
| 309 | orion_spi_write_read_8bit(struct spi_device *spi, |
| 310 | const u8 **tx_buf, u8 **rx_buf) |
| 311 | { |
| 312 | void __iomem *tx_reg, *rx_reg, *int_reg; |
| 313 | struct orion_spi *orion_spi; |
| 314 | |
| 315 | orion_spi = spi_master_get_devdata(spi->master); |
| 316 | tx_reg = spi_reg(orion_spi, ORION_SPI_DATA_OUT_REG); |
| 317 | rx_reg = spi_reg(orion_spi, ORION_SPI_DATA_IN_REG); |
| 318 | int_reg = spi_reg(orion_spi, ORION_SPI_INT_CAUSE_REG); |
| 319 | |
| 320 | /* clear the interrupt cause register */ |
| 321 | writel(0x0, int_reg); |
| 322 | |
| 323 | if (tx_buf && *tx_buf) |
| 324 | writel(*(*tx_buf)++, tx_reg); |
| 325 | else |
| 326 | writel(0, tx_reg); |
| 327 | |
| 328 | if (orion_spi_wait_till_ready(orion_spi) < 0) { |
| 329 | dev_err(&spi->dev, "TXS timed out\n"); |
| 330 | return -1; |
| 331 | } |
| 332 | |
| 333 | if (rx_buf && *rx_buf) |
| 334 | *(*rx_buf)++ = readl(rx_reg); |
| 335 | |
| 336 | return 1; |
| 337 | } |
| 338 | |
| 339 | static inline int |
| 340 | orion_spi_write_read_16bit(struct spi_device *spi, |
| 341 | const u16 **tx_buf, u16 **rx_buf) |
| 342 | { |
| 343 | void __iomem *tx_reg, *rx_reg, *int_reg; |
| 344 | struct orion_spi *orion_spi; |
| 345 | |
| 346 | orion_spi = spi_master_get_devdata(spi->master); |
| 347 | tx_reg = spi_reg(orion_spi, ORION_SPI_DATA_OUT_REG); |
| 348 | rx_reg = spi_reg(orion_spi, ORION_SPI_DATA_IN_REG); |
| 349 | int_reg = spi_reg(orion_spi, ORION_SPI_INT_CAUSE_REG); |
| 350 | |
| 351 | /* clear the interrupt cause register */ |
| 352 | writel(0x0, int_reg); |
| 353 | |
| 354 | if (tx_buf && *tx_buf) |
| 355 | writel(__cpu_to_le16(get_unaligned((*tx_buf)++)), tx_reg); |
| 356 | else |
| 357 | writel(0, tx_reg); |
| 358 | |
| 359 | if (orion_spi_wait_till_ready(orion_spi) < 0) { |
| 360 | dev_err(&spi->dev, "TXS timed out\n"); |
| 361 | return -1; |
| 362 | } |
| 363 | |
| 364 | if (rx_buf && *rx_buf) |
| 365 | put_unaligned(__le16_to_cpu(readl(rx_reg)), (*rx_buf)++); |
| 366 | |
| 367 | return 1; |
| 368 | } |
| 369 | |
| 370 | static unsigned int |
| 371 | orion_spi_write_read(struct spi_device *spi, struct spi_transfer *xfer) |
| 372 | { |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 373 | unsigned int count; |
| 374 | int word_len; |
| 375 | |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 376 | word_len = spi->bits_per_word; |
| 377 | count = xfer->len; |
| 378 | |
| 379 | if (word_len == 8) { |
| 380 | const u8 *tx = xfer->tx_buf; |
| 381 | u8 *rx = xfer->rx_buf; |
| 382 | |
| 383 | do { |
| 384 | if (orion_spi_write_read_8bit(spi, &tx, &rx) < 0) |
| 385 | goto out; |
| 386 | count--; |
| 387 | } while (count); |
| 388 | } else if (word_len == 16) { |
| 389 | const u16 *tx = xfer->tx_buf; |
| 390 | u16 *rx = xfer->rx_buf; |
| 391 | |
| 392 | do { |
| 393 | if (orion_spi_write_read_16bit(spi, &tx, &rx) < 0) |
| 394 | goto out; |
| 395 | count -= 2; |
| 396 | } while (count); |
| 397 | } |
| 398 | |
| 399 | out: |
| 400 | return xfer->len - count; |
| 401 | } |
| 402 | |
Ken Wilson | 75872eb | 2015-01-12 13:13:59 +1000 | [diff] [blame] | 403 | static int orion_spi_transfer_one(struct spi_master *master, |
| 404 | struct spi_device *spi, |
| 405 | struct spi_transfer *t) |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 406 | { |
Andrew Lunn | ba59a80 | 2012-07-23 13:16:55 +0200 | [diff] [blame] | 407 | int status = 0; |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 408 | |
Ken Wilson | 75872eb | 2015-01-12 13:13:59 +1000 | [diff] [blame] | 409 | status = orion_spi_setup_transfer(spi, t); |
Andrew Lunn | ba59a80 | 2012-07-23 13:16:55 +0200 | [diff] [blame] | 410 | if (status < 0) |
Ken Wilson | 75872eb | 2015-01-12 13:13:59 +1000 | [diff] [blame] | 411 | return status; |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 412 | |
Ken Wilson | 75872eb | 2015-01-12 13:13:59 +1000 | [diff] [blame] | 413 | if (t->len) |
| 414 | orion_spi_write_read(spi, t); |
Andrew Lunn | ba59a80 | 2012-07-23 13:16:55 +0200 | [diff] [blame] | 415 | |
Ken Wilson | 75872eb | 2015-01-12 13:13:59 +1000 | [diff] [blame] | 416 | return status; |
| 417 | } |
Andrew Lunn | ba59a80 | 2012-07-23 13:16:55 +0200 | [diff] [blame] | 418 | |
Ken Wilson | 75872eb | 2015-01-12 13:13:59 +1000 | [diff] [blame] | 419 | static int orion_spi_setup(struct spi_device *spi) |
| 420 | { |
| 421 | return orion_spi_setup_transfer(spi, NULL); |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 422 | } |
| 423 | |
Grant Likely | 2deff8d | 2013-02-05 13:27:35 +0000 | [diff] [blame] | 424 | static int orion_spi_reset(struct orion_spi *orion_spi) |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 425 | { |
| 426 | /* Verify that the CS is deasserted */ |
Ken Wilson | 75872eb | 2015-01-12 13:13:59 +1000 | [diff] [blame] | 427 | orion_spi_clrbits(orion_spi, ORION_SPI_IF_CTRL_REG, 0x1); |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 428 | return 0; |
| 429 | } |
| 430 | |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 431 | static const struct orion_spi_dev orion_spi_dev_data = { |
| 432 | .typ = ORION_SPI, |
| 433 | .min_divisor = 4, |
| 434 | .max_divisor = 30, |
| 435 | .prescale_mask = ORION_SPI_CLK_PRESCALE_MASK, |
| 436 | }; |
| 437 | |
Gregory CLEMENT | 4dacccf | 2015-05-26 11:44:43 +0200 | [diff] [blame] | 438 | static const struct orion_spi_dev armada_370_spi_dev_data = { |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 439 | .typ = ARMADA_SPI, |
Gregory CLEMENT | ce2f6ea | 2015-05-26 11:44:42 +0200 | [diff] [blame] | 440 | .min_divisor = 4, |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 441 | .max_divisor = 1920, |
Gregory CLEMENT | ce2f6ea | 2015-05-26 11:44:42 +0200 | [diff] [blame] | 442 | .max_hz = 50000000, |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 443 | .prescale_mask = ARMADA_SPI_CLK_PRESCALE_MASK, |
| 444 | }; |
| 445 | |
Gregory CLEMENT | 4dacccf | 2015-05-26 11:44:43 +0200 | [diff] [blame] | 446 | static const struct orion_spi_dev armada_xp_spi_dev_data = { |
| 447 | .typ = ARMADA_SPI, |
| 448 | .max_hz = 50000000, |
| 449 | .max_divisor = 1920, |
| 450 | .prescale_mask = ARMADA_SPI_CLK_PRESCALE_MASK, |
| 451 | }; |
| 452 | |
| 453 | static const struct orion_spi_dev armada_375_spi_dev_data = { |
| 454 | .typ = ARMADA_SPI, |
| 455 | .min_divisor = 15, |
| 456 | .max_divisor = 1920, |
| 457 | .prescale_mask = ARMADA_SPI_CLK_PRESCALE_MASK, |
| 458 | }; |
| 459 | |
Nadav Haklai | 38d6211 | 2015-08-11 11:58:47 +0200 | [diff] [blame] | 460 | static const struct orion_spi_dev armada_380_spi_dev_data = { |
| 461 | .typ = ARMADA_SPI, |
| 462 | .max_hz = 50000000, |
| 463 | .max_divisor = 1920, |
| 464 | .prescale_mask = ARMADA_SPI_CLK_PRESCALE_MASK, |
| 465 | .is_errata_50mhz_ac = true, |
| 466 | }; |
| 467 | |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 468 | static const struct of_device_id orion_spi_of_match_table[] = { |
Gregory CLEMENT | 4dacccf | 2015-05-26 11:44:43 +0200 | [diff] [blame] | 469 | { |
| 470 | .compatible = "marvell,orion-spi", |
| 471 | .data = &orion_spi_dev_data, |
| 472 | }, |
| 473 | { |
| 474 | .compatible = "marvell,armada-370-spi", |
| 475 | .data = &armada_370_spi_dev_data, |
| 476 | }, |
| 477 | { |
| 478 | .compatible = "marvell,armada-375-spi", |
| 479 | .data = &armada_375_spi_dev_data, |
| 480 | }, |
| 481 | { |
| 482 | .compatible = "marvell,armada-380-spi", |
Nadav Haklai | 38d6211 | 2015-08-11 11:58:47 +0200 | [diff] [blame] | 483 | .data = &armada_380_spi_dev_data, |
Gregory CLEMENT | 4dacccf | 2015-05-26 11:44:43 +0200 | [diff] [blame] | 484 | }, |
| 485 | { |
| 486 | .compatible = "marvell,armada-390-spi", |
| 487 | .data = &armada_xp_spi_dev_data, |
| 488 | }, |
| 489 | { |
| 490 | .compatible = "marvell,armada-xp-spi", |
| 491 | .data = &armada_xp_spi_dev_data, |
| 492 | }, |
| 493 | |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 494 | {} |
| 495 | }; |
| 496 | MODULE_DEVICE_TABLE(of, orion_spi_of_match_table); |
| 497 | |
Grant Likely | 2deff8d | 2013-02-05 13:27:35 +0000 | [diff] [blame] | 498 | static int orion_spi_probe(struct platform_device *pdev) |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 499 | { |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 500 | const struct of_device_id *of_id; |
| 501 | const struct orion_spi_dev *devdata; |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 502 | struct spi_master *master; |
| 503 | struct orion_spi *spi; |
| 504 | struct resource *r; |
Andrew Lunn | 4574b88 | 2012-04-06 17:17:26 +0200 | [diff] [blame] | 505 | unsigned long tclk_hz; |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 506 | int status = 0; |
| 507 | |
Jingoo Han | 3fed806 | 2013-10-14 10:35:08 +0900 | [diff] [blame] | 508 | master = spi_alloc_master(&pdev->dev, sizeof(*spi)); |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 509 | if (master == NULL) { |
| 510 | dev_dbg(&pdev->dev, "master allocation failed\n"); |
| 511 | return -ENOMEM; |
| 512 | } |
| 513 | |
| 514 | if (pdev->id != -1) |
| 515 | master->bus_num = pdev->id; |
Andrew Lunn | f814f9a | 2012-07-23 12:08:09 +0200 | [diff] [blame] | 516 | if (pdev->dev.of_node) { |
Thomas Petazzoni | e06871c | 2014-07-27 23:53:19 +0200 | [diff] [blame] | 517 | u32 cell_index; |
Jingoo Han | b843404 | 2014-09-02 11:51:39 +0900 | [diff] [blame] | 518 | |
Thomas Petazzoni | e06871c | 2014-07-27 23:53:19 +0200 | [diff] [blame] | 519 | if (!of_property_read_u32(pdev->dev.of_node, "cell-index", |
| 520 | &cell_index)) |
| 521 | master->bus_num = cell_index; |
Andrew Lunn | f814f9a | 2012-07-23 12:08:09 +0200 | [diff] [blame] | 522 | } |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 523 | |
David Brownell | e7db06b | 2009-06-17 16:26:04 -0700 | [diff] [blame] | 524 | /* we support only mode 0, and no options */ |
Jason Gunthorpe | b15d5d7 | 2012-11-21 12:23:35 -0700 | [diff] [blame] | 525 | master->mode_bits = SPI_CPHA | SPI_CPOL; |
Ken Wilson | 75872eb | 2015-01-12 13:13:59 +1000 | [diff] [blame] | 526 | master->set_cs = orion_spi_set_cs; |
| 527 | master->transfer_one = orion_spi_transfer_one; |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 528 | master->num_chipselect = ORION_NUM_CHIPSELECTS; |
Ken Wilson | 75872eb | 2015-01-12 13:13:59 +1000 | [diff] [blame] | 529 | master->setup = orion_spi_setup; |
Axel Lin | 495b335 | 2014-02-11 20:51:36 +0800 | [diff] [blame] | 530 | master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16); |
Russell King | 5c67869 | 2014-06-21 12:22:37 +0100 | [diff] [blame] | 531 | master->auto_runtime_pm = true; |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 532 | |
Jingoo Han | 24b5a82 | 2013-05-23 19:20:40 +0900 | [diff] [blame] | 533 | platform_set_drvdata(pdev, master); |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 534 | |
| 535 | spi = spi_master_get_devdata(master); |
| 536 | spi->master = master; |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 537 | |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 538 | of_id = of_match_device(orion_spi_of_match_table, &pdev->dev); |
Greg Ungerer | 9a2d363 | 2014-10-21 15:57:48 +1000 | [diff] [blame] | 539 | devdata = (of_id) ? of_id->data : &orion_spi_dev_data; |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 540 | spi->devdata = devdata; |
| 541 | |
Jingoo Han | bb48984 | 2013-12-09 19:21:22 +0900 | [diff] [blame] | 542 | spi->clk = devm_clk_get(&pdev->dev, NULL); |
Andrew Lunn | 4574b88 | 2012-04-06 17:17:26 +0200 | [diff] [blame] | 543 | if (IS_ERR(spi->clk)) { |
| 544 | status = PTR_ERR(spi->clk); |
| 545 | goto out; |
| 546 | } |
| 547 | |
Russell King | c85012a | 2014-06-21 11:32:23 +0100 | [diff] [blame] | 548 | status = clk_prepare_enable(spi->clk); |
| 549 | if (status) |
| 550 | goto out; |
| 551 | |
Andrew Lunn | 4574b88 | 2012-04-06 17:17:26 +0200 | [diff] [blame] | 552 | tclk_hz = clk_get_rate(spi->clk); |
Gregory CLEMENT | ce2f6ea | 2015-05-26 11:44:42 +0200 | [diff] [blame] | 553 | |
| 554 | /* |
| 555 | * With old device tree, armada-370-spi could be used with |
| 556 | * Armada XP, however for this SoC the maximum frequency is |
| 557 | * 50MHz instead of tclk/4. On Armada 370, tclk cannot be |
| 558 | * higher than 200MHz. So, in order to be able to handle both |
| 559 | * SoCs, we can take the minimum of 50MHz and tclk/4. |
| 560 | */ |
| 561 | if (of_device_is_compatible(pdev->dev.of_node, |
| 562 | "marvell,armada-370-spi")) |
| 563 | master->max_speed_hz = min(devdata->max_hz, |
| 564 | DIV_ROUND_UP(tclk_hz, devdata->min_divisor)); |
Gregory CLEMENT | 4dacccf | 2015-05-26 11:44:43 +0200 | [diff] [blame] | 565 | else if (devdata->min_divisor) |
Gregory CLEMENT | ce2f6ea | 2015-05-26 11:44:42 +0200 | [diff] [blame] | 566 | master->max_speed_hz = |
| 567 | DIV_ROUND_UP(tclk_hz, devdata->min_divisor); |
Gregory CLEMENT | 4dacccf | 2015-05-26 11:44:43 +0200 | [diff] [blame] | 568 | else |
| 569 | master->max_speed_hz = devdata->max_hz; |
Greg Ungerer | df59fa7 | 2014-09-28 23:24:04 +1000 | [diff] [blame] | 570 | master->min_speed_hz = DIV_ROUND_UP(tclk_hz, devdata->max_divisor); |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 571 | |
| 572 | r = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
Mark Brown | 1729ce3 | 2013-07-28 14:38:06 +0100 | [diff] [blame] | 573 | spi->base = devm_ioremap_resource(&pdev->dev, r); |
| 574 | if (IS_ERR(spi->base)) { |
| 575 | status = PTR_ERR(spi->base); |
Andrew Lunn | 4574b88 | 2012-04-06 17:17:26 +0200 | [diff] [blame] | 576 | goto out_rel_clk; |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 577 | } |
| 578 | |
Russell King | 5c67869 | 2014-06-21 12:22:37 +0100 | [diff] [blame] | 579 | pm_runtime_set_active(&pdev->dev); |
| 580 | pm_runtime_use_autosuspend(&pdev->dev); |
| 581 | pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT); |
| 582 | pm_runtime_enable(&pdev->dev); |
| 583 | |
Wei Yongjun | 1403381 | 2014-07-20 22:03:14 +0800 | [diff] [blame] | 584 | status = orion_spi_reset(spi); |
| 585 | if (status < 0) |
Russell King | 5c67869 | 2014-06-21 12:22:37 +0100 | [diff] [blame] | 586 | goto out_rel_pm; |
| 587 | |
| 588 | pm_runtime_mark_last_busy(&pdev->dev); |
| 589 | pm_runtime_put_autosuspend(&pdev->dev); |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 590 | |
Andrew Lunn | f814f9a | 2012-07-23 12:08:09 +0200 | [diff] [blame] | 591 | master->dev.of_node = pdev->dev.of_node; |
Russell King | 5c67869 | 2014-06-21 12:22:37 +0100 | [diff] [blame] | 592 | status = spi_register_master(master); |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 593 | if (status < 0) |
Russell King | 5c67869 | 2014-06-21 12:22:37 +0100 | [diff] [blame] | 594 | goto out_rel_pm; |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 595 | |
| 596 | return status; |
| 597 | |
Russell King | 5c67869 | 2014-06-21 12:22:37 +0100 | [diff] [blame] | 598 | out_rel_pm: |
| 599 | pm_runtime_disable(&pdev->dev); |
Andrew Lunn | 4574b88 | 2012-04-06 17:17:26 +0200 | [diff] [blame] | 600 | out_rel_clk: |
| 601 | clk_disable_unprepare(spi->clk); |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 602 | out: |
| 603 | spi_master_put(master); |
| 604 | return status; |
| 605 | } |
| 606 | |
| 607 | |
Grant Likely | 2deff8d | 2013-02-05 13:27:35 +0000 | [diff] [blame] | 608 | static int orion_spi_remove(struct platform_device *pdev) |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 609 | { |
Russell King | 5c67869 | 2014-06-21 12:22:37 +0100 | [diff] [blame] | 610 | struct spi_master *master = platform_get_drvdata(pdev); |
| 611 | struct orion_spi *spi = spi_master_get_devdata(master); |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 612 | |
Russell King | 5c67869 | 2014-06-21 12:22:37 +0100 | [diff] [blame] | 613 | pm_runtime_get_sync(&pdev->dev); |
Andrew Lunn | 4574b88 | 2012-04-06 17:17:26 +0200 | [diff] [blame] | 614 | clk_disable_unprepare(spi->clk); |
Andrew Lunn | 4574b88 | 2012-04-06 17:17:26 +0200 | [diff] [blame] | 615 | |
Russell King | 5c67869 | 2014-06-21 12:22:37 +0100 | [diff] [blame] | 616 | spi_unregister_master(master); |
| 617 | pm_runtime_disable(&pdev->dev); |
| 618 | |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 619 | return 0; |
| 620 | } |
| 621 | |
| 622 | MODULE_ALIAS("platform:" DRIVER_NAME); |
| 623 | |
Rafael J. Wysocki | ec83305 | 2014-12-13 00:41:15 +0100 | [diff] [blame] | 624 | #ifdef CONFIG_PM |
Russell King | 5c67869 | 2014-06-21 12:22:37 +0100 | [diff] [blame] | 625 | static int orion_spi_runtime_suspend(struct device *dev) |
| 626 | { |
| 627 | struct spi_master *master = dev_get_drvdata(dev); |
| 628 | struct orion_spi *spi = spi_master_get_devdata(master); |
| 629 | |
| 630 | clk_disable_unprepare(spi->clk); |
| 631 | return 0; |
| 632 | } |
| 633 | |
| 634 | static int orion_spi_runtime_resume(struct device *dev) |
| 635 | { |
| 636 | struct spi_master *master = dev_get_drvdata(dev); |
| 637 | struct orion_spi *spi = spi_master_get_devdata(master); |
| 638 | |
| 639 | return clk_prepare_enable(spi->clk); |
| 640 | } |
| 641 | #endif |
| 642 | |
| 643 | static const struct dev_pm_ops orion_spi_pm_ops = { |
| 644 | SET_RUNTIME_PM_OPS(orion_spi_runtime_suspend, |
| 645 | orion_spi_runtime_resume, |
| 646 | NULL) |
| 647 | }; |
| 648 | |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 649 | static struct platform_driver orion_spi_driver = { |
| 650 | .driver = { |
| 651 | .name = DRIVER_NAME, |
Russell King | 5c67869 | 2014-06-21 12:22:37 +0100 | [diff] [blame] | 652 | .pm = &orion_spi_pm_ops, |
Andrew Lunn | f814f9a | 2012-07-23 12:08:09 +0200 | [diff] [blame] | 653 | .of_match_table = of_match_ptr(orion_spi_of_match_table), |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 654 | }, |
Ezequiel Garcia | 41ab724 | 2013-02-04 09:26:26 -0300 | [diff] [blame] | 655 | .probe = orion_spi_probe, |
Grant Likely | 2deff8d | 2013-02-05 13:27:35 +0000 | [diff] [blame] | 656 | .remove = orion_spi_remove, |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 657 | }; |
| 658 | |
Ezequiel Garcia | 41ab724 | 2013-02-04 09:26:26 -0300 | [diff] [blame] | 659 | module_platform_driver(orion_spi_driver); |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 660 | |
| 661 | MODULE_DESCRIPTION("Orion SPI driver"); |
| 662 | MODULE_AUTHOR("Shadi Ammouri <shadi@marvell.com>"); |
| 663 | MODULE_LICENSE("GPL"); |