blob: 04910764c38591c6b4d5b7bc14b0ed79ef15c3e6 [file] [log] [blame]
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -04001/*
2 * arch/arm/mach-orion5x/common.c
3 *
4 * Core functions for Marvell Orion 5x SoCs
5 *
6 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
7 *
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
10 * warranty of any kind, whether express or implied.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/platform_device.h>
Andrew Lunnee962722011-05-15 13:32:48 +020016#include <linux/dma-mapping.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040017#include <linux/serial_8250.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040018#include <linux/mv643xx_i2c.h>
19#include <linux/ata_platform.h>
Russell King764cbcc22011-11-05 10:13:41 +000020#include <linux/delay.h>
Andrew Lunn2f129bf2011-12-15 08:15:07 +010021#include <linux/clk-provider.h>
Arnd Bergmann7b2fea12013-04-25 17:10:04 +020022#include <linux/cpu.h>
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +020023#include <net/dsa.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040024#include <asm/page.h>
25#include <asm/setup.h>
David Howells9f97da72012-03-28 18:30:01 +010026#include <asm/system_misc.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040027#include <asm/mach/arch.h>
28#include <asm/mach/map.h>
29#include <asm/mach/time.h>
Arnd Bergmannc02cecb2012-08-24 15:21:54 +020030#include <linux/platform_data/mtd-orion_nand.h>
31#include <linux/platform_data/usb-ehci-orion.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020032#include <plat/time.h>
Andrew Lunn28a2b452011-05-15 13:32:41 +020033#include <plat/common.h>
Arnd Bergmannc22c2c62015-12-02 22:27:08 +010034
35#include "bridge-regs.h"
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040036#include "common.h"
Arnd Bergmannc22c2c62015-12-02 22:27:08 +010037#include "orion5x.h"
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040038
39/*****************************************************************************
40 * I/O Address Mapping
41 ****************************************************************************/
42static struct map_desc orion5x_io_desc[] __initdata = {
43 {
Thomas Petazzoni3904a392012-09-11 14:27:21 +020044 .virtual = (unsigned long) ORION5X_REGS_VIRT_BASE,
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040045 .pfn = __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
46 .length = ORION5X_REGS_SIZE,
Lennert Buytenheke7068ad2008-05-10 16:30:01 +020047 .type = MT_DEVICE,
48 }, {
Thomas Petazzoni3904a392012-09-11 14:27:21 +020049 .virtual = (unsigned long) ORION5X_PCIE_WA_VIRT_BASE,
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040050 .pfn = __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
51 .length = ORION5X_PCIE_WA_SIZE,
Lennert Buytenheke7068ad2008-05-10 16:30:01 +020052 .type = MT_DEVICE,
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040053 },
54};
55
56void __init orion5x_map_io(void)
57{
58 iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
59}
60
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020061
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040062/*****************************************************************************
Andrew Lunn2f129bf2011-12-15 08:15:07 +010063 * CLK tree
64 ****************************************************************************/
65static struct clk *tclk;
66
Thomas Petazzoni1bffb4a82012-11-16 16:39:45 +010067void __init clk_init(void)
Andrew Lunn2f129bf2011-12-15 08:15:07 +010068{
Stephen Boydcc1e1892016-04-19 18:38:50 -070069 tclk = clk_register_fixed_rate(NULL, "tclk", NULL, 0, orion5x_tclk);
Andrew Lunn4574b882012-04-06 17:17:26 +020070
71 orion_clkdev_init(tclk);
Andrew Lunn2f129bf2011-12-15 08:15:07 +010072}
73
74/*****************************************************************************
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020075 * EHCI0
76 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020077void __init orion5x_ehci0_init(void)
78{
Andrew Lunn72053352012-02-08 15:52:47 +010079 orion_ehci_init(ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL,
80 EHCI_PHY_ORION);
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020081}
82
83
84/*****************************************************************************
85 * EHCI1
86 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020087void __init orion5x_ehci1_init(void)
88{
Andrew Lunndb33f4d2011-12-07 21:48:08 +010089 orion_ehci_1_init(ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020090}
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040091
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020092
93/*****************************************************************************
Andrew Lunn5c602552011-05-15 13:32:40 +020094 * GE00
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020095 ****************************************************************************/
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040096void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
97{
Andrew Lunndb33f4d2011-12-07 21:48:08 +010098 orion_ge00_init(eth_data,
Andrew Lunn7e3819d2011-05-15 13:32:44 +020099 ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
Arnaud Patard (Rtp)58569ae2012-07-26 12:15:46 +0200100 IRQ_ORION5X_ETH_ERR,
101 MV643XX_TX_CSUM_DEFAULT_LIMIT);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400102}
103
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400104
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200105/*****************************************************************************
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200106 * Ethernet switch
107 ****************************************************************************/
Arnd Bergmannfe158a12016-09-05 16:18:45 +0200108void __init orion5x_eth_switch_init(struct dsa_platform_data *d)
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200109{
Arnd Bergmannfe158a12016-09-05 16:18:45 +0200110 orion_ge00_switch_init(d);
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200111}
112
113
114/*****************************************************************************
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200115 * I2C
116 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200117void __init orion5x_i2c_init(void)
118{
Andrew Lunnaac7ffa2011-05-15 13:32:45 +0200119 orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);
120
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200121}
122
123
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400124/*****************************************************************************
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200125 * SATA
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400126 ****************************************************************************/
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400127void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
128{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100129 orion_sata_init(sata_data, ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400130}
131
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200132
133/*****************************************************************************
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200134 * SPI
135 ****************************************************************************/
Andrew Lunn42366662013-10-23 16:12:51 +0200136void __init orion5x_spi_init(void)
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200137{
Andrew Lunn4574b882012-04-06 17:17:26 +0200138 orion_spi_init(SPI_PHYS_BASE);
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200139}
140
141
142/*****************************************************************************
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200143 * UART0
144 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200145void __init orion5x_uart0_init(void)
146{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200147 orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100148 IRQ_ORION5X_UART0, tclk);
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200149}
150
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200151/*****************************************************************************
152 * UART1
153 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200154void __init orion5x_uart1_init(void)
155{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200156 orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100157 IRQ_ORION5X_UART1, tclk);
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200158}
159
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400160/*****************************************************************************
Saeed Bishara1d5a1a62008-06-16 23:25:12 -1100161 * XOR engine
162 ****************************************************************************/
Saeed Bishara1d5a1a62008-06-16 23:25:12 -1100163void __init orion5x_xor_init(void)
164{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100165 orion_xor0_init(ORION5X_XOR_PHYS_BASE,
Andrew Lunnee962722011-05-15 13:32:48 +0200166 ORION5X_XOR_PHYS_BASE + 0x200,
167 IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
Saeed Bishara1d5a1a62008-06-16 23:25:12 -1100168}
169
Andrew Lunn44350062011-05-15 13:32:51 +0200170/*****************************************************************************
171 * Cryptographic Engines and Security Accelerator (CESA)
172 ****************************************************************************/
173static void __init orion5x_crypto_init(void)
Sebastian Andrzej Siewior3a8f7442009-05-07 22:59:24 +0200174{
Thomas Petazzoni4ca2c042013-07-26 10:17:42 -0300175 mvebu_mbus_add_window_by_id(ORION_MBUS_SRAM_TARGET,
176 ORION_MBUS_SRAM_ATTR,
177 ORION5X_SRAM_PHYS_BASE,
178 ORION5X_SRAM_SIZE);
Andrew Lunn44350062011-05-15 13:32:51 +0200179 orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
180 SZ_8K, IRQ_ORION5X_CESA);
Sebastian Andrzej Siewior3a8f7442009-05-07 22:59:24 +0200181}
Saeed Bishara1d5a1a62008-06-16 23:25:12 -1100182
183/*****************************************************************************
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800184 * Watchdog
185 ****************************************************************************/
Arnd Bergmann06f30082015-12-02 22:27:03 +0100186static struct resource orion_wdt_resource[] = {
187 DEFINE_RES_MEM(TIMER_PHYS_BASE, 0x04),
188 DEFINE_RES_MEM(RSTOUTn_MASK_PHYS, 0x04),
189};
190
191static struct platform_device orion_wdt_device = {
192 .name = "orion_wdt",
193 .id = -1,
194 .num_resources = ARRAY_SIZE(orion_wdt_resource),
195 .resource = orion_wdt_resource,
196};
197
Andrew Lunn42366662013-10-23 16:12:51 +0200198static void __init orion5x_wdt_init(void)
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800199{
Arnd Bergmann06f30082015-12-02 22:27:03 +0100200 platform_device_register(&orion_wdt_device);
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800201}
202
203
204/*****************************************************************************
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400205 * Time handling
206 ****************************************************************************/
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200207void __init orion5x_init_early(void)
208{
Thomas Petazzoni5d1190e2013-03-21 17:59:18 +0100209 u32 rev, dev;
210 const char *mbus_soc_name;
211
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200212 orion_time_set_base(TIMER_VIRT_BASE);
Andrew Lunn84d5dfb2012-09-24 07:54:33 +0200213
Thomas Petazzoni5d1190e2013-03-21 17:59:18 +0100214 /* Initialize the MBUS driver */
215 orion5x_pcie_id(&dev, &rev);
216 if (dev == MV88F5281_DEV_ID)
217 mbus_soc_name = "marvell,orion5x-88f5281-mbus";
218 else if (dev == MV88F5182_DEV_ID)
219 mbus_soc_name = "marvell,orion5x-88f5182-mbus";
220 else if (dev == MV88F5181_DEV_ID)
221 mbus_soc_name = "marvell,orion5x-88f5181-mbus";
222 else if (dev == MV88F6183_DEV_ID)
223 mbus_soc_name = "marvell,orion5x-88f6183-mbus";
224 else
225 mbus_soc_name = NULL;
226 mvebu_mbus_init(mbus_soc_name, ORION5X_BRIDGE_WINS_BASE,
227 ORION5X_BRIDGE_WINS_SZ,
228 ORION5X_DDR_WINS_BASE, ORION5X_DDR_WINS_SZ);
229}
230
231void orion5x_setup_wins(void)
232{
233 /*
234 * The PCIe windows will no longer be statically allocated
235 * here once Orion5x is migrated to the pci-mvebu driver.
236 */
Thomas Petazzoni4ca2c042013-07-26 10:17:42 -0300237 mvebu_mbus_add_window_remap_by_id(ORION_MBUS_PCIE_IO_TARGET,
238 ORION_MBUS_PCIE_IO_ATTR,
239 ORION5X_PCIE_IO_PHYS_BASE,
Thomas Petazzoni5d1190e2013-03-21 17:59:18 +0100240 ORION5X_PCIE_IO_SIZE,
Thomas Petazzoni4ca2c042013-07-26 10:17:42 -0300241 ORION5X_PCIE_IO_BUS_BASE);
242 mvebu_mbus_add_window_by_id(ORION_MBUS_PCIE_MEM_TARGET,
243 ORION_MBUS_PCIE_MEM_ATTR,
244 ORION5X_PCIE_MEM_PHYS_BASE,
245 ORION5X_PCIE_MEM_SIZE);
246 mvebu_mbus_add_window_remap_by_id(ORION_MBUS_PCI_IO_TARGET,
247 ORION_MBUS_PCI_IO_ATTR,
248 ORION5X_PCI_IO_PHYS_BASE,
Thomas Petazzoni5d1190e2013-03-21 17:59:18 +0100249 ORION5X_PCI_IO_SIZE,
Thomas Petazzoni4ca2c042013-07-26 10:17:42 -0300250 ORION5X_PCI_IO_BUS_BASE);
251 mvebu_mbus_add_window_by_id(ORION_MBUS_PCI_MEM_TARGET,
252 ORION_MBUS_PCI_MEM_ATTR,
253 ORION5X_PCI_MEM_PHYS_BASE,
254 ORION5X_PCI_MEM_SIZE);
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200255}
256
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200257int orion5x_tclk;
258
Andrew Lunn42366662013-10-23 16:12:51 +0200259static int __init orion5x_find_tclk(void)
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200260{
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200261 u32 dev, rev;
262
263 orion5x_pcie_id(&dev, &rev);
264 if (dev == MV88F6183_DEV_ID &&
265 (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
266 return 133333333;
267
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200268 return 166666667;
269}
270
Stephen Warren6bb27d72012-11-08 12:40:59 -0700271void __init orion5x_timer_init(void)
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400272{
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200273 orion5x_tclk = orion5x_find_tclk();
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200274
275 orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
276 IRQ_ORION5X_BRIDGE, orion5x_tclk);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400277}
278
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200279
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400280/*****************************************************************************
281 * General
282 ****************************************************************************/
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400283/*
Lennert Buytenhekb46926b2008-04-25 16:31:32 -0400284 * Identify device ID and rev from PCIe configuration header space '0'.
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400285 */
Thomas Petazzoni1bffb4a82012-11-16 16:39:45 +0100286void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400287{
288 orion5x_pcie_id(dev, rev);
289
290 if (*dev == MV88F5281_DEV_ID) {
291 if (*rev == MV88F5281_REV_D2) {
292 *dev_name = "MV88F5281-D2";
293 } else if (*rev == MV88F5281_REV_D1) {
294 *dev_name = "MV88F5281-D1";
Lennert Buytenhekce72e36e2008-08-09 15:17:27 +0200295 } else if (*rev == MV88F5281_REV_D0) {
296 *dev_name = "MV88F5281-D0";
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400297 } else {
298 *dev_name = "MV88F5281-Rev-Unsupported";
299 }
300 } else if (*dev == MV88F5182_DEV_ID) {
301 if (*rev == MV88F5182_REV_A2) {
302 *dev_name = "MV88F5182-A2";
303 } else {
304 *dev_name = "MV88F5182-Rev-Unsupported";
305 }
306 } else if (*dev == MV88F5181_DEV_ID) {
307 if (*rev == MV88F5181_REV_B1) {
308 *dev_name = "MV88F5181-Rev-B1";
Lennert Buytenhekd2b2a6b2008-05-31 08:30:40 +0200309 } else if (*rev == MV88F5181L_REV_A1) {
310 *dev_name = "MV88F5181L-Rev-A1";
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400311 } else {
Lennert Buytenhekd2b2a6b2008-05-31 08:30:40 +0200312 *dev_name = "MV88F5181(L)-Rev-Unsupported";
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400313 }
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200314 } else if (*dev == MV88F6183_DEV_ID) {
315 if (*rev == MV88F6183_REV_B0) {
316 *dev_name = "MV88F6183-Rev-B0";
317 } else {
318 *dev_name = "MV88F6183-Rev-Unsupported";
319 }
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400320 } else {
321 *dev_name = "Device-Unknown";
322 }
323}
324
325void __init orion5x_init(void)
326{
327 char *dev_name;
328 u32 dev, rev;
329
330 orion5x_id(&dev, &rev, &dev_name);
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200331 printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);
332
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400333 /*
334 * Setup Orion address map
335 */
Thomas Petazzoni5d1190e2013-03-21 17:59:18 +0100336 orion5x_setup_wins();
Lennert Buytenhekce72e36e2008-08-09 15:17:27 +0200337
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100338 /* Setup root of clk tree */
339 clk_init();
340
Lennert Buytenhekce72e36e2008-08-09 15:17:27 +0200341 /*
342 * Don't issue "Wait for Interrupt" instruction if we are
343 * running on D0 5281 silicon.
344 */
345 if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
346 printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
Thomas Gleixnerf7b861b2013-03-21 22:49:38 +0100347 cpu_idle_poll_ctrl(true);
Lennert Buytenhekce72e36e2008-08-09 15:17:27 +0200348 }
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800349
350 /*
Nicolas Pitre3fade492009-06-11 22:27:20 +0200351 * The 5082/5181l/5182/6082/6082l/6183 have crypto
352 * while 5180n/5181/5281 don't have crypto.
353 */
354 if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
355 dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
356 orion5x_crypto_init();
357
358 /*
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800359 * Register watchdog driver
360 */
361 orion5x_wdt_init();
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400362}
363
Robin Holt7b6d8642013-07-08 16:01:40 -0700364void orion5x_restart(enum reboot_mode mode, const char *cmd)
Russell King764cbcc22011-11-05 10:13:41 +0000365{
366 /*
367 * Enable and issue soft reset
368 */
369 orion5x_setbits(RSTOUTn_MASK, (1 << 2));
370 orion5x_setbits(CPU_SOFT_RESET, 1);
371 mdelay(200);
372 orion5x_clrbits(CPU_SOFT_RESET, 1);
373}
374
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400375/*
376 * Many orion-based systems have buggy bootloader implementations.
377 * This is a common fixup for bogus memory tags.
378 */
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100379void __init tag_fixup_mem32(struct tag *t, char **from)
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400380{
381 for (; t->hdr.size; t = tag_next(t))
382 if (t->hdr.tag == ATAG_MEM &&
383 (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
384 t->u.mem.start & ~PAGE_MASK)) {
385 printk(KERN_WARNING
386 "Clearing invalid memory bank %dKB@0x%08x\n",
387 t->u.mem.size / 1024, t->u.mem.start);
388 t->hdr.tag = 0;
389 }
390}