blob: ae7ecc286e7a980c49915d3eef4b10917d8c994e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/boot/compressed/head.S
3 *
4 * Copyright (C) 1996-2002 Russell King
Hyok S. Choi10c2df62006-03-27 10:21:34 +01005 * Copyright (C) 2004 Hyok S. Choi (MPU support)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/linkage.h>
12
13/*
14 * Debugging stuff
15 *
16 * Note that these macros must not contain any code which is not
17 * 100% relocatable. Any attempt to do so will result in a crash.
18 * Please select one of the following when turning on debugging.
19 */
20#ifdef DEBUG
Russell King5cd0c342005-05-03 12:18:46 +010021
Russell King5cd0c342005-05-03 12:18:46 +010022#if defined(CONFIG_DEBUG_ICEDCC)
Tony Lindgren7d95ded2006-09-20 13:03:34 +010023
Stephen Boyddfad5492011-03-23 22:46:15 +010024#if defined(CONFIG_CPU_V6) || defined(CONFIG_CPU_V6K) || defined(CONFIG_CPU_V7)
Tony Lindgren4e6d4882010-02-01 23:26:53 +010025 .macro loadsp, rb, tmp
Tony Lindgren7d95ded2006-09-20 13:03:34 +010026 .endm
27 .macro writeb, ch, rb
28 mcr p14, 0, \ch, c0, c5, 0
29 .endm
Jean-Christop PLAGNIOL-VILLARDc633c3c2009-02-25 04:20:40 +010030#elif defined(CONFIG_CPU_XSCALE)
Tony Lindgren4e6d4882010-02-01 23:26:53 +010031 .macro loadsp, rb, tmp
Jean-Christop PLAGNIOL-VILLARDc633c3c2009-02-25 04:20:40 +010032 .endm
33 .macro writeb, ch, rb
34 mcr p14, 0, \ch, c8, c0, 0
35 .endm
Tony Lindgren7d95ded2006-09-20 13:03:34 +010036#else
Tony Lindgren4e6d4882010-02-01 23:26:53 +010037 .macro loadsp, rb, tmp
Linus Torvalds1da177e2005-04-16 15:20:36 -070038 .endm
Russell King224b5be2005-11-16 14:59:51 +000039 .macro writeb, ch, rb
Uwe Kleine-König41a9e682007-12-13 09:31:34 +010040 mcr p14, 0, \ch, c1, c0, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -070041 .endm
Tony Lindgren7d95ded2006-09-20 13:03:34 +010042#endif
43
Russell King5cd0c342005-05-03 12:18:46 +010044#else
Russell King224b5be2005-11-16 14:59:51 +000045
Russell Kinga09e64f2008-08-05 16:14:15 +010046#include <mach/debug-macro.S>
Russell King224b5be2005-11-16 14:59:51 +000047
Russell King5cd0c342005-05-03 12:18:46 +010048 .macro writeb, ch, rb
49 senduart \ch, \rb
50 .endm
51
Russell King224b5be2005-11-16 14:59:51 +000052#if defined(CONFIG_ARCH_SA1100)
Tony Lindgren4e6d4882010-02-01 23:26:53 +010053 .macro loadsp, rb, tmp
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 mov \rb, #0x80000000 @ physical base address
Russell King224b5be2005-11-16 14:59:51 +000055#ifdef CONFIG_DEBUG_LL_SER3
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 add \rb, \rb, #0x00050000 @ Ser3
Russell King224b5be2005-11-16 14:59:51 +000057#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070058 add \rb, \rb, #0x00010000 @ Ser1
Russell King224b5be2005-11-16 14:59:51 +000059#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 .endm
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#elif defined(CONFIG_ARCH_S3C2410)
Tony Lindgren4e6d4882010-02-01 23:26:53 +010062 .macro loadsp, rb, tmp
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 mov \rb, #0x50000000
Ben Dooksc7657842007-07-22 16:11:20 +010064 add \rb, \rb, #0x4000 * CONFIG_S3C_LOWLEVEL_UART_PORT
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 .endm
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#else
Tony Lindgren4e6d4882010-02-01 23:26:53 +010067 .macro loadsp, rb, tmp
68 addruart \rb, \tmp
Russell King224b5be2005-11-16 14:59:51 +000069 .endm
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#endif
71#endif
Russell King5cd0c342005-05-03 12:18:46 +010072#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
74 .macro kputc,val
75 mov r0, \val
76 bl putc
77 .endm
78
79 .macro kphex,val,len
80 mov r0, \val
81 mov r1, #\len
82 bl phex
83 .endm
84
85 .macro debug_reloc_start
86#ifdef DEBUG
87 kputc #'\n'
88 kphex r6, 8 /* processor id */
89 kputc #':'
90 kphex r7, 8 /* architecture id */
Hyok S. Choif12d0d72006-09-26 17:36:37 +090091#ifdef CONFIG_CPU_CP15
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 kputc #':'
93 mrc p15, 0, r0, c1, c0
94 kphex r0, 8 /* control reg */
Hyok S. Choif12d0d72006-09-26 17:36:37 +090095#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 kputc #'\n'
97 kphex r5, 8 /* decompressed kernel start */
98 kputc #'-'
Russell Kingf4619022006-01-12 17:17:57 +000099 kphex r9, 8 /* decompressed kernel end */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 kputc #'>'
101 kphex r4, 8 /* kernel execution address */
102 kputc #'\n'
103#endif
104 .endm
105
106 .macro debug_reloc_end
107#ifdef DEBUG
108 kphex r5, 8 /* end of kernel */
109 kputc #'\n'
110 mov r0, r4
111 bl memdump /* dump 256 bytes at start of kernel */
112#endif
113 .endm
114
115 .section ".start", #alloc, #execinstr
116/*
117 * sort out different calling conventions
118 */
119 .align
Dave Martin26e5ca92010-11-29 19:43:27 +0100120 .arm @ Always enter in ARM state
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121start:
122 .type start,#function
Nicolas Pitreb11fe382011-02-12 22:25:27 +0100123 .rept 7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 mov r0, r0
125 .endr
Nicolas Pitreb11fe382011-02-12 22:25:27 +0100126 ARM( mov r0, r0 )
127 ARM( b 1f )
128 THUMB( adr r12, BSYM(1f) )
129 THUMB( bx r12 )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 .word 0x016f2818 @ Magic numbers to help the loader
132 .word start @ absolute load/run zImage address
133 .word _edata @ zImage end address
Dave Martin26e5ca92010-11-29 19:43:27 +0100134 THUMB( .thumb )
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351: mov r7, r1 @ save architecture ID
Russell Kingf4619022006-01-12 17:17:57 +0000136 mov r8, r2 @ save atags pointer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137
138#ifndef __ARM_ARCH_2__
139 /*
140 * Booting from Angel - need to enter SVC mode and disable
141 * FIQs/IRQs (numeric definitions from angel arm.h source).
142 * We only do this if we were in user mode on entry.
143 */
144 mrs r2, cpsr @ get current mode
145 tst r2, #3 @ not user?
146 bne not_angel
147 mov r0, #0x17 @ angel_SWIreason_EnterSVC
Catalin Marinas0e056f22009-07-24 12:32:58 +0100148 ARM( swi 0x123456 ) @ angel_SWI_ARM
149 THUMB( svc 0xab ) @ angel_SWI_THUMB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150not_angel:
151 mrs r2, cpsr @ turn off interrupts to
152 orr r2, r2, #0xc0 @ prevent angel from running
153 msr cpsr_c, r2
154#else
155 teqp pc, #0x0c000003 @ turn off interrupts
156#endif
157
158 /*
159 * Note that some cache flushing and other stuff may
160 * be needed here - is there an Angel SWI call for this?
161 */
162
163 /*
164 * some architecture specific code can be inserted
Russell Kingf4619022006-01-12 17:17:57 +0000165 * by the linker here, but it should preserve r7, r8, and r9.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 */
167
168 .text
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100169
Eric Miaoe69edc792010-07-05 15:56:50 +0200170#ifdef CONFIG_AUTO_ZRELADDR
171 @ determine final kernel image address
Dave Martinbfa64c42010-11-29 19:43:26 +0100172 mov r4, pc
173 and r4, r4, #0xf8000000
Eric Miaoe69edc792010-07-05 15:56:50 +0200174 add r4, r4, #TEXT_OFFSET
175#else
Russell King9e84ed62010-09-09 22:39:41 +0100176 ldr r4, =zreladdr
Eric Miaoe69edc792010-07-05 15:56:50 +0200177#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100179 bl cache_on
180
181restart: adr r0, LC0
182 ldmia r0, {r1, r2, r3, r5, r6, r9, r11, r12}
183 ldr sp, [r0, #32]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
185 /*
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100186 * We might be running at a different address. We need
187 * to fix up various pointers.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 */
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100189 sub r0, r0, r1 @ calculate the delta offset
190 add r5, r5, r0 @ _start
191 add r6, r6, r0 @ _edata
192
193#ifndef CONFIG_ZBOOT_ROM
194 /* malloc space is above the relocated stack (64k max) */
195 add sp, sp, r0
196 add r10, sp, #0x10000
197#else
198 /*
199 * With ZBOOT_ROM the bss/stack is non relocatable,
200 * but someone could still run this code from RAM,
201 * in which case our reference is _edata.
202 */
203 mov r10, r6
204#endif
205
206/*
207 * Check to see if we will overwrite ourselves.
208 * r4 = final kernel address
209 * r5 = start of this image
210 * r9 = size of decompressed image
211 * r10 = end of this image, including bss/stack/malloc space if non XIP
212 * We basically want:
213 * r4 >= r10 -> OK
214 * r4 + image length <= r5 -> OK
215 */
216 cmp r4, r10
217 bhs wont_overwrite
218 add r10, r4, r9
219 cmp r10, r5
220 bls wont_overwrite
221
222/*
223 * Relocate ourselves past the end of the decompressed kernel.
224 * r5 = start of this image
225 * r6 = _edata
226 * r10 = end of the decompressed kernel
227 * Because we always copy ahead, we need to do it from the end and go
228 * backward in case the source and destination overlap.
229 */
230 /* Round up to next 256-byte boundary. */
231 add r10, r10, #256
232 bic r10, r10, #255
233
234 sub r9, r6, r5 @ size to copy
235 add r9, r9, #31 @ rounded up to a multiple
236 bic r9, r9, #31 @ ... of 32 bytes
237 add r6, r9, r5
238 add r9, r9, r10
239
2401: ldmdb r6!, {r0 - r3, r10 - r12, lr}
241 cmp r6, r5
242 stmdb r9!, {r0 - r3, r10 - r12, lr}
243 bhi 1b
244
245 /* Preserve offset to relocated code. */
246 sub r6, r9, r6
247
248 bl cache_clean_flush
249
250 adr r0, BSYM(restart)
251 add r0, r0, r6
252 mov pc, r0
253
254wont_overwrite:
255/*
256 * If delta is zero, we are running at the address we were linked at.
257 * r0 = delta
258 * r2 = BSS start
259 * r3 = BSS end
260 * r4 = kernel execution address
261 * r7 = architecture ID
262 * r8 = atags pointer
263 * r11 = GOT start
264 * r12 = GOT end
265 * sp = stack pointer
266 */
267 teq r0, #0
268 beq not_relocated
Russell King98e12b52010-02-25 23:56:38 +0000269 add r11, r11, r0
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100270 add r12, r12, r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271
272#ifndef CONFIG_ZBOOT_ROM
273 /*
274 * If we're running fully PIC === CONFIG_ZBOOT_ROM = n,
275 * we need to fix up pointers into the BSS region.
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100276 * Note that the stack pointer has already been fixed up.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 */
278 add r2, r2, r0
279 add r3, r3, r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
281 /*
282 * Relocate all entries in the GOT table.
283 */
Russell King98e12b52010-02-25 23:56:38 +00002841: ldr r1, [r11, #0] @ relocate entries in the GOT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 add r1, r1, r0 @ table. This fixes up the
Russell King98e12b52010-02-25 23:56:38 +0000286 str r1, [r11], #4 @ C references.
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100287 cmp r11, r12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 blo 1b
289#else
290
291 /*
292 * Relocate entries in the GOT table. We only relocate
293 * the entries that are outside the (relocated) BSS region.
294 */
Russell King98e12b52010-02-25 23:56:38 +00002951: ldr r1, [r11, #0] @ relocate entries in the GOT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 cmp r1, r2 @ entry < bss_start ||
297 cmphs r3, r1 @ _end < entry
298 addlo r1, r1, r0 @ table. This fixes up the
Russell King98e12b52010-02-25 23:56:38 +0000299 str r1, [r11], #4 @ C references.
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100300 cmp r11, r12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 blo 1b
302#endif
303
304not_relocated: mov r0, #0
3051: str r0, [r2], #4 @ clear bss
306 str r0, [r2], #4
307 str r0, [r2], #4
308 str r0, [r2], #4
309 cmp r2, r3
310 blo 1b
311
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100312/*
313 * The C runtime environment should now be setup sufficiently.
314 * Set up some pointers, and start decompressing.
315 * r4 = kernel execution address
316 * r7 = architecture ID
317 * r8 = atags pointer
318 */
319 mov r0, r4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 mov r1, sp @ malloc space above stack
321 add r2, sp, #0x10000 @ 64k max
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 mov r3, r7
323 bl decompress_kernel
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 bl cache_clean_flush
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100325 bl cache_off
326 mov r0, #0 @ must be zero
327 mov r1, r7 @ restore architecture number
328 mov r2, r8 @ restore atags pointer
329 mov pc, r4 @ call kernel
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
Catalin Marinas88987ef2009-07-24 12:32:52 +0100331 .align 2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 .type LC0, #object
333LC0: .word LC0 @ r1
334 .word __bss_start @ r2
335 .word _end @ r3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 .word _start @ r5
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100337 .word _edata @ r6
338 .word _image_size @ r9
Russell King98e12b52010-02-25 23:56:38 +0000339 .word _got_start @ r11
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 .word _got_end @ ip
Uwe Kleine-König88237c22010-01-29 21:37:24 +0100341 .word user_stack_end @ sp
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 .size LC0, . - LC0
343
344#ifdef CONFIG_ARCH_RPC
345 .globl params
Eric Miaodb7b2b42010-06-03 15:36:49 +0800346params: ldr r0, =0x10000100 @ params_phys for RPC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 mov pc, lr
348 .ltorg
349 .align
350#endif
351
352/*
353 * Turn on the cache. We need to setup some page tables so that we
354 * can have both the I and D caches on.
355 *
356 * We place the page tables 16k down from the kernel execution address,
357 * and we hope that nothing else is using it. If we're using it, we
358 * will go pop!
359 *
360 * On entry,
361 * r4 = kernel execution address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 * r7 = architecture number
Russell Kingf4619022006-01-12 17:17:57 +0000363 * r8 = atags pointer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 * On exit,
Uwe Kleine-König21b28412010-01-26 22:08:09 +0100365 * r0, r1, r2, r3, r9, r10, r12 corrupted
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 * This routine must preserve:
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100367 * r4, r7, r8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 */
369 .align 5
370cache_on: mov r3, #8 @ cache_on function
371 b call_cache_fn
372
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100373/*
374 * Initialize the highest priority protection region, PR7
375 * to cover all 32bit address and cacheable and bufferable.
376 */
377__armv4_mpu_cache_on:
378 mov r0, #0x3f @ 4G, the whole
379 mcr p15, 0, r0, c6, c7, 0 @ PR7 Area Setting
380 mcr p15, 0, r0, c6, c7, 1
381
382 mov r0, #0x80 @ PR7
383 mcr p15, 0, r0, c2, c0, 0 @ D-cache on
384 mcr p15, 0, r0, c2, c0, 1 @ I-cache on
385 mcr p15, 0, r0, c3, c0, 0 @ write-buffer on
386
387 mov r0, #0xc000
388 mcr p15, 0, r0, c5, c0, 1 @ I-access permission
389 mcr p15, 0, r0, c5, c0, 0 @ D-access permission
390
391 mov r0, #0
392 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
393 mcr p15, 0, r0, c7, c5, 0 @ flush(inval) I-Cache
394 mcr p15, 0, r0, c7, c6, 0 @ flush(inval) D-Cache
395 mrc p15, 0, r0, c1, c0, 0 @ read control reg
396 @ ...I .... ..D. WC.M
397 orr r0, r0, #0x002d @ .... .... ..1. 11.1
398 orr r0, r0, #0x1000 @ ...1 .... .... ....
399
400 mcr p15, 0, r0, c1, c0, 0 @ write control reg
401
402 mov r0, #0
403 mcr p15, 0, r0, c7, c5, 0 @ flush(inval) I-Cache
404 mcr p15, 0, r0, c7, c6, 0 @ flush(inval) D-Cache
405 mov pc, lr
406
407__armv3_mpu_cache_on:
408 mov r0, #0x3f @ 4G, the whole
409 mcr p15, 0, r0, c6, c7, 0 @ PR7 Area Setting
410
411 mov r0, #0x80 @ PR7
412 mcr p15, 0, r0, c2, c0, 0 @ cache on
413 mcr p15, 0, r0, c3, c0, 0 @ write-buffer on
414
415 mov r0, #0xc000
416 mcr p15, 0, r0, c5, c0, 0 @ access permission
417
418 mov r0, #0
419 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
Uwe Kleine-König4a8d57a2010-01-26 22:14:23 +0100420 /*
421 * ?? ARMv3 MMU does not allow reading the control register,
422 * does this really work on ARMv3 MPU?
423 */
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100424 mrc p15, 0, r0, c1, c0, 0 @ read control reg
425 @ .... .... .... WC.M
426 orr r0, r0, #0x000d @ .... .... .... 11.1
Uwe Kleine-König4a8d57a2010-01-26 22:14:23 +0100427 /* ?? this overwrites the value constructed above? */
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100428 mov r0, #0
429 mcr p15, 0, r0, c1, c0, 0 @ write control reg
430
Uwe Kleine-König4a8d57a2010-01-26 22:14:23 +0100431 /* ?? invalidate for the second time? */
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100432 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
433 mov pc, lr
434
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435__setup_mmu: sub r3, r4, #16384 @ Page directory size
436 bic r3, r3, #0xff @ Align the pointer
437 bic r3, r3, #0x3f00
438/*
439 * Initialise the page tables, turning on the cacheable and bufferable
440 * bits for the RAM area only.
441 */
442 mov r0, r3
Russell Kingf4619022006-01-12 17:17:57 +0000443 mov r9, r0, lsr #18
444 mov r9, r9, lsl #18 @ start of RAM
445 add r10, r9, #0x10000000 @ a reasonable RAM size
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 mov r1, #0x12
447 orr r1, r1, #3 << 10
448 add r2, r3, #16384
Nicolas Pitre265d5e42006-01-18 22:38:51 +00004491: cmp r1, r9 @ if virt > start of RAM
Mark A. Greeraf3e4fd2011-04-01 15:41:26 +0100450#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
451 orrhs r1, r1, #0x08 @ set cacheable
452#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 orrhs r1, r1, #0x0c @ set cacheable, bufferable
Mark A. Greeraf3e4fd2011-04-01 15:41:26 +0100454#endif
Russell Kingf4619022006-01-12 17:17:57 +0000455 cmp r1, r10 @ if virt > end of RAM
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 bichs r1, r1, #0x0c @ clear cacheable, bufferable
457 str r1, [r0], #4 @ 1:1 mapping
458 add r1, r1, #1048576
459 teq r0, r2
460 bne 1b
461/*
462 * If ever we are running from Flash, then we surely want the cache
463 * to be enabled also for our execution instance... We map 2MB of it
464 * so there is no map overlap problem for up to 1 MB compressed kernel.
465 * If the execution is in RAM then we would only be duplicating the above.
466 */
467 mov r1, #0x1e
468 orr r1, r1, #3 << 10
Dave Martinbfa64c42010-11-29 19:43:26 +0100469 mov r2, pc
470 mov r2, r2, lsr #20
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 orr r1, r1, r2, lsl #20
472 add r0, r3, r2, lsl #2
473 str r1, [r0], #4
474 add r1, r1, #1048576
475 str r1, [r0]
476 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100477ENDPROC(__setup_mmu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
Mark A. Greeraf3e4fd2011-04-01 15:41:26 +0100479__arm926ejs_mmu_cache_on:
480#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
481 mov r0, #4 @ put dcache in WT mode
482 mcr p15, 7, r0, c15, c0, 0
483#endif
484
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000485__armv4_mmu_cache_on:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 mov r12, lr
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100487#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 bl __setup_mmu
489 mov r0, #0
490 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
491 mcr p15, 0, r0, c8, c7, 0 @ flush I,D TLBs
492 mrc p15, 0, r0, c1, c0, 0 @ read control reg
493 orr r0, r0, #0x5000 @ I-cache enable, RR cache replacement
494 orr r0, r0, #0x0030
Catalin Marinas26584852009-05-30 14:00:18 +0100495#ifdef CONFIG_CPU_ENDIAN_BE8
496 orr r0, r0, #1 << 25 @ big-endian page tables
497#endif
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000498 bl __common_mmu_cache_on
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 mov r0, #0
500 mcr p15, 0, r0, c8, c7, 0 @ flush I,D TLBs
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100501#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 mov pc, r12
503
Catalin Marinas7d09e852007-06-01 17:14:53 +0100504__armv7_mmu_cache_on:
505 mov r12, lr
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100506#ifdef CONFIG_MMU
Catalin Marinas7d09e852007-06-01 17:14:53 +0100507 mrc p15, 0, r11, c0, c1, 4 @ read ID_MMFR0
508 tst r11, #0xf @ VMSA
509 blne __setup_mmu
510 mov r0, #0
511 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
512 tst r11, #0xf @ VMSA
513 mcrne p15, 0, r0, c8, c7, 0 @ flush I,D TLBs
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100514#endif
Catalin Marinas7d09e852007-06-01 17:14:53 +0100515 mrc p15, 0, r0, c1, c0, 0 @ read control reg
516 orr r0, r0, #0x5000 @ I-cache enable, RR cache replacement
517 orr r0, r0, #0x003c @ write buffer
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100518#ifdef CONFIG_MMU
Catalin Marinas26584852009-05-30 14:00:18 +0100519#ifdef CONFIG_CPU_ENDIAN_BE8
520 orr r0, r0, #1 << 25 @ big-endian page tables
521#endif
Catalin Marinas7d09e852007-06-01 17:14:53 +0100522 orrne r0, r0, #1 @ MMU enabled
523 movne r1, #-1
524 mcrne p15, 0, r3, c2, c0, 0 @ load page table pointer
525 mcrne p15, 0, r1, c3, c0, 0 @ load domain access control
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100526#endif
Catalin Marinas7d09e852007-06-01 17:14:53 +0100527 mcr p15, 0, r0, c1, c0, 0 @ load control register
528 mrc p15, 0, r0, c1, c0, 0 @ and read it back
529 mov r0, #0
530 mcr p15, 0, r0, c7, c5, 4 @ ISB
531 mov pc, r12
532
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200533__fa526_cache_on:
534 mov r12, lr
535 bl __setup_mmu
536 mov r0, #0
537 mcr p15, 0, r0, c7, c7, 0 @ Invalidate whole cache
538 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
539 mcr p15, 0, r0, c8, c7, 0 @ flush UTLB
540 mrc p15, 0, r0, c1, c0, 0 @ read control reg
541 orr r0, r0, #0x1000 @ I-cache enable
542 bl __common_mmu_cache_on
543 mov r0, #0
544 mcr p15, 0, r0, c8, c7, 0 @ flush UTLB
545 mov pc, r12
546
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000547__arm6_mmu_cache_on:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 mov r12, lr
549 bl __setup_mmu
550 mov r0, #0
551 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
552 mcr p15, 0, r0, c5, c0, 0 @ invalidate whole TLB v3
553 mov r0, #0x30
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000554 bl __common_mmu_cache_on
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 mov r0, #0
556 mcr p15, 0, r0, c5, c0, 0 @ invalidate whole TLB v3
557 mov pc, r12
558
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000559__common_mmu_cache_on:
Catalin Marinas0e056f22009-07-24 12:32:58 +0100560#ifndef CONFIG_THUMB2_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561#ifndef DEBUG
562 orr r0, r0, #0x000d @ Write buffer, mmu
563#endif
564 mov r1, #-1
565 mcr p15, 0, r3, c2, c0, 0 @ load page table pointer
566 mcr p15, 0, r1, c3, c0, 0 @ load domain access control
Nicolas Pitre2dc76672006-07-01 21:29:32 +0100567 b 1f
568 .align 5 @ cache line aligned
5691: mcr p15, 0, r0, c1, c0, 0 @ load control register
570 mrc p15, 0, r0, c1, c0, 0 @ and read it back to
571 sub pc, lr, r0, lsr #32 @ properly flush pipeline
Catalin Marinas0e056f22009-07-24 12:32:58 +0100572#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573
574/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 * Here follow the relocatable cache support functions for the
576 * various processors. This is a generic hook for locating an
577 * entry and jumping to an instruction at the specified offset
578 * from the start of the block. Please note this is all position
579 * independent code.
580 *
581 * r1 = corrupted
582 * r2 = corrupted
583 * r3 = block offset
Russell King98e12b52010-02-25 23:56:38 +0000584 * r9 = corrupted
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 * r12 = corrupted
586 */
587
588call_cache_fn: adr r12, proc_types
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900589#ifdef CONFIG_CPU_CP15
Russell King98e12b52010-02-25 23:56:38 +0000590 mrc p15, 0, r9, c0, c0 @ get processor ID
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900591#else
Russell King98e12b52010-02-25 23:56:38 +0000592 ldr r9, =CONFIG_PROCESSOR_ID
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900593#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07005941: ldr r1, [r12, #0] @ get value
595 ldr r2, [r12, #4] @ get mask
Russell King98e12b52010-02-25 23:56:38 +0000596 eor r1, r1, r9 @ (real ^ match)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 tst r1, r2 @ & mask
Catalin Marinas0e056f22009-07-24 12:32:58 +0100598 ARM( addeq pc, r12, r3 ) @ call cache function
599 THUMB( addeq r12, r3 )
600 THUMB( moveq pc, r12 ) @ call cache function
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 add r12, r12, #4*5
602 b 1b
603
604/*
605 * Table for cache operations. This is basically:
606 * - CPU ID match
607 * - CPU ID mask
608 * - 'cache on' method instruction
609 * - 'cache off' method instruction
610 * - 'cache flush' method instruction
611 *
612 * We match an entry using: ((real_id ^ match) & mask) == 0
613 *
614 * Writethrough caches generally only need 'on' and 'off'
615 * methods. Writeback caches _must_ have the flush method
616 * defined.
617 */
Catalin Marinas88987ef2009-07-24 12:32:52 +0100618 .align 2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 .type proc_types,#object
620proc_types:
621 .word 0x41560600 @ ARM6/610
622 .word 0xffffffe0
Catalin Marinas0e056f22009-07-24 12:32:58 +0100623 W(b) __arm6_mmu_cache_off @ works, but slow
624 W(b) __arm6_mmu_cache_off
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100626 THUMB( nop )
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000627@ b __arm6_mmu_cache_on @ untested
628@ b __arm6_mmu_cache_off
629@ b __armv3_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630
631 .word 0x00000000 @ old ARM ID
632 .word 0x0000f000
633 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100634 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100636 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100638 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639
640 .word 0x41007000 @ ARM7/710
641 .word 0xfff8fe00
Catalin Marinas0e056f22009-07-24 12:32:58 +0100642 W(b) __arm7_mmu_cache_off
643 W(b) __arm7_mmu_cache_off
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100645 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646
647 .word 0x41807200 @ ARM720T (writethrough)
648 .word 0xffffff00
Catalin Marinas0e056f22009-07-24 12:32:58 +0100649 W(b) __armv4_mmu_cache_on
650 W(b) __armv4_mmu_cache_off
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100652 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100654 .word 0x41007400 @ ARM74x
655 .word 0xff00ff00
Catalin Marinas0e056f22009-07-24 12:32:58 +0100656 W(b) __armv3_mpu_cache_on
657 W(b) __armv3_mpu_cache_off
658 W(b) __armv3_mpu_cache_flush
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100659
660 .word 0x41009400 @ ARM94x
661 .word 0xff00ff00
Catalin Marinas0e056f22009-07-24 12:32:58 +0100662 W(b) __armv4_mpu_cache_on
663 W(b) __armv4_mpu_cache_off
664 W(b) __armv4_mpu_cache_flush
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100665
Mark A. Greeraf3e4fd2011-04-01 15:41:26 +0100666 .word 0x41069260 @ ARM926EJ-S (v5TEJ)
667 .word 0xff0ffff0
668 b __arm926ejs_mmu_cache_on
669 b __armv4_mmu_cache_off
670 b __armv5tej_mmu_cache_flush
671
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 .word 0x00007000 @ ARM7 IDs
673 .word 0x0000f000
674 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100675 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100677 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100679 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
681 @ Everything from here on will be the new ID system.
682
683 .word 0x4401a100 @ sa110 / sa1100
684 .word 0xffffffe0
Catalin Marinas0e056f22009-07-24 12:32:58 +0100685 W(b) __armv4_mmu_cache_on
686 W(b) __armv4_mmu_cache_off
687 W(b) __armv4_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688
689 .word 0x6901b110 @ sa1110
690 .word 0xfffffff0
Catalin Marinas0e056f22009-07-24 12:32:58 +0100691 W(b) __armv4_mmu_cache_on
692 W(b) __armv4_mmu_cache_off
693 W(b) __armv4_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694
Haojian Zhuang4157d312010-03-12 05:47:55 -0500695 .word 0x56056900
696 .word 0xffffff00 @ PXA9xx
Catalin Marinas0e056f22009-07-24 12:32:58 +0100697 W(b) __armv4_mmu_cache_on
698 W(b) __armv4_mmu_cache_off
699 W(b) __armv4_mmu_cache_flush
Eric Miao59c7bcd2008-11-29 21:42:39 +0800700
Eric Miao49cbe782009-01-20 14:15:18 +0800701 .word 0x56158000 @ PXA168
702 .word 0xfffff000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100703 W(b) __armv4_mmu_cache_on
704 W(b) __armv4_mmu_cache_off
705 W(b) __armv5tej_mmu_cache_flush
Eric Miao49cbe782009-01-20 14:15:18 +0800706
Nicolas Pitre2e2023f2008-06-03 23:06:21 +0200707 .word 0x56050000 @ Feroceon
708 .word 0xff0f0000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100709 W(b) __armv4_mmu_cache_on
710 W(b) __armv4_mmu_cache_off
711 W(b) __armv5tej_mmu_cache_flush
Nicolas Pitre3ebb5a22007-10-31 15:31:48 -0400712
Joonyoung Shim55879312009-06-16 20:05:57 +0900713#ifdef CONFIG_CPU_FEROCEON_OLD_ID
714 /* this conflicts with the standard ARMv5TE entry */
715 .long 0x41009260 @ Old Feroceon
716 .long 0xff00fff0
717 b __armv4_mmu_cache_on
718 b __armv4_mmu_cache_off
719 b __armv5tej_mmu_cache_flush
720#endif
721
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200722 .word 0x66015261 @ FA526
723 .word 0xff01fff1
Catalin Marinas0e056f22009-07-24 12:32:58 +0100724 W(b) __fa526_cache_on
725 W(b) __armv4_mmu_cache_off
726 W(b) __fa526_cache_flush
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200727
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 @ These match on the architecture ID
729
730 .word 0x00020000 @ ARMv4T
731 .word 0x000f0000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100732 W(b) __armv4_mmu_cache_on
733 W(b) __armv4_mmu_cache_off
734 W(b) __armv4_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735
736 .word 0x00050000 @ ARMv5TE
737 .word 0x000f0000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100738 W(b) __armv4_mmu_cache_on
739 W(b) __armv4_mmu_cache_off
740 W(b) __armv4_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741
742 .word 0x00060000 @ ARMv5TEJ
743 .word 0x000f0000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100744 W(b) __armv4_mmu_cache_on
745 W(b) __armv4_mmu_cache_off
Sascha Hauer75216852010-03-15 15:14:50 +0100746 W(b) __armv5tej_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747
Catalin Marinas45a7b9c2006-06-18 16:21:50 +0100748 .word 0x0007b000 @ ARMv6
Catalin Marinas7d09e852007-06-01 17:14:53 +0100749 .word 0x000ff000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100750 W(b) __armv4_mmu_cache_on
751 W(b) __armv4_mmu_cache_off
752 W(b) __armv6_mmu_cache_flush
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753
Saeed Bisharaedabd382009-08-06 15:12:43 +0300754 .word 0x560f5810 @ Marvell PJ4 ARMv6
755 .word 0xff0ffff0
756 W(b) __armv4_mmu_cache_on
757 W(b) __armv4_mmu_cache_off
758 W(b) __armv6_mmu_cache_flush
759
Catalin Marinas7d09e852007-06-01 17:14:53 +0100760 .word 0x000f0000 @ new CPU Id
761 .word 0x000f0000
Catalin Marinas0e056f22009-07-24 12:32:58 +0100762 W(b) __armv7_mmu_cache_on
763 W(b) __armv7_mmu_cache_off
764 W(b) __armv7_mmu_cache_flush
Catalin Marinas7d09e852007-06-01 17:14:53 +0100765
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 .word 0 @ unrecognised type
767 .word 0
768 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100769 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100771 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 mov pc, lr
Catalin Marinas0e056f22009-07-24 12:32:58 +0100773 THUMB( nop )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774
775 .size proc_types, . - proc_types
776
777/*
778 * Turn off the Cache and MMU. ARMv3 does not support
779 * reading the control register, but ARMv4 does.
780 *
Uwe Kleine-König21b28412010-01-26 22:08:09 +0100781 * On exit,
782 * r0, r1, r2, r3, r9, r12 corrupted
783 * This routine must preserve:
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100784 * r4, r7, r8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 */
786 .align 5
787cache_off: mov r3, #12 @ cache_off function
788 b call_cache_fn
789
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100790__armv4_mpu_cache_off:
791 mrc p15, 0, r0, c1, c0
792 bic r0, r0, #0x000d
793 mcr p15, 0, r0, c1, c0 @ turn MPU and cache off
794 mov r0, #0
795 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
796 mcr p15, 0, r0, c7, c6, 0 @ flush D-Cache
797 mcr p15, 0, r0, c7, c5, 0 @ flush I-Cache
798 mov pc, lr
799
800__armv3_mpu_cache_off:
801 mrc p15, 0, r0, c1, c0
802 bic r0, r0, #0x000d
803 mcr p15, 0, r0, c1, c0, 0 @ turn MPU and cache off
804 mov r0, #0
805 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
806 mov pc, lr
807
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000808__armv4_mmu_cache_off:
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100809#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 mrc p15, 0, r0, c1, c0
811 bic r0, r0, #0x000d
812 mcr p15, 0, r0, c1, c0 @ turn MMU and cache off
813 mov r0, #0
814 mcr p15, 0, r0, c7, c7 @ invalidate whole cache v4
815 mcr p15, 0, r0, c8, c7 @ invalidate whole TLB v4
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100816#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 mov pc, lr
818
Catalin Marinas7d09e852007-06-01 17:14:53 +0100819__armv7_mmu_cache_off:
820 mrc p15, 0, r0, c1, c0
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100821#ifdef CONFIG_MMU
Catalin Marinas7d09e852007-06-01 17:14:53 +0100822 bic r0, r0, #0x000d
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100823#else
824 bic r0, r0, #0x000c
825#endif
Catalin Marinas7d09e852007-06-01 17:14:53 +0100826 mcr p15, 0, r0, c1, c0 @ turn MMU and cache off
827 mov r12, lr
828 bl __armv7_mmu_cache_flush
829 mov r0, #0
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100830#ifdef CONFIG_MMU
Catalin Marinas7d09e852007-06-01 17:14:53 +0100831 mcr p15, 0, r0, c8, c7, 0 @ invalidate whole TLB
Catalin Marinas8bdca0a2009-07-24 12:35:06 +0100832#endif
Catalin Marinasc30c2f92008-11-06 13:23:07 +0000833 mcr p15, 0, r0, c7, c5, 6 @ invalidate BTC
834 mcr p15, 0, r0, c7, c10, 4 @ DSB
835 mcr p15, 0, r0, c7, c5, 4 @ ISB
Catalin Marinas7d09e852007-06-01 17:14:53 +0100836 mov pc, r12
837
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000838__arm6_mmu_cache_off:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 mov r0, #0x00000030 @ ARM6 control reg.
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000840 b __armv3_mmu_cache_off
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000842__arm7_mmu_cache_off:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 mov r0, #0x00000070 @ ARM7 control reg.
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000844 b __armv3_mmu_cache_off
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000846__armv3_mmu_cache_off:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 mcr p15, 0, r0, c1, c0, 0 @ turn MMU and cache off
848 mov r0, #0
849 mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
850 mcr p15, 0, r0, c5, c0, 0 @ invalidate whole TLB v3
851 mov pc, lr
852
853/*
854 * Clean and flush the cache to maintain consistency.
855 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 * On exit,
Uwe Kleine-König21b28412010-01-26 22:08:09 +0100857 * r1, r2, r3, r9, r10, r11, r12 corrupted
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 * This routine must preserve:
Nicolas Pitre6d7d0ae2011-02-21 07:06:45 +0100859 * r4, r6, r7, r8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 */
861 .align 5
862cache_clean_flush:
863 mov r3, #16
864 b call_cache_fn
865
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100866__armv4_mpu_cache_flush:
867 mov r2, #1
868 mov r3, #0
869 mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
870 mov r1, #7 << 5 @ 8 segments
8711: orr r3, r1, #63 << 26 @ 64 entries
8722: mcr p15, 0, r3, c7, c14, 2 @ clean & invalidate D index
873 subs r3, r3, #1 << 26
874 bcs 2b @ entries 63 to 0
875 subs r1, r1, #1 << 5
876 bcs 1b @ segments 7 to 0
877
878 teq r2, #0
879 mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
880 mcr p15, 0, ip, c7, c10, 4 @ drain WB
881 mov pc, lr
882
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200883__fa526_cache_flush:
884 mov r1, #0
885 mcr p15, 0, r1, c7, c14, 0 @ clean and invalidate D cache
886 mcr p15, 0, r1, c7, c5, 0 @ flush I cache
887 mcr p15, 0, r1, c7, c10, 4 @ drain WB
888 mov pc, lr
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100889
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000890__armv6_mmu_cache_flush:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 mov r1, #0
892 mcr p15, 0, r1, c7, c14, 0 @ clean+invalidate D
893 mcr p15, 0, r1, c7, c5, 0 @ invalidate I+BTB
894 mcr p15, 0, r1, c7, c15, 0 @ clean+invalidate unified
895 mcr p15, 0, r1, c7, c10, 4 @ drain WB
896 mov pc, lr
897
Catalin Marinas7d09e852007-06-01 17:14:53 +0100898__armv7_mmu_cache_flush:
899 mrc p15, 0, r10, c0, c1, 5 @ read ID_MMFR1
900 tst r10, #0xf << 16 @ hierarchical cache (ARMv7)
Catalin Marinas7d09e852007-06-01 17:14:53 +0100901 mov r10, #0
Catalin Marinasc30c2f92008-11-06 13:23:07 +0000902 beq hierarchical
Catalin Marinas7d09e852007-06-01 17:14:53 +0100903 mcr p15, 0, r10, c7, c14, 0 @ clean+invalidate D
904 b iflush
905hierarchical:
Catalin Marinasc30c2f92008-11-06 13:23:07 +0000906 mcr p15, 0, r10, c7, c10, 5 @ DMB
Catalin Marinas0e056f22009-07-24 12:32:58 +0100907 stmfd sp!, {r0-r7, r9-r11}
Catalin Marinas7d09e852007-06-01 17:14:53 +0100908 mrc p15, 1, r0, c0, c0, 1 @ read clidr
909 ands r3, r0, #0x7000000 @ extract loc from clidr
910 mov r3, r3, lsr #23 @ left align loc bit field
911 beq finished @ if loc is 0, then no need to clean
912 mov r10, #0 @ start clean at cache level 0
913loop1:
914 add r2, r10, r10, lsr #1 @ work out 3x current cache level
915 mov r1, r0, lsr r2 @ extract cache type bits from clidr
916 and r1, r1, #7 @ mask of the bits for current cache only
917 cmp r1, #2 @ see what cache we have at this level
918 blt skip @ skip if no cache, or just i-cache
919 mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
920 mcr p15, 0, r10, c7, c5, 4 @ isb to sych the new cssr&csidr
921 mrc p15, 1, r1, c0, c0, 0 @ read the new csidr
922 and r2, r1, #7 @ extract the length of the cache lines
923 add r2, r2, #4 @ add 4 (line length offset)
924 ldr r4, =0x3ff
925 ands r4, r4, r1, lsr #3 @ find maximum number on the way size
Catalin Marinas000b5022008-10-03 11:09:10 +0100926 clz r5, r4 @ find bit position of way size increment
Catalin Marinas7d09e852007-06-01 17:14:53 +0100927 ldr r7, =0x7fff
928 ands r7, r7, r1, lsr #13 @ extract max number of the index size
929loop2:
930 mov r9, r4 @ create working copy of max way size
931loop3:
Catalin Marinas0e056f22009-07-24 12:32:58 +0100932 ARM( orr r11, r10, r9, lsl r5 ) @ factor way and cache number into r11
933 ARM( orr r11, r11, r7, lsl r2 ) @ factor index number into r11
934 THUMB( lsl r6, r9, r5 )
935 THUMB( orr r11, r10, r6 ) @ factor way and cache number into r11
936 THUMB( lsl r6, r7, r2 )
937 THUMB( orr r11, r11, r6 ) @ factor index number into r11
Catalin Marinas7d09e852007-06-01 17:14:53 +0100938 mcr p15, 0, r11, c7, c14, 2 @ clean & invalidate by set/way
939 subs r9, r9, #1 @ decrement the way
940 bge loop3
941 subs r7, r7, #1 @ decrement the index
942 bge loop2
943skip:
944 add r10, r10, #2 @ increment cache number
945 cmp r3, r10
946 bgt loop1
947finished:
Catalin Marinas0e056f22009-07-24 12:32:58 +0100948 ldmfd sp!, {r0-r7, r9-r11}
Catalin Marinas7d09e852007-06-01 17:14:53 +0100949 mov r10, #0 @ swith back to cache level 0
950 mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
Catalin Marinas7d09e852007-06-01 17:14:53 +0100951iflush:
Catalin Marinasc30c2f92008-11-06 13:23:07 +0000952 mcr p15, 0, r10, c7, c10, 4 @ DSB
Catalin Marinas7d09e852007-06-01 17:14:53 +0100953 mcr p15, 0, r10, c7, c5, 0 @ invalidate I+BTB
Catalin Marinasc30c2f92008-11-06 13:23:07 +0000954 mcr p15, 0, r10, c7, c10, 4 @ DSB
955 mcr p15, 0, r10, c7, c5, 4 @ ISB
Catalin Marinas7d09e852007-06-01 17:14:53 +0100956 mov pc, lr
957
Nicolas Pitre15754bf2007-10-31 15:15:29 -0400958__armv5tej_mmu_cache_flush:
9591: mrc p15, 0, r15, c7, c14, 3 @ test,clean,invalidate D cache
960 bne 1b
961 mcr p15, 0, r0, c7, c5, 0 @ flush I cache
962 mcr p15, 0, r0, c7, c10, 4 @ drain WB
963 mov pc, lr
964
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000965__armv4_mmu_cache_flush:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 mov r2, #64*1024 @ default: 32K dcache size (*2)
967 mov r11, #32 @ default: 32 byte line size
968 mrc p15, 0, r3, c0, c0, 1 @ read cache type
Russell King98e12b52010-02-25 23:56:38 +0000969 teq r3, r9 @ cache ID register present?
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 beq no_cache_id
971 mov r1, r3, lsr #18
972 and r1, r1, #7
973 mov r2, #1024
974 mov r2, r2, lsl r1 @ base dcache size *2
975 tst r3, #1 << 14 @ test M bit
976 addne r2, r2, r2, lsr #1 @ +1/2 size if M == 1
977 mov r3, r3, lsr #12
978 and r3, r3, #3
979 mov r11, #8
980 mov r11, r11, lsl r3 @ cache line size in bytes
981no_cache_id:
Catalin Marinas0e056f22009-07-24 12:32:58 +0100982 mov r1, pc
983 bic r1, r1, #63 @ align to longest cache line
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 add r2, r1, r2
Catalin Marinas0e056f22009-07-24 12:32:58 +01009851:
986 ARM( ldr r3, [r1], r11 ) @ s/w flush D cache
987 THUMB( ldr r3, [r1] ) @ s/w flush D cache
988 THUMB( add r1, r1, r11 )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 teq r1, r2
990 bne 1b
991
992 mcr p15, 0, r1, c7, c5, 0 @ flush I cache
993 mcr p15, 0, r1, c7, c6, 0 @ flush D cache
994 mcr p15, 0, r1, c7, c10, 4 @ drain WB
995 mov pc, lr
996
Hyok S. Choic76b6b42006-03-24 09:53:18 +0000997__armv3_mmu_cache_flush:
Hyok S. Choi10c2df62006-03-27 10:21:34 +0100998__armv3_mpu_cache_flush:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 mov r1, #0
Uwe Kleine-König63fa7182010-01-26 22:18:09 +01001000 mcr p15, 0, r1, c7, c0, 0 @ invalidate whole cache v3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 mov pc, lr
1002
1003/*
1004 * Various debugging routines for printing hex characters and
1005 * memory, which again must be relocatable.
1006 */
1007#ifdef DEBUG
Catalin Marinas88987ef2009-07-24 12:32:52 +01001008 .align 2
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 .type phexbuf,#object
1010phexbuf: .space 12
1011 .size phexbuf, . - phexbuf
1012
Uwe Kleine-Königbe6f9f02010-01-26 22:22:20 +01001013@ phex corrupts {r0, r1, r2, r3}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014phex: adr r3, phexbuf
1015 mov r2, #0
1016 strb r2, [r3, r1]
10171: subs r1, r1, #1
1018 movmi r0, r3
1019 bmi puts
1020 and r2, r0, #15
1021 mov r0, r0, lsr #4
1022 cmp r2, #10
1023 addge r2, r2, #7
1024 add r2, r2, #'0'
1025 strb r2, [r3, r1]
1026 b 1b
1027
Uwe Kleine-Königbe6f9f02010-01-26 22:22:20 +01001028@ puts corrupts {r0, r1, r2, r3}
Tony Lindgren4e6d4882010-02-01 23:26:53 +01001029puts: loadsp r3, r1
Linus Torvalds1da177e2005-04-16 15:20:36 -070010301: ldrb r2, [r0], #1
1031 teq r2, #0
1032 moveq pc, lr
Russell King5cd0c342005-05-03 12:18:46 +010010332: writeb r2, r3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 mov r1, #0x00020000
10353: subs r1, r1, #1
1036 bne 3b
1037 teq r2, #'\n'
1038 moveq r2, #'\r'
1039 beq 2b
1040 teq r0, #0
1041 bne 1b
1042 mov pc, lr
Uwe Kleine-Königbe6f9f02010-01-26 22:22:20 +01001043@ putc corrupts {r0, r1, r2, r3}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044putc:
1045 mov r2, r0
1046 mov r0, #0
Tony Lindgren4e6d4882010-02-01 23:26:53 +01001047 loadsp r3, r1
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048 b 2b
1049
Uwe Kleine-Königbe6f9f02010-01-26 22:22:20 +01001050@ memdump corrupts {r0, r1, r2, r3, r10, r11, r12, lr}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051memdump: mov r12, r0
1052 mov r10, lr
1053 mov r11, #0
10542: mov r0, r11, lsl #2
1055 add r0, r0, r12
1056 mov r1, #8
1057 bl phex
1058 mov r0, #':'
1059 bl putc
10601: mov r0, #' '
1061 bl putc
1062 ldr r0, [r12, r11, lsl #2]
1063 mov r1, #8
1064 bl phex
1065 and r0, r11, #7
1066 teq r0, #3
1067 moveq r0, #' '
1068 bleq putc
1069 and r0, r11, #7
1070 add r11, r11, #1
1071 teq r0, #7
1072 bne 1b
1073 mov r0, #'\n'
1074 bl putc
1075 cmp r11, #64
1076 blt 2b
1077 mov pc, r10
1078#endif
1079
Catalin Marinas92c83ff12007-06-22 14:27:50 +01001080 .ltorg
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081
1082 .align
Russell Kingb0c4d4e2010-11-22 12:00:59 +00001083 .section ".stack", "aw", %nobits
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084user_stack: .space 4096
Uwe Kleine-König88237c22010-01-29 21:37:24 +01001085user_stack_end: