Thomas Gleixner | 9c92ab6 | 2019-05-29 07:17:56 -0700 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 2 | /* |
| 3 | * arch/arm/mach-tegra/gpio.c |
| 4 | * |
| 5 | * Copyright (c) 2010 Google, Inc |
Linus Walleij | 11da905 | 2019-02-19 21:32:02 +0100 | [diff] [blame] | 6 | * Copyright (c) 2011-2016, NVIDIA CORPORATION. All rights reserved. |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 7 | * |
| 8 | * Author: |
| 9 | * Erik Gilling <konkers@google.com> |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 10 | */ |
| 11 | |
Thierry Reding | 641d034 | 2013-01-21 11:09:01 +0100 | [diff] [blame] | 12 | #include <linux/err.h> |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 13 | #include <linux/init.h> |
| 14 | #include <linux/irq.h> |
Colin Cross | 2e47b8b | 2010-04-07 12:59:42 -0700 | [diff] [blame] | 15 | #include <linux/interrupt.h> |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 16 | #include <linux/io.h> |
Linus Walleij | 21041da | 2018-08-06 17:38:33 +0200 | [diff] [blame] | 17 | #include <linux/gpio/driver.h> |
Stephen Warren | 5c1e2c9 | 2012-03-16 17:35:08 -0600 | [diff] [blame] | 18 | #include <linux/of_device.h> |
Stephen Warren | 88d8951 | 2011-10-11 16:16:14 -0600 | [diff] [blame] | 19 | #include <linux/platform_device.h> |
| 20 | #include <linux/module.h> |
Stephen Warren | 6f74dc9 | 2012-01-04 08:39:37 +0000 | [diff] [blame] | 21 | #include <linux/irqdomain.h> |
Catalin Marinas | de88cbb | 2013-01-18 15:31:37 +0000 | [diff] [blame] | 22 | #include <linux/irqchip/chained_irq.h> |
Stephen Warren | 3e215d0 | 2012-02-18 01:04:55 -0700 | [diff] [blame] | 23 | #include <linux/pinctrl/consumer.h> |
Laxman Dewangan | 8939ddc | 2012-11-07 20:31:32 +0530 | [diff] [blame] | 24 | #include <linux/pm.h> |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 25 | |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 26 | #define GPIO_BANK(x) ((x) >> 5) |
| 27 | #define GPIO_PORT(x) (((x) >> 3) & 0x3) |
| 28 | #define GPIO_BIT(x) ((x) & 0x7) |
| 29 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 30 | #define GPIO_REG(tgi, x) (GPIO_BANK(x) * tgi->soc->bank_stride + \ |
Stephen Warren | 5c1e2c9 | 2012-03-16 17:35:08 -0600 | [diff] [blame] | 31 | GPIO_PORT(x) * 4) |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 32 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 33 | #define GPIO_CNF(t, x) (GPIO_REG(t, x) + 0x00) |
| 34 | #define GPIO_OE(t, x) (GPIO_REG(t, x) + 0x10) |
| 35 | #define GPIO_OUT(t, x) (GPIO_REG(t, x) + 0X20) |
| 36 | #define GPIO_IN(t, x) (GPIO_REG(t, x) + 0x30) |
| 37 | #define GPIO_INT_STA(t, x) (GPIO_REG(t, x) + 0x40) |
| 38 | #define GPIO_INT_ENB(t, x) (GPIO_REG(t, x) + 0x50) |
| 39 | #define GPIO_INT_LVL(t, x) (GPIO_REG(t, x) + 0x60) |
| 40 | #define GPIO_INT_CLR(t, x) (GPIO_REG(t, x) + 0x70) |
Laxman Dewangan | 3737de4 | 2016-04-25 16:08:34 +0530 | [diff] [blame] | 41 | #define GPIO_DBC_CNT(t, x) (GPIO_REG(t, x) + 0xF0) |
| 42 | |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 43 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 44 | #define GPIO_MSK_CNF(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x00) |
| 45 | #define GPIO_MSK_OE(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x10) |
| 46 | #define GPIO_MSK_OUT(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0X20) |
Laxman Dewangan | 3737de4 | 2016-04-25 16:08:34 +0530 | [diff] [blame] | 47 | #define GPIO_MSK_DBC_EN(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x30) |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 48 | #define GPIO_MSK_INT_STA(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x40) |
| 49 | #define GPIO_MSK_INT_ENB(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x50) |
| 50 | #define GPIO_MSK_INT_LVL(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x60) |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 51 | |
| 52 | #define GPIO_INT_LVL_MASK 0x010101 |
| 53 | #define GPIO_INT_LVL_EDGE_RISING 0x000101 |
| 54 | #define GPIO_INT_LVL_EDGE_FALLING 0x000100 |
| 55 | #define GPIO_INT_LVL_EDGE_BOTH 0x010100 |
| 56 | #define GPIO_INT_LVL_LEVEL_HIGH 0x000001 |
| 57 | #define GPIO_INT_LVL_LEVEL_LOW 0x000000 |
| 58 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 59 | struct tegra_gpio_info; |
| 60 | |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 61 | struct tegra_gpio_bank { |
Thierry Reding | 539b7a3 | 2017-07-24 16:55:08 +0200 | [diff] [blame] | 62 | unsigned int bank; |
Dmitry Osipenko | 37174f3 | 2020-11-04 20:04:23 +0300 | [diff] [blame] | 63 | |
| 64 | /* |
| 65 | * IRQ-core code uses raw locking, and thus, nested locking also |
| 66 | * should be raw in order not to trip spinlock debug warnings. |
| 67 | */ |
| 68 | raw_spinlock_t lvl_lock[4]; |
| 69 | |
| 70 | /* Lock for updating debounce count register */ |
| 71 | spinlock_t dbc_lock[4]; |
| 72 | |
Laxman Dewangan | 8939ddc | 2012-11-07 20:31:32 +0530 | [diff] [blame] | 73 | #ifdef CONFIG_PM_SLEEP |
Colin Cross | 2e47b8b | 2010-04-07 12:59:42 -0700 | [diff] [blame] | 74 | u32 cnf[4]; |
| 75 | u32 out[4]; |
| 76 | u32 oe[4]; |
| 77 | u32 int_enb[4]; |
| 78 | u32 int_lvl[4]; |
Joseph Lo | 203f31c | 2013-04-03 19:31:44 +0800 | [diff] [blame] | 79 | u32 wake_enb[4]; |
Laxman Dewangan | 3737de4 | 2016-04-25 16:08:34 +0530 | [diff] [blame] | 80 | u32 dbc_enb[4]; |
Colin Cross | 2e47b8b | 2010-04-07 12:59:42 -0700 | [diff] [blame] | 81 | #endif |
Laxman Dewangan | 3737de4 | 2016-04-25 16:08:34 +0530 | [diff] [blame] | 82 | u32 dbc_cnt[4]; |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 83 | }; |
| 84 | |
Laxman Dewangan | 171b92c | 2016-04-25 16:08:31 +0530 | [diff] [blame] | 85 | struct tegra_gpio_soc_config { |
Laxman Dewangan | 3737de4 | 2016-04-25 16:08:34 +0530 | [diff] [blame] | 86 | bool debounce_supported; |
Laxman Dewangan | 171b92c | 2016-04-25 16:08:31 +0530 | [diff] [blame] | 87 | u32 bank_stride; |
| 88 | u32 upper_offset; |
| 89 | }; |
| 90 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 91 | struct tegra_gpio_info { |
| 92 | struct device *dev; |
| 93 | void __iomem *regs; |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 94 | struct tegra_gpio_bank *bank_info; |
| 95 | const struct tegra_gpio_soc_config *soc; |
| 96 | struct gpio_chip gc; |
| 97 | struct irq_chip ic; |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 98 | u32 bank_count; |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 99 | unsigned int *irqs; |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 100 | }; |
Stephen Warren | 88d8951 | 2011-10-11 16:16:14 -0600 | [diff] [blame] | 101 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 102 | static inline void tegra_gpio_writel(struct tegra_gpio_info *tgi, |
| 103 | u32 val, u32 reg) |
Stephen Warren | 88d8951 | 2011-10-11 16:16:14 -0600 | [diff] [blame] | 104 | { |
Dmitry Osipenko | fc782e4 | 2019-12-15 21:30:45 +0300 | [diff] [blame] | 105 | writel_relaxed(val, tgi->regs + reg); |
Stephen Warren | 88d8951 | 2011-10-11 16:16:14 -0600 | [diff] [blame] | 106 | } |
| 107 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 108 | static inline u32 tegra_gpio_readl(struct tegra_gpio_info *tgi, u32 reg) |
Stephen Warren | 88d8951 | 2011-10-11 16:16:14 -0600 | [diff] [blame] | 109 | { |
Dmitry Osipenko | fc782e4 | 2019-12-15 21:30:45 +0300 | [diff] [blame] | 110 | return readl_relaxed(tgi->regs + reg); |
Stephen Warren | 88d8951 | 2011-10-11 16:16:14 -0600 | [diff] [blame] | 111 | } |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 112 | |
Thierry Reding | 539b7a3 | 2017-07-24 16:55:08 +0200 | [diff] [blame] | 113 | static unsigned int tegra_gpio_compose(unsigned int bank, unsigned int port, |
| 114 | unsigned int bit) |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 115 | { |
| 116 | return (bank << 5) | ((port & 0x3) << 3) | (bit & 0x7); |
| 117 | } |
| 118 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 119 | static void tegra_gpio_mask_write(struct tegra_gpio_info *tgi, u32 reg, |
Thierry Reding | 539b7a3 | 2017-07-24 16:55:08 +0200 | [diff] [blame] | 120 | unsigned int gpio, u32 value) |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 121 | { |
| 122 | u32 val; |
| 123 | |
| 124 | val = 0x100 << GPIO_BIT(gpio); |
| 125 | if (value) |
| 126 | val |= 1 << GPIO_BIT(gpio); |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 127 | tegra_gpio_writel(tgi, val, reg); |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 128 | } |
| 129 | |
Thierry Reding | 539b7a3 | 2017-07-24 16:55:08 +0200 | [diff] [blame] | 130 | static void tegra_gpio_enable(struct tegra_gpio_info *tgi, unsigned int gpio) |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 131 | { |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 132 | tegra_gpio_mask_write(tgi, GPIO_MSK_CNF(tgi, gpio), gpio, 1); |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 133 | } |
| 134 | |
Thierry Reding | 539b7a3 | 2017-07-24 16:55:08 +0200 | [diff] [blame] | 135 | static void tegra_gpio_disable(struct tegra_gpio_info *tgi, unsigned int gpio) |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 136 | { |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 137 | tegra_gpio_mask_write(tgi, GPIO_MSK_CNF(tgi, gpio), gpio, 0); |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 138 | } |
| 139 | |
Thierry Reding | 4bc1786 | 2017-07-24 16:55:07 +0200 | [diff] [blame] | 140 | static int tegra_gpio_request(struct gpio_chip *chip, unsigned int offset) |
Stephen Warren | 3e215d0 | 2012-02-18 01:04:55 -0700 | [diff] [blame] | 141 | { |
Linus Walleij | 11da905 | 2019-02-19 21:32:02 +0100 | [diff] [blame] | 142 | return pinctrl_gpio_request(chip->base + offset); |
Stephen Warren | 3e215d0 | 2012-02-18 01:04:55 -0700 | [diff] [blame] | 143 | } |
| 144 | |
Thierry Reding | 4bc1786 | 2017-07-24 16:55:07 +0200 | [diff] [blame] | 145 | static void tegra_gpio_free(struct gpio_chip *chip, unsigned int offset) |
Stephen Warren | 3e215d0 | 2012-02-18 01:04:55 -0700 | [diff] [blame] | 146 | { |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 147 | struct tegra_gpio_info *tgi = gpiochip_get_data(chip); |
| 148 | |
Linus Walleij | 11da905 | 2019-02-19 21:32:02 +0100 | [diff] [blame] | 149 | pinctrl_gpio_free(chip->base + offset); |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 150 | tegra_gpio_disable(tgi, offset); |
Stephen Warren | 3e215d0 | 2012-02-18 01:04:55 -0700 | [diff] [blame] | 151 | } |
| 152 | |
Thierry Reding | 4bc1786 | 2017-07-24 16:55:07 +0200 | [diff] [blame] | 153 | static void tegra_gpio_set(struct gpio_chip *chip, unsigned int offset, |
| 154 | int value) |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 155 | { |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 156 | struct tegra_gpio_info *tgi = gpiochip_get_data(chip); |
| 157 | |
| 158 | tegra_gpio_mask_write(tgi, GPIO_MSK_OUT(tgi, offset), offset, value); |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 159 | } |
| 160 | |
Thierry Reding | 4bc1786 | 2017-07-24 16:55:07 +0200 | [diff] [blame] | 161 | static int tegra_gpio_get(struct gpio_chip *chip, unsigned int offset) |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 162 | { |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 163 | struct tegra_gpio_info *tgi = gpiochip_get_data(chip); |
Thierry Reding | 539b7a3 | 2017-07-24 16:55:08 +0200 | [diff] [blame] | 164 | unsigned int bval = BIT(GPIO_BIT(offset)); |
Laxman Dewangan | 195812e | 2012-11-09 11:34:20 +0530 | [diff] [blame] | 165 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 166 | /* If gpio is in output mode then read from the out value */ |
| 167 | if (tegra_gpio_readl(tgi, GPIO_OE(tgi, offset)) & bval) |
| 168 | return !!(tegra_gpio_readl(tgi, GPIO_OUT(tgi, offset)) & bval); |
| 169 | |
| 170 | return !!(tegra_gpio_readl(tgi, GPIO_IN(tgi, offset)) & bval); |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 171 | } |
| 172 | |
Thierry Reding | 4bc1786 | 2017-07-24 16:55:07 +0200 | [diff] [blame] | 173 | static int tegra_gpio_direction_input(struct gpio_chip *chip, |
| 174 | unsigned int offset) |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 175 | { |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 176 | struct tegra_gpio_info *tgi = gpiochip_get_data(chip); |
Linus Walleij | 11da905 | 2019-02-19 21:32:02 +0100 | [diff] [blame] | 177 | int ret; |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 178 | |
| 179 | tegra_gpio_mask_write(tgi, GPIO_MSK_OE(tgi, offset), offset, 0); |
| 180 | tegra_gpio_enable(tgi, offset); |
Linus Walleij | 11da905 | 2019-02-19 21:32:02 +0100 | [diff] [blame] | 181 | |
| 182 | ret = pinctrl_gpio_direction_input(chip->base + offset); |
| 183 | if (ret < 0) |
| 184 | dev_err(tgi->dev, |
| 185 | "Failed to set pinctrl input direction of GPIO %d: %d", |
| 186 | chip->base + offset, ret); |
| 187 | |
| 188 | return ret; |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 189 | } |
| 190 | |
Thierry Reding | 4bc1786 | 2017-07-24 16:55:07 +0200 | [diff] [blame] | 191 | static int tegra_gpio_direction_output(struct gpio_chip *chip, |
| 192 | unsigned int offset, |
| 193 | int value) |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 194 | { |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 195 | struct tegra_gpio_info *tgi = gpiochip_get_data(chip); |
Linus Walleij | 11da905 | 2019-02-19 21:32:02 +0100 | [diff] [blame] | 196 | int ret; |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 197 | |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 198 | tegra_gpio_set(chip, offset, value); |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 199 | tegra_gpio_mask_write(tgi, GPIO_MSK_OE(tgi, offset), offset, 1); |
| 200 | tegra_gpio_enable(tgi, offset); |
Linus Walleij | 11da905 | 2019-02-19 21:32:02 +0100 | [diff] [blame] | 201 | |
| 202 | ret = pinctrl_gpio_direction_output(chip->base + offset); |
| 203 | if (ret < 0) |
| 204 | dev_err(tgi->dev, |
| 205 | "Failed to set pinctrl output direction of GPIO %d: %d", |
| 206 | chip->base + offset, ret); |
| 207 | |
| 208 | return ret; |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 209 | } |
| 210 | |
Thierry Reding | 4bc1786 | 2017-07-24 16:55:07 +0200 | [diff] [blame] | 211 | static int tegra_gpio_get_direction(struct gpio_chip *chip, |
| 212 | unsigned int offset) |
Laxman Dewangan | f002d07 | 2016-04-29 21:55:23 +0530 | [diff] [blame] | 213 | { |
| 214 | struct tegra_gpio_info *tgi = gpiochip_get_data(chip); |
| 215 | u32 pin_mask = BIT(GPIO_BIT(offset)); |
| 216 | u32 cnf, oe; |
| 217 | |
| 218 | cnf = tegra_gpio_readl(tgi, GPIO_CNF(tgi, offset)); |
| 219 | if (!(cnf & pin_mask)) |
| 220 | return -EINVAL; |
| 221 | |
| 222 | oe = tegra_gpio_readl(tgi, GPIO_OE(tgi, offset)); |
| 223 | |
Matti Vaittinen | e42615e | 2019-11-06 10:54:12 +0200 | [diff] [blame] | 224 | if (oe & pin_mask) |
| 225 | return GPIO_LINE_DIRECTION_OUT; |
| 226 | |
| 227 | return GPIO_LINE_DIRECTION_IN; |
Laxman Dewangan | f002d07 | 2016-04-29 21:55:23 +0530 | [diff] [blame] | 228 | } |
| 229 | |
Laxman Dewangan | 3737de4 | 2016-04-25 16:08:34 +0530 | [diff] [blame] | 230 | static int tegra_gpio_set_debounce(struct gpio_chip *chip, unsigned int offset, |
| 231 | unsigned int debounce) |
| 232 | { |
| 233 | struct tegra_gpio_info *tgi = gpiochip_get_data(chip); |
| 234 | struct tegra_gpio_bank *bank = &tgi->bank_info[GPIO_BANK(offset)]; |
| 235 | unsigned int debounce_ms = DIV_ROUND_UP(debounce, 1000); |
| 236 | unsigned long flags; |
Thierry Reding | 539b7a3 | 2017-07-24 16:55:08 +0200 | [diff] [blame] | 237 | unsigned int port; |
Laxman Dewangan | 3737de4 | 2016-04-25 16:08:34 +0530 | [diff] [blame] | 238 | |
| 239 | if (!debounce_ms) { |
| 240 | tegra_gpio_mask_write(tgi, GPIO_MSK_DBC_EN(tgi, offset), |
| 241 | offset, 0); |
| 242 | return 0; |
| 243 | } |
| 244 | |
| 245 | debounce_ms = min(debounce_ms, 255U); |
| 246 | port = GPIO_PORT(offset); |
| 247 | |
| 248 | /* There is only one debounce count register per port and hence |
| 249 | * set the maximum of current and requested debounce time. |
| 250 | */ |
| 251 | spin_lock_irqsave(&bank->dbc_lock[port], flags); |
| 252 | if (bank->dbc_cnt[port] < debounce_ms) { |
| 253 | tegra_gpio_writel(tgi, debounce_ms, GPIO_DBC_CNT(tgi, offset)); |
| 254 | bank->dbc_cnt[port] = debounce_ms; |
| 255 | } |
| 256 | spin_unlock_irqrestore(&bank->dbc_lock[port], flags); |
| 257 | |
| 258 | tegra_gpio_mask_write(tgi, GPIO_MSK_DBC_EN(tgi, offset), offset, 1); |
| 259 | |
| 260 | return 0; |
| 261 | } |
| 262 | |
Mika Westerberg | 2956b5d | 2017-01-23 15:34:34 +0300 | [diff] [blame] | 263 | static int tegra_gpio_set_config(struct gpio_chip *chip, unsigned int offset, |
| 264 | unsigned long config) |
| 265 | { |
| 266 | u32 debounce; |
| 267 | |
| 268 | if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE) |
| 269 | return -ENOTSUPP; |
| 270 | |
| 271 | debounce = pinconf_to_config_argument(config); |
| 272 | return tegra_gpio_set_debounce(chip, offset, debounce); |
| 273 | } |
| 274 | |
Lennert Buytenhek | 37337a8 | 2010-11-29 11:14:46 +0100 | [diff] [blame] | 275 | static void tegra_gpio_irq_ack(struct irq_data *d) |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 276 | { |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 277 | struct gpio_chip *chip = irq_data_get_irq_chip_data(d); |
| 278 | struct tegra_gpio_info *tgi = gpiochip_get_data(chip); |
Thierry Reding | 539b7a3 | 2017-07-24 16:55:08 +0200 | [diff] [blame] | 279 | unsigned int gpio = d->hwirq; |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 280 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 281 | tegra_gpio_writel(tgi, 1 << GPIO_BIT(gpio), GPIO_INT_CLR(tgi, gpio)); |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 282 | } |
| 283 | |
Lennert Buytenhek | 37337a8 | 2010-11-29 11:14:46 +0100 | [diff] [blame] | 284 | static void tegra_gpio_irq_mask(struct irq_data *d) |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 285 | { |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 286 | struct gpio_chip *chip = irq_data_get_irq_chip_data(d); |
| 287 | struct tegra_gpio_info *tgi = gpiochip_get_data(chip); |
Thierry Reding | 539b7a3 | 2017-07-24 16:55:08 +0200 | [diff] [blame] | 288 | unsigned int gpio = d->hwirq; |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 289 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 290 | tegra_gpio_mask_write(tgi, GPIO_MSK_INT_ENB(tgi, gpio), gpio, 0); |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 291 | } |
| 292 | |
Lennert Buytenhek | 37337a8 | 2010-11-29 11:14:46 +0100 | [diff] [blame] | 293 | static void tegra_gpio_irq_unmask(struct irq_data *d) |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 294 | { |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 295 | struct gpio_chip *chip = irq_data_get_irq_chip_data(d); |
| 296 | struct tegra_gpio_info *tgi = gpiochip_get_data(chip); |
Thierry Reding | 539b7a3 | 2017-07-24 16:55:08 +0200 | [diff] [blame] | 297 | unsigned int gpio = d->hwirq; |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 298 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 299 | tegra_gpio_mask_write(tgi, GPIO_MSK_INT_ENB(tgi, gpio), gpio, 1); |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 300 | } |
| 301 | |
Lennert Buytenhek | 37337a8 | 2010-11-29 11:14:46 +0100 | [diff] [blame] | 302 | static int tegra_gpio_irq_set_type(struct irq_data *d, unsigned int type) |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 303 | { |
Thierry Reding | 539b7a3 | 2017-07-24 16:55:08 +0200 | [diff] [blame] | 304 | unsigned int gpio = d->hwirq, port = GPIO_PORT(gpio), lvl_type; |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 305 | struct gpio_chip *chip = irq_data_get_irq_chip_data(d); |
| 306 | struct tegra_gpio_info *tgi = gpiochip_get_data(chip); |
| 307 | struct tegra_gpio_bank *bank; |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 308 | unsigned long flags; |
Stephen Warren | df231f2 | 2013-10-16 13:25:33 -0600 | [diff] [blame] | 309 | int ret; |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 310 | u32 val; |
| 311 | |
| 312 | bank = &tgi->bank_info[GPIO_BANK(d->hwirq)]; |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 313 | |
| 314 | switch (type & IRQ_TYPE_SENSE_MASK) { |
| 315 | case IRQ_TYPE_EDGE_RISING: |
| 316 | lvl_type = GPIO_INT_LVL_EDGE_RISING; |
| 317 | break; |
| 318 | |
| 319 | case IRQ_TYPE_EDGE_FALLING: |
| 320 | lvl_type = GPIO_INT_LVL_EDGE_FALLING; |
| 321 | break; |
| 322 | |
| 323 | case IRQ_TYPE_EDGE_BOTH: |
| 324 | lvl_type = GPIO_INT_LVL_EDGE_BOTH; |
| 325 | break; |
| 326 | |
| 327 | case IRQ_TYPE_LEVEL_HIGH: |
| 328 | lvl_type = GPIO_INT_LVL_LEVEL_HIGH; |
| 329 | break; |
| 330 | |
| 331 | case IRQ_TYPE_LEVEL_LOW: |
| 332 | lvl_type = GPIO_INT_LVL_LEVEL_LOW; |
| 333 | break; |
| 334 | |
| 335 | default: |
| 336 | return -EINVAL; |
| 337 | } |
| 338 | |
Dmitry Osipenko | 37174f3 | 2020-11-04 20:04:23 +0300 | [diff] [blame] | 339 | raw_spin_lock_irqsave(&bank->lvl_lock[port], flags); |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 340 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 341 | val = tegra_gpio_readl(tgi, GPIO_INT_LVL(tgi, gpio)); |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 342 | val &= ~(GPIO_INT_LVL_MASK << GPIO_BIT(gpio)); |
| 343 | val |= lvl_type << GPIO_BIT(gpio); |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 344 | tegra_gpio_writel(tgi, val, GPIO_INT_LVL(tgi, gpio)); |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 345 | |
Dmitry Osipenko | 37174f3 | 2020-11-04 20:04:23 +0300 | [diff] [blame] | 346 | raw_spin_unlock_irqrestore(&bank->lvl_lock[port], flags); |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 347 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 348 | tegra_gpio_mask_write(tgi, GPIO_MSK_OE(tgi, gpio), gpio, 0); |
| 349 | tegra_gpio_enable(tgi, gpio); |
Stephen Warren | d941136 | 2012-03-19 10:31:58 -0600 | [diff] [blame] | 350 | |
Dmitry Osipenko | f78709a | 2018-07-17 19:10:38 +0300 | [diff] [blame] | 351 | ret = gpiochip_lock_as_irq(&tgi->gc, gpio); |
| 352 | if (ret) { |
| 353 | dev_err(tgi->dev, |
| 354 | "unable to lock Tegra GPIO %u as IRQ\n", gpio); |
| 355 | tegra_gpio_disable(tgi, gpio); |
| 356 | return ret; |
| 357 | } |
| 358 | |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 359 | if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH)) |
Thomas Gleixner | f170d71 | 2015-06-23 15:52:40 +0200 | [diff] [blame] | 360 | irq_set_handler_locked(d, handle_level_irq); |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 361 | else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING)) |
Thomas Gleixner | f170d71 | 2015-06-23 15:52:40 +0200 | [diff] [blame] | 362 | irq_set_handler_locked(d, handle_edge_irq); |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 363 | |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 364 | if (d->parent_data) |
| 365 | ret = irq_chip_set_type_parent(d, type); |
| 366 | |
| 367 | return ret; |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 368 | } |
| 369 | |
Stephen Warren | df231f2 | 2013-10-16 13:25:33 -0600 | [diff] [blame] | 370 | static void tegra_gpio_irq_shutdown(struct irq_data *d) |
| 371 | { |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 372 | struct gpio_chip *chip = irq_data_get_irq_chip_data(d); |
| 373 | struct tegra_gpio_info *tgi = gpiochip_get_data(chip); |
Thierry Reding | 539b7a3 | 2017-07-24 16:55:08 +0200 | [diff] [blame] | 374 | unsigned int gpio = d->hwirq; |
Stephen Warren | df231f2 | 2013-10-16 13:25:33 -0600 | [diff] [blame] | 375 | |
Stephen Warren | 0cf253e | 2020-04-27 17:26:05 -0600 | [diff] [blame] | 376 | tegra_gpio_irq_mask(d); |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 377 | gpiochip_unlock_as_irq(&tgi->gc, gpio); |
Stephen Warren | df231f2 | 2013-10-16 13:25:33 -0600 | [diff] [blame] | 378 | } |
| 379 | |
Thomas Gleixner | bd0b9ac | 2015-09-14 10:42:37 +0200 | [diff] [blame] | 380 | static void tegra_gpio_irq_handler(struct irq_desc *desc) |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 381 | { |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 382 | struct tegra_gpio_info *tgi = irq_desc_get_handler_data(desc); |
Will Deacon | 9802294 | 2011-02-21 13:58:10 +0000 | [diff] [blame] | 383 | struct irq_chip *chip = irq_desc_get_chip(desc); |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 384 | struct irq_domain *domain = tgi->gc.irq.domain; |
| 385 | unsigned int irq = irq_desc_get_irq(desc); |
| 386 | struct tegra_gpio_bank *bank = NULL; |
| 387 | unsigned int port, pin, gpio, i; |
| 388 | bool unmasked = false; |
| 389 | unsigned long sta; |
| 390 | u32 lvl; |
| 391 | |
| 392 | for (i = 0; i < tgi->bank_count; i++) { |
| 393 | if (tgi->irqs[i] == irq) { |
| 394 | bank = &tgi->bank_info[i]; |
| 395 | break; |
| 396 | } |
| 397 | } |
| 398 | |
| 399 | if (WARN_ON(bank == NULL)) |
| 400 | return; |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 401 | |
Will Deacon | 9802294 | 2011-02-21 13:58:10 +0000 | [diff] [blame] | 402 | chained_irq_enter(chip, desc); |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 403 | |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 404 | for (port = 0; port < 4; port++) { |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 405 | gpio = tegra_gpio_compose(bank->bank, port, 0); |
| 406 | sta = tegra_gpio_readl(tgi, GPIO_INT_STA(tgi, gpio)) & |
| 407 | tegra_gpio_readl(tgi, GPIO_INT_ENB(tgi, gpio)); |
| 408 | lvl = tegra_gpio_readl(tgi, GPIO_INT_LVL(tgi, gpio)); |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 409 | |
| 410 | for_each_set_bit(pin, &sta, 8) { |
Marc Zyngier | dbd1c54 | 2021-05-04 17:42:18 +0100 | [diff] [blame] | 411 | int ret; |
| 412 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 413 | tegra_gpio_writel(tgi, 1 << pin, |
| 414 | GPIO_INT_CLR(tgi, gpio)); |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 415 | |
| 416 | /* if gpio is edge triggered, clear condition |
Colin Cronin | 20a8a96 | 2015-05-18 11:41:43 -0700 | [diff] [blame] | 417 | * before executing the handler so that we don't |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 418 | * miss edges |
| 419 | */ |
Michał Mirosław | 9e9509e | 2017-07-18 14:35:45 +0200 | [diff] [blame] | 420 | if (!unmasked && lvl & (0x100 << pin)) { |
| 421 | unmasked = true; |
Will Deacon | 9802294 | 2011-02-21 13:58:10 +0000 | [diff] [blame] | 422 | chained_irq_exit(chip, desc); |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 423 | } |
| 424 | |
Marc Zyngier | dbd1c54 | 2021-05-04 17:42:18 +0100 | [diff] [blame] | 425 | ret = generic_handle_domain_irq(domain, gpio + pin); |
| 426 | WARN_RATELIMIT(ret, "hwirq = %d", gpio + pin); |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 427 | } |
| 428 | } |
| 429 | |
| 430 | if (!unmasked) |
Will Deacon | 9802294 | 2011-02-21 13:58:10 +0000 | [diff] [blame] | 431 | chained_irq_exit(chip, desc); |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 432 | } |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 433 | |
Dmitry Osipenko | 718ff94 | 2021-01-22 22:59:59 +0300 | [diff] [blame] | 434 | static int tegra_gpio_child_to_parent_hwirq(struct gpio_chip *chip, |
| 435 | unsigned int hwirq, |
| 436 | unsigned int type, |
| 437 | unsigned int *parent_hwirq, |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 438 | unsigned int *parent_type) |
| 439 | { |
| 440 | *parent_hwirq = chip->irq.child_offset_to_irq(chip, hwirq); |
| 441 | *parent_type = type; |
| 442 | |
| 443 | return 0; |
| 444 | } |
| 445 | |
Dmitry Osipenko | 718ff94 | 2021-01-22 22:59:59 +0300 | [diff] [blame] | 446 | static void *tegra_gpio_populate_parent_fwspec(struct gpio_chip *chip, |
| 447 | unsigned int parent_hwirq, |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 448 | unsigned int parent_type) |
| 449 | { |
| 450 | struct irq_fwspec *fwspec; |
| 451 | |
| 452 | fwspec = kmalloc(sizeof(*fwspec), GFP_KERNEL); |
| 453 | if (!fwspec) |
| 454 | return NULL; |
| 455 | |
| 456 | fwspec->fwnode = chip->irq.parent_domain->fwnode; |
| 457 | fwspec->param_count = 3; |
| 458 | fwspec->param[0] = 0; |
| 459 | fwspec->param[1] = parent_hwirq; |
| 460 | fwspec->param[2] = parent_type; |
| 461 | |
| 462 | return fwspec; |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 463 | } |
| 464 | |
Laxman Dewangan | 8939ddc | 2012-11-07 20:31:32 +0530 | [diff] [blame] | 465 | #ifdef CONFIG_PM_SLEEP |
| 466 | static int tegra_gpio_resume(struct device *dev) |
Colin Cross | 2e47b8b | 2010-04-07 12:59:42 -0700 | [diff] [blame] | 467 | { |
Wolfram Sang | 7ddb7dc | 2018-10-21 22:00:00 +0200 | [diff] [blame] | 468 | struct tegra_gpio_info *tgi = dev_get_drvdata(dev); |
Thierry Reding | 539b7a3 | 2017-07-24 16:55:08 +0200 | [diff] [blame] | 469 | unsigned int b, p; |
Colin Cross | 2e47b8b | 2010-04-07 12:59:42 -0700 | [diff] [blame] | 470 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 471 | for (b = 0; b < tgi->bank_count; b++) { |
| 472 | struct tegra_gpio_bank *bank = &tgi->bank_info[b]; |
Colin Cross | 2e47b8b | 2010-04-07 12:59:42 -0700 | [diff] [blame] | 473 | |
| 474 | for (p = 0; p < ARRAY_SIZE(bank->oe); p++) { |
Thierry Reding | 4bc1786 | 2017-07-24 16:55:07 +0200 | [diff] [blame] | 475 | unsigned int gpio = (b << 5) | (p << 3); |
| 476 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 477 | tegra_gpio_writel(tgi, bank->cnf[p], |
| 478 | GPIO_CNF(tgi, gpio)); |
Laxman Dewangan | 3737de4 | 2016-04-25 16:08:34 +0530 | [diff] [blame] | 479 | |
| 480 | if (tgi->soc->debounce_supported) { |
| 481 | tegra_gpio_writel(tgi, bank->dbc_cnt[p], |
| 482 | GPIO_DBC_CNT(tgi, gpio)); |
| 483 | tegra_gpio_writel(tgi, bank->dbc_enb[p], |
| 484 | GPIO_MSK_DBC_EN(tgi, gpio)); |
| 485 | } |
| 486 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 487 | tegra_gpio_writel(tgi, bank->out[p], |
| 488 | GPIO_OUT(tgi, gpio)); |
| 489 | tegra_gpio_writel(tgi, bank->oe[p], |
| 490 | GPIO_OE(tgi, gpio)); |
| 491 | tegra_gpio_writel(tgi, bank->int_lvl[p], |
| 492 | GPIO_INT_LVL(tgi, gpio)); |
| 493 | tegra_gpio_writel(tgi, bank->int_enb[p], |
| 494 | GPIO_INT_ENB(tgi, gpio)); |
Colin Cross | 2e47b8b | 2010-04-07 12:59:42 -0700 | [diff] [blame] | 495 | } |
| 496 | } |
| 497 | |
Laxman Dewangan | 8939ddc | 2012-11-07 20:31:32 +0530 | [diff] [blame] | 498 | return 0; |
Colin Cross | 2e47b8b | 2010-04-07 12:59:42 -0700 | [diff] [blame] | 499 | } |
| 500 | |
Laxman Dewangan | 8939ddc | 2012-11-07 20:31:32 +0530 | [diff] [blame] | 501 | static int tegra_gpio_suspend(struct device *dev) |
Colin Cross | 2e47b8b | 2010-04-07 12:59:42 -0700 | [diff] [blame] | 502 | { |
Wolfram Sang | 7ddb7dc | 2018-10-21 22:00:00 +0200 | [diff] [blame] | 503 | struct tegra_gpio_info *tgi = dev_get_drvdata(dev); |
Thierry Reding | 539b7a3 | 2017-07-24 16:55:08 +0200 | [diff] [blame] | 504 | unsigned int b, p; |
Colin Cross | 2e47b8b | 2010-04-07 12:59:42 -0700 | [diff] [blame] | 505 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 506 | for (b = 0; b < tgi->bank_count; b++) { |
| 507 | struct tegra_gpio_bank *bank = &tgi->bank_info[b]; |
Colin Cross | 2e47b8b | 2010-04-07 12:59:42 -0700 | [diff] [blame] | 508 | |
| 509 | for (p = 0; p < ARRAY_SIZE(bank->oe); p++) { |
Thierry Reding | 4bc1786 | 2017-07-24 16:55:07 +0200 | [diff] [blame] | 510 | unsigned int gpio = (b << 5) | (p << 3); |
| 511 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 512 | bank->cnf[p] = tegra_gpio_readl(tgi, |
| 513 | GPIO_CNF(tgi, gpio)); |
| 514 | bank->out[p] = tegra_gpio_readl(tgi, |
| 515 | GPIO_OUT(tgi, gpio)); |
| 516 | bank->oe[p] = tegra_gpio_readl(tgi, |
| 517 | GPIO_OE(tgi, gpio)); |
Laxman Dewangan | 3737de4 | 2016-04-25 16:08:34 +0530 | [diff] [blame] | 518 | if (tgi->soc->debounce_supported) { |
| 519 | bank->dbc_enb[p] = tegra_gpio_readl(tgi, |
| 520 | GPIO_MSK_DBC_EN(tgi, gpio)); |
| 521 | bank->dbc_enb[p] = (bank->dbc_enb[p] << 8) | |
| 522 | bank->dbc_enb[p]; |
| 523 | } |
| 524 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 525 | bank->int_enb[p] = tegra_gpio_readl(tgi, |
| 526 | GPIO_INT_ENB(tgi, gpio)); |
| 527 | bank->int_lvl[p] = tegra_gpio_readl(tgi, |
| 528 | GPIO_INT_LVL(tgi, gpio)); |
Joseph Lo | 203f31c | 2013-04-03 19:31:44 +0800 | [diff] [blame] | 529 | |
| 530 | /* Enable gpio irq for wake up source */ |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 531 | tegra_gpio_writel(tgi, bank->wake_enb[p], |
| 532 | GPIO_INT_ENB(tgi, gpio)); |
Colin Cross | 2e47b8b | 2010-04-07 12:59:42 -0700 | [diff] [blame] | 533 | } |
| 534 | } |
Dmitry Osipenko | 9ccaf10 | 2019-12-15 21:30:47 +0300 | [diff] [blame] | 535 | |
Laxman Dewangan | 8939ddc | 2012-11-07 20:31:32 +0530 | [diff] [blame] | 536 | return 0; |
Colin Cross | 2e47b8b | 2010-04-07 12:59:42 -0700 | [diff] [blame] | 537 | } |
| 538 | |
Joseph Lo | 203f31c | 2013-04-03 19:31:44 +0800 | [diff] [blame] | 539 | static int tegra_gpio_irq_set_wake(struct irq_data *d, unsigned int enable) |
Colin Cross | 2e47b8b | 2010-04-07 12:59:42 -0700 | [diff] [blame] | 540 | { |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 541 | struct gpio_chip *chip = irq_data_get_irq_chip_data(d); |
| 542 | struct tegra_gpio_info *tgi = gpiochip_get_data(chip); |
| 543 | struct tegra_gpio_bank *bank; |
Thierry Reding | 539b7a3 | 2017-07-24 16:55:08 +0200 | [diff] [blame] | 544 | unsigned int gpio = d->hwirq; |
Joseph Lo | 203f31c | 2013-04-03 19:31:44 +0800 | [diff] [blame] | 545 | u32 port, bit, mask; |
Dmitry Osipenko | 27f8fee | 2021-01-12 16:30:09 +0300 | [diff] [blame] | 546 | int err; |
Dmitry Osipenko | f56d979 | 2019-12-15 21:30:46 +0300 | [diff] [blame] | 547 | |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 548 | bank = &tgi->bank_info[GPIO_BANK(d->hwirq)]; |
Joseph Lo | 203f31c | 2013-04-03 19:31:44 +0800 | [diff] [blame] | 549 | |
| 550 | port = GPIO_PORT(gpio); |
| 551 | bit = GPIO_BIT(gpio); |
| 552 | mask = BIT(bit); |
| 553 | |
Dmitry Osipenko | 27f8fee | 2021-01-12 16:30:09 +0300 | [diff] [blame] | 554 | err = irq_set_irq_wake(tgi->irqs[bank->bank], enable); |
| 555 | if (err) |
| 556 | return err; |
| 557 | |
| 558 | if (d->parent_data) { |
| 559 | err = irq_chip_set_wake_parent(d, enable); |
| 560 | if (err) { |
| 561 | irq_set_irq_wake(tgi->irqs[bank->bank], !enable); |
| 562 | return err; |
| 563 | } |
| 564 | } |
| 565 | |
Joseph Lo | 203f31c | 2013-04-03 19:31:44 +0800 | [diff] [blame] | 566 | if (enable) |
| 567 | bank->wake_enb[port] |= mask; |
| 568 | else |
| 569 | bank->wake_enb[port] &= ~mask; |
| 570 | |
Dmitry Osipenko | f56d979 | 2019-12-15 21:30:46 +0300 | [diff] [blame] | 571 | return 0; |
Colin Cross | 2e47b8b | 2010-04-07 12:59:42 -0700 | [diff] [blame] | 572 | } |
| 573 | #endif |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 574 | |
Dmitry Osipenko | 718ff94 | 2021-01-22 22:59:59 +0300 | [diff] [blame] | 575 | static int tegra_gpio_irq_set_affinity(struct irq_data *data, |
| 576 | const struct cpumask *dest, |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 577 | bool force) |
| 578 | { |
| 579 | if (data->parent_data) |
| 580 | return irq_chip_set_affinity_parent(data, dest, force); |
| 581 | |
| 582 | return -EINVAL; |
| 583 | } |
| 584 | |
| 585 | static int tegra_gpio_irq_request_resources(struct irq_data *d) |
| 586 | { |
| 587 | struct gpio_chip *chip = irq_data_get_irq_chip_data(d); |
| 588 | struct tegra_gpio_info *tgi = gpiochip_get_data(chip); |
| 589 | |
| 590 | tegra_gpio_enable(tgi, d->hwirq); |
| 591 | |
| 592 | return gpiochip_reqres_irq(chip, d->hwirq); |
| 593 | } |
| 594 | |
| 595 | static void tegra_gpio_irq_release_resources(struct irq_data *d) |
| 596 | { |
| 597 | struct gpio_chip *chip = irq_data_get_irq_chip_data(d); |
| 598 | struct tegra_gpio_info *tgi = gpiochip_get_data(chip); |
| 599 | |
| 600 | gpiochip_relres_irq(chip, d->hwirq); |
| 601 | tegra_gpio_enable(tgi, d->hwirq); |
| 602 | } |
| 603 | |
Suzuki K. Poulose | b59d5fb | 2015-11-16 16:07:10 +0000 | [diff] [blame] | 604 | #ifdef CONFIG_DEBUG_FS |
| 605 | |
| 606 | #include <linux/debugfs.h> |
| 607 | #include <linux/seq_file.h> |
| 608 | |
Axel Lin | 2773eb2 | 2018-02-12 22:01:57 +0800 | [diff] [blame] | 609 | static int tegra_dbg_gpio_show(struct seq_file *s, void *unused) |
Suzuki K. Poulose | b59d5fb | 2015-11-16 16:07:10 +0000 | [diff] [blame] | 610 | { |
Dmitry Osipenko | b2a6115 | 2021-01-22 21:55:41 +0300 | [diff] [blame] | 611 | struct tegra_gpio_info *tgi = dev_get_drvdata(s->private); |
Thierry Reding | 539b7a3 | 2017-07-24 16:55:08 +0200 | [diff] [blame] | 612 | unsigned int i, j; |
Suzuki K. Poulose | b59d5fb | 2015-11-16 16:07:10 +0000 | [diff] [blame] | 613 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 614 | for (i = 0; i < tgi->bank_count; i++) { |
Suzuki K. Poulose | b59d5fb | 2015-11-16 16:07:10 +0000 | [diff] [blame] | 615 | for (j = 0; j < 4; j++) { |
Thierry Reding | 539b7a3 | 2017-07-24 16:55:08 +0200 | [diff] [blame] | 616 | unsigned int gpio = tegra_gpio_compose(i, j, 0); |
Thierry Reding | 4bc1786 | 2017-07-24 16:55:07 +0200 | [diff] [blame] | 617 | |
Suzuki K. Poulose | b59d5fb | 2015-11-16 16:07:10 +0000 | [diff] [blame] | 618 | seq_printf(s, |
Thierry Reding | 539b7a3 | 2017-07-24 16:55:08 +0200 | [diff] [blame] | 619 | "%u:%u %02x %02x %02x %02x %02x %02x %06x\n", |
Suzuki K. Poulose | b59d5fb | 2015-11-16 16:07:10 +0000 | [diff] [blame] | 620 | i, j, |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 621 | tegra_gpio_readl(tgi, GPIO_CNF(tgi, gpio)), |
| 622 | tegra_gpio_readl(tgi, GPIO_OE(tgi, gpio)), |
| 623 | tegra_gpio_readl(tgi, GPIO_OUT(tgi, gpio)), |
| 624 | tegra_gpio_readl(tgi, GPIO_IN(tgi, gpio)), |
| 625 | tegra_gpio_readl(tgi, GPIO_INT_STA(tgi, gpio)), |
| 626 | tegra_gpio_readl(tgi, GPIO_INT_ENB(tgi, gpio)), |
| 627 | tegra_gpio_readl(tgi, GPIO_INT_LVL(tgi, gpio))); |
Suzuki K. Poulose | b59d5fb | 2015-11-16 16:07:10 +0000 | [diff] [blame] | 628 | } |
| 629 | } |
| 630 | return 0; |
| 631 | } |
| 632 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 633 | static void tegra_gpio_debuginit(struct tegra_gpio_info *tgi) |
Suzuki K. Poulose | b59d5fb | 2015-11-16 16:07:10 +0000 | [diff] [blame] | 634 | { |
Dmitry Osipenko | b2a6115 | 2021-01-22 21:55:41 +0300 | [diff] [blame] | 635 | debugfs_create_devm_seqfile(tgi->dev, "tegra_gpio", NULL, |
| 636 | tegra_dbg_gpio_show); |
Suzuki K. Poulose | b59d5fb | 2015-11-16 16:07:10 +0000 | [diff] [blame] | 637 | } |
| 638 | |
| 639 | #else |
| 640 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 641 | static inline void tegra_gpio_debuginit(struct tegra_gpio_info *tgi) |
Suzuki K. Poulose | b59d5fb | 2015-11-16 16:07:10 +0000 | [diff] [blame] | 642 | { |
| 643 | } |
| 644 | |
| 645 | #endif |
| 646 | |
Laxman Dewangan | 8939ddc | 2012-11-07 20:31:32 +0530 | [diff] [blame] | 647 | static const struct dev_pm_ops tegra_gpio_pm_ops = { |
Dmitry Osipenko | 9ccaf10 | 2019-12-15 21:30:47 +0300 | [diff] [blame] | 648 | SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(tegra_gpio_suspend, tegra_gpio_resume) |
Laxman Dewangan | 8939ddc | 2012-11-07 20:31:32 +0530 | [diff] [blame] | 649 | }; |
| 650 | |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 651 | static const struct of_device_id tegra_pmc_of_match[] = { |
| 652 | { .compatible = "nvidia,tegra210-pmc", }, |
| 653 | { /* sentinel */ }, |
| 654 | }; |
Dmitry Osipenko | 6ea68fc | 2020-11-04 20:04:22 +0300 | [diff] [blame] | 655 | |
Bill Pemberton | 3836309 | 2012-11-19 13:22:34 -0500 | [diff] [blame] | 656 | static int tegra_gpio_probe(struct platform_device *pdev) |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 657 | { |
| 658 | struct tegra_gpio_bank *bank; |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 659 | struct tegra_gpio_info *tgi; |
| 660 | struct gpio_irq_chip *irq; |
| 661 | struct device_node *np; |
| 662 | unsigned int i, j; |
Stephen Warren | f57f98a | 2013-12-06 13:36:11 -0700 | [diff] [blame] | 663 | int ret; |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 664 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 665 | tgi = devm_kzalloc(&pdev->dev, sizeof(*tgi), GFP_KERNEL); |
| 666 | if (!tgi) |
| 667 | return -ENODEV; |
| 668 | |
Thierry Reding | 20133bd | 2017-07-24 16:55:05 +0200 | [diff] [blame] | 669 | tgi->soc = of_device_get_match_data(&pdev->dev); |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 670 | tgi->dev = &pdev->dev; |
Stephen Warren | 5c1e2c9 | 2012-03-16 17:35:08 -0600 | [diff] [blame] | 671 | |
Thierry Reding | 5642090 | 2017-07-20 18:00:56 +0200 | [diff] [blame] | 672 | ret = platform_irq_count(pdev); |
| 673 | if (ret < 0) |
| 674 | return ret; |
| 675 | |
| 676 | tgi->bank_count = ret; |
| 677 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 678 | if (!tgi->bank_count) { |
Stephen Warren | 3391811 | 2012-01-19 08:16:35 +0000 | [diff] [blame] | 679 | dev_err(&pdev->dev, "Missing IRQ resource\n"); |
| 680 | return -ENODEV; |
| 681 | } |
| 682 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 683 | tgi->gc.label = "tegra-gpio"; |
| 684 | tgi->gc.request = tegra_gpio_request; |
| 685 | tgi->gc.free = tegra_gpio_free; |
| 686 | tgi->gc.direction_input = tegra_gpio_direction_input; |
| 687 | tgi->gc.get = tegra_gpio_get; |
| 688 | tgi->gc.direction_output = tegra_gpio_direction_output; |
| 689 | tgi->gc.set = tegra_gpio_set; |
Laxman Dewangan | f002d07 | 2016-04-29 21:55:23 +0530 | [diff] [blame] | 690 | tgi->gc.get_direction = tegra_gpio_get_direction; |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 691 | tgi->gc.base = 0; |
| 692 | tgi->gc.ngpio = tgi->bank_count * 32; |
| 693 | tgi->gc.parent = &pdev->dev; |
| 694 | tgi->gc.of_node = pdev->dev.of_node; |
Stephen Warren | 3391811 | 2012-01-19 08:16:35 +0000 | [diff] [blame] | 695 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 696 | tgi->ic.name = "GPIO"; |
| 697 | tgi->ic.irq_ack = tegra_gpio_irq_ack; |
| 698 | tgi->ic.irq_mask = tegra_gpio_irq_mask; |
| 699 | tgi->ic.irq_unmask = tegra_gpio_irq_unmask; |
| 700 | tgi->ic.irq_set_type = tegra_gpio_irq_set_type; |
| 701 | tgi->ic.irq_shutdown = tegra_gpio_irq_shutdown; |
| 702 | #ifdef CONFIG_PM_SLEEP |
| 703 | tgi->ic.irq_set_wake = tegra_gpio_irq_set_wake; |
| 704 | #endif |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 705 | tgi->ic.irq_request_resources = tegra_gpio_irq_request_resources; |
| 706 | tgi->ic.irq_release_resources = tegra_gpio_irq_release_resources; |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 707 | |
| 708 | platform_set_drvdata(pdev, tgi); |
| 709 | |
Thierry Reding | 20133bd | 2017-07-24 16:55:05 +0200 | [diff] [blame] | 710 | if (tgi->soc->debounce_supported) |
Mika Westerberg | 2956b5d | 2017-01-23 15:34:34 +0300 | [diff] [blame] | 711 | tgi->gc.set_config = tegra_gpio_set_config; |
Laxman Dewangan | 3737de4 | 2016-04-25 16:08:34 +0530 | [diff] [blame] | 712 | |
Thierry Reding | 9b88226 | 2017-07-24 16:55:06 +0200 | [diff] [blame] | 713 | tgi->bank_info = devm_kcalloc(&pdev->dev, tgi->bank_count, |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 714 | sizeof(*tgi->bank_info), GFP_KERNEL); |
| 715 | if (!tgi->bank_info) |
Thierry Reding | 9b88226 | 2017-07-24 16:55:06 +0200 | [diff] [blame] | 716 | return -ENOMEM; |
Stephen Warren | 3391811 | 2012-01-19 08:16:35 +0000 | [diff] [blame] | 717 | |
Dmitry Osipenko | 718ff94 | 2021-01-22 22:59:59 +0300 | [diff] [blame] | 718 | tgi->irqs = devm_kcalloc(&pdev->dev, tgi->bank_count, |
| 719 | sizeof(*tgi->irqs), GFP_KERNEL); |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 720 | if (!tgi->irqs) |
| 721 | return -ENOMEM; |
Stephen Warren | 6f74dc9 | 2012-01-04 08:39:37 +0000 | [diff] [blame] | 722 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 723 | for (i = 0; i < tgi->bank_count; i++) { |
Thierry Reding | 9c07409 | 2017-07-20 18:00:57 +0200 | [diff] [blame] | 724 | ret = platform_get_irq(pdev, i); |
Stephen Boyd | 15bddb7 | 2019-07-30 11:15:15 -0700 | [diff] [blame] | 725 | if (ret < 0) |
Thierry Reding | 9c07409 | 2017-07-20 18:00:57 +0200 | [diff] [blame] | 726 | return ret; |
Stephen Warren | 88d8951 | 2011-10-11 16:16:14 -0600 | [diff] [blame] | 727 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 728 | bank = &tgi->bank_info[i]; |
Stephen Warren | 88d8951 | 2011-10-11 16:16:14 -0600 | [diff] [blame] | 729 | bank->bank = i; |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 730 | |
| 731 | tgi->irqs[i] = ret; |
| 732 | |
| 733 | for (j = 0; j < 4; j++) { |
| 734 | raw_spin_lock_init(&bank->lvl_lock[j]); |
| 735 | spin_lock_init(&bank->dbc_lock[j]); |
| 736 | } |
| 737 | } |
| 738 | |
| 739 | irq = &tgi->gc.irq; |
| 740 | irq->chip = &tgi->ic; |
| 741 | irq->fwnode = of_node_to_fwnode(pdev->dev.of_node); |
| 742 | irq->child_to_parent_hwirq = tegra_gpio_child_to_parent_hwirq; |
| 743 | irq->populate_parent_alloc_arg = tegra_gpio_populate_parent_fwspec; |
| 744 | irq->handler = handle_simple_irq; |
| 745 | irq->default_type = IRQ_TYPE_NONE; |
| 746 | irq->parent_handler = tegra_gpio_irq_handler; |
| 747 | irq->parent_handler_data = tgi; |
| 748 | irq->num_parents = tgi->bank_count; |
| 749 | irq->parents = tgi->irqs; |
| 750 | |
| 751 | np = of_find_matching_node(NULL, tegra_pmc_of_match); |
| 752 | if (np) { |
| 753 | irq->parent_domain = irq_find_host(np); |
| 754 | of_node_put(np); |
| 755 | |
| 756 | if (!irq->parent_domain) |
| 757 | return -EPROBE_DEFER; |
Dmitry Osipenko | 94de03c | 2021-01-20 03:45:48 +0300 | [diff] [blame] | 758 | |
| 759 | tgi->ic.irq_set_affinity = tegra_gpio_irq_set_affinity; |
Stephen Warren | 88d8951 | 2011-10-11 16:16:14 -0600 | [diff] [blame] | 760 | } |
| 761 | |
Enrico Weigelt, metux IT consult | a0b81f1 | 2019-03-11 19:55:12 +0100 | [diff] [blame] | 762 | tgi->regs = devm_platform_ioremap_resource(pdev, 0); |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 763 | if (IS_ERR(tgi->regs)) |
| 764 | return PTR_ERR(tgi->regs); |
Stephen Warren | 88d8951 | 2011-10-11 16:16:14 -0600 | [diff] [blame] | 765 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 766 | for (i = 0; i < tgi->bank_count; i++) { |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 767 | for (j = 0; j < 4; j++) { |
| 768 | int gpio = tegra_gpio_compose(i, j, 0); |
Thierry Reding | 4bc1786 | 2017-07-24 16:55:07 +0200 | [diff] [blame] | 769 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 770 | tegra_gpio_writel(tgi, 0x00, GPIO_INT_ENB(tgi, gpio)); |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 771 | } |
| 772 | } |
| 773 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 774 | ret = devm_gpiochip_add_data(&pdev->dev, &tgi->gc, tgi); |
Thierry Reding | 66fecef | 2020-11-27 15:08:52 +0100 | [diff] [blame] | 775 | if (ret < 0) |
Stephen Warren | f57f98a | 2013-12-06 13:36:11 -0700 | [diff] [blame] | 776 | return ret; |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 777 | |
Laxman Dewangan | b546be0 | 2016-04-25 16:08:33 +0530 | [diff] [blame] | 778 | tegra_gpio_debuginit(tgi); |
Suzuki K. Poulose | b59d5fb | 2015-11-16 16:07:10 +0000 | [diff] [blame] | 779 | |
Erik Gilling | 3c92db9 | 2010-03-15 19:40:06 -0700 | [diff] [blame] | 780 | return 0; |
| 781 | } |
| 782 | |
Laxman Dewangan | 804f568 | 2016-04-25 16:08:32 +0530 | [diff] [blame] | 783 | static const struct tegra_gpio_soc_config tegra20_gpio_config = { |
Laxman Dewangan | 171b92c | 2016-04-25 16:08:31 +0530 | [diff] [blame] | 784 | .bank_stride = 0x80, |
| 785 | .upper_offset = 0x800, |
| 786 | }; |
| 787 | |
Laxman Dewangan | 804f568 | 2016-04-25 16:08:32 +0530 | [diff] [blame] | 788 | static const struct tegra_gpio_soc_config tegra30_gpio_config = { |
Laxman Dewangan | 171b92c | 2016-04-25 16:08:31 +0530 | [diff] [blame] | 789 | .bank_stride = 0x100, |
| 790 | .upper_offset = 0x80, |
| 791 | }; |
| 792 | |
Laxman Dewangan | 3737de4 | 2016-04-25 16:08:34 +0530 | [diff] [blame] | 793 | static const struct tegra_gpio_soc_config tegra210_gpio_config = { |
| 794 | .debounce_supported = true, |
| 795 | .bank_stride = 0x100, |
| 796 | .upper_offset = 0x80, |
| 797 | }; |
| 798 | |
Laxman Dewangan | 171b92c | 2016-04-25 16:08:31 +0530 | [diff] [blame] | 799 | static const struct of_device_id tegra_gpio_of_match[] = { |
Laxman Dewangan | 3737de4 | 2016-04-25 16:08:34 +0530 | [diff] [blame] | 800 | { .compatible = "nvidia,tegra210-gpio", .data = &tegra210_gpio_config }, |
Laxman Dewangan | 171b92c | 2016-04-25 16:08:31 +0530 | [diff] [blame] | 801 | { .compatible = "nvidia,tegra30-gpio", .data = &tegra30_gpio_config }, |
| 802 | { .compatible = "nvidia,tegra20-gpio", .data = &tegra20_gpio_config }, |
| 803 | { }, |
| 804 | }; |
Dmitry Osipenko | 4a6eac2 | 2021-01-22 21:55:43 +0300 | [diff] [blame] | 805 | MODULE_DEVICE_TABLE(of, tegra_gpio_of_match); |
Laxman Dewangan | 171b92c | 2016-04-25 16:08:31 +0530 | [diff] [blame] | 806 | |
Stephen Warren | 88d8951 | 2011-10-11 16:16:14 -0600 | [diff] [blame] | 807 | static struct platform_driver tegra_gpio_driver = { |
Dmitry Osipenko | 66f7aaa | 2021-01-22 21:55:42 +0300 | [diff] [blame] | 808 | .driver = { |
| 809 | .name = "tegra-gpio", |
| 810 | .pm = &tegra_gpio_pm_ops, |
Stephen Warren | 88d8951 | 2011-10-11 16:16:14 -0600 | [diff] [blame] | 811 | .of_match_table = tegra_gpio_of_match, |
| 812 | }, |
Dmitry Osipenko | 66f7aaa | 2021-01-22 21:55:42 +0300 | [diff] [blame] | 813 | .probe = tegra_gpio_probe, |
Stephen Warren | 88d8951 | 2011-10-11 16:16:14 -0600 | [diff] [blame] | 814 | }; |
Dmitry Osipenko | 4a6eac2 | 2021-01-22 21:55:43 +0300 | [diff] [blame] | 815 | module_platform_driver(tegra_gpio_driver); |
Stephen Warren | 88d8951 | 2011-10-11 16:16:14 -0600 | [diff] [blame] | 816 | |
Dmitry Osipenko | 4a6eac2 | 2021-01-22 21:55:43 +0300 | [diff] [blame] | 817 | MODULE_DESCRIPTION("NVIDIA Tegra GPIO controller driver"); |
| 818 | MODULE_AUTHOR("Laxman Dewangan <ldewangan@nvidia.com>"); |
| 819 | MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>"); |
| 820 | MODULE_AUTHOR("Thierry Reding <treding@nvidia.com>"); |
| 821 | MODULE_AUTHOR("Erik Gilling <konkers@google.com>"); |
| 822 | MODULE_LICENSE("GPL v2"); |