blob: 7f5bc10a64792617c86058ec718624e4e8e1ca46 [file] [log] [blame]
Thomas Gleixner9c92ab62019-05-29 07:17:56 -07001// SPDX-License-Identifier: GPL-2.0-only
Erik Gilling3c92db92010-03-15 19:40:06 -07002/*
3 * arch/arm/mach-tegra/gpio.c
4 *
5 * Copyright (c) 2010 Google, Inc
Linus Walleij11da9052019-02-19 21:32:02 +01006 * Copyright (c) 2011-2016, NVIDIA CORPORATION. All rights reserved.
Erik Gilling3c92db92010-03-15 19:40:06 -07007 *
8 * Author:
9 * Erik Gilling <konkers@google.com>
Erik Gilling3c92db92010-03-15 19:40:06 -070010 */
11
Thierry Reding641d0342013-01-21 11:09:01 +010012#include <linux/err.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070013#include <linux/init.h>
14#include <linux/irq.h>
Colin Cross2e47b8b2010-04-07 12:59:42 -070015#include <linux/interrupt.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070016#include <linux/io.h>
Linus Walleij21041da2018-08-06 17:38:33 +020017#include <linux/gpio/driver.h>
Stephen Warren5c1e2c92012-03-16 17:35:08 -060018#include <linux/of_device.h>
Stephen Warren88d89512011-10-11 16:16:14 -060019#include <linux/platform_device.h>
20#include <linux/module.h>
Stephen Warren6f74dc92012-01-04 08:39:37 +000021#include <linux/irqdomain.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000022#include <linux/irqchip/chained_irq.h>
Stephen Warren3e215d02012-02-18 01:04:55 -070023#include <linux/pinctrl/consumer.h>
Laxman Dewangan8939ddc2012-11-07 20:31:32 +053024#include <linux/pm.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070025
Erik Gilling3c92db92010-03-15 19:40:06 -070026#define GPIO_BANK(x) ((x) >> 5)
27#define GPIO_PORT(x) (((x) >> 3) & 0x3)
28#define GPIO_BIT(x) ((x) & 0x7)
29
Laxman Dewanganb546be02016-04-25 16:08:33 +053030#define GPIO_REG(tgi, x) (GPIO_BANK(x) * tgi->soc->bank_stride + \
Stephen Warren5c1e2c92012-03-16 17:35:08 -060031 GPIO_PORT(x) * 4)
Erik Gilling3c92db92010-03-15 19:40:06 -070032
Laxman Dewanganb546be02016-04-25 16:08:33 +053033#define GPIO_CNF(t, x) (GPIO_REG(t, x) + 0x00)
34#define GPIO_OE(t, x) (GPIO_REG(t, x) + 0x10)
35#define GPIO_OUT(t, x) (GPIO_REG(t, x) + 0X20)
36#define GPIO_IN(t, x) (GPIO_REG(t, x) + 0x30)
37#define GPIO_INT_STA(t, x) (GPIO_REG(t, x) + 0x40)
38#define GPIO_INT_ENB(t, x) (GPIO_REG(t, x) + 0x50)
39#define GPIO_INT_LVL(t, x) (GPIO_REG(t, x) + 0x60)
40#define GPIO_INT_CLR(t, x) (GPIO_REG(t, x) + 0x70)
Laxman Dewangan3737de42016-04-25 16:08:34 +053041#define GPIO_DBC_CNT(t, x) (GPIO_REG(t, x) + 0xF0)
42
Erik Gilling3c92db92010-03-15 19:40:06 -070043
Laxman Dewanganb546be02016-04-25 16:08:33 +053044#define GPIO_MSK_CNF(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x00)
45#define GPIO_MSK_OE(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x10)
46#define GPIO_MSK_OUT(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0X20)
Laxman Dewangan3737de42016-04-25 16:08:34 +053047#define GPIO_MSK_DBC_EN(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x30)
Laxman Dewanganb546be02016-04-25 16:08:33 +053048#define GPIO_MSK_INT_STA(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x40)
49#define GPIO_MSK_INT_ENB(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x50)
50#define GPIO_MSK_INT_LVL(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x60)
Erik Gilling3c92db92010-03-15 19:40:06 -070051
52#define GPIO_INT_LVL_MASK 0x010101
53#define GPIO_INT_LVL_EDGE_RISING 0x000101
54#define GPIO_INT_LVL_EDGE_FALLING 0x000100
55#define GPIO_INT_LVL_EDGE_BOTH 0x010100
56#define GPIO_INT_LVL_LEVEL_HIGH 0x000001
57#define GPIO_INT_LVL_LEVEL_LOW 0x000000
58
Laxman Dewanganb546be02016-04-25 16:08:33 +053059struct tegra_gpio_info;
60
Erik Gilling3c92db92010-03-15 19:40:06 -070061struct tegra_gpio_bank {
Thierry Reding539b7a32017-07-24 16:55:08 +020062 unsigned int bank;
Dmitry Osipenko37174f32020-11-04 20:04:23 +030063
64 /*
65 * IRQ-core code uses raw locking, and thus, nested locking also
66 * should be raw in order not to trip spinlock debug warnings.
67 */
68 raw_spinlock_t lvl_lock[4];
69
70 /* Lock for updating debounce count register */
71 spinlock_t dbc_lock[4];
72
Laxman Dewangan8939ddc2012-11-07 20:31:32 +053073#ifdef CONFIG_PM_SLEEP
Colin Cross2e47b8b2010-04-07 12:59:42 -070074 u32 cnf[4];
75 u32 out[4];
76 u32 oe[4];
77 u32 int_enb[4];
78 u32 int_lvl[4];
Joseph Lo203f31c2013-04-03 19:31:44 +080079 u32 wake_enb[4];
Laxman Dewangan3737de42016-04-25 16:08:34 +053080 u32 dbc_enb[4];
Colin Cross2e47b8b2010-04-07 12:59:42 -070081#endif
Laxman Dewangan3737de42016-04-25 16:08:34 +053082 u32 dbc_cnt[4];
Erik Gilling3c92db92010-03-15 19:40:06 -070083};
84
Laxman Dewangan171b92c2016-04-25 16:08:31 +053085struct tegra_gpio_soc_config {
Laxman Dewangan3737de42016-04-25 16:08:34 +053086 bool debounce_supported;
Laxman Dewangan171b92c2016-04-25 16:08:31 +053087 u32 bank_stride;
88 u32 upper_offset;
89};
90
Laxman Dewanganb546be02016-04-25 16:08:33 +053091struct tegra_gpio_info {
92 struct device *dev;
93 void __iomem *regs;
Laxman Dewanganb546be02016-04-25 16:08:33 +053094 struct tegra_gpio_bank *bank_info;
95 const struct tegra_gpio_soc_config *soc;
96 struct gpio_chip gc;
97 struct irq_chip ic;
Laxman Dewanganb546be02016-04-25 16:08:33 +053098 u32 bank_count;
Thierry Reding66fecef2020-11-27 15:08:52 +010099 unsigned int *irqs;
Laxman Dewanganb546be02016-04-25 16:08:33 +0530100};
Stephen Warren88d89512011-10-11 16:16:14 -0600101
Laxman Dewanganb546be02016-04-25 16:08:33 +0530102static inline void tegra_gpio_writel(struct tegra_gpio_info *tgi,
103 u32 val, u32 reg)
Stephen Warren88d89512011-10-11 16:16:14 -0600104{
Dmitry Osipenkofc782e42019-12-15 21:30:45 +0300105 writel_relaxed(val, tgi->regs + reg);
Stephen Warren88d89512011-10-11 16:16:14 -0600106}
107
Laxman Dewanganb546be02016-04-25 16:08:33 +0530108static inline u32 tegra_gpio_readl(struct tegra_gpio_info *tgi, u32 reg)
Stephen Warren88d89512011-10-11 16:16:14 -0600109{
Dmitry Osipenkofc782e42019-12-15 21:30:45 +0300110 return readl_relaxed(tgi->regs + reg);
Stephen Warren88d89512011-10-11 16:16:14 -0600111}
Erik Gilling3c92db92010-03-15 19:40:06 -0700112
Thierry Reding539b7a32017-07-24 16:55:08 +0200113static unsigned int tegra_gpio_compose(unsigned int bank, unsigned int port,
114 unsigned int bit)
Erik Gilling3c92db92010-03-15 19:40:06 -0700115{
116 return (bank << 5) | ((port & 0x3) << 3) | (bit & 0x7);
117}
118
Laxman Dewanganb546be02016-04-25 16:08:33 +0530119static void tegra_gpio_mask_write(struct tegra_gpio_info *tgi, u32 reg,
Thierry Reding539b7a32017-07-24 16:55:08 +0200120 unsigned int gpio, u32 value)
Erik Gilling3c92db92010-03-15 19:40:06 -0700121{
122 u32 val;
123
124 val = 0x100 << GPIO_BIT(gpio);
125 if (value)
126 val |= 1 << GPIO_BIT(gpio);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530127 tegra_gpio_writel(tgi, val, reg);
Erik Gilling3c92db92010-03-15 19:40:06 -0700128}
129
Thierry Reding539b7a32017-07-24 16:55:08 +0200130static void tegra_gpio_enable(struct tegra_gpio_info *tgi, unsigned int gpio)
Erik Gilling3c92db92010-03-15 19:40:06 -0700131{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530132 tegra_gpio_mask_write(tgi, GPIO_MSK_CNF(tgi, gpio), gpio, 1);
Erik Gilling3c92db92010-03-15 19:40:06 -0700133}
134
Thierry Reding539b7a32017-07-24 16:55:08 +0200135static void tegra_gpio_disable(struct tegra_gpio_info *tgi, unsigned int gpio)
Erik Gilling3c92db92010-03-15 19:40:06 -0700136{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530137 tegra_gpio_mask_write(tgi, GPIO_MSK_CNF(tgi, gpio), gpio, 0);
Erik Gilling3c92db92010-03-15 19:40:06 -0700138}
139
Thierry Reding4bc17862017-07-24 16:55:07 +0200140static int tegra_gpio_request(struct gpio_chip *chip, unsigned int offset)
Stephen Warren3e215d02012-02-18 01:04:55 -0700141{
Linus Walleij11da9052019-02-19 21:32:02 +0100142 return pinctrl_gpio_request(chip->base + offset);
Stephen Warren3e215d02012-02-18 01:04:55 -0700143}
144
Thierry Reding4bc17862017-07-24 16:55:07 +0200145static void tegra_gpio_free(struct gpio_chip *chip, unsigned int offset)
Stephen Warren3e215d02012-02-18 01:04:55 -0700146{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530147 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
148
Linus Walleij11da9052019-02-19 21:32:02 +0100149 pinctrl_gpio_free(chip->base + offset);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530150 tegra_gpio_disable(tgi, offset);
Stephen Warren3e215d02012-02-18 01:04:55 -0700151}
152
Thierry Reding4bc17862017-07-24 16:55:07 +0200153static void tegra_gpio_set(struct gpio_chip *chip, unsigned int offset,
154 int value)
Erik Gilling3c92db92010-03-15 19:40:06 -0700155{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530156 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
157
158 tegra_gpio_mask_write(tgi, GPIO_MSK_OUT(tgi, offset), offset, value);
Erik Gilling3c92db92010-03-15 19:40:06 -0700159}
160
Thierry Reding4bc17862017-07-24 16:55:07 +0200161static int tegra_gpio_get(struct gpio_chip *chip, unsigned int offset)
Erik Gilling3c92db92010-03-15 19:40:06 -0700162{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530163 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
Thierry Reding539b7a32017-07-24 16:55:08 +0200164 unsigned int bval = BIT(GPIO_BIT(offset));
Laxman Dewangan195812e2012-11-09 11:34:20 +0530165
Laxman Dewanganb546be02016-04-25 16:08:33 +0530166 /* If gpio is in output mode then read from the out value */
167 if (tegra_gpio_readl(tgi, GPIO_OE(tgi, offset)) & bval)
168 return !!(tegra_gpio_readl(tgi, GPIO_OUT(tgi, offset)) & bval);
169
170 return !!(tegra_gpio_readl(tgi, GPIO_IN(tgi, offset)) & bval);
Erik Gilling3c92db92010-03-15 19:40:06 -0700171}
172
Thierry Reding4bc17862017-07-24 16:55:07 +0200173static int tegra_gpio_direction_input(struct gpio_chip *chip,
174 unsigned int offset)
Erik Gilling3c92db92010-03-15 19:40:06 -0700175{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530176 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
Linus Walleij11da9052019-02-19 21:32:02 +0100177 int ret;
Laxman Dewanganb546be02016-04-25 16:08:33 +0530178
179 tegra_gpio_mask_write(tgi, GPIO_MSK_OE(tgi, offset), offset, 0);
180 tegra_gpio_enable(tgi, offset);
Linus Walleij11da9052019-02-19 21:32:02 +0100181
182 ret = pinctrl_gpio_direction_input(chip->base + offset);
183 if (ret < 0)
184 dev_err(tgi->dev,
185 "Failed to set pinctrl input direction of GPIO %d: %d",
186 chip->base + offset, ret);
187
188 return ret;
Erik Gilling3c92db92010-03-15 19:40:06 -0700189}
190
Thierry Reding4bc17862017-07-24 16:55:07 +0200191static int tegra_gpio_direction_output(struct gpio_chip *chip,
192 unsigned int offset,
193 int value)
Erik Gilling3c92db92010-03-15 19:40:06 -0700194{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530195 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
Linus Walleij11da9052019-02-19 21:32:02 +0100196 int ret;
Laxman Dewanganb546be02016-04-25 16:08:33 +0530197
Erik Gilling3c92db92010-03-15 19:40:06 -0700198 tegra_gpio_set(chip, offset, value);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530199 tegra_gpio_mask_write(tgi, GPIO_MSK_OE(tgi, offset), offset, 1);
200 tegra_gpio_enable(tgi, offset);
Linus Walleij11da9052019-02-19 21:32:02 +0100201
202 ret = pinctrl_gpio_direction_output(chip->base + offset);
203 if (ret < 0)
204 dev_err(tgi->dev,
205 "Failed to set pinctrl output direction of GPIO %d: %d",
206 chip->base + offset, ret);
207
208 return ret;
Erik Gilling3c92db92010-03-15 19:40:06 -0700209}
210
Thierry Reding4bc17862017-07-24 16:55:07 +0200211static int tegra_gpio_get_direction(struct gpio_chip *chip,
212 unsigned int offset)
Laxman Dewanganf002d072016-04-29 21:55:23 +0530213{
214 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
215 u32 pin_mask = BIT(GPIO_BIT(offset));
216 u32 cnf, oe;
217
218 cnf = tegra_gpio_readl(tgi, GPIO_CNF(tgi, offset));
219 if (!(cnf & pin_mask))
220 return -EINVAL;
221
222 oe = tegra_gpio_readl(tgi, GPIO_OE(tgi, offset));
223
Matti Vaittinene42615e2019-11-06 10:54:12 +0200224 if (oe & pin_mask)
225 return GPIO_LINE_DIRECTION_OUT;
226
227 return GPIO_LINE_DIRECTION_IN;
Laxman Dewanganf002d072016-04-29 21:55:23 +0530228}
229
Laxman Dewangan3737de42016-04-25 16:08:34 +0530230static int tegra_gpio_set_debounce(struct gpio_chip *chip, unsigned int offset,
231 unsigned int debounce)
232{
233 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
234 struct tegra_gpio_bank *bank = &tgi->bank_info[GPIO_BANK(offset)];
235 unsigned int debounce_ms = DIV_ROUND_UP(debounce, 1000);
236 unsigned long flags;
Thierry Reding539b7a32017-07-24 16:55:08 +0200237 unsigned int port;
Laxman Dewangan3737de42016-04-25 16:08:34 +0530238
239 if (!debounce_ms) {
240 tegra_gpio_mask_write(tgi, GPIO_MSK_DBC_EN(tgi, offset),
241 offset, 0);
242 return 0;
243 }
244
245 debounce_ms = min(debounce_ms, 255U);
246 port = GPIO_PORT(offset);
247
248 /* There is only one debounce count register per port and hence
249 * set the maximum of current and requested debounce time.
250 */
251 spin_lock_irqsave(&bank->dbc_lock[port], flags);
252 if (bank->dbc_cnt[port] < debounce_ms) {
253 tegra_gpio_writel(tgi, debounce_ms, GPIO_DBC_CNT(tgi, offset));
254 bank->dbc_cnt[port] = debounce_ms;
255 }
256 spin_unlock_irqrestore(&bank->dbc_lock[port], flags);
257
258 tegra_gpio_mask_write(tgi, GPIO_MSK_DBC_EN(tgi, offset), offset, 1);
259
260 return 0;
261}
262
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300263static int tegra_gpio_set_config(struct gpio_chip *chip, unsigned int offset,
264 unsigned long config)
265{
266 u32 debounce;
267
268 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
269 return -ENOTSUPP;
270
271 debounce = pinconf_to_config_argument(config);
272 return tegra_gpio_set_debounce(chip, offset, debounce);
273}
274
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100275static void tegra_gpio_irq_ack(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700276{
Thierry Reding66fecef2020-11-27 15:08:52 +0100277 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
278 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
Thierry Reding539b7a32017-07-24 16:55:08 +0200279 unsigned int gpio = d->hwirq;
Erik Gilling3c92db92010-03-15 19:40:06 -0700280
Laxman Dewanganb546be02016-04-25 16:08:33 +0530281 tegra_gpio_writel(tgi, 1 << GPIO_BIT(gpio), GPIO_INT_CLR(tgi, gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700282}
283
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100284static void tegra_gpio_irq_mask(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700285{
Thierry Reding66fecef2020-11-27 15:08:52 +0100286 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
287 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
Thierry Reding539b7a32017-07-24 16:55:08 +0200288 unsigned int gpio = d->hwirq;
Erik Gilling3c92db92010-03-15 19:40:06 -0700289
Laxman Dewanganb546be02016-04-25 16:08:33 +0530290 tegra_gpio_mask_write(tgi, GPIO_MSK_INT_ENB(tgi, gpio), gpio, 0);
Erik Gilling3c92db92010-03-15 19:40:06 -0700291}
292
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100293static void tegra_gpio_irq_unmask(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700294{
Thierry Reding66fecef2020-11-27 15:08:52 +0100295 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
296 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
Thierry Reding539b7a32017-07-24 16:55:08 +0200297 unsigned int gpio = d->hwirq;
Erik Gilling3c92db92010-03-15 19:40:06 -0700298
Laxman Dewanganb546be02016-04-25 16:08:33 +0530299 tegra_gpio_mask_write(tgi, GPIO_MSK_INT_ENB(tgi, gpio), gpio, 1);
Erik Gilling3c92db92010-03-15 19:40:06 -0700300}
301
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100302static int tegra_gpio_irq_set_type(struct irq_data *d, unsigned int type)
Erik Gilling3c92db92010-03-15 19:40:06 -0700303{
Thierry Reding539b7a32017-07-24 16:55:08 +0200304 unsigned int gpio = d->hwirq, port = GPIO_PORT(gpio), lvl_type;
Thierry Reding66fecef2020-11-27 15:08:52 +0100305 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
306 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
307 struct tegra_gpio_bank *bank;
Erik Gilling3c92db92010-03-15 19:40:06 -0700308 unsigned long flags;
Stephen Warrendf231f22013-10-16 13:25:33 -0600309 int ret;
Thierry Reding66fecef2020-11-27 15:08:52 +0100310 u32 val;
311
312 bank = &tgi->bank_info[GPIO_BANK(d->hwirq)];
Erik Gilling3c92db92010-03-15 19:40:06 -0700313
314 switch (type & IRQ_TYPE_SENSE_MASK) {
315 case IRQ_TYPE_EDGE_RISING:
316 lvl_type = GPIO_INT_LVL_EDGE_RISING;
317 break;
318
319 case IRQ_TYPE_EDGE_FALLING:
320 lvl_type = GPIO_INT_LVL_EDGE_FALLING;
321 break;
322
323 case IRQ_TYPE_EDGE_BOTH:
324 lvl_type = GPIO_INT_LVL_EDGE_BOTH;
325 break;
326
327 case IRQ_TYPE_LEVEL_HIGH:
328 lvl_type = GPIO_INT_LVL_LEVEL_HIGH;
329 break;
330
331 case IRQ_TYPE_LEVEL_LOW:
332 lvl_type = GPIO_INT_LVL_LEVEL_LOW;
333 break;
334
335 default:
336 return -EINVAL;
337 }
338
Dmitry Osipenko37174f32020-11-04 20:04:23 +0300339 raw_spin_lock_irqsave(&bank->lvl_lock[port], flags);
Erik Gilling3c92db92010-03-15 19:40:06 -0700340
Laxman Dewanganb546be02016-04-25 16:08:33 +0530341 val = tegra_gpio_readl(tgi, GPIO_INT_LVL(tgi, gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700342 val &= ~(GPIO_INT_LVL_MASK << GPIO_BIT(gpio));
343 val |= lvl_type << GPIO_BIT(gpio);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530344 tegra_gpio_writel(tgi, val, GPIO_INT_LVL(tgi, gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700345
Dmitry Osipenko37174f32020-11-04 20:04:23 +0300346 raw_spin_unlock_irqrestore(&bank->lvl_lock[port], flags);
Erik Gilling3c92db92010-03-15 19:40:06 -0700347
Laxman Dewanganb546be02016-04-25 16:08:33 +0530348 tegra_gpio_mask_write(tgi, GPIO_MSK_OE(tgi, gpio), gpio, 0);
349 tegra_gpio_enable(tgi, gpio);
Stephen Warrend9411362012-03-19 10:31:58 -0600350
Dmitry Osipenkof78709a2018-07-17 19:10:38 +0300351 ret = gpiochip_lock_as_irq(&tgi->gc, gpio);
352 if (ret) {
353 dev_err(tgi->dev,
354 "unable to lock Tegra GPIO %u as IRQ\n", gpio);
355 tegra_gpio_disable(tgi, gpio);
356 return ret;
357 }
358
Erik Gilling3c92db92010-03-15 19:40:06 -0700359 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixnerf170d712015-06-23 15:52:40 +0200360 irq_set_handler_locked(d, handle_level_irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700361 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Thomas Gleixnerf170d712015-06-23 15:52:40 +0200362 irq_set_handler_locked(d, handle_edge_irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700363
Thierry Reding66fecef2020-11-27 15:08:52 +0100364 if (d->parent_data)
365 ret = irq_chip_set_type_parent(d, type);
366
367 return ret;
Erik Gilling3c92db92010-03-15 19:40:06 -0700368}
369
Stephen Warrendf231f22013-10-16 13:25:33 -0600370static void tegra_gpio_irq_shutdown(struct irq_data *d)
371{
Thierry Reding66fecef2020-11-27 15:08:52 +0100372 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
373 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
Thierry Reding539b7a32017-07-24 16:55:08 +0200374 unsigned int gpio = d->hwirq;
Stephen Warrendf231f22013-10-16 13:25:33 -0600375
Stephen Warren0cf253e2020-04-27 17:26:05 -0600376 tegra_gpio_irq_mask(d);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530377 gpiochip_unlock_as_irq(&tgi->gc, gpio);
Stephen Warrendf231f22013-10-16 13:25:33 -0600378}
379
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200380static void tegra_gpio_irq_handler(struct irq_desc *desc)
Erik Gilling3c92db92010-03-15 19:40:06 -0700381{
Thierry Reding66fecef2020-11-27 15:08:52 +0100382 struct tegra_gpio_info *tgi = irq_desc_get_handler_data(desc);
Will Deacon98022942011-02-21 13:58:10 +0000383 struct irq_chip *chip = irq_desc_get_chip(desc);
Thierry Reding66fecef2020-11-27 15:08:52 +0100384 struct irq_domain *domain = tgi->gc.irq.domain;
385 unsigned int irq = irq_desc_get_irq(desc);
386 struct tegra_gpio_bank *bank = NULL;
387 unsigned int port, pin, gpio, i;
388 bool unmasked = false;
389 unsigned long sta;
390 u32 lvl;
391
392 for (i = 0; i < tgi->bank_count; i++) {
393 if (tgi->irqs[i] == irq) {
394 bank = &tgi->bank_info[i];
395 break;
396 }
397 }
398
399 if (WARN_ON(bank == NULL))
400 return;
Erik Gilling3c92db92010-03-15 19:40:06 -0700401
Will Deacon98022942011-02-21 13:58:10 +0000402 chained_irq_enter(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700403
Erik Gilling3c92db92010-03-15 19:40:06 -0700404 for (port = 0; port < 4; port++) {
Laxman Dewanganb546be02016-04-25 16:08:33 +0530405 gpio = tegra_gpio_compose(bank->bank, port, 0);
406 sta = tegra_gpio_readl(tgi, GPIO_INT_STA(tgi, gpio)) &
407 tegra_gpio_readl(tgi, GPIO_INT_ENB(tgi, gpio));
408 lvl = tegra_gpio_readl(tgi, GPIO_INT_LVL(tgi, gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700409
410 for_each_set_bit(pin, &sta, 8) {
Marc Zyngierdbd1c542021-05-04 17:42:18 +0100411 int ret;
412
Laxman Dewanganb546be02016-04-25 16:08:33 +0530413 tegra_gpio_writel(tgi, 1 << pin,
414 GPIO_INT_CLR(tgi, gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700415
416 /* if gpio is edge triggered, clear condition
Colin Cronin20a8a962015-05-18 11:41:43 -0700417 * before executing the handler so that we don't
Erik Gilling3c92db92010-03-15 19:40:06 -0700418 * miss edges
419 */
Michał Mirosław9e9509e2017-07-18 14:35:45 +0200420 if (!unmasked && lvl & (0x100 << pin)) {
421 unmasked = true;
Will Deacon98022942011-02-21 13:58:10 +0000422 chained_irq_exit(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700423 }
424
Marc Zyngierdbd1c542021-05-04 17:42:18 +0100425 ret = generic_handle_domain_irq(domain, gpio + pin);
426 WARN_RATELIMIT(ret, "hwirq = %d", gpio + pin);
Erik Gilling3c92db92010-03-15 19:40:06 -0700427 }
428 }
429
430 if (!unmasked)
Will Deacon98022942011-02-21 13:58:10 +0000431 chained_irq_exit(chip, desc);
Thierry Reding66fecef2020-11-27 15:08:52 +0100432}
Erik Gilling3c92db92010-03-15 19:40:06 -0700433
Dmitry Osipenko718ff942021-01-22 22:59:59 +0300434static int tegra_gpio_child_to_parent_hwirq(struct gpio_chip *chip,
435 unsigned int hwirq,
436 unsigned int type,
437 unsigned int *parent_hwirq,
Thierry Reding66fecef2020-11-27 15:08:52 +0100438 unsigned int *parent_type)
439{
440 *parent_hwirq = chip->irq.child_offset_to_irq(chip, hwirq);
441 *parent_type = type;
442
443 return 0;
444}
445
Dmitry Osipenko718ff942021-01-22 22:59:59 +0300446static void *tegra_gpio_populate_parent_fwspec(struct gpio_chip *chip,
447 unsigned int parent_hwirq,
Thierry Reding66fecef2020-11-27 15:08:52 +0100448 unsigned int parent_type)
449{
450 struct irq_fwspec *fwspec;
451
452 fwspec = kmalloc(sizeof(*fwspec), GFP_KERNEL);
453 if (!fwspec)
454 return NULL;
455
456 fwspec->fwnode = chip->irq.parent_domain->fwnode;
457 fwspec->param_count = 3;
458 fwspec->param[0] = 0;
459 fwspec->param[1] = parent_hwirq;
460 fwspec->param[2] = parent_type;
461
462 return fwspec;
Erik Gilling3c92db92010-03-15 19:40:06 -0700463}
464
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530465#ifdef CONFIG_PM_SLEEP
466static int tegra_gpio_resume(struct device *dev)
Colin Cross2e47b8b2010-04-07 12:59:42 -0700467{
Wolfram Sang7ddb7dc2018-10-21 22:00:00 +0200468 struct tegra_gpio_info *tgi = dev_get_drvdata(dev);
Thierry Reding539b7a32017-07-24 16:55:08 +0200469 unsigned int b, p;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700470
Laxman Dewanganb546be02016-04-25 16:08:33 +0530471 for (b = 0; b < tgi->bank_count; b++) {
472 struct tegra_gpio_bank *bank = &tgi->bank_info[b];
Colin Cross2e47b8b2010-04-07 12:59:42 -0700473
474 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
Thierry Reding4bc17862017-07-24 16:55:07 +0200475 unsigned int gpio = (b << 5) | (p << 3);
476
Laxman Dewanganb546be02016-04-25 16:08:33 +0530477 tegra_gpio_writel(tgi, bank->cnf[p],
478 GPIO_CNF(tgi, gpio));
Laxman Dewangan3737de42016-04-25 16:08:34 +0530479
480 if (tgi->soc->debounce_supported) {
481 tegra_gpio_writel(tgi, bank->dbc_cnt[p],
482 GPIO_DBC_CNT(tgi, gpio));
483 tegra_gpio_writel(tgi, bank->dbc_enb[p],
484 GPIO_MSK_DBC_EN(tgi, gpio));
485 }
486
Laxman Dewanganb546be02016-04-25 16:08:33 +0530487 tegra_gpio_writel(tgi, bank->out[p],
488 GPIO_OUT(tgi, gpio));
489 tegra_gpio_writel(tgi, bank->oe[p],
490 GPIO_OE(tgi, gpio));
491 tegra_gpio_writel(tgi, bank->int_lvl[p],
492 GPIO_INT_LVL(tgi, gpio));
493 tegra_gpio_writel(tgi, bank->int_enb[p],
494 GPIO_INT_ENB(tgi, gpio));
Colin Cross2e47b8b2010-04-07 12:59:42 -0700495 }
496 }
497
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530498 return 0;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700499}
500
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530501static int tegra_gpio_suspend(struct device *dev)
Colin Cross2e47b8b2010-04-07 12:59:42 -0700502{
Wolfram Sang7ddb7dc2018-10-21 22:00:00 +0200503 struct tegra_gpio_info *tgi = dev_get_drvdata(dev);
Thierry Reding539b7a32017-07-24 16:55:08 +0200504 unsigned int b, p;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700505
Laxman Dewanganb546be02016-04-25 16:08:33 +0530506 for (b = 0; b < tgi->bank_count; b++) {
507 struct tegra_gpio_bank *bank = &tgi->bank_info[b];
Colin Cross2e47b8b2010-04-07 12:59:42 -0700508
509 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
Thierry Reding4bc17862017-07-24 16:55:07 +0200510 unsigned int gpio = (b << 5) | (p << 3);
511
Laxman Dewanganb546be02016-04-25 16:08:33 +0530512 bank->cnf[p] = tegra_gpio_readl(tgi,
513 GPIO_CNF(tgi, gpio));
514 bank->out[p] = tegra_gpio_readl(tgi,
515 GPIO_OUT(tgi, gpio));
516 bank->oe[p] = tegra_gpio_readl(tgi,
517 GPIO_OE(tgi, gpio));
Laxman Dewangan3737de42016-04-25 16:08:34 +0530518 if (tgi->soc->debounce_supported) {
519 bank->dbc_enb[p] = tegra_gpio_readl(tgi,
520 GPIO_MSK_DBC_EN(tgi, gpio));
521 bank->dbc_enb[p] = (bank->dbc_enb[p] << 8) |
522 bank->dbc_enb[p];
523 }
524
Laxman Dewanganb546be02016-04-25 16:08:33 +0530525 bank->int_enb[p] = tegra_gpio_readl(tgi,
526 GPIO_INT_ENB(tgi, gpio));
527 bank->int_lvl[p] = tegra_gpio_readl(tgi,
528 GPIO_INT_LVL(tgi, gpio));
Joseph Lo203f31c2013-04-03 19:31:44 +0800529
530 /* Enable gpio irq for wake up source */
Laxman Dewanganb546be02016-04-25 16:08:33 +0530531 tegra_gpio_writel(tgi, bank->wake_enb[p],
532 GPIO_INT_ENB(tgi, gpio));
Colin Cross2e47b8b2010-04-07 12:59:42 -0700533 }
534 }
Dmitry Osipenko9ccaf102019-12-15 21:30:47 +0300535
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530536 return 0;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700537}
538
Joseph Lo203f31c2013-04-03 19:31:44 +0800539static int tegra_gpio_irq_set_wake(struct irq_data *d, unsigned int enable)
Colin Cross2e47b8b2010-04-07 12:59:42 -0700540{
Thierry Reding66fecef2020-11-27 15:08:52 +0100541 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
542 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
543 struct tegra_gpio_bank *bank;
Thierry Reding539b7a32017-07-24 16:55:08 +0200544 unsigned int gpio = d->hwirq;
Joseph Lo203f31c2013-04-03 19:31:44 +0800545 u32 port, bit, mask;
Dmitry Osipenko27f8fee2021-01-12 16:30:09 +0300546 int err;
Dmitry Osipenkof56d9792019-12-15 21:30:46 +0300547
Thierry Reding66fecef2020-11-27 15:08:52 +0100548 bank = &tgi->bank_info[GPIO_BANK(d->hwirq)];
Joseph Lo203f31c2013-04-03 19:31:44 +0800549
550 port = GPIO_PORT(gpio);
551 bit = GPIO_BIT(gpio);
552 mask = BIT(bit);
553
Dmitry Osipenko27f8fee2021-01-12 16:30:09 +0300554 err = irq_set_irq_wake(tgi->irqs[bank->bank], enable);
555 if (err)
556 return err;
557
558 if (d->parent_data) {
559 err = irq_chip_set_wake_parent(d, enable);
560 if (err) {
561 irq_set_irq_wake(tgi->irqs[bank->bank], !enable);
562 return err;
563 }
564 }
565
Joseph Lo203f31c2013-04-03 19:31:44 +0800566 if (enable)
567 bank->wake_enb[port] |= mask;
568 else
569 bank->wake_enb[port] &= ~mask;
570
Dmitry Osipenkof56d9792019-12-15 21:30:46 +0300571 return 0;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700572}
573#endif
Erik Gilling3c92db92010-03-15 19:40:06 -0700574
Dmitry Osipenko718ff942021-01-22 22:59:59 +0300575static int tegra_gpio_irq_set_affinity(struct irq_data *data,
576 const struct cpumask *dest,
Thierry Reding66fecef2020-11-27 15:08:52 +0100577 bool force)
578{
579 if (data->parent_data)
580 return irq_chip_set_affinity_parent(data, dest, force);
581
582 return -EINVAL;
583}
584
585static int tegra_gpio_irq_request_resources(struct irq_data *d)
586{
587 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
588 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
589
590 tegra_gpio_enable(tgi, d->hwirq);
591
592 return gpiochip_reqres_irq(chip, d->hwirq);
593}
594
595static void tegra_gpio_irq_release_resources(struct irq_data *d)
596{
597 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
598 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
599
600 gpiochip_relres_irq(chip, d->hwirq);
601 tegra_gpio_enable(tgi, d->hwirq);
602}
603
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000604#ifdef CONFIG_DEBUG_FS
605
606#include <linux/debugfs.h>
607#include <linux/seq_file.h>
608
Axel Lin2773eb22018-02-12 22:01:57 +0800609static int tegra_dbg_gpio_show(struct seq_file *s, void *unused)
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000610{
Dmitry Osipenkob2a61152021-01-22 21:55:41 +0300611 struct tegra_gpio_info *tgi = dev_get_drvdata(s->private);
Thierry Reding539b7a32017-07-24 16:55:08 +0200612 unsigned int i, j;
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000613
Laxman Dewanganb546be02016-04-25 16:08:33 +0530614 for (i = 0; i < tgi->bank_count; i++) {
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000615 for (j = 0; j < 4; j++) {
Thierry Reding539b7a32017-07-24 16:55:08 +0200616 unsigned int gpio = tegra_gpio_compose(i, j, 0);
Thierry Reding4bc17862017-07-24 16:55:07 +0200617
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000618 seq_printf(s,
Thierry Reding539b7a32017-07-24 16:55:08 +0200619 "%u:%u %02x %02x %02x %02x %02x %02x %06x\n",
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000620 i, j,
Laxman Dewanganb546be02016-04-25 16:08:33 +0530621 tegra_gpio_readl(tgi, GPIO_CNF(tgi, gpio)),
622 tegra_gpio_readl(tgi, GPIO_OE(tgi, gpio)),
623 tegra_gpio_readl(tgi, GPIO_OUT(tgi, gpio)),
624 tegra_gpio_readl(tgi, GPIO_IN(tgi, gpio)),
625 tegra_gpio_readl(tgi, GPIO_INT_STA(tgi, gpio)),
626 tegra_gpio_readl(tgi, GPIO_INT_ENB(tgi, gpio)),
627 tegra_gpio_readl(tgi, GPIO_INT_LVL(tgi, gpio)));
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000628 }
629 }
630 return 0;
631}
632
Laxman Dewanganb546be02016-04-25 16:08:33 +0530633static void tegra_gpio_debuginit(struct tegra_gpio_info *tgi)
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000634{
Dmitry Osipenkob2a61152021-01-22 21:55:41 +0300635 debugfs_create_devm_seqfile(tgi->dev, "tegra_gpio", NULL,
636 tegra_dbg_gpio_show);
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000637}
638
639#else
640
Laxman Dewanganb546be02016-04-25 16:08:33 +0530641static inline void tegra_gpio_debuginit(struct tegra_gpio_info *tgi)
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000642{
643}
644
645#endif
646
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530647static const struct dev_pm_ops tegra_gpio_pm_ops = {
Dmitry Osipenko9ccaf102019-12-15 21:30:47 +0300648 SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(tegra_gpio_suspend, tegra_gpio_resume)
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530649};
650
Thierry Reding66fecef2020-11-27 15:08:52 +0100651static const struct of_device_id tegra_pmc_of_match[] = {
652 { .compatible = "nvidia,tegra210-pmc", },
653 { /* sentinel */ },
654};
Dmitry Osipenko6ea68fc2020-11-04 20:04:22 +0300655
Bill Pemberton38363092012-11-19 13:22:34 -0500656static int tegra_gpio_probe(struct platform_device *pdev)
Erik Gilling3c92db92010-03-15 19:40:06 -0700657{
658 struct tegra_gpio_bank *bank;
Thierry Reding66fecef2020-11-27 15:08:52 +0100659 struct tegra_gpio_info *tgi;
660 struct gpio_irq_chip *irq;
661 struct device_node *np;
662 unsigned int i, j;
Stephen Warrenf57f98a2013-12-06 13:36:11 -0700663 int ret;
Erik Gilling3c92db92010-03-15 19:40:06 -0700664
Laxman Dewanganb546be02016-04-25 16:08:33 +0530665 tgi = devm_kzalloc(&pdev->dev, sizeof(*tgi), GFP_KERNEL);
666 if (!tgi)
667 return -ENODEV;
668
Thierry Reding20133bd2017-07-24 16:55:05 +0200669 tgi->soc = of_device_get_match_data(&pdev->dev);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530670 tgi->dev = &pdev->dev;
Stephen Warren5c1e2c92012-03-16 17:35:08 -0600671
Thierry Reding56420902017-07-20 18:00:56 +0200672 ret = platform_irq_count(pdev);
673 if (ret < 0)
674 return ret;
675
676 tgi->bank_count = ret;
677
Laxman Dewanganb546be02016-04-25 16:08:33 +0530678 if (!tgi->bank_count) {
Stephen Warren33918112012-01-19 08:16:35 +0000679 dev_err(&pdev->dev, "Missing IRQ resource\n");
680 return -ENODEV;
681 }
682
Laxman Dewanganb546be02016-04-25 16:08:33 +0530683 tgi->gc.label = "tegra-gpio";
684 tgi->gc.request = tegra_gpio_request;
685 tgi->gc.free = tegra_gpio_free;
686 tgi->gc.direction_input = tegra_gpio_direction_input;
687 tgi->gc.get = tegra_gpio_get;
688 tgi->gc.direction_output = tegra_gpio_direction_output;
689 tgi->gc.set = tegra_gpio_set;
Laxman Dewanganf002d072016-04-29 21:55:23 +0530690 tgi->gc.get_direction = tegra_gpio_get_direction;
Laxman Dewanganb546be02016-04-25 16:08:33 +0530691 tgi->gc.base = 0;
692 tgi->gc.ngpio = tgi->bank_count * 32;
693 tgi->gc.parent = &pdev->dev;
694 tgi->gc.of_node = pdev->dev.of_node;
Stephen Warren33918112012-01-19 08:16:35 +0000695
Laxman Dewanganb546be02016-04-25 16:08:33 +0530696 tgi->ic.name = "GPIO";
697 tgi->ic.irq_ack = tegra_gpio_irq_ack;
698 tgi->ic.irq_mask = tegra_gpio_irq_mask;
699 tgi->ic.irq_unmask = tegra_gpio_irq_unmask;
700 tgi->ic.irq_set_type = tegra_gpio_irq_set_type;
701 tgi->ic.irq_shutdown = tegra_gpio_irq_shutdown;
702#ifdef CONFIG_PM_SLEEP
703 tgi->ic.irq_set_wake = tegra_gpio_irq_set_wake;
704#endif
Thierry Reding66fecef2020-11-27 15:08:52 +0100705 tgi->ic.irq_request_resources = tegra_gpio_irq_request_resources;
706 tgi->ic.irq_release_resources = tegra_gpio_irq_release_resources;
Laxman Dewanganb546be02016-04-25 16:08:33 +0530707
708 platform_set_drvdata(pdev, tgi);
709
Thierry Reding20133bd2017-07-24 16:55:05 +0200710 if (tgi->soc->debounce_supported)
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300711 tgi->gc.set_config = tegra_gpio_set_config;
Laxman Dewangan3737de42016-04-25 16:08:34 +0530712
Thierry Reding9b882262017-07-24 16:55:06 +0200713 tgi->bank_info = devm_kcalloc(&pdev->dev, tgi->bank_count,
Laxman Dewanganb546be02016-04-25 16:08:33 +0530714 sizeof(*tgi->bank_info), GFP_KERNEL);
715 if (!tgi->bank_info)
Thierry Reding9b882262017-07-24 16:55:06 +0200716 return -ENOMEM;
Stephen Warren33918112012-01-19 08:16:35 +0000717
Dmitry Osipenko718ff942021-01-22 22:59:59 +0300718 tgi->irqs = devm_kcalloc(&pdev->dev, tgi->bank_count,
719 sizeof(*tgi->irqs), GFP_KERNEL);
Thierry Reding66fecef2020-11-27 15:08:52 +0100720 if (!tgi->irqs)
721 return -ENOMEM;
Stephen Warren6f74dc92012-01-04 08:39:37 +0000722
Laxman Dewanganb546be02016-04-25 16:08:33 +0530723 for (i = 0; i < tgi->bank_count; i++) {
Thierry Reding9c074092017-07-20 18:00:57 +0200724 ret = platform_get_irq(pdev, i);
Stephen Boyd15bddb72019-07-30 11:15:15 -0700725 if (ret < 0)
Thierry Reding9c074092017-07-20 18:00:57 +0200726 return ret;
Stephen Warren88d89512011-10-11 16:16:14 -0600727
Laxman Dewanganb546be02016-04-25 16:08:33 +0530728 bank = &tgi->bank_info[i];
Stephen Warren88d89512011-10-11 16:16:14 -0600729 bank->bank = i;
Thierry Reding66fecef2020-11-27 15:08:52 +0100730
731 tgi->irqs[i] = ret;
732
733 for (j = 0; j < 4; j++) {
734 raw_spin_lock_init(&bank->lvl_lock[j]);
735 spin_lock_init(&bank->dbc_lock[j]);
736 }
737 }
738
739 irq = &tgi->gc.irq;
740 irq->chip = &tgi->ic;
741 irq->fwnode = of_node_to_fwnode(pdev->dev.of_node);
742 irq->child_to_parent_hwirq = tegra_gpio_child_to_parent_hwirq;
743 irq->populate_parent_alloc_arg = tegra_gpio_populate_parent_fwspec;
744 irq->handler = handle_simple_irq;
745 irq->default_type = IRQ_TYPE_NONE;
746 irq->parent_handler = tegra_gpio_irq_handler;
747 irq->parent_handler_data = tgi;
748 irq->num_parents = tgi->bank_count;
749 irq->parents = tgi->irqs;
750
751 np = of_find_matching_node(NULL, tegra_pmc_of_match);
752 if (np) {
753 irq->parent_domain = irq_find_host(np);
754 of_node_put(np);
755
756 if (!irq->parent_domain)
757 return -EPROBE_DEFER;
Dmitry Osipenko94de03c2021-01-20 03:45:48 +0300758
759 tgi->ic.irq_set_affinity = tegra_gpio_irq_set_affinity;
Stephen Warren88d89512011-10-11 16:16:14 -0600760 }
761
Enrico Weigelt, metux IT consulta0b81f12019-03-11 19:55:12 +0100762 tgi->regs = devm_platform_ioremap_resource(pdev, 0);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530763 if (IS_ERR(tgi->regs))
764 return PTR_ERR(tgi->regs);
Stephen Warren88d89512011-10-11 16:16:14 -0600765
Laxman Dewanganb546be02016-04-25 16:08:33 +0530766 for (i = 0; i < tgi->bank_count; i++) {
Erik Gilling3c92db92010-03-15 19:40:06 -0700767 for (j = 0; j < 4; j++) {
768 int gpio = tegra_gpio_compose(i, j, 0);
Thierry Reding4bc17862017-07-24 16:55:07 +0200769
Laxman Dewanganb546be02016-04-25 16:08:33 +0530770 tegra_gpio_writel(tgi, 0x00, GPIO_INT_ENB(tgi, gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700771 }
772 }
773
Laxman Dewanganb546be02016-04-25 16:08:33 +0530774 ret = devm_gpiochip_add_data(&pdev->dev, &tgi->gc, tgi);
Thierry Reding66fecef2020-11-27 15:08:52 +0100775 if (ret < 0)
Stephen Warrenf57f98a2013-12-06 13:36:11 -0700776 return ret;
Erik Gilling3c92db92010-03-15 19:40:06 -0700777
Laxman Dewanganb546be02016-04-25 16:08:33 +0530778 tegra_gpio_debuginit(tgi);
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000779
Erik Gilling3c92db92010-03-15 19:40:06 -0700780 return 0;
781}
782
Laxman Dewangan804f5682016-04-25 16:08:32 +0530783static const struct tegra_gpio_soc_config tegra20_gpio_config = {
Laxman Dewangan171b92c2016-04-25 16:08:31 +0530784 .bank_stride = 0x80,
785 .upper_offset = 0x800,
786};
787
Laxman Dewangan804f5682016-04-25 16:08:32 +0530788static const struct tegra_gpio_soc_config tegra30_gpio_config = {
Laxman Dewangan171b92c2016-04-25 16:08:31 +0530789 .bank_stride = 0x100,
790 .upper_offset = 0x80,
791};
792
Laxman Dewangan3737de42016-04-25 16:08:34 +0530793static const struct tegra_gpio_soc_config tegra210_gpio_config = {
794 .debounce_supported = true,
795 .bank_stride = 0x100,
796 .upper_offset = 0x80,
797};
798
Laxman Dewangan171b92c2016-04-25 16:08:31 +0530799static const struct of_device_id tegra_gpio_of_match[] = {
Laxman Dewangan3737de42016-04-25 16:08:34 +0530800 { .compatible = "nvidia,tegra210-gpio", .data = &tegra210_gpio_config },
Laxman Dewangan171b92c2016-04-25 16:08:31 +0530801 { .compatible = "nvidia,tegra30-gpio", .data = &tegra30_gpio_config },
802 { .compatible = "nvidia,tegra20-gpio", .data = &tegra20_gpio_config },
803 { },
804};
Dmitry Osipenko4a6eac22021-01-22 21:55:43 +0300805MODULE_DEVICE_TABLE(of, tegra_gpio_of_match);
Laxman Dewangan171b92c2016-04-25 16:08:31 +0530806
Stephen Warren88d89512011-10-11 16:16:14 -0600807static struct platform_driver tegra_gpio_driver = {
Dmitry Osipenko66f7aaa2021-01-22 21:55:42 +0300808 .driver = {
809 .name = "tegra-gpio",
810 .pm = &tegra_gpio_pm_ops,
Stephen Warren88d89512011-10-11 16:16:14 -0600811 .of_match_table = tegra_gpio_of_match,
812 },
Dmitry Osipenko66f7aaa2021-01-22 21:55:42 +0300813 .probe = tegra_gpio_probe,
Stephen Warren88d89512011-10-11 16:16:14 -0600814};
Dmitry Osipenko4a6eac22021-01-22 21:55:43 +0300815module_platform_driver(tegra_gpio_driver);
Stephen Warren88d89512011-10-11 16:16:14 -0600816
Dmitry Osipenko4a6eac22021-01-22 21:55:43 +0300817MODULE_DESCRIPTION("NVIDIA Tegra GPIO controller driver");
818MODULE_AUTHOR("Laxman Dewangan <ldewangan@nvidia.com>");
819MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
820MODULE_AUTHOR("Thierry Reding <treding@nvidia.com>");
821MODULE_AUTHOR("Erik Gilling <konkers@google.com>");
822MODULE_LICENSE("GPL v2");