blob: a94bd08fdec25b31526c9669b7feaf9150727b36 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Russell Kingd2bab052005-05-10 14:23:01 +01002/*
3 * linux/arch/arm/lib/copypage-armv4mc.S
4 *
5 * Copyright (C) 1995-2005 Russell King
6 *
Russell Kingd2bab052005-05-10 14:23:01 +01007 * This handles the mini data cache, as found on SA11x0 and XScale
8 * processors. When we copy a user page page, we map it in such a way
9 * that accesses to this page will not touch the main data cache, but
10 * will be cached in the mini data cache. This prevents us thrashing
11 * the main data cache on page faults.
12 */
13#include <linux/init.h>
14#include <linux/mm.h>
Russell King063b0a42008-10-31 15:08:35 +000015#include <linux/highmem.h>
Russell Kingd2bab052005-05-10 14:23:01 +010016
Russell Kingd2bab052005-05-10 14:23:01 +010017#include <asm/pgtable.h>
18#include <asm/tlbflush.h>
Richard Purdie1c9d3df2006-12-30 16:08:50 +010019#include <asm/cacheflush.h>
Russell Kingd2bab052005-05-10 14:23:01 +010020
Russell King1b2e2b72006-08-21 17:06:38 +010021#include "mm.h"
22
Russell Kingd2bab052005-05-10 14:23:01 +010023#define minicache_pgprot __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | \
Russell Kingbb30f362008-09-06 20:04:59 +010024 L_PTE_MT_MINICACHE)
Russell Kingd2bab052005-05-10 14:23:01 +010025
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050026static DEFINE_RAW_SPINLOCK(minicache_lock);
Russell Kingd2bab052005-05-10 14:23:01 +010027
28/*
Russell King063b0a42008-10-31 15:08:35 +000029 * ARMv4 mini-dcache optimised copy_user_highpage
Russell Kingd2bab052005-05-10 14:23:01 +010030 *
31 * We flush the destination cache lines just before we write the data into the
32 * corresponding address. Since the Dcache is read-allocate, this removes the
33 * Dcache aliasing issue. The writes will be forwarded to the write buffer,
34 * and merged as appropriate.
35 *
36 * Note: We rely on all ARMv4 processors implementing the "invalidate D line"
37 * instruction. If your processor does not supply this, you have to write your
Russell King063b0a42008-10-31 15:08:35 +000038 * own copy_user_highpage that does the right thing.
Russell Kingd2bab052005-05-10 14:23:01 +010039 */
Nicolas Pitreb99afae2018-11-07 17:49:00 +010040static void mc_copy_user_page(void *from, void *to)
Russell Kingd2bab052005-05-10 14:23:01 +010041{
Nicolas Pitreb99afae2018-11-07 17:49:00 +010042 int tmp;
43
44 asm volatile ("\
Stefan Agnerb7e8c932019-02-18 00:58:29 +010045 .syntax unified\n\
Russell Kingd2bab052005-05-10 14:23:01 +010046 ldmia %0!, {r2, r3, ip, lr} @ 4\n\
471: mcr p15, 0, %1, c7, c6, 1 @ 1 invalidate D line\n\
48 stmia %1!, {r2, r3, ip, lr} @ 4\n\
49 ldmia %0!, {r2, r3, ip, lr} @ 4+1\n\
50 stmia %1!, {r2, r3, ip, lr} @ 4\n\
51 ldmia %0!, {r2, r3, ip, lr} @ 4\n\
52 mcr p15, 0, %1, c7, c6, 1 @ 1 invalidate D line\n\
53 stmia %1!, {r2, r3, ip, lr} @ 4\n\
54 ldmia %0!, {r2, r3, ip, lr} @ 4\n\
Nicolas Pitreb99afae2018-11-07 17:49:00 +010055 subs %2, %2, #1 @ 1\n\
Russell Kingd2bab052005-05-10 14:23:01 +010056 stmia %1!, {r2, r3, ip, lr} @ 4\n\
Stefan Agnerb7e8c932019-02-18 00:58:29 +010057 ldmiane %0!, {r2, r3, ip, lr} @ 4\n\
Nicolas Pitreb99afae2018-11-07 17:49:00 +010058 bne 1b @ "
59 : "+&r" (from), "+&r" (to), "=&r" (tmp)
60 : "2" (PAGE_SIZE / 64)
61 : "r2", "r3", "ip", "lr");
Russell Kingd2bab052005-05-10 14:23:01 +010062}
63
Russell King7dd8c4f2009-01-18 16:24:19 +000064void v4_mc_copy_user_highpage(struct page *to, struct page *from,
Russell Kingf00a75c2009-10-05 15:17:45 +010065 unsigned long vaddr, struct vm_area_struct *vma)
Russell Kingd2bab052005-05-10 14:23:01 +010066{
Cong Wang5472e862011-11-25 23:14:15 +080067 void *kto = kmap_atomic(to);
Richard Purdie1c9d3df2006-12-30 16:08:50 +010068
Catalin Marinasc0177802010-09-13 15:57:36 +010069 if (!test_and_set_bit(PG_dcache_clean, &from->flags))
Huang Yingcb9f7532018-04-05 16:24:39 -070070 __flush_dcache_page(page_mapping_file(from), from);
Richard Purdie1c9d3df2006-12-30 16:08:50 +010071
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050072 raw_spin_lock(&minicache_lock);
Russell Kingd2bab052005-05-10 14:23:01 +010073
Russell King67ece142011-07-02 15:20:44 +010074 set_top_pte(COPYPAGE_MINICACHE, mk_pte(from, minicache_pgprot));
Russell Kingd2bab052005-05-10 14:23:01 +010075
Russell Kingde27c302011-07-02 14:46:27 +010076 mc_copy_user_page((void *)COPYPAGE_MINICACHE, kto);
Russell Kingd2bab052005-05-10 14:23:01 +010077
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050078 raw_spin_unlock(&minicache_lock);
Russell King063b0a42008-10-31 15:08:35 +000079
Cong Wang5472e862011-11-25 23:14:15 +080080 kunmap_atomic(kto);
Russell Kingd2bab052005-05-10 14:23:01 +010081}
82
83/*
84 * ARMv4 optimised clear_user_page
85 */
Russell King303c6442008-10-31 16:32:19 +000086void v4_mc_clear_user_highpage(struct page *page, unsigned long vaddr)
Russell Kingd2bab052005-05-10 14:23:01 +010087{
Cong Wang5472e862011-11-25 23:14:15 +080088 void *ptr, *kaddr = kmap_atomic(page);
Russell King303c6442008-10-31 16:32:19 +000089 asm volatile("\
Nicolas Pitre43ae2862008-11-04 02:42:27 -050090 mov r1, %2 @ 1\n\
Russell Kingd2bab052005-05-10 14:23:01 +010091 mov r2, #0 @ 1\n\
92 mov r3, #0 @ 1\n\
93 mov ip, #0 @ 1\n\
94 mov lr, #0 @ 1\n\
Russell King303c6442008-10-31 16:32:19 +0000951: mcr p15, 0, %0, c7, c6, 1 @ 1 invalidate D line\n\
96 stmia %0!, {r2, r3, ip, lr} @ 4\n\
97 stmia %0!, {r2, r3, ip, lr} @ 4\n\
98 mcr p15, 0, %0, c7, c6, 1 @ 1 invalidate D line\n\
99 stmia %0!, {r2, r3, ip, lr} @ 4\n\
100 stmia %0!, {r2, r3, ip, lr} @ 4\n\
Russell Kingd2bab052005-05-10 14:23:01 +0100101 subs r1, r1, #1 @ 1\n\
Russell King303c6442008-10-31 16:32:19 +0000102 bne 1b @ 1"
Nicolas Pitre43ae2862008-11-04 02:42:27 -0500103 : "=r" (ptr)
104 : "0" (kaddr), "I" (PAGE_SIZE / 64)
Russell King303c6442008-10-31 16:32:19 +0000105 : "r1", "r2", "r3", "ip", "lr");
Cong Wang5472e862011-11-25 23:14:15 +0800106 kunmap_atomic(kaddr);
Russell Kingd2bab052005-05-10 14:23:01 +0100107}
108
109struct cpu_user_fns v4_mc_user_fns __initdata = {
Russell King303c6442008-10-31 16:32:19 +0000110 .cpu_clear_user_highpage = v4_mc_clear_user_highpage,
Russell King063b0a42008-10-31 15:08:35 +0000111 .cpu_copy_user_highpage = v4_mc_copy_user_highpage,
Russell Kingd2bab052005-05-10 14:23:01 +0100112};