blob: b2a88a64aab4921160aa1d09b533f648b2320098 [file] [log] [blame]
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001/*
2 * linux/drivers/clocksource/arm_arch_timer.c
3 *
4 * Copyright (C) 2011 ARM Ltd.
5 * All Rights Reserved
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Marc Zyngierf005bd72016-08-01 10:54:15 +010011
12#define pr_fmt(fmt) "arm_arch_timer: " fmt
13
Mark Rutland8a4da6e2012-11-12 14:33:44 +000014#include <linux/init.h>
15#include <linux/kernel.h>
16#include <linux/device.h>
17#include <linux/smp.h>
18#include <linux/cpu.h>
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +010019#include <linux/cpu_pm.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000020#include <linux/clockchips.h>
Richard Cochran7c8f1e72015-01-06 14:26:13 +010021#include <linux/clocksource.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000022#include <linux/interrupt.h>
23#include <linux/of_irq.h>
Stephen Boyd22006992013-07-18 16:59:32 -070024#include <linux/of_address.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000025#include <linux/io.h>
Stephen Boyd22006992013-07-18 16:59:32 -070026#include <linux/slab.h>
Ingo Molnare6017572017-02-01 16:36:40 +010027#include <linux/sched/clock.h>
Stephen Boyd65cd4f62013-07-18 16:21:18 -070028#include <linux/sched_clock.h>
Hanjun Guob09ca1e2015-03-24 14:02:50 +000029#include <linux/acpi.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000030
31#include <asm/arch_timer.h>
Marc Zyngier82668912013-01-10 11:13:07 +000032#include <asm/virt.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000033
34#include <clocksource/arm_arch_timer.h>
35
Fu Weided24012017-01-18 21:25:25 +080036#undef pr_fmt
37#define pr_fmt(fmt) "arch_timer: " fmt
38
Stephen Boyd22006992013-07-18 16:59:32 -070039#define CNTTIDR 0x08
40#define CNTTIDR_VIRT(n) (BIT(1) << ((n) * 4))
41
Robin Murphye392d602016-02-01 12:00:48 +000042#define CNTACR(n) (0x40 + ((n) * 4))
43#define CNTACR_RPCT BIT(0)
44#define CNTACR_RVCT BIT(1)
45#define CNTACR_RFRQ BIT(2)
46#define CNTACR_RVOFF BIT(3)
47#define CNTACR_RWVT BIT(4)
48#define CNTACR_RWPT BIT(5)
49
Stephen Boyd22006992013-07-18 16:59:32 -070050#define CNTVCT_LO 0x08
51#define CNTVCT_HI 0x0c
52#define CNTFRQ 0x10
53#define CNTP_TVAL 0x28
54#define CNTP_CTL 0x2c
55#define CNTV_TVAL 0x38
56#define CNTV_CTL 0x3c
57
Stephen Boyd22006992013-07-18 16:59:32 -070058static unsigned arch_timers_present __initdata;
59
60static void __iomem *arch_counter_base;
61
62struct arch_timer {
63 void __iomem *base;
64 struct clock_event_device evt;
65};
66
67#define to_arch_timer(e) container_of(e, struct arch_timer, evt)
68
Mark Rutland8a4da6e2012-11-12 14:33:44 +000069static u32 arch_timer_rate;
Fu Weiee34f1e2017-01-18 21:25:27 +080070static int arch_timer_ppi[ARCH_TIMER_MAX_TIMER_PPI];
Mark Rutland8a4da6e2012-11-12 14:33:44 +000071
72static struct clock_event_device __percpu *arch_timer_evt;
73
Fu Weiee34f1e2017-01-18 21:25:27 +080074static enum arch_timer_ppi_nr arch_timer_uses_ppi = ARCH_TIMER_VIRT_PPI;
Lorenzo Pieralisi82a561942014-04-08 10:04:32 +010075static bool arch_timer_c3stop;
Stephen Boyd22006992013-07-18 16:59:32 -070076static bool arch_timer_mem_use_virtual;
Brian Norrisd8ec7592016-10-04 11:12:09 -070077static bool arch_counter_suspend_stop;
Marc Zyngiera86bd132017-02-01 12:07:15 +000078static bool vdso_default = true;
Mark Rutland8a4da6e2012-11-12 14:33:44 +000079
Julien Thierryec5c8e42017-10-13 14:32:55 +010080static cpumask_t evtstrm_available = CPU_MASK_NONE;
Will Deacon46fd5c62016-06-27 17:30:13 +010081static bool evtstrm_enable = IS_ENABLED(CONFIG_ARM_ARCH_TIMER_EVTSTREAM);
82
83static int __init early_evtstrm_cfg(char *buf)
84{
85 return strtobool(buf, &evtstrm_enable);
86}
87early_param("clocksource.arm_arch_timer.evtstrm", early_evtstrm_cfg);
88
Mark Rutland8a4da6e2012-11-12 14:33:44 +000089/*
90 * Architected system timer support.
91 */
92
Marc Zyngierf4e00a12017-01-20 18:28:32 +000093static __always_inline
94void arch_timer_reg_write(int access, enum arch_timer_reg reg, u32 val,
95 struct clock_event_device *clk)
96{
97 if (access == ARCH_TIMER_MEM_PHYS_ACCESS) {
98 struct arch_timer *timer = to_arch_timer(clk);
99 switch (reg) {
100 case ARCH_TIMER_REG_CTRL:
101 writel_relaxed(val, timer->base + CNTP_CTL);
102 break;
103 case ARCH_TIMER_REG_TVAL:
104 writel_relaxed(val, timer->base + CNTP_TVAL);
105 break;
106 }
107 } else if (access == ARCH_TIMER_MEM_VIRT_ACCESS) {
108 struct arch_timer *timer = to_arch_timer(clk);
109 switch (reg) {
110 case ARCH_TIMER_REG_CTRL:
111 writel_relaxed(val, timer->base + CNTV_CTL);
112 break;
113 case ARCH_TIMER_REG_TVAL:
114 writel_relaxed(val, timer->base + CNTV_TVAL);
115 break;
116 }
117 } else {
118 arch_timer_reg_write_cp15(access, reg, val);
119 }
120}
121
122static __always_inline
123u32 arch_timer_reg_read(int access, enum arch_timer_reg reg,
124 struct clock_event_device *clk)
125{
126 u32 val;
127
128 if (access == ARCH_TIMER_MEM_PHYS_ACCESS) {
129 struct arch_timer *timer = to_arch_timer(clk);
130 switch (reg) {
131 case ARCH_TIMER_REG_CTRL:
132 val = readl_relaxed(timer->base + CNTP_CTL);
133 break;
134 case ARCH_TIMER_REG_TVAL:
135 val = readl_relaxed(timer->base + CNTP_TVAL);
136 break;
137 }
138 } else if (access == ARCH_TIMER_MEM_VIRT_ACCESS) {
139 struct arch_timer *timer = to_arch_timer(clk);
140 switch (reg) {
141 case ARCH_TIMER_REG_CTRL:
142 val = readl_relaxed(timer->base + CNTV_CTL);
143 break;
144 case ARCH_TIMER_REG_TVAL:
145 val = readl_relaxed(timer->base + CNTV_TVAL);
146 break;
147 }
148 } else {
149 val = arch_timer_reg_read_cp15(access, reg);
150 }
151
152 return val;
153}
154
Marc Zyngier992dd162017-02-01 11:53:46 +0000155/*
156 * Default to cp15 based access because arm64 uses this function for
157 * sched_clock() before DT is probed and the cp15 method is guaranteed
158 * to exist on arm64. arm doesn't use this before DT is probed so even
159 * if we don't have the cp15 accessors we won't have a problem.
160 */
161u64 (*arch_timer_read_counter)(void) = arch_counter_get_cntvct;
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200162EXPORT_SYMBOL_GPL(arch_timer_read_counter);
Marc Zyngier992dd162017-02-01 11:53:46 +0000163
164static u64 arch_counter_read(struct clocksource *cs)
165{
166 return arch_timer_read_counter();
167}
168
169static u64 arch_counter_read_cc(const struct cyclecounter *cc)
170{
171 return arch_timer_read_counter();
172}
173
174static struct clocksource clocksource_counter = {
175 .name = "arch_sys_counter",
176 .rating = 400,
177 .read = arch_counter_read,
178 .mask = CLOCKSOURCE_MASK(56),
179 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
180};
181
182static struct cyclecounter cyclecounter __ro_after_init = {
183 .read = arch_counter_read_cc,
184 .mask = CLOCKSOURCE_MASK(56),
185};
186
Marc Zyngier5a38bca2017-02-21 14:37:30 +0000187struct ate_acpi_oem_info {
188 char oem_id[ACPI_OEM_ID_SIZE + 1];
189 char oem_table_id[ACPI_OEM_TABLE_ID_SIZE + 1];
190 u32 oem_revision;
191};
192
Scott Woodf6dc1572016-09-22 03:35:17 -0500193#ifdef CONFIG_FSL_ERRATUM_A008585
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000194/*
195 * The number of retries is an arbitrary value well beyond the highest number
196 * of iterations the loop has been observed to take.
197 */
198#define __fsl_a008585_read_reg(reg) ({ \
199 u64 _old, _new; \
200 int _retries = 200; \
201 \
202 do { \
203 _old = read_sysreg(reg); \
204 _new = read_sysreg(reg); \
205 _retries--; \
206 } while (unlikely(_old != _new) && _retries); \
207 \
208 WARN_ON_ONCE(!_retries); \
209 _new; \
210})
Scott Woodf6dc1572016-09-22 03:35:17 -0500211
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000212static u32 notrace fsl_a008585_read_cntp_tval_el0(void)
Scott Woodf6dc1572016-09-22 03:35:17 -0500213{
214 return __fsl_a008585_read_reg(cntp_tval_el0);
215}
216
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000217static u32 notrace fsl_a008585_read_cntv_tval_el0(void)
Scott Woodf6dc1572016-09-22 03:35:17 -0500218{
219 return __fsl_a008585_read_reg(cntv_tval_el0);
220}
221
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200222static u64 notrace fsl_a008585_read_cntpct_el0(void)
223{
224 return __fsl_a008585_read_reg(cntpct_el0);
225}
226
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000227static u64 notrace fsl_a008585_read_cntvct_el0(void)
Scott Woodf6dc1572016-09-22 03:35:17 -0500228{
229 return __fsl_a008585_read_reg(cntvct_el0);
230}
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000231#endif
232
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000233#ifdef CONFIG_HISILICON_ERRATUM_161010101
234/*
235 * Verify whether the value of the second read is larger than the first by
236 * less than 32 is the only way to confirm the value is correct, so clear the
237 * lower 5 bits to check whether the difference is greater than 32 or not.
238 * Theoretically the erratum should not occur more than twice in succession
239 * when reading the system counter, but it is possible that some interrupts
240 * may lead to more than twice read errors, triggering the warning, so setting
241 * the number of retries far beyond the number of iterations the loop has been
242 * observed to take.
243 */
244#define __hisi_161010101_read_reg(reg) ({ \
245 u64 _old, _new; \
246 int _retries = 50; \
247 \
248 do { \
249 _old = read_sysreg(reg); \
250 _new = read_sysreg(reg); \
251 _retries--; \
252 } while (unlikely((_new - _old) >> 5) && _retries); \
253 \
254 WARN_ON_ONCE(!_retries); \
255 _new; \
256})
257
258static u32 notrace hisi_161010101_read_cntp_tval_el0(void)
259{
260 return __hisi_161010101_read_reg(cntp_tval_el0);
261}
262
263static u32 notrace hisi_161010101_read_cntv_tval_el0(void)
264{
265 return __hisi_161010101_read_reg(cntv_tval_el0);
266}
267
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200268static u64 notrace hisi_161010101_read_cntpct_el0(void)
269{
270 return __hisi_161010101_read_reg(cntpct_el0);
271}
272
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000273static u64 notrace hisi_161010101_read_cntvct_el0(void)
274{
275 return __hisi_161010101_read_reg(cntvct_el0);
276}
Marc Zyngierd003d022017-02-21 15:04:27 +0000277
278static struct ate_acpi_oem_info hisi_161010101_oem_info[] = {
279 /*
280 * Note that trailing spaces are required to properly match
281 * the OEM table information.
282 */
283 {
284 .oem_id = "HISI ",
285 .oem_table_id = "HIP05 ",
286 .oem_revision = 0,
287 },
288 {
289 .oem_id = "HISI ",
290 .oem_table_id = "HIP06 ",
291 .oem_revision = 0,
292 },
293 {
294 .oem_id = "HISI ",
295 .oem_table_id = "HIP07 ",
296 .oem_revision = 0,
297 },
298 { /* Sentinel indicating the end of the OEM array */ },
299};
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000300#endif
301
Marc Zyngierfa8d8152017-01-27 12:52:31 +0000302#ifdef CONFIG_ARM64_ERRATUM_858921
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200303static u64 notrace arm64_858921_read_cntpct_el0(void)
304{
305 u64 old, new;
306
307 old = read_sysreg(cntpct_el0);
308 new = read_sysreg(cntpct_el0);
309 return (((old ^ new) >> 32) & 1) ? old : new;
310}
311
Marc Zyngierfa8d8152017-01-27 12:52:31 +0000312static u64 notrace arm64_858921_read_cntvct_el0(void)
313{
314 u64 old, new;
315
316 old = read_sysreg(cntvct_el0);
317 new = read_sysreg(cntvct_el0);
318 return (((old ^ new) >> 32) & 1) ? old : new;
319}
320#endif
321
Samuel Hollandc950ca82019-01-12 20:17:18 -0600322#ifdef CONFIG_SUN50I_ERRATUM_UNKNOWN1
323/*
324 * The low bits of the counter registers are indeterminate while bit 10 or
325 * greater is rolling over. Since the counter value can jump both backward
326 * (7ff -> 000 -> 800) and forward (7ff -> fff -> 800), ignore register values
327 * with all ones or all zeros in the low bits. Bound the loop by the maximum
328 * number of CPU cycles in 3 consecutive 24 MHz counter periods.
329 */
330#define __sun50i_a64_read_reg(reg) ({ \
331 u64 _val; \
332 int _retries = 150; \
333 \
334 do { \
335 _val = read_sysreg(reg); \
336 _retries--; \
337 } while (((_val + 1) & GENMASK(9, 0)) <= 1 && _retries); \
338 \
339 WARN_ON_ONCE(!_retries); \
340 _val; \
341})
342
343static u64 notrace sun50i_a64_read_cntpct_el0(void)
344{
345 return __sun50i_a64_read_reg(cntpct_el0);
346}
347
348static u64 notrace sun50i_a64_read_cntvct_el0(void)
349{
350 return __sun50i_a64_read_reg(cntvct_el0);
351}
352
353static u32 notrace sun50i_a64_read_cntp_tval_el0(void)
354{
355 return read_sysreg(cntp_cval_el0) - sun50i_a64_read_cntpct_el0();
356}
357
358static u32 notrace sun50i_a64_read_cntv_tval_el0(void)
359{
360 return read_sysreg(cntv_cval_el0) - sun50i_a64_read_cntvct_el0();
361}
362#endif
363
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000364#ifdef CONFIG_ARM_ARCH_TIMER_OOL_WORKAROUND
Mark Rutlanda7fb4572017-10-16 16:28:39 +0100365DEFINE_PER_CPU(const struct arch_timer_erratum_workaround *, timer_unstable_counter_workaround);
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000366EXPORT_SYMBOL_GPL(timer_unstable_counter_workaround);
367
368DEFINE_STATIC_KEY_FALSE(arch_timer_read_ool_enabled);
369EXPORT_SYMBOL_GPL(arch_timer_read_ool_enabled);
370
Marc Zyngier83280892017-01-27 10:27:09 +0000371static void erratum_set_next_event_tval_generic(const int access, unsigned long evt,
372 struct clock_event_device *clk)
373{
374 unsigned long ctrl;
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200375 u64 cval;
Marc Zyngier83280892017-01-27 10:27:09 +0000376
377 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
378 ctrl |= ARCH_TIMER_CTRL_ENABLE;
379 ctrl &= ~ARCH_TIMER_CTRL_IT_MASK;
380
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200381 if (access == ARCH_TIMER_PHYS_ACCESS) {
382 cval = evt + arch_counter_get_cntpct();
Marc Zyngier83280892017-01-27 10:27:09 +0000383 write_sysreg(cval, cntp_cval_el0);
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200384 } else {
385 cval = evt + arch_counter_get_cntvct();
Marc Zyngier83280892017-01-27 10:27:09 +0000386 write_sysreg(cval, cntv_cval_el0);
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200387 }
Marc Zyngier83280892017-01-27 10:27:09 +0000388
389 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
390}
391
Arnd Bergmanneb645222017-04-19 19:37:09 +0200392static __maybe_unused int erratum_set_next_event_tval_virt(unsigned long evt,
Marc Zyngier83280892017-01-27 10:27:09 +0000393 struct clock_event_device *clk)
394{
395 erratum_set_next_event_tval_generic(ARCH_TIMER_VIRT_ACCESS, evt, clk);
396 return 0;
397}
398
Arnd Bergmanneb645222017-04-19 19:37:09 +0200399static __maybe_unused int erratum_set_next_event_tval_phys(unsigned long evt,
Marc Zyngier83280892017-01-27 10:27:09 +0000400 struct clock_event_device *clk)
401{
402 erratum_set_next_event_tval_generic(ARCH_TIMER_PHYS_ACCESS, evt, clk);
403 return 0;
404}
405
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000406static const struct arch_timer_erratum_workaround ool_workarounds[] = {
407#ifdef CONFIG_FSL_ERRATUM_A008585
408 {
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000409 .match_type = ate_match_dt,
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000410 .id = "fsl,erratum-a008585",
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000411 .desc = "Freescale erratum a005858",
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000412 .read_cntp_tval_el0 = fsl_a008585_read_cntp_tval_el0,
413 .read_cntv_tval_el0 = fsl_a008585_read_cntv_tval_el0,
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200414 .read_cntpct_el0 = fsl_a008585_read_cntpct_el0,
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000415 .read_cntvct_el0 = fsl_a008585_read_cntvct_el0,
Marc Zyngier01d3e3f2017-01-27 10:27:09 +0000416 .set_next_event_phys = erratum_set_next_event_tval_phys,
417 .set_next_event_virt = erratum_set_next_event_tval_virt,
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000418 },
419#endif
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000420#ifdef CONFIG_HISILICON_ERRATUM_161010101
421 {
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000422 .match_type = ate_match_dt,
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000423 .id = "hisilicon,erratum-161010101",
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000424 .desc = "HiSilicon erratum 161010101",
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000425 .read_cntp_tval_el0 = hisi_161010101_read_cntp_tval_el0,
426 .read_cntv_tval_el0 = hisi_161010101_read_cntv_tval_el0,
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200427 .read_cntpct_el0 = hisi_161010101_read_cntpct_el0,
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000428 .read_cntvct_el0 = hisi_161010101_read_cntvct_el0,
Marc Zyngier01d3e3f2017-01-27 10:27:09 +0000429 .set_next_event_phys = erratum_set_next_event_tval_phys,
430 .set_next_event_virt = erratum_set_next_event_tval_virt,
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000431 },
Marc Zyngierd003d022017-02-21 15:04:27 +0000432 {
433 .match_type = ate_match_acpi_oem_info,
434 .id = hisi_161010101_oem_info,
435 .desc = "HiSilicon erratum 161010101",
436 .read_cntp_tval_el0 = hisi_161010101_read_cntp_tval_el0,
437 .read_cntv_tval_el0 = hisi_161010101_read_cntv_tval_el0,
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200438 .read_cntpct_el0 = hisi_161010101_read_cntpct_el0,
Marc Zyngierd003d022017-02-21 15:04:27 +0000439 .read_cntvct_el0 = hisi_161010101_read_cntvct_el0,
440 .set_next_event_phys = erratum_set_next_event_tval_phys,
441 .set_next_event_virt = erratum_set_next_event_tval_virt,
442 },
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000443#endif
Marc Zyngierfa8d8152017-01-27 12:52:31 +0000444#ifdef CONFIG_ARM64_ERRATUM_858921
445 {
446 .match_type = ate_match_local_cap_id,
447 .id = (void *)ARM64_WORKAROUND_858921,
448 .desc = "ARM erratum 858921",
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200449 .read_cntpct_el0 = arm64_858921_read_cntpct_el0,
Marc Zyngierfa8d8152017-01-27 12:52:31 +0000450 .read_cntvct_el0 = arm64_858921_read_cntvct_el0,
451 },
452#endif
Samuel Hollandc950ca82019-01-12 20:17:18 -0600453#ifdef CONFIG_SUN50I_ERRATUM_UNKNOWN1
454 {
455 .match_type = ate_match_dt,
456 .id = "allwinner,erratum-unknown1",
457 .desc = "Allwinner erratum UNKNOWN1",
458 .read_cntp_tval_el0 = sun50i_a64_read_cntp_tval_el0,
459 .read_cntv_tval_el0 = sun50i_a64_read_cntv_tval_el0,
460 .read_cntpct_el0 = sun50i_a64_read_cntpct_el0,
461 .read_cntvct_el0 = sun50i_a64_read_cntvct_el0,
462 .set_next_event_phys = erratum_set_next_event_tval_phys,
463 .set_next_event_virt = erratum_set_next_event_tval_virt,
464 },
465#endif
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000466};
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000467
468typedef bool (*ate_match_fn_t)(const struct arch_timer_erratum_workaround *,
469 const void *);
470
471static
472bool arch_timer_check_dt_erratum(const struct arch_timer_erratum_workaround *wa,
473 const void *arg)
474{
475 const struct device_node *np = arg;
476
477 return of_property_read_bool(np, wa->id);
478}
479
Marc Zyngier00640302017-03-20 16:47:59 +0000480static
481bool arch_timer_check_local_cap_erratum(const struct arch_timer_erratum_workaround *wa,
482 const void *arg)
483{
484 return this_cpu_has_cap((uintptr_t)wa->id);
485}
486
Marc Zyngier5a38bca2017-02-21 14:37:30 +0000487
488static
489bool arch_timer_check_acpi_oem_erratum(const struct arch_timer_erratum_workaround *wa,
490 const void *arg)
491{
492 static const struct ate_acpi_oem_info empty_oem_info = {};
493 const struct ate_acpi_oem_info *info = wa->id;
494 const struct acpi_table_header *table = arg;
495
496 /* Iterate over the ACPI OEM info array, looking for a match */
497 while (memcmp(info, &empty_oem_info, sizeof(*info))) {
498 if (!memcmp(info->oem_id, table->oem_id, ACPI_OEM_ID_SIZE) &&
499 !memcmp(info->oem_table_id, table->oem_table_id, ACPI_OEM_TABLE_ID_SIZE) &&
500 info->oem_revision == table->oem_revision)
501 return true;
502
503 info++;
504 }
505
506 return false;
507}
508
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000509static const struct arch_timer_erratum_workaround *
510arch_timer_iterate_errata(enum arch_timer_erratum_match_type type,
511 ate_match_fn_t match_fn,
512 void *arg)
513{
514 int i;
515
516 for (i = 0; i < ARRAY_SIZE(ool_workarounds); i++) {
517 if (ool_workarounds[i].match_type != type)
518 continue;
519
520 if (match_fn(&ool_workarounds[i], arg))
521 return &ool_workarounds[i];
522 }
523
524 return NULL;
525}
526
527static
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000528void arch_timer_enable_workaround(const struct arch_timer_erratum_workaround *wa,
529 bool local)
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000530{
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000531 int i;
532
533 if (local) {
534 __this_cpu_write(timer_unstable_counter_workaround, wa);
535 } else {
536 for_each_possible_cpu(i)
537 per_cpu(timer_unstable_counter_workaround, i) = wa;
538 }
539
Marc Zyngier450f9682017-08-01 09:02:57 +0100540 /*
541 * Use the locked version, as we're called from the CPU
542 * hotplug framework. Otherwise, we end-up in deadlock-land.
543 */
544 static_branch_enable_cpuslocked(&arch_timer_read_ool_enabled);
Marc Zyngiera86bd132017-02-01 12:07:15 +0000545
546 /*
547 * Don't use the vdso fastpath if errata require using the
548 * out-of-line counter accessor. We may change our mind pretty
549 * late in the game (with a per-CPU erratum, for example), so
550 * change both the default value and the vdso itself.
551 */
552 if (wa->read_cntvct_el0) {
553 clocksource_counter.archdata.vdso_direct = false;
554 vdso_default = false;
555 }
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000556}
557
558static void arch_timer_check_ool_workaround(enum arch_timer_erratum_match_type type,
559 void *arg)
560{
561 const struct arch_timer_erratum_workaround *wa;
562 ate_match_fn_t match_fn = NULL;
Marc Zyngier00640302017-03-20 16:47:59 +0000563 bool local = false;
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000564
565 switch (type) {
566 case ate_match_dt:
567 match_fn = arch_timer_check_dt_erratum;
568 break;
Marc Zyngier00640302017-03-20 16:47:59 +0000569 case ate_match_local_cap_id:
570 match_fn = arch_timer_check_local_cap_erratum;
571 local = true;
572 break;
Marc Zyngier5a38bca2017-02-21 14:37:30 +0000573 case ate_match_acpi_oem_info:
574 match_fn = arch_timer_check_acpi_oem_erratum;
575 break;
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000576 default:
577 WARN_ON(1);
578 return;
579 }
580
581 wa = arch_timer_iterate_errata(type, match_fn, arg);
582 if (!wa)
583 return;
584
Marc Zyngier00640302017-03-20 16:47:59 +0000585 if (needs_unstable_timer_counter_workaround()) {
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000586 const struct arch_timer_erratum_workaround *__wa;
587 __wa = __this_cpu_read(timer_unstable_counter_workaround);
588 if (__wa && wa != __wa)
Marc Zyngier00640302017-03-20 16:47:59 +0000589 pr_warn("Can't enable workaround for %s (clashes with %s\n)",
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000590 wa->desc, __wa->desc);
591
592 if (__wa)
593 return;
Marc Zyngier00640302017-03-20 16:47:59 +0000594 }
595
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000596 arch_timer_enable_workaround(wa, local);
Marc Zyngier00640302017-03-20 16:47:59 +0000597 pr_info("Enabling %s workaround for %s\n",
598 local ? "local" : "global", wa->desc);
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000599}
600
Marc Zyngiera86bd132017-02-01 12:07:15 +0000601static bool arch_timer_this_cpu_has_cntvct_wa(void)
602{
Marc Zyngier5ef19a12019-04-08 16:49:04 +0100603 return has_erratum_handler(read_cntvct_el0);
Marc Zyngiera86bd132017-02-01 12:07:15 +0000604}
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000605#else
606#define arch_timer_check_ool_workaround(t,a) do { } while(0)
Marc Zyngiera86bd132017-02-01 12:07:15 +0000607#define arch_timer_this_cpu_has_cntvct_wa() ({false;})
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000608#endif /* CONFIG_ARM_ARCH_TIMER_OOL_WORKAROUND */
Scott Woodf6dc1572016-09-22 03:35:17 -0500609
Stephen Boyde09f3cc2013-07-18 16:59:28 -0700610static __always_inline irqreturn_t timer_handler(const int access,
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000611 struct clock_event_device *evt)
612{
613 unsigned long ctrl;
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200614
Stephen Boyd60faddf2013-07-18 16:59:31 -0700615 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000616 if (ctrl & ARCH_TIMER_CTRL_IT_STAT) {
617 ctrl |= ARCH_TIMER_CTRL_IT_MASK;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700618 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000619 evt->event_handler(evt);
620 return IRQ_HANDLED;
621 }
622
623 return IRQ_NONE;
624}
625
626static irqreturn_t arch_timer_handler_virt(int irq, void *dev_id)
627{
628 struct clock_event_device *evt = dev_id;
629
630 return timer_handler(ARCH_TIMER_VIRT_ACCESS, evt);
631}
632
633static irqreturn_t arch_timer_handler_phys(int irq, void *dev_id)
634{
635 struct clock_event_device *evt = dev_id;
636
637 return timer_handler(ARCH_TIMER_PHYS_ACCESS, evt);
638}
639
Stephen Boyd22006992013-07-18 16:59:32 -0700640static irqreturn_t arch_timer_handler_phys_mem(int irq, void *dev_id)
641{
642 struct clock_event_device *evt = dev_id;
643
644 return timer_handler(ARCH_TIMER_MEM_PHYS_ACCESS, evt);
645}
646
647static irqreturn_t arch_timer_handler_virt_mem(int irq, void *dev_id)
648{
649 struct clock_event_device *evt = dev_id;
650
651 return timer_handler(ARCH_TIMER_MEM_VIRT_ACCESS, evt);
652}
653
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530654static __always_inline int timer_shutdown(const int access,
655 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000656{
657 unsigned long ctrl;
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530658
659 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
660 ctrl &= ~ARCH_TIMER_CTRL_ENABLE;
661 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
662
663 return 0;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000664}
665
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530666static int arch_timer_shutdown_virt(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000667{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530668 return timer_shutdown(ARCH_TIMER_VIRT_ACCESS, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000669}
670
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530671static int arch_timer_shutdown_phys(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000672{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530673 return timer_shutdown(ARCH_TIMER_PHYS_ACCESS, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000674}
675
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530676static int arch_timer_shutdown_virt_mem(struct clock_event_device *clk)
Stephen Boyd22006992013-07-18 16:59:32 -0700677{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530678 return timer_shutdown(ARCH_TIMER_MEM_VIRT_ACCESS, clk);
Stephen Boyd22006992013-07-18 16:59:32 -0700679}
680
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530681static int arch_timer_shutdown_phys_mem(struct clock_event_device *clk)
Stephen Boyd22006992013-07-18 16:59:32 -0700682{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530683 return timer_shutdown(ARCH_TIMER_MEM_PHYS_ACCESS, clk);
Stephen Boyd22006992013-07-18 16:59:32 -0700684}
685
Stephen Boyd60faddf2013-07-18 16:59:31 -0700686static __always_inline void set_next_event(const int access, unsigned long evt,
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200687 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000688{
689 unsigned long ctrl;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700690 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000691 ctrl |= ARCH_TIMER_CTRL_ENABLE;
692 ctrl &= ~ARCH_TIMER_CTRL_IT_MASK;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700693 arch_timer_reg_write(access, ARCH_TIMER_REG_TVAL, evt, clk);
694 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000695}
696
697static int arch_timer_set_next_event_virt(unsigned long evt,
Stephen Boyd60faddf2013-07-18 16:59:31 -0700698 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000699{
Stephen Boyd60faddf2013-07-18 16:59:31 -0700700 set_next_event(ARCH_TIMER_VIRT_ACCESS, evt, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000701 return 0;
702}
703
704static int arch_timer_set_next_event_phys(unsigned long evt,
Stephen Boyd60faddf2013-07-18 16:59:31 -0700705 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000706{
Stephen Boyd60faddf2013-07-18 16:59:31 -0700707 set_next_event(ARCH_TIMER_PHYS_ACCESS, evt, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000708 return 0;
709}
710
Stephen Boyd22006992013-07-18 16:59:32 -0700711static int arch_timer_set_next_event_virt_mem(unsigned long evt,
712 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000713{
Stephen Boyd22006992013-07-18 16:59:32 -0700714 set_next_event(ARCH_TIMER_MEM_VIRT_ACCESS, evt, clk);
715 return 0;
716}
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000717
Stephen Boyd22006992013-07-18 16:59:32 -0700718static int arch_timer_set_next_event_phys_mem(unsigned long evt,
719 struct clock_event_device *clk)
720{
721 set_next_event(ARCH_TIMER_MEM_PHYS_ACCESS, evt, clk);
722 return 0;
723}
724
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200725static void __arch_timer_setup(unsigned type,
726 struct clock_event_device *clk)
Stephen Boyd22006992013-07-18 16:59:32 -0700727{
728 clk->features = CLOCK_EVT_FEAT_ONESHOT;
729
Fu Wei8a5c21d2017-01-18 21:25:26 +0800730 if (type == ARCH_TIMER_TYPE_CP15) {
Marc Zyngier5ef19a12019-04-08 16:49:04 +0100731 typeof(clk->set_next_event) sne;
732
733 arch_timer_check_ool_workaround(ate_match_local_cap_id, NULL);
734
Lorenzo Pieralisi82a561942014-04-08 10:04:32 +0100735 if (arch_timer_c3stop)
736 clk->features |= CLOCK_EVT_FEAT_C3STOP;
Stephen Boyd22006992013-07-18 16:59:32 -0700737 clk->name = "arch_sys_timer";
738 clk->rating = 450;
739 clk->cpumask = cpumask_of(smp_processor_id());
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000740 clk->irq = arch_timer_ppi[arch_timer_uses_ppi];
741 switch (arch_timer_uses_ppi) {
Fu Weiee34f1e2017-01-18 21:25:27 +0800742 case ARCH_TIMER_VIRT_PPI:
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530743 clk->set_state_shutdown = arch_timer_shutdown_virt;
Viresh Kumarcf8c5002015-12-23 16:59:12 +0530744 clk->set_state_oneshot_stopped = arch_timer_shutdown_virt;
Marc Zyngier5ef19a12019-04-08 16:49:04 +0100745 sne = erratum_handler(set_next_event_virt);
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000746 break;
Fu Weiee34f1e2017-01-18 21:25:27 +0800747 case ARCH_TIMER_PHYS_SECURE_PPI:
748 case ARCH_TIMER_PHYS_NONSECURE_PPI:
749 case ARCH_TIMER_HYP_PPI:
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530750 clk->set_state_shutdown = arch_timer_shutdown_phys;
Viresh Kumarcf8c5002015-12-23 16:59:12 +0530751 clk->set_state_oneshot_stopped = arch_timer_shutdown_phys;
Marc Zyngier5ef19a12019-04-08 16:49:04 +0100752 sne = erratum_handler(set_next_event_phys);
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000753 break;
754 default:
755 BUG();
Stephen Boyd22006992013-07-18 16:59:32 -0700756 }
Scott Woodf6dc1572016-09-22 03:35:17 -0500757
Marc Zyngier5ef19a12019-04-08 16:49:04 +0100758 clk->set_next_event = sne;
Stephen Boyd22006992013-07-18 16:59:32 -0700759 } else {
Stephen Boyd7b52ad22014-01-06 14:56:17 -0800760 clk->features |= CLOCK_EVT_FEAT_DYNIRQ;
Stephen Boyd22006992013-07-18 16:59:32 -0700761 clk->name = "arch_mem_timer";
762 clk->rating = 400;
Sudeep Holla5e18e412018-07-09 16:45:36 +0100763 clk->cpumask = cpu_possible_mask;
Stephen Boyd22006992013-07-18 16:59:32 -0700764 if (arch_timer_mem_use_virtual) {
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530765 clk->set_state_shutdown = arch_timer_shutdown_virt_mem;
Viresh Kumarcf8c5002015-12-23 16:59:12 +0530766 clk->set_state_oneshot_stopped = arch_timer_shutdown_virt_mem;
Stephen Boyd22006992013-07-18 16:59:32 -0700767 clk->set_next_event =
768 arch_timer_set_next_event_virt_mem;
769 } else {
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530770 clk->set_state_shutdown = arch_timer_shutdown_phys_mem;
Viresh Kumarcf8c5002015-12-23 16:59:12 +0530771 clk->set_state_oneshot_stopped = arch_timer_shutdown_phys_mem;
Stephen Boyd22006992013-07-18 16:59:32 -0700772 clk->set_next_event =
773 arch_timer_set_next_event_phys_mem;
774 }
775 }
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000776
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530777 clk->set_state_shutdown(clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000778
Stephen Boyd22006992013-07-18 16:59:32 -0700779 clockevents_config_and_register(clk, arch_timer_rate, 0xf, 0x7fffffff);
780}
781
Nathan Lynche1ce5c72014-09-29 01:50:06 +0200782static void arch_timer_evtstrm_enable(int divider)
783{
784 u32 cntkctl = arch_timer_get_cntkctl();
785
786 cntkctl &= ~ARCH_TIMER_EVT_TRIGGER_MASK;
787 /* Set the divider and enable virtual event stream */
788 cntkctl |= (divider << ARCH_TIMER_EVT_TRIGGER_SHIFT)
789 | ARCH_TIMER_VIRT_EVT_EN;
790 arch_timer_set_cntkctl(cntkctl);
791 elf_hwcap |= HWCAP_EVTSTRM;
792#ifdef CONFIG_COMPAT
793 compat_elf_hwcap |= COMPAT_HWCAP_EVTSTRM;
794#endif
Julien Thierryec5c8e42017-10-13 14:32:55 +0100795 cpumask_set_cpu(smp_processor_id(), &evtstrm_available);
Nathan Lynche1ce5c72014-09-29 01:50:06 +0200796}
797
Will Deacon037f6372013-08-23 15:32:29 +0100798static void arch_timer_configure_evtstream(void)
799{
800 int evt_stream_div, pos;
801
802 /* Find the closest power of two to the divisor */
803 evt_stream_div = arch_timer_rate / ARCH_TIMER_EVT_STREAM_FREQ;
804 pos = fls(evt_stream_div);
805 if (pos > 1 && !(evt_stream_div & (1 << (pos - 2))))
806 pos--;
807 /* enable event stream */
808 arch_timer_evtstrm_enable(min(pos, 15));
809}
810
Nathan Lynch8b8dde02014-09-29 01:50:06 +0200811static void arch_counter_set_user_access(void)
812{
813 u32 cntkctl = arch_timer_get_cntkctl();
814
Marc Zyngiera86bd132017-02-01 12:07:15 +0000815 /* Disable user access to the timers and both counters */
Nathan Lynch8b8dde02014-09-29 01:50:06 +0200816 /* Also disable virtual event stream */
817 cntkctl &= ~(ARCH_TIMER_USR_PT_ACCESS_EN
818 | ARCH_TIMER_USR_VT_ACCESS_EN
Marc Zyngiera86bd132017-02-01 12:07:15 +0000819 | ARCH_TIMER_USR_VCT_ACCESS_EN
Nathan Lynch8b8dde02014-09-29 01:50:06 +0200820 | ARCH_TIMER_VIRT_EVT_EN
821 | ARCH_TIMER_USR_PCT_ACCESS_EN);
822
Marc Zyngiera86bd132017-02-01 12:07:15 +0000823 /*
824 * Enable user access to the virtual counter if it doesn't
825 * need to be workaround. The vdso may have been already
826 * disabled though.
827 */
828 if (arch_timer_this_cpu_has_cntvct_wa())
829 pr_info("CPU%d: Trapping CNTVCT access\n", smp_processor_id());
830 else
831 cntkctl |= ARCH_TIMER_USR_VCT_ACCESS_EN;
Nathan Lynch8b8dde02014-09-29 01:50:06 +0200832
833 arch_timer_set_cntkctl(cntkctl);
834}
835
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000836static bool arch_timer_has_nonsecure_ppi(void)
837{
Fu Weiee34f1e2017-01-18 21:25:27 +0800838 return (arch_timer_uses_ppi == ARCH_TIMER_PHYS_SECURE_PPI &&
839 arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI]);
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000840}
841
Marc Zyngierf005bd72016-08-01 10:54:15 +0100842static u32 check_ppi_trigger(int irq)
843{
844 u32 flags = irq_get_trigger_type(irq);
845
846 if (flags != IRQF_TRIGGER_HIGH && flags != IRQF_TRIGGER_LOW) {
847 pr_warn("WARNING: Invalid trigger for IRQ%d, assuming level low\n", irq);
848 pr_warn("WARNING: Please fix your firmware\n");
849 flags = IRQF_TRIGGER_LOW;
850 }
851
852 return flags;
853}
854
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000855static int arch_timer_starting_cpu(unsigned int cpu)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000856{
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000857 struct clock_event_device *clk = this_cpu_ptr(arch_timer_evt);
Marc Zyngierf005bd72016-08-01 10:54:15 +0100858 u32 flags;
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000859
Fu Wei8a5c21d2017-01-18 21:25:26 +0800860 __arch_timer_setup(ARCH_TIMER_TYPE_CP15, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000861
Marc Zyngierf005bd72016-08-01 10:54:15 +0100862 flags = check_ppi_trigger(arch_timer_ppi[arch_timer_uses_ppi]);
863 enable_percpu_irq(arch_timer_ppi[arch_timer_uses_ppi], flags);
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000864
Marc Zyngierf005bd72016-08-01 10:54:15 +0100865 if (arch_timer_has_nonsecure_ppi()) {
Fu Weiee34f1e2017-01-18 21:25:27 +0800866 flags = check_ppi_trigger(arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI]);
867 enable_percpu_irq(arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI],
868 flags);
Marc Zyngierf005bd72016-08-01 10:54:15 +0100869 }
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000870
871 arch_counter_set_user_access();
Will Deacon46fd5c62016-06-27 17:30:13 +0100872 if (evtstrm_enable)
Will Deacon037f6372013-08-23 15:32:29 +0100873 arch_timer_configure_evtstream();
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000874
875 return 0;
876}
877
Fu Wei5d3dfa92017-03-22 00:31:13 +0800878/*
879 * For historical reasons, when probing with DT we use whichever (non-zero)
880 * rate was probed first, and don't verify that others match. If the first node
881 * probed has a clock-frequency property, this overrides the HW register.
882 */
883static void arch_timer_of_configure_rate(u32 rate, struct device_node *np)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000884{
Stephen Boyd22006992013-07-18 16:59:32 -0700885 /* Who has more than one independent system counter? */
886 if (arch_timer_rate)
887 return;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000888
Fu Wei5d3dfa92017-03-22 00:31:13 +0800889 if (of_property_read_u32(np, "clock-frequency", &arch_timer_rate))
890 arch_timer_rate = rate;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000891
Stephen Boyd22006992013-07-18 16:59:32 -0700892 /* Check the timer frequency. */
893 if (arch_timer_rate == 0)
Fu Weided24012017-01-18 21:25:25 +0800894 pr_warn("frequency not available\n");
Stephen Boyd22006992013-07-18 16:59:32 -0700895}
896
897static void arch_timer_banner(unsigned type)
898{
Fu Weided24012017-01-18 21:25:25 +0800899 pr_info("%s%s%s timer(s) running at %lu.%02luMHz (%s%s%s).\n",
Fu Wei8a5c21d2017-01-18 21:25:26 +0800900 type & ARCH_TIMER_TYPE_CP15 ? "cp15" : "",
901 type == (ARCH_TIMER_TYPE_CP15 | ARCH_TIMER_TYPE_MEM) ?
902 " and " : "",
903 type & ARCH_TIMER_TYPE_MEM ? "mmio" : "",
Fu Weided24012017-01-18 21:25:25 +0800904 (unsigned long)arch_timer_rate / 1000000,
905 (unsigned long)(arch_timer_rate / 10000) % 100,
Fu Wei8a5c21d2017-01-18 21:25:26 +0800906 type & ARCH_TIMER_TYPE_CP15 ?
Fu Weiee34f1e2017-01-18 21:25:27 +0800907 (arch_timer_uses_ppi == ARCH_TIMER_VIRT_PPI) ? "virt" : "phys" :
Stephen Boyd22006992013-07-18 16:59:32 -0700908 "",
Fu Wei8a5c21d2017-01-18 21:25:26 +0800909 type == (ARCH_TIMER_TYPE_CP15 | ARCH_TIMER_TYPE_MEM) ? "/" : "",
910 type & ARCH_TIMER_TYPE_MEM ?
Stephen Boyd22006992013-07-18 16:59:32 -0700911 arch_timer_mem_use_virtual ? "virt" : "phys" :
912 "");
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000913}
914
915u32 arch_timer_get_rate(void)
916{
917 return arch_timer_rate;
918}
919
Julien Thierryec5c8e42017-10-13 14:32:55 +0100920bool arch_timer_evtstrm_available(void)
921{
922 /*
923 * We might get called from a preemptible context. This is fine
924 * because availability of the event stream should be always the same
925 * for a preemptible context and context where we might resume a task.
926 */
927 return cpumask_test_cpu(raw_smp_processor_id(), &evtstrm_available);
928}
929
Stephen Boyd22006992013-07-18 16:59:32 -0700930static u64 arch_counter_get_cntvct_mem(void)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000931{
Stephen Boyd22006992013-07-18 16:59:32 -0700932 u32 vct_lo, vct_hi, tmp_hi;
933
934 do {
935 vct_hi = readl_relaxed(arch_counter_base + CNTVCT_HI);
936 vct_lo = readl_relaxed(arch_counter_base + CNTVCT_LO);
937 tmp_hi = readl_relaxed(arch_counter_base + CNTVCT_HI);
938 } while (vct_hi != tmp_hi);
939
940 return ((u64) vct_hi << 32) | vct_lo;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000941}
942
Julien Grallb4d6ce92016-04-11 16:32:51 +0100943static struct arch_timer_kvm_info arch_timer_kvm_info;
944
945struct arch_timer_kvm_info *arch_timer_get_kvm_info(void)
946{
947 return &arch_timer_kvm_info;
948}
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000949
Stephen Boyd22006992013-07-18 16:59:32 -0700950static void __init arch_counter_register(unsigned type)
951{
952 u64 start_count;
953
954 /* Register the CP15 based counter if we have one */
Fu Wei8a5c21d2017-01-18 21:25:26 +0800955 if (type & ARCH_TIMER_TYPE_CP15) {
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200956 if ((IS_ENABLED(CONFIG_ARM64) && !is_hyp_mode_available()) ||
Fu Weiee34f1e2017-01-18 21:25:27 +0800957 arch_timer_uses_ppi == ARCH_TIMER_VIRT_PPI)
Sonny Rao0b46b8a2014-11-23 23:02:44 -0800958 arch_timer_read_counter = arch_counter_get_cntvct;
959 else
960 arch_timer_read_counter = arch_counter_get_cntpct;
Scott Woodf6dc1572016-09-22 03:35:17 -0500961
Marc Zyngiera86bd132017-02-01 12:07:15 +0000962 clocksource_counter.archdata.vdso_direct = vdso_default;
Nathan Lynch423bd692014-09-29 01:50:06 +0200963 } else {
Stephen Boyd22006992013-07-18 16:59:32 -0700964 arch_timer_read_counter = arch_counter_get_cntvct_mem;
Nathan Lynch423bd692014-09-29 01:50:06 +0200965 }
966
Brian Norrisd8ec7592016-10-04 11:12:09 -0700967 if (!arch_counter_suspend_stop)
968 clocksource_counter.flags |= CLOCK_SOURCE_SUSPEND_NONSTOP;
Stephen Boyd22006992013-07-18 16:59:32 -0700969 start_count = arch_timer_read_counter();
970 clocksource_register_hz(&clocksource_counter, arch_timer_rate);
971 cyclecounter.mult = clocksource_counter.mult;
972 cyclecounter.shift = clocksource_counter.shift;
Julien Grallb4d6ce92016-04-11 16:32:51 +0100973 timecounter_init(&arch_timer_kvm_info.timecounter,
974 &cyclecounter, start_count);
Thierry Reding4a7d3e82013-10-15 15:31:51 +0200975
976 /* 56 bits minimum, so we assume worst case rollover */
977 sched_clock_register(arch_timer_read_counter, 56, arch_timer_rate);
Stephen Boyd22006992013-07-18 16:59:32 -0700978}
979
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400980static void arch_timer_stop(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000981{
Fu Weided24012017-01-18 21:25:25 +0800982 pr_debug("disable IRQ%d cpu #%d\n", clk->irq, smp_processor_id());
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000983
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000984 disable_percpu_irq(arch_timer_ppi[arch_timer_uses_ppi]);
985 if (arch_timer_has_nonsecure_ppi())
Fu Weiee34f1e2017-01-18 21:25:27 +0800986 disable_percpu_irq(arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI]);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000987
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530988 clk->set_state_shutdown(clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000989}
990
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000991static int arch_timer_dying_cpu(unsigned int cpu)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000992{
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000993 struct clock_event_device *clk = this_cpu_ptr(arch_timer_evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000994
Julien Thierryec5c8e42017-10-13 14:32:55 +0100995 cpumask_clear_cpu(smp_processor_id(), &evtstrm_available);
996
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000997 arch_timer_stop(clk);
998 return 0;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000999}
1000
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001001#ifdef CONFIG_CPU_PM
Marc Zyngierbee67c52017-04-04 17:05:16 +01001002static DEFINE_PER_CPU(unsigned long, saved_cntkctl);
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001003static int arch_timer_cpu_pm_notify(struct notifier_block *self,
1004 unsigned long action, void *hcpu)
1005{
Julien Thierryec5c8e42017-10-13 14:32:55 +01001006 if (action == CPU_PM_ENTER) {
Marc Zyngierbee67c52017-04-04 17:05:16 +01001007 __this_cpu_write(saved_cntkctl, arch_timer_get_cntkctl());
Julien Thierryec5c8e42017-10-13 14:32:55 +01001008
1009 cpumask_clear_cpu(smp_processor_id(), &evtstrm_available);
1010 } else if (action == CPU_PM_ENTER_FAILED || action == CPU_PM_EXIT) {
Marc Zyngierbee67c52017-04-04 17:05:16 +01001011 arch_timer_set_cntkctl(__this_cpu_read(saved_cntkctl));
Julien Thierryec5c8e42017-10-13 14:32:55 +01001012
1013 if (elf_hwcap & HWCAP_EVTSTRM)
1014 cpumask_set_cpu(smp_processor_id(), &evtstrm_available);
1015 }
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001016 return NOTIFY_OK;
1017}
1018
1019static struct notifier_block arch_timer_cpu_pm_notifier = {
1020 .notifier_call = arch_timer_cpu_pm_notify,
1021};
1022
1023static int __init arch_timer_cpu_pm_init(void)
1024{
1025 return cpu_pm_register_notifier(&arch_timer_cpu_pm_notifier);
1026}
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001027
1028static void __init arch_timer_cpu_pm_deinit(void)
1029{
1030 WARN_ON(cpu_pm_unregister_notifier(&arch_timer_cpu_pm_notifier));
1031}
1032
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001033#else
1034static int __init arch_timer_cpu_pm_init(void)
1035{
1036 return 0;
1037}
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001038
1039static void __init arch_timer_cpu_pm_deinit(void)
1040{
1041}
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001042#endif
1043
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001044static int __init arch_timer_register(void)
1045{
1046 int err;
1047 int ppi;
1048
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001049 arch_timer_evt = alloc_percpu(struct clock_event_device);
1050 if (!arch_timer_evt) {
1051 err = -ENOMEM;
1052 goto out;
1053 }
1054
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001055 ppi = arch_timer_ppi[arch_timer_uses_ppi];
1056 switch (arch_timer_uses_ppi) {
Fu Weiee34f1e2017-01-18 21:25:27 +08001057 case ARCH_TIMER_VIRT_PPI:
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001058 err = request_percpu_irq(ppi, arch_timer_handler_virt,
1059 "arch_timer", arch_timer_evt);
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001060 break;
Fu Weiee34f1e2017-01-18 21:25:27 +08001061 case ARCH_TIMER_PHYS_SECURE_PPI:
1062 case ARCH_TIMER_PHYS_NONSECURE_PPI:
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001063 err = request_percpu_irq(ppi, arch_timer_handler_phys,
1064 "arch_timer", arch_timer_evt);
Fu Wei4502b6b2017-01-18 21:25:30 +08001065 if (!err && arch_timer_has_nonsecure_ppi()) {
Fu Weiee34f1e2017-01-18 21:25:27 +08001066 ppi = arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI];
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001067 err = request_percpu_irq(ppi, arch_timer_handler_phys,
1068 "arch_timer", arch_timer_evt);
1069 if (err)
Fu Weiee34f1e2017-01-18 21:25:27 +08001070 free_percpu_irq(arch_timer_ppi[ARCH_TIMER_PHYS_SECURE_PPI],
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001071 arch_timer_evt);
1072 }
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001073 break;
Fu Weiee34f1e2017-01-18 21:25:27 +08001074 case ARCH_TIMER_HYP_PPI:
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001075 err = request_percpu_irq(ppi, arch_timer_handler_phys,
1076 "arch_timer", arch_timer_evt);
1077 break;
1078 default:
1079 BUG();
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001080 }
1081
1082 if (err) {
Fu Weided24012017-01-18 21:25:25 +08001083 pr_err("can't register interrupt %d (%d)\n", ppi, err);
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001084 goto out_free;
1085 }
1086
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001087 err = arch_timer_cpu_pm_init();
1088 if (err)
1089 goto out_unreg_notify;
1090
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001091 /* Register and immediately configure the timer on the boot CPU */
1092 err = cpuhp_setup_state(CPUHP_AP_ARM_ARCH_TIMER_STARTING,
Thomas Gleixner73c1b412016-12-21 20:19:54 +01001093 "clockevents/arm/arch_timer:starting",
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001094 arch_timer_starting_cpu, arch_timer_dying_cpu);
1095 if (err)
1096 goto out_unreg_cpupm;
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001097 return 0;
1098
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001099out_unreg_cpupm:
1100 arch_timer_cpu_pm_deinit();
1101
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001102out_unreg_notify:
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001103 free_percpu_irq(arch_timer_ppi[arch_timer_uses_ppi], arch_timer_evt);
1104 if (arch_timer_has_nonsecure_ppi())
Fu Weiee34f1e2017-01-18 21:25:27 +08001105 free_percpu_irq(arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI],
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001106 arch_timer_evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001107
1108out_free:
1109 free_percpu(arch_timer_evt);
1110out:
1111 return err;
1112}
1113
Stephen Boyd22006992013-07-18 16:59:32 -07001114static int __init arch_timer_mem_register(void __iomem *base, unsigned int irq)
1115{
1116 int ret;
1117 irq_handler_t func;
1118 struct arch_timer *t;
1119
1120 t = kzalloc(sizeof(*t), GFP_KERNEL);
1121 if (!t)
1122 return -ENOMEM;
1123
1124 t->base = base;
1125 t->evt.irq = irq;
Fu Wei8a5c21d2017-01-18 21:25:26 +08001126 __arch_timer_setup(ARCH_TIMER_TYPE_MEM, &t->evt);
Stephen Boyd22006992013-07-18 16:59:32 -07001127
1128 if (arch_timer_mem_use_virtual)
1129 func = arch_timer_handler_virt_mem;
1130 else
1131 func = arch_timer_handler_phys_mem;
1132
1133 ret = request_irq(irq, func, IRQF_TIMER, "arch_mem_timer", &t->evt);
1134 if (ret) {
Fu Weided24012017-01-18 21:25:25 +08001135 pr_err("Failed to request mem timer irq\n");
Stephen Boyd22006992013-07-18 16:59:32 -07001136 kfree(t);
1137 }
1138
1139 return ret;
1140}
1141
1142static const struct of_device_id arch_timer_of_match[] __initconst = {
1143 { .compatible = "arm,armv7-timer", },
1144 { .compatible = "arm,armv8-timer", },
1145 {},
1146};
1147
1148static const struct of_device_id arch_timer_mem_of_match[] __initconst = {
1149 { .compatible = "arm,armv7-timer-mem", },
1150 {},
1151};
1152
Fu Wei13bf6992017-03-22 00:31:14 +08001153static bool __init arch_timer_needs_of_probing(void)
Sudeep Hollac387f072014-09-29 01:50:05 +02001154{
1155 struct device_node *dn;
Laurent Pinchart566e6df2015-03-31 12:12:22 +02001156 bool needs_probing = false;
Fu Wei13bf6992017-03-22 00:31:14 +08001157 unsigned int mask = ARCH_TIMER_TYPE_CP15 | ARCH_TIMER_TYPE_MEM;
Sudeep Hollac387f072014-09-29 01:50:05 +02001158
Fu Wei13bf6992017-03-22 00:31:14 +08001159 /* We have two timers, and both device-tree nodes are probed. */
1160 if ((arch_timers_present & mask) == mask)
1161 return false;
1162
1163 /*
1164 * Only one type of timer is probed,
1165 * check if we have another type of timer node in device-tree.
1166 */
1167 if (arch_timers_present & ARCH_TIMER_TYPE_CP15)
1168 dn = of_find_matching_node(NULL, arch_timer_mem_of_match);
1169 else
1170 dn = of_find_matching_node(NULL, arch_timer_of_match);
1171
1172 if (dn && of_device_is_available(dn))
Laurent Pinchart566e6df2015-03-31 12:12:22 +02001173 needs_probing = true;
Fu Wei13bf6992017-03-22 00:31:14 +08001174
Sudeep Hollac387f072014-09-29 01:50:05 +02001175 of_node_put(dn);
1176
Laurent Pinchart566e6df2015-03-31 12:12:22 +02001177 return needs_probing;
Sudeep Hollac387f072014-09-29 01:50:05 +02001178}
1179
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001180static int __init arch_timer_common_init(void)
Stephen Boyd22006992013-07-18 16:59:32 -07001181{
Stephen Boyd22006992013-07-18 16:59:32 -07001182 arch_timer_banner(arch_timers_present);
1183 arch_counter_register(arch_timers_present);
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001184 return arch_timer_arch_init();
Stephen Boyd22006992013-07-18 16:59:32 -07001185}
1186
Fu Wei4502b6b2017-01-18 21:25:30 +08001187/**
1188 * arch_timer_select_ppi() - Select suitable PPI for the current system.
1189 *
1190 * If HYP mode is available, we know that the physical timer
1191 * has been configured to be accessible from PL1. Use it, so
1192 * that a guest can use the virtual timer instead.
1193 *
1194 * On ARMv8.1 with VH extensions, the kernel runs in HYP. VHE
1195 * accesses to CNTP_*_EL1 registers are silently redirected to
1196 * their CNTHP_*_EL2 counterparts, and use a different PPI
1197 * number.
1198 *
1199 * If no interrupt provided for virtual timer, we'll have to
1200 * stick to the physical timer. It'd better be accessible...
1201 * For arm64 we never use the secure interrupt.
1202 *
1203 * Return: a suitable PPI type for the current system.
1204 */
1205static enum arch_timer_ppi_nr __init arch_timer_select_ppi(void)
1206{
1207 if (is_kernel_in_hyp_mode())
1208 return ARCH_TIMER_HYP_PPI;
1209
1210 if (!is_hyp_mode_available() && arch_timer_ppi[ARCH_TIMER_VIRT_PPI])
1211 return ARCH_TIMER_VIRT_PPI;
1212
1213 if (IS_ENABLED(CONFIG_ARM64))
1214 return ARCH_TIMER_PHYS_NONSECURE_PPI;
1215
1216 return ARCH_TIMER_PHYS_SECURE_PPI;
1217}
1218
Andre Przywaraee793042018-07-06 09:11:50 +01001219static void __init arch_timer_populate_kvm_info(void)
1220{
1221 arch_timer_kvm_info.virtual_irq = arch_timer_ppi[ARCH_TIMER_VIRT_PPI];
1222 if (is_kernel_in_hyp_mode())
1223 arch_timer_kvm_info.physical_irq = arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI];
1224}
1225
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001226static int __init arch_timer_of_init(struct device_node *np)
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001227{
Fu Weica0e1b52017-03-22 00:31:15 +08001228 int i, ret;
Fu Wei5d3dfa92017-03-22 00:31:13 +08001229 u32 rate;
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001230
Fu Wei8a5c21d2017-01-18 21:25:26 +08001231 if (arch_timers_present & ARCH_TIMER_TYPE_CP15) {
Fu Weided24012017-01-18 21:25:25 +08001232 pr_warn("multiple nodes in dt, skipping\n");
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001233 return 0;
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001234 }
1235
Fu Wei8a5c21d2017-01-18 21:25:26 +08001236 arch_timers_present |= ARCH_TIMER_TYPE_CP15;
Fu Weiee34f1e2017-01-18 21:25:27 +08001237 for (i = ARCH_TIMER_PHYS_SECURE_PPI; i < ARCH_TIMER_MAX_TIMER_PPI; i++)
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001238 arch_timer_ppi[i] = irq_of_parse_and_map(np, i);
1239
Andre Przywaraee793042018-07-06 09:11:50 +01001240 arch_timer_populate_kvm_info();
Fu Weica0e1b52017-03-22 00:31:15 +08001241
Fu Weic389d702017-04-01 01:51:00 +08001242 rate = arch_timer_get_cntfrq();
Fu Wei5d3dfa92017-03-22 00:31:13 +08001243 arch_timer_of_configure_rate(rate, np);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001244
1245 arch_timer_c3stop = !of_property_read_bool(np, "always-on");
1246
Marc Zyngier651bb2e2017-01-19 17:20:59 +00001247 /* Check for globally applicable workarounds */
1248 arch_timer_check_ool_workaround(ate_match_dt, np);
Scott Woodf6dc1572016-09-22 03:35:17 -05001249
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001250 /*
1251 * If we cannot rely on firmware initializing the timer registers then
1252 * we should use the physical timers instead.
1253 */
1254 if (IS_ENABLED(CONFIG_ARM) &&
1255 of_property_read_bool(np, "arm,cpu-registers-not-fw-configured"))
Fu Weiee34f1e2017-01-18 21:25:27 +08001256 arch_timer_uses_ppi = ARCH_TIMER_PHYS_SECURE_PPI;
Fu Wei4502b6b2017-01-18 21:25:30 +08001257 else
1258 arch_timer_uses_ppi = arch_timer_select_ppi();
1259
1260 if (!arch_timer_ppi[arch_timer_uses_ppi]) {
1261 pr_err("No interrupt available, giving up\n");
1262 return -EINVAL;
1263 }
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001264
Brian Norrisd8ec7592016-10-04 11:12:09 -07001265 /* On some systems, the counter stops ticking when in suspend. */
1266 arch_counter_suspend_stop = of_property_read_bool(np,
1267 "arm,no-tick-in-suspend");
1268
Fu Weica0e1b52017-03-22 00:31:15 +08001269 ret = arch_timer_register();
1270 if (ret)
1271 return ret;
1272
1273 if (arch_timer_needs_of_probing())
1274 return 0;
1275
1276 return arch_timer_common_init();
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001277}
Daniel Lezcano17273392017-05-26 16:56:11 +02001278TIMER_OF_DECLARE(armv7_arch_timer, "arm,armv7-timer", arch_timer_of_init);
1279TIMER_OF_DECLARE(armv8_arch_timer, "arm,armv8-timer", arch_timer_of_init);
Stephen Boyd22006992013-07-18 16:59:32 -07001280
Fu Weic389d702017-04-01 01:51:00 +08001281static u32 __init
1282arch_timer_mem_frame_get_cntfrq(struct arch_timer_mem_frame *frame)
Stephen Boyd22006992013-07-18 16:59:32 -07001283{
Fu Weic389d702017-04-01 01:51:00 +08001284 void __iomem *base;
1285 u32 rate;
Stephen Boyd22006992013-07-18 16:59:32 -07001286
Fu Weic389d702017-04-01 01:51:00 +08001287 base = ioremap(frame->cntbase, frame->size);
1288 if (!base) {
1289 pr_err("Unable to map frame @ %pa\n", &frame->cntbase);
1290 return 0;
1291 }
1292
Frank Rowand3db12002017-06-09 17:26:32 -07001293 rate = readl_relaxed(base + CNTFRQ);
Fu Weic389d702017-04-01 01:51:00 +08001294
Frank Rowand3db12002017-06-09 17:26:32 -07001295 iounmap(base);
Fu Weic389d702017-04-01 01:51:00 +08001296
1297 return rate;
1298}
1299
1300static struct arch_timer_mem_frame * __init
1301arch_timer_mem_find_best_frame(struct arch_timer_mem *timer_mem)
1302{
1303 struct arch_timer_mem_frame *frame, *best_frame = NULL;
1304 void __iomem *cntctlbase;
1305 u32 cnttidr;
1306 int i;
1307
1308 cntctlbase = ioremap(timer_mem->cntctlbase, timer_mem->size);
Stephen Boyd22006992013-07-18 16:59:32 -07001309 if (!cntctlbase) {
Fu Weic389d702017-04-01 01:51:00 +08001310 pr_err("Can't map CNTCTLBase @ %pa\n",
1311 &timer_mem->cntctlbase);
1312 return NULL;
Stephen Boyd22006992013-07-18 16:59:32 -07001313 }
1314
1315 cnttidr = readl_relaxed(cntctlbase + CNTTIDR);
Stephen Boyd22006992013-07-18 16:59:32 -07001316
1317 /*
1318 * Try to find a virtual capable frame. Otherwise fall back to a
1319 * physical capable frame.
1320 */
Fu Weic389d702017-04-01 01:51:00 +08001321 for (i = 0; i < ARCH_TIMER_MEM_MAX_FRAMES; i++) {
1322 u32 cntacr = CNTACR_RFRQ | CNTACR_RWPT | CNTACR_RPCT |
1323 CNTACR_RWVT | CNTACR_RVOFF | CNTACR_RVCT;
Stephen Boyd22006992013-07-18 16:59:32 -07001324
Fu Weic389d702017-04-01 01:51:00 +08001325 frame = &timer_mem->frame[i];
1326 if (!frame->valid)
1327 continue;
Stephen Boyd22006992013-07-18 16:59:32 -07001328
Robin Murphye392d602016-02-01 12:00:48 +00001329 /* Try enabling everything, and see what sticks */
Fu Weic389d702017-04-01 01:51:00 +08001330 writel_relaxed(cntacr, cntctlbase + CNTACR(i));
1331 cntacr = readl_relaxed(cntctlbase + CNTACR(i));
Robin Murphye392d602016-02-01 12:00:48 +00001332
Fu Weic389d702017-04-01 01:51:00 +08001333 if ((cnttidr & CNTTIDR_VIRT(i)) &&
Robin Murphye392d602016-02-01 12:00:48 +00001334 !(~cntacr & (CNTACR_RWVT | CNTACR_RVCT))) {
Stephen Boyd22006992013-07-18 16:59:32 -07001335 best_frame = frame;
1336 arch_timer_mem_use_virtual = true;
1337 break;
1338 }
Robin Murphye392d602016-02-01 12:00:48 +00001339
1340 if (~cntacr & (CNTACR_RWPT | CNTACR_RPCT))
1341 continue;
1342
Fu Weic389d702017-04-01 01:51:00 +08001343 best_frame = frame;
Stephen Boyd22006992013-07-18 16:59:32 -07001344 }
1345
Fu Weic389d702017-04-01 01:51:00 +08001346 iounmap(cntctlbase);
1347
Sudeep Hollaf63d9472017-05-08 13:32:27 +01001348 return best_frame;
Fu Weic389d702017-04-01 01:51:00 +08001349}
1350
1351static int __init
1352arch_timer_mem_frame_register(struct arch_timer_mem_frame *frame)
1353{
1354 void __iomem *base;
1355 int ret, irq = 0;
Stephen Boyd22006992013-07-18 16:59:32 -07001356
1357 if (arch_timer_mem_use_virtual)
Fu Weic389d702017-04-01 01:51:00 +08001358 irq = frame->virt_irq;
Stephen Boyd22006992013-07-18 16:59:32 -07001359 else
Fu Weic389d702017-04-01 01:51:00 +08001360 irq = frame->phys_irq;
Robin Murphye392d602016-02-01 12:00:48 +00001361
Stephen Boyd22006992013-07-18 16:59:32 -07001362 if (!irq) {
Fu Weided24012017-01-18 21:25:25 +08001363 pr_err("Frame missing %s irq.\n",
Thomas Gleixnercfb6d652013-08-21 14:59:23 +02001364 arch_timer_mem_use_virtual ? "virt" : "phys");
Fu Weic389d702017-04-01 01:51:00 +08001365 return -EINVAL;
1366 }
1367
1368 if (!request_mem_region(frame->cntbase, frame->size,
1369 "arch_mem_timer"))
1370 return -EBUSY;
1371
1372 base = ioremap(frame->cntbase, frame->size);
1373 if (!base) {
1374 pr_err("Can't map frame's registers\n");
1375 return -ENXIO;
1376 }
1377
1378 ret = arch_timer_mem_register(base, irq);
1379 if (ret) {
1380 iounmap(base);
1381 return ret;
1382 }
1383
1384 arch_counter_base = base;
1385 arch_timers_present |= ARCH_TIMER_TYPE_MEM;
1386
1387 return 0;
1388}
1389
1390static int __init arch_timer_mem_of_init(struct device_node *np)
1391{
1392 struct arch_timer_mem *timer_mem;
1393 struct arch_timer_mem_frame *frame;
1394 struct device_node *frame_node;
1395 struct resource res;
1396 int ret = -EINVAL;
1397 u32 rate;
1398
1399 timer_mem = kzalloc(sizeof(*timer_mem), GFP_KERNEL);
1400 if (!timer_mem)
1401 return -ENOMEM;
1402
1403 if (of_address_to_resource(np, 0, &res))
1404 goto out;
1405 timer_mem->cntctlbase = res.start;
1406 timer_mem->size = resource_size(&res);
1407
1408 for_each_available_child_of_node(np, frame_node) {
1409 u32 n;
1410 struct arch_timer_mem_frame *frame;
1411
1412 if (of_property_read_u32(frame_node, "frame-number", &n)) {
1413 pr_err(FW_BUG "Missing frame-number.\n");
1414 of_node_put(frame_node);
1415 goto out;
1416 }
1417 if (n >= ARCH_TIMER_MEM_MAX_FRAMES) {
1418 pr_err(FW_BUG "Wrong frame-number, only 0-%u are permitted.\n",
1419 ARCH_TIMER_MEM_MAX_FRAMES - 1);
1420 of_node_put(frame_node);
1421 goto out;
1422 }
1423 frame = &timer_mem->frame[n];
1424
1425 if (frame->valid) {
1426 pr_err(FW_BUG "Duplicated frame-number.\n");
1427 of_node_put(frame_node);
1428 goto out;
1429 }
1430
1431 if (of_address_to_resource(frame_node, 0, &res)) {
1432 of_node_put(frame_node);
1433 goto out;
1434 }
1435 frame->cntbase = res.start;
1436 frame->size = resource_size(&res);
1437
1438 frame->virt_irq = irq_of_parse_and_map(frame_node,
1439 ARCH_TIMER_VIRT_SPI);
1440 frame->phys_irq = irq_of_parse_and_map(frame_node,
1441 ARCH_TIMER_PHYS_SPI);
1442
1443 frame->valid = true;
1444 }
1445
1446 frame = arch_timer_mem_find_best_frame(timer_mem);
1447 if (!frame) {
Ard Biesheuvel21492e12017-10-16 16:28:38 +01001448 pr_err("Unable to find a suitable frame in timer @ %pa\n",
1449 &timer_mem->cntctlbase);
Fu Weic389d702017-04-01 01:51:00 +08001450 ret = -EINVAL;
Robin Murphye392d602016-02-01 12:00:48 +00001451 goto out;
Stephen Boyd22006992013-07-18 16:59:32 -07001452 }
1453
Fu Weic389d702017-04-01 01:51:00 +08001454 rate = arch_timer_mem_frame_get_cntfrq(frame);
Fu Wei5d3dfa92017-03-22 00:31:13 +08001455 arch_timer_of_configure_rate(rate, np);
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001456
Fu Weic389d702017-04-01 01:51:00 +08001457 ret = arch_timer_mem_frame_register(frame);
1458 if (!ret && !arch_timer_needs_of_probing())
Fu Weica0e1b52017-03-22 00:31:15 +08001459 ret = arch_timer_common_init();
Robin Murphye392d602016-02-01 12:00:48 +00001460out:
Fu Weic389d702017-04-01 01:51:00 +08001461 kfree(timer_mem);
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001462 return ret;
Stephen Boyd22006992013-07-18 16:59:32 -07001463}
Daniel Lezcano17273392017-05-26 16:56:11 +02001464TIMER_OF_DECLARE(armv7_arch_timer_mem, "arm,armv7-timer-mem",
Fu Weic389d702017-04-01 01:51:00 +08001465 arch_timer_mem_of_init);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001466
Fu Weif79d2092017-04-01 01:51:02 +08001467#ifdef CONFIG_ACPI_GTDT
Fu Weic2743a32017-04-01 01:51:04 +08001468static int __init
1469arch_timer_mem_verify_cntfrq(struct arch_timer_mem *timer_mem)
1470{
1471 struct arch_timer_mem_frame *frame;
1472 u32 rate;
1473 int i;
1474
1475 for (i = 0; i < ARCH_TIMER_MEM_MAX_FRAMES; i++) {
1476 frame = &timer_mem->frame[i];
1477
1478 if (!frame->valid)
1479 continue;
1480
1481 rate = arch_timer_mem_frame_get_cntfrq(frame);
1482 if (rate == arch_timer_rate)
1483 continue;
1484
1485 pr_err(FW_BUG "CNTFRQ mismatch: frame @ %pa: (0x%08lx), CPU: (0x%08lx)\n",
1486 &frame->cntbase,
1487 (unsigned long)rate, (unsigned long)arch_timer_rate);
1488
1489 return -EINVAL;
1490 }
1491
1492 return 0;
1493}
1494
1495static int __init arch_timer_mem_acpi_init(int platform_timer_count)
1496{
1497 struct arch_timer_mem *timers, *timer;
Ard Biesheuvel21492e12017-10-16 16:28:38 +01001498 struct arch_timer_mem_frame *frame, *best_frame = NULL;
Fu Weic2743a32017-04-01 01:51:04 +08001499 int timer_count, i, ret = 0;
1500
1501 timers = kcalloc(platform_timer_count, sizeof(*timers),
1502 GFP_KERNEL);
1503 if (!timers)
1504 return -ENOMEM;
1505
1506 ret = acpi_arch_timer_mem_init(timers, &timer_count);
1507 if (ret || !timer_count)
1508 goto out;
1509
Fu Weic2743a32017-04-01 01:51:04 +08001510 /*
1511 * While unlikely, it's theoretically possible that none of the frames
1512 * in a timer expose the combination of feature we want.
1513 */
Matthias Kaehlcked197f792017-07-31 11:37:28 -07001514 for (i = 0; i < timer_count; i++) {
Fu Weic2743a32017-04-01 01:51:04 +08001515 timer = &timers[i];
1516
1517 frame = arch_timer_mem_find_best_frame(timer);
Ard Biesheuvel21492e12017-10-16 16:28:38 +01001518 if (!best_frame)
1519 best_frame = frame;
1520
1521 ret = arch_timer_mem_verify_cntfrq(timer);
1522 if (ret) {
1523 pr_err("Disabling MMIO timers due to CNTFRQ mismatch\n");
1524 goto out;
1525 }
1526
1527 if (!best_frame) /* implies !frame */
1528 /*
1529 * Only complain about missing suitable frames if we
1530 * haven't already found one in a previous iteration.
1531 */
1532 pr_err("Unable to find a suitable frame in timer @ %pa\n",
1533 &timer->cntctlbase);
Fu Weic2743a32017-04-01 01:51:04 +08001534 }
1535
Ard Biesheuvel21492e12017-10-16 16:28:38 +01001536 if (best_frame)
1537 ret = arch_timer_mem_frame_register(best_frame);
Fu Weic2743a32017-04-01 01:51:04 +08001538out:
1539 kfree(timers);
1540 return ret;
1541}
1542
1543/* Initialize per-processor generic timer and memory-mapped timer(if present) */
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001544static int __init arch_timer_acpi_init(struct acpi_table_header *table)
1545{
Fu Weic2743a32017-04-01 01:51:04 +08001546 int ret, platform_timer_count;
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001547
Fu Wei8a5c21d2017-01-18 21:25:26 +08001548 if (arch_timers_present & ARCH_TIMER_TYPE_CP15) {
Fu Weided24012017-01-18 21:25:25 +08001549 pr_warn("already initialized, skipping\n");
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001550 return -EINVAL;
1551 }
1552
Fu Wei8a5c21d2017-01-18 21:25:26 +08001553 arch_timers_present |= ARCH_TIMER_TYPE_CP15;
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001554
Fu Weic2743a32017-04-01 01:51:04 +08001555 ret = acpi_gtdt_init(table, &platform_timer_count);
Fu Weif79d2092017-04-01 01:51:02 +08001556 if (ret) {
1557 pr_err("Failed to init GTDT table.\n");
1558 return ret;
1559 }
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001560
Fu Weiee34f1e2017-01-18 21:25:27 +08001561 arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI] =
Fu Weif79d2092017-04-01 01:51:02 +08001562 acpi_gtdt_map_ppi(ARCH_TIMER_PHYS_NONSECURE_PPI);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001563
Fu Weiee34f1e2017-01-18 21:25:27 +08001564 arch_timer_ppi[ARCH_TIMER_VIRT_PPI] =
Fu Weif79d2092017-04-01 01:51:02 +08001565 acpi_gtdt_map_ppi(ARCH_TIMER_VIRT_PPI);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001566
Fu Weiee34f1e2017-01-18 21:25:27 +08001567 arch_timer_ppi[ARCH_TIMER_HYP_PPI] =
Fu Weif79d2092017-04-01 01:51:02 +08001568 acpi_gtdt_map_ppi(ARCH_TIMER_HYP_PPI);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001569
Andre Przywaraee793042018-07-06 09:11:50 +01001570 arch_timer_populate_kvm_info();
Fu Weica0e1b52017-03-22 00:31:15 +08001571
Fu Wei5d3dfa92017-03-22 00:31:13 +08001572 /*
1573 * When probing via ACPI, we have no mechanism to override the sysreg
1574 * CNTFRQ value. This *must* be correct.
1575 */
1576 arch_timer_rate = arch_timer_get_cntfrq();
1577 if (!arch_timer_rate) {
1578 pr_err(FW_BUG "frequency not available.\n");
1579 return -EINVAL;
1580 }
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001581
Fu Wei4502b6b2017-01-18 21:25:30 +08001582 arch_timer_uses_ppi = arch_timer_select_ppi();
1583 if (!arch_timer_ppi[arch_timer_uses_ppi]) {
1584 pr_err("No interrupt available, giving up\n");
1585 return -EINVAL;
1586 }
1587
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001588 /* Always-on capability */
Fu Weif79d2092017-04-01 01:51:02 +08001589 arch_timer_c3stop = acpi_gtdt_c3stop(arch_timer_uses_ppi);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001590
Marc Zyngier5a38bca2017-02-21 14:37:30 +00001591 /* Check for globally applicable workarounds */
1592 arch_timer_check_ool_workaround(ate_match_acpi_oem_info, table);
1593
Fu Weica0e1b52017-03-22 00:31:15 +08001594 ret = arch_timer_register();
1595 if (ret)
1596 return ret;
1597
Fu Weic2743a32017-04-01 01:51:04 +08001598 if (platform_timer_count &&
1599 arch_timer_mem_acpi_init(platform_timer_count))
1600 pr_err("Failed to initialize memory-mapped timer.\n");
1601
Fu Weica0e1b52017-03-22 00:31:15 +08001602 return arch_timer_common_init();
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001603}
Daniel Lezcano77d62f52017-05-26 17:42:25 +02001604TIMER_ACPI_DECLARE(arch_timer, ACPI_SIG_GTDT, arch_timer_acpi_init);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001605#endif