Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Uwe Zeisberger | f30c226 | 2006-10-03 23:01:26 +0200 | [diff] [blame] | 2 | * linux/arch/ia64/kernel/irq_ia64.c |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 1998-2001 Hewlett-Packard Co |
| 5 | * Stephane Eranian <eranian@hpl.hp.com> |
| 6 | * David Mosberger-Tang <davidm@hpl.hp.com> |
| 7 | * |
| 8 | * 6/10/99: Updated to bring in sync with x86 version to facilitate |
| 9 | * support for SMP and different interrupt controllers. |
| 10 | * |
| 11 | * 09/15/00 Goutham Rao <goutham.rao@intel.com> Implemented pci_irq_to_vector |
| 12 | * PCI to vector allocation routine. |
| 13 | * 04/14/2004 Ashok Raj <ashok.raj@intel.com> |
| 14 | * Added CPU Hotplug handling for IPF. |
| 15 | */ |
| 16 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | #include <linux/module.h> |
| 18 | |
| 19 | #include <linux/jiffies.h> |
| 20 | #include <linux/errno.h> |
| 21 | #include <linux/init.h> |
| 22 | #include <linux/interrupt.h> |
| 23 | #include <linux/ioport.h> |
| 24 | #include <linux/kernel_stat.h> |
| 25 | #include <linux/slab.h> |
| 26 | #include <linux/ptrace.h> |
| 27 | #include <linux/random.h> /* for rand_initialize_irq() */ |
| 28 | #include <linux/signal.h> |
| 29 | #include <linux/smp.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | #include <linux/threads.h> |
| 31 | #include <linux/bitops.h> |
Eric W. Biederman | b6cf258 | 2006-10-04 02:16:38 -0700 | [diff] [blame] | 32 | #include <linux/irq.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 33 | |
| 34 | #include <asm/delay.h> |
| 35 | #include <asm/intrinsics.h> |
| 36 | #include <asm/io.h> |
| 37 | #include <asm/hw_irq.h> |
| 38 | #include <asm/machvec.h> |
| 39 | #include <asm/pgtable.h> |
| 40 | #include <asm/system.h> |
Jack Steiner | 3be44b9 | 2007-05-08 14:50:43 -0700 | [diff] [blame] | 41 | #include <asm/tlbflush.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 42 | |
| 43 | #ifdef CONFIG_PERFMON |
| 44 | # include <asm/perfmon.h> |
| 45 | #endif |
| 46 | |
| 47 | #define IRQ_DEBUG 0 |
| 48 | |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 49 | #define IRQ_VECTOR_UNASSIGNED (0) |
| 50 | |
| 51 | #define IRQ_UNUSED (0) |
| 52 | #define IRQ_USED (1) |
| 53 | #define IRQ_RSVD (2) |
| 54 | |
Mark Maule | 1008307 | 2006-04-14 16:03:49 -0500 | [diff] [blame] | 55 | /* These can be overridden in platform_irq_init */ |
| 56 | int ia64_first_device_vector = IA64_DEF_FIRST_DEVICE_VECTOR; |
| 57 | int ia64_last_device_vector = IA64_DEF_LAST_DEVICE_VECTOR; |
| 58 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 59 | /* default base addr of IPI table */ |
| 60 | void __iomem *ipi_base_addr = ((void __iomem *) |
| 61 | (__IA64_UNCACHED_OFFSET | IA64_IPI_DEFAULT_BASE_ADDR)); |
| 62 | |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 63 | static cpumask_t vector_allocation_domain(int cpu); |
| 64 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 65 | /* |
| 66 | * Legacy IRQ to IA-64 vector translation table. |
| 67 | */ |
| 68 | __u8 isa_irq_to_vector_map[16] = { |
| 69 | /* 8259 IRQ translation, first 16 entries */ |
| 70 | 0x2f, 0x20, 0x2e, 0x2d, 0x2c, 0x2b, 0x2a, 0x29, |
| 71 | 0x28, 0x27, 0x26, 0x25, 0x24, 0x23, 0x22, 0x21 |
| 72 | }; |
| 73 | EXPORT_SYMBOL(isa_irq_to_vector_map); |
| 74 | |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 75 | DEFINE_SPINLOCK(vector_lock); |
| 76 | |
| 77 | struct irq_cfg irq_cfg[NR_IRQS] __read_mostly = { |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 78 | [0 ... NR_IRQS - 1] = { |
| 79 | .vector = IRQ_VECTOR_UNASSIGNED, |
| 80 | .domain = CPU_MASK_NONE |
| 81 | } |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 82 | }; |
| 83 | |
| 84 | DEFINE_PER_CPU(int[IA64_NUM_VECTORS], vector_irq) = { |
Kenji Kaneshige | 17764d2 | 2007-08-28 16:01:21 -0700 | [diff] [blame] | 85 | [0 ... IA64_NUM_VECTORS - 1] = -1 |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 86 | }; |
| 87 | |
Kenji Kaneshige | 6ffbc823 | 2007-07-25 17:59:22 +0900 | [diff] [blame] | 88 | static cpumask_t vector_table[IA64_NUM_VECTORS] = { |
| 89 | [0 ... IA64_NUM_VECTORS - 1] = CPU_MASK_NONE |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 90 | }; |
| 91 | |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 92 | static int irq_status[NR_IRQS] = { |
| 93 | [0 ... NR_IRQS -1] = IRQ_UNUSED |
| 94 | }; |
| 95 | |
| 96 | int check_irq_used(int irq) |
| 97 | { |
| 98 | if (irq_status[irq] == IRQ_USED) |
| 99 | return 1; |
| 100 | |
| 101 | return -1; |
| 102 | } |
| 103 | |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 104 | static inline int find_unassigned_irq(void) |
| 105 | { |
| 106 | int irq; |
| 107 | |
| 108 | for (irq = IA64_FIRST_DEVICE_VECTOR; irq < NR_IRQS; irq++) |
| 109 | if (irq_status[irq] == IRQ_UNUSED) |
| 110 | return irq; |
| 111 | return -ENOSPC; |
| 112 | } |
| 113 | |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 114 | static inline int find_unassigned_vector(cpumask_t domain) |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 115 | { |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 116 | cpumask_t mask; |
Kenji Kaneshige | 6ffbc823 | 2007-07-25 17:59:22 +0900 | [diff] [blame] | 117 | int pos, vector; |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 118 | |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 119 | cpus_and(mask, domain, cpu_online_map); |
| 120 | if (cpus_empty(mask)) |
| 121 | return -EINVAL; |
| 122 | |
| 123 | for (pos = 0; pos < IA64_NUM_DEVICE_VECTORS; pos++) { |
Kenji Kaneshige | 6ffbc823 | 2007-07-25 17:59:22 +0900 | [diff] [blame] | 124 | vector = IA64_FIRST_DEVICE_VECTOR + pos; |
| 125 | cpus_and(mask, domain, vector_table[vector]); |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 126 | if (!cpus_empty(mask)) |
| 127 | continue; |
Kenji Kaneshige | 6ffbc823 | 2007-07-25 17:59:22 +0900 | [diff] [blame] | 128 | return vector; |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 129 | } |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 130 | return -ENOSPC; |
| 131 | } |
| 132 | |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 133 | static int __bind_irq_vector(int irq, int vector, cpumask_t domain) |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 134 | { |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 135 | cpumask_t mask; |
Kenji Kaneshige | 6ffbc823 | 2007-07-25 17:59:22 +0900 | [diff] [blame] | 136 | int cpu; |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 137 | struct irq_cfg *cfg = &irq_cfg[irq]; |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 138 | |
Kenji Kaneshige | 6bde71e | 2007-07-26 15:30:45 +0900 | [diff] [blame] | 139 | BUG_ON((unsigned)irq >= NR_IRQS); |
| 140 | BUG_ON((unsigned)vector >= IA64_NUM_VECTORS); |
| 141 | |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 142 | cpus_and(mask, domain, cpu_online_map); |
| 143 | if (cpus_empty(mask)) |
| 144 | return -EINVAL; |
| 145 | if ((cfg->vector == vector) && cpus_equal(cfg->domain, domain)) |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 146 | return 0; |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 147 | if (cfg->vector != IRQ_VECTOR_UNASSIGNED) |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 148 | return -EBUSY; |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 149 | for_each_cpu_mask(cpu, mask) |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 150 | per_cpu(vector_irq, cpu)[vector] = irq; |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 151 | cfg->vector = vector; |
| 152 | cfg->domain = domain; |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 153 | irq_status[irq] = IRQ_USED; |
Kenji Kaneshige | 6ffbc823 | 2007-07-25 17:59:22 +0900 | [diff] [blame] | 154 | cpus_or(vector_table[vector], vector_table[vector], domain); |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 155 | return 0; |
| 156 | } |
| 157 | |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 158 | int bind_irq_vector(int irq, int vector, cpumask_t domain) |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 159 | { |
| 160 | unsigned long flags; |
| 161 | int ret; |
| 162 | |
| 163 | spin_lock_irqsave(&vector_lock, flags); |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 164 | ret = __bind_irq_vector(irq, vector, domain); |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 165 | spin_unlock_irqrestore(&vector_lock, flags); |
| 166 | return ret; |
| 167 | } |
| 168 | |
Yasuaki Ishimatsu | cd378f1 | 2007-07-17 21:22:48 +0900 | [diff] [blame] | 169 | static void __clear_irq_vector(int irq) |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 170 | { |
Kenji Kaneshige | 6ffbc823 | 2007-07-25 17:59:22 +0900 | [diff] [blame] | 171 | int vector, cpu; |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 172 | cpumask_t mask; |
| 173 | cpumask_t domain; |
| 174 | struct irq_cfg *cfg = &irq_cfg[irq]; |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 175 | |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 176 | BUG_ON((unsigned)irq >= NR_IRQS); |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 177 | BUG_ON(cfg->vector == IRQ_VECTOR_UNASSIGNED); |
| 178 | vector = cfg->vector; |
| 179 | domain = cfg->domain; |
| 180 | cpus_and(mask, cfg->domain, cpu_online_map); |
| 181 | for_each_cpu_mask(cpu, mask) |
Kenji Kaneshige | 17764d2 | 2007-08-28 16:01:21 -0700 | [diff] [blame] | 182 | per_cpu(vector_irq, cpu)[vector] = -1; |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 183 | cfg->vector = IRQ_VECTOR_UNASSIGNED; |
| 184 | cfg->domain = CPU_MASK_NONE; |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 185 | irq_status[irq] = IRQ_UNUSED; |
Kenji Kaneshige | 6ffbc823 | 2007-07-25 17:59:22 +0900 | [diff] [blame] | 186 | cpus_andnot(vector_table[vector], vector_table[vector], domain); |
Yasuaki Ishimatsu | cd378f1 | 2007-07-17 21:22:48 +0900 | [diff] [blame] | 187 | } |
| 188 | |
| 189 | static void clear_irq_vector(int irq) |
| 190 | { |
| 191 | unsigned long flags; |
| 192 | |
| 193 | spin_lock_irqsave(&vector_lock, flags); |
| 194 | __clear_irq_vector(irq); |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 195 | spin_unlock_irqrestore(&vector_lock, flags); |
| 196 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 197 | |
| 198 | int |
Kenji Kaneshige | 3b5cc09 | 2005-07-10 21:49:00 -0700 | [diff] [blame] | 199 | assign_irq_vector (int irq) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 200 | { |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 201 | unsigned long flags; |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 202 | int vector, cpu; |
Kenji Kaneshige | 373167e | 2007-08-22 19:28:36 +0900 | [diff] [blame] | 203 | cpumask_t domain = CPU_MASK_NONE; |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 204 | |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 205 | vector = -ENOSPC; |
| 206 | |
| 207 | spin_lock_irqsave(&vector_lock, flags); |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 208 | for_each_online_cpu(cpu) { |
| 209 | domain = vector_allocation_domain(cpu); |
| 210 | vector = find_unassigned_vector(domain); |
| 211 | if (vector >= 0) |
| 212 | break; |
| 213 | } |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 214 | if (vector < 0) |
| 215 | goto out; |
Yasuaki Ishimatsu | 8f5ad1a | 2007-07-24 22:09:09 +0900 | [diff] [blame] | 216 | if (irq == AUTO_ASSIGN) |
| 217 | irq = vector; |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 218 | BUG_ON(__bind_irq_vector(irq, vector, domain)); |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 219 | out: |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 220 | spin_unlock_irqrestore(&vector_lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 221 | return vector; |
| 222 | } |
| 223 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 224 | void |
| 225 | free_irq_vector (int vector) |
| 226 | { |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 227 | if (vector < IA64_FIRST_DEVICE_VECTOR || |
| 228 | vector > IA64_LAST_DEVICE_VECTOR) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 229 | return; |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 230 | clear_irq_vector(vector); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 231 | } |
| 232 | |
Mark Maule | 1008307 | 2006-04-14 16:03:49 -0500 | [diff] [blame] | 233 | int |
| 234 | reserve_irq_vector (int vector) |
| 235 | { |
Mark Maule | 1008307 | 2006-04-14 16:03:49 -0500 | [diff] [blame] | 236 | if (vector < IA64_FIRST_DEVICE_VECTOR || |
| 237 | vector > IA64_LAST_DEVICE_VECTOR) |
| 238 | return -EINVAL; |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 239 | return !!bind_irq_vector(vector, vector, CPU_MASK_ALL); |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 240 | } |
Mark Maule | 1008307 | 2006-04-14 16:03:49 -0500 | [diff] [blame] | 241 | |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 242 | /* |
| 243 | * Initialize vector_irq on a new cpu. This function must be called |
| 244 | * with vector_lock held. |
| 245 | */ |
| 246 | void __setup_vector_irq(int cpu) |
| 247 | { |
| 248 | int irq, vector; |
| 249 | |
| 250 | /* Clear vector_irq */ |
| 251 | for (vector = 0; vector < IA64_NUM_VECTORS; ++vector) |
Kenji Kaneshige | 17764d2 | 2007-08-28 16:01:21 -0700 | [diff] [blame] | 252 | per_cpu(vector_irq, cpu)[vector] = -1; |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 253 | /* Mark the inuse vectors */ |
| 254 | for (irq = 0; irq < NR_IRQS; ++irq) { |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 255 | if (!cpu_isset(cpu, irq_cfg[irq].domain)) |
| 256 | continue; |
| 257 | vector = irq_to_vector(irq); |
| 258 | per_cpu(vector_irq, cpu)[vector] = irq; |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 259 | } |
| 260 | } |
| 261 | |
Yasuaki Ishimatsu | e5bd762 | 2007-07-17 21:23:03 +0900 | [diff] [blame] | 262 | #if defined(CONFIG_SMP) && (defined(CONFIG_IA64_GENERIC) || defined(CONFIG_IA64_DIG)) |
Kenji Kaneshige | a6cd6322 | 2008-02-25 14:32:22 +0900 | [diff] [blame^] | 263 | #define IA64_IRQ_MOVE_VECTOR IA64_DEF_FIRST_DEVICE_VECTOR |
| 264 | |
Yasuaki Ishimatsu | d080d39 | 2007-07-17 21:22:55 +0900 | [diff] [blame] | 265 | static enum vector_domain_type { |
| 266 | VECTOR_DOMAIN_NONE, |
| 267 | VECTOR_DOMAIN_PERCPU |
| 268 | } vector_domain_type = VECTOR_DOMAIN_NONE; |
| 269 | |
| 270 | static cpumask_t vector_allocation_domain(int cpu) |
| 271 | { |
| 272 | if (vector_domain_type == VECTOR_DOMAIN_PERCPU) |
| 273 | return cpumask_of_cpu(cpu); |
| 274 | return CPU_MASK_ALL; |
| 275 | } |
| 276 | |
Kenji Kaneshige | a6cd6322 | 2008-02-25 14:32:22 +0900 | [diff] [blame^] | 277 | static int __irq_prepare_move(int irq, int cpu) |
| 278 | { |
| 279 | struct irq_cfg *cfg = &irq_cfg[irq]; |
| 280 | int vector; |
| 281 | cpumask_t domain; |
| 282 | |
| 283 | if (cfg->move_in_progress || cfg->move_cleanup_count) |
| 284 | return -EBUSY; |
| 285 | if (cfg->vector == IRQ_VECTOR_UNASSIGNED || !cpu_online(cpu)) |
| 286 | return -EINVAL; |
| 287 | if (cpu_isset(cpu, cfg->domain)) |
| 288 | return 0; |
| 289 | domain = vector_allocation_domain(cpu); |
| 290 | vector = find_unassigned_vector(domain); |
| 291 | if (vector < 0) |
| 292 | return -ENOSPC; |
| 293 | cfg->move_in_progress = 1; |
| 294 | cfg->old_domain = cfg->domain; |
| 295 | cfg->vector = IRQ_VECTOR_UNASSIGNED; |
| 296 | cfg->domain = CPU_MASK_NONE; |
| 297 | BUG_ON(__bind_irq_vector(irq, vector, domain)); |
| 298 | return 0; |
| 299 | } |
| 300 | |
| 301 | int irq_prepare_move(int irq, int cpu) |
| 302 | { |
| 303 | unsigned long flags; |
| 304 | int ret; |
| 305 | |
| 306 | spin_lock_irqsave(&vector_lock, flags); |
| 307 | ret = __irq_prepare_move(irq, cpu); |
| 308 | spin_unlock_irqrestore(&vector_lock, flags); |
| 309 | return ret; |
| 310 | } |
| 311 | |
| 312 | void irq_complete_move(unsigned irq) |
| 313 | { |
| 314 | struct irq_cfg *cfg = &irq_cfg[irq]; |
| 315 | cpumask_t cleanup_mask; |
| 316 | int i; |
| 317 | |
| 318 | if (likely(!cfg->move_in_progress)) |
| 319 | return; |
| 320 | |
| 321 | if (unlikely(cpu_isset(smp_processor_id(), cfg->old_domain))) |
| 322 | return; |
| 323 | |
| 324 | cpus_and(cleanup_mask, cfg->old_domain, cpu_online_map); |
| 325 | cfg->move_cleanup_count = cpus_weight(cleanup_mask); |
| 326 | for_each_cpu_mask(i, cleanup_mask) |
| 327 | platform_send_ipi(i, IA64_IRQ_MOVE_VECTOR, IA64_IPI_DM_INT, 0); |
| 328 | cfg->move_in_progress = 0; |
| 329 | } |
| 330 | |
| 331 | static irqreturn_t smp_irq_move_cleanup_interrupt(int irq, void *dev_id) |
| 332 | { |
| 333 | int me = smp_processor_id(); |
| 334 | ia64_vector vector; |
| 335 | unsigned long flags; |
| 336 | |
| 337 | for (vector = IA64_FIRST_DEVICE_VECTOR; |
| 338 | vector < IA64_LAST_DEVICE_VECTOR; vector++) { |
| 339 | int irq; |
| 340 | struct irq_desc *desc; |
| 341 | struct irq_cfg *cfg; |
| 342 | irq = __get_cpu_var(vector_irq)[vector]; |
| 343 | if (irq < 0) |
| 344 | continue; |
| 345 | |
| 346 | desc = irq_desc + irq; |
| 347 | cfg = irq_cfg + irq; |
| 348 | spin_lock(&desc->lock); |
| 349 | if (!cfg->move_cleanup_count) |
| 350 | goto unlock; |
| 351 | |
| 352 | if (!cpu_isset(me, cfg->old_domain)) |
| 353 | goto unlock; |
| 354 | |
| 355 | spin_lock_irqsave(&vector_lock, flags); |
| 356 | __get_cpu_var(vector_irq)[vector] = -1; |
| 357 | cpu_clear(me, vector_table[vector]); |
| 358 | spin_unlock_irqrestore(&vector_lock, flags); |
| 359 | cfg->move_cleanup_count--; |
| 360 | unlock: |
| 361 | spin_unlock(&desc->lock); |
| 362 | } |
| 363 | return IRQ_HANDLED; |
| 364 | } |
| 365 | |
| 366 | static struct irqaction irq_move_irqaction = { |
| 367 | .handler = smp_irq_move_cleanup_interrupt, |
| 368 | .flags = IRQF_DISABLED, |
| 369 | .name = "irq_move" |
| 370 | }; |
| 371 | |
Yasuaki Ishimatsu | d080d39 | 2007-07-17 21:22:55 +0900 | [diff] [blame] | 372 | static int __init parse_vector_domain(char *arg) |
| 373 | { |
| 374 | if (!arg) |
| 375 | return -EINVAL; |
| 376 | if (!strcmp(arg, "percpu")) { |
| 377 | vector_domain_type = VECTOR_DOMAIN_PERCPU; |
| 378 | no_int_routing = 1; |
| 379 | } |
Kenji Kaneshige | 074ff85 | 2007-07-26 15:32:38 +0900 | [diff] [blame] | 380 | return 0; |
Yasuaki Ishimatsu | d080d39 | 2007-07-17 21:22:55 +0900 | [diff] [blame] | 381 | } |
| 382 | early_param("vector", parse_vector_domain); |
| 383 | #else |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 384 | static cpumask_t vector_allocation_domain(int cpu) |
| 385 | { |
| 386 | return CPU_MASK_ALL; |
| 387 | } |
Yasuaki Ishimatsu | d080d39 | 2007-07-17 21:22:55 +0900 | [diff] [blame] | 388 | #endif |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 389 | |
| 390 | |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 391 | void destroy_and_reserve_irq(unsigned int irq) |
| 392 | { |
Kenji Kaneshige | 216fcd2 | 2007-07-30 11:56:30 +0900 | [diff] [blame] | 393 | unsigned long flags; |
| 394 | |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 395 | dynamic_irq_cleanup(irq); |
| 396 | |
Kenji Kaneshige | 216fcd2 | 2007-07-30 11:56:30 +0900 | [diff] [blame] | 397 | spin_lock_irqsave(&vector_lock, flags); |
| 398 | __clear_irq_vector(irq); |
| 399 | irq_status[irq] = IRQ_RSVD; |
| 400 | spin_unlock_irqrestore(&vector_lock, flags); |
Mark Maule | 1008307 | 2006-04-14 16:03:49 -0500 | [diff] [blame] | 401 | } |
| 402 | |
Eric W. Biederman | b6cf258 | 2006-10-04 02:16:38 -0700 | [diff] [blame] | 403 | /* |
| 404 | * Dynamic irq allocate and deallocation for MSI |
| 405 | */ |
| 406 | int create_irq(void) |
| 407 | { |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 408 | unsigned long flags; |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 409 | int irq, vector, cpu; |
Kenji Kaneshige | 373167e | 2007-08-22 19:28:36 +0900 | [diff] [blame] | 410 | cpumask_t domain = CPU_MASK_NONE; |
Eric W. Biederman | b6cf258 | 2006-10-04 02:16:38 -0700 | [diff] [blame] | 411 | |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 412 | irq = vector = -ENOSPC; |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 413 | spin_lock_irqsave(&vector_lock, flags); |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 414 | for_each_online_cpu(cpu) { |
| 415 | domain = vector_allocation_domain(cpu); |
| 416 | vector = find_unassigned_vector(domain); |
| 417 | if (vector >= 0) |
| 418 | break; |
| 419 | } |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 420 | if (vector < 0) |
| 421 | goto out; |
| 422 | irq = find_unassigned_irq(); |
| 423 | if (irq < 0) |
| 424 | goto out; |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 425 | BUG_ON(__bind_irq_vector(irq, vector, domain)); |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 426 | out: |
| 427 | spin_unlock_irqrestore(&vector_lock, flags); |
| 428 | if (irq >= 0) |
| 429 | dynamic_irq_init(irq); |
| 430 | return irq; |
Eric W. Biederman | b6cf258 | 2006-10-04 02:16:38 -0700 | [diff] [blame] | 431 | } |
| 432 | |
| 433 | void destroy_irq(unsigned int irq) |
| 434 | { |
| 435 | dynamic_irq_cleanup(irq); |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 436 | clear_irq_vector(irq); |
Eric W. Biederman | b6cf258 | 2006-10-04 02:16:38 -0700 | [diff] [blame] | 437 | } |
| 438 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 439 | #ifdef CONFIG_SMP |
| 440 | # define IS_RESCHEDULE(vec) (vec == IA64_IPI_RESCHEDULE) |
Jack Steiner | 3be44b9 | 2007-05-08 14:50:43 -0700 | [diff] [blame] | 441 | # define IS_LOCAL_TLB_FLUSH(vec) (vec == IA64_IPI_LOCAL_TLB_FLUSH) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 442 | #else |
| 443 | # define IS_RESCHEDULE(vec) (0) |
Jack Steiner | 3be44b9 | 2007-05-08 14:50:43 -0700 | [diff] [blame] | 444 | # define IS_LOCAL_TLB_FLUSH(vec) (0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 445 | #endif |
| 446 | /* |
| 447 | * That's where the IVT branches when we get an external |
| 448 | * interrupt. This branches to the correct hardware IRQ handler via |
| 449 | * function ptr. |
| 450 | */ |
| 451 | void |
| 452 | ia64_handle_irq (ia64_vector vector, struct pt_regs *regs) |
| 453 | { |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 454 | struct pt_regs *old_regs = set_irq_regs(regs); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 455 | unsigned long saved_tpr; |
| 456 | |
| 457 | #if IRQ_DEBUG |
| 458 | { |
| 459 | unsigned long bsp, sp; |
| 460 | |
| 461 | /* |
| 462 | * Note: if the interrupt happened while executing in |
| 463 | * the context switch routine (ia64_switch_to), we may |
| 464 | * get a spurious stack overflow here. This is |
| 465 | * because the register and the memory stack are not |
| 466 | * switched atomically. |
| 467 | */ |
| 468 | bsp = ia64_getreg(_IA64_REG_AR_BSP); |
| 469 | sp = ia64_getreg(_IA64_REG_SP); |
| 470 | |
| 471 | if ((sp - bsp) < 1024) { |
| 472 | static unsigned char count; |
| 473 | static long last_time; |
| 474 | |
| 475 | if (jiffies - last_time > 5*HZ) |
| 476 | count = 0; |
| 477 | if (++count < 5) { |
| 478 | last_time = jiffies; |
| 479 | printk("ia64_handle_irq: DANGER: less than " |
| 480 | "1KB of free stack space!!\n" |
| 481 | "(bsp=0x%lx, sp=%lx)\n", bsp, sp); |
| 482 | } |
| 483 | } |
| 484 | } |
| 485 | #endif /* IRQ_DEBUG */ |
| 486 | |
| 487 | /* |
| 488 | * Always set TPR to limit maximum interrupt nesting depth to |
| 489 | * 16 (without this, it would be ~240, which could easily lead |
| 490 | * to kernel stack overflows). |
| 491 | */ |
| 492 | irq_enter(); |
| 493 | saved_tpr = ia64_getreg(_IA64_REG_CR_TPR); |
| 494 | ia64_srlz_d(); |
| 495 | while (vector != IA64_SPURIOUS_INT_VECTOR) { |
Jack Steiner | 3be44b9 | 2007-05-08 14:50:43 -0700 | [diff] [blame] | 496 | if (unlikely(IS_LOCAL_TLB_FLUSH(vector))) { |
| 497 | smp_local_flush_tlb(); |
| 498 | kstat_this_cpu.irqs[vector]++; |
| 499 | } else if (unlikely(IS_RESCHEDULE(vector))) |
| 500 | kstat_this_cpu.irqs[vector]++; |
Jack Steiner | 9b3377f | 2006-10-16 16:17:43 -0500 | [diff] [blame] | 501 | else { |
Kenji Kaneshige | 17764d2 | 2007-08-28 16:01:21 -0700 | [diff] [blame] | 502 | int irq = local_vector_to_irq(vector); |
| 503 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 504 | ia64_setreg(_IA64_REG_CR_TPR, vector); |
| 505 | ia64_srlz_d(); |
| 506 | |
Kenji Kaneshige | 17764d2 | 2007-08-28 16:01:21 -0700 | [diff] [blame] | 507 | if (unlikely(irq < 0)) { |
| 508 | printk(KERN_ERR "%s: Unexpected interrupt " |
| 509 | "vector %d on CPU %d is not mapped " |
| 510 | "to any IRQ!\n", __FUNCTION__, vector, |
| 511 | smp_processor_id()); |
| 512 | } else |
| 513 | generic_handle_irq(irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 514 | |
| 515 | /* |
| 516 | * Disable interrupts and send EOI: |
| 517 | */ |
| 518 | local_irq_disable(); |
| 519 | ia64_setreg(_IA64_REG_CR_TPR, saved_tpr); |
| 520 | } |
| 521 | ia64_eoi(); |
| 522 | vector = ia64_get_ivr(); |
| 523 | } |
| 524 | /* |
| 525 | * This must be done *after* the ia64_eoi(). For example, the keyboard softirq |
| 526 | * handler needs to be able to wait for further keyboard interrupts, which can't |
| 527 | * come through until ia64_eoi() has been done. |
| 528 | */ |
| 529 | irq_exit(); |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 530 | set_irq_regs(old_regs); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 531 | } |
| 532 | |
| 533 | #ifdef CONFIG_HOTPLUG_CPU |
| 534 | /* |
| 535 | * This function emulates a interrupt processing when a cpu is about to be |
| 536 | * brought down. |
| 537 | */ |
| 538 | void ia64_process_pending_intr(void) |
| 539 | { |
| 540 | ia64_vector vector; |
| 541 | unsigned long saved_tpr; |
| 542 | extern unsigned int vectors_in_migration[NR_IRQS]; |
| 543 | |
| 544 | vector = ia64_get_ivr(); |
| 545 | |
| 546 | irq_enter(); |
| 547 | saved_tpr = ia64_getreg(_IA64_REG_CR_TPR); |
| 548 | ia64_srlz_d(); |
| 549 | |
| 550 | /* |
| 551 | * Perform normal interrupt style processing |
| 552 | */ |
| 553 | while (vector != IA64_SPURIOUS_INT_VECTOR) { |
Jack Steiner | 3be44b9 | 2007-05-08 14:50:43 -0700 | [diff] [blame] | 554 | if (unlikely(IS_LOCAL_TLB_FLUSH(vector))) { |
| 555 | smp_local_flush_tlb(); |
| 556 | kstat_this_cpu.irqs[vector]++; |
| 557 | } else if (unlikely(IS_RESCHEDULE(vector))) |
| 558 | kstat_this_cpu.irqs[vector]++; |
Jack Steiner | 9b3377f | 2006-10-16 16:17:43 -0500 | [diff] [blame] | 559 | else { |
Tony Luck | 8c1addb | 2006-10-06 10:09:41 -0700 | [diff] [blame] | 560 | struct pt_regs *old_regs = set_irq_regs(NULL); |
Kenji Kaneshige | 17764d2 | 2007-08-28 16:01:21 -0700 | [diff] [blame] | 561 | int irq = local_vector_to_irq(vector); |
Tony Luck | 8c1addb | 2006-10-06 10:09:41 -0700 | [diff] [blame] | 562 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 563 | ia64_setreg(_IA64_REG_CR_TPR, vector); |
| 564 | ia64_srlz_d(); |
| 565 | |
| 566 | /* |
| 567 | * Now try calling normal ia64_handle_irq as it would have got called |
| 568 | * from a real intr handler. Try passing null for pt_regs, hopefully |
| 569 | * it will work. I hope it works!. |
| 570 | * Probably could shared code. |
| 571 | */ |
Kenji Kaneshige | 17764d2 | 2007-08-28 16:01:21 -0700 | [diff] [blame] | 572 | if (unlikely(irq < 0)) { |
| 573 | printk(KERN_ERR "%s: Unexpected interrupt " |
| 574 | "vector %d on CPU %d not being mapped " |
| 575 | "to any IRQ!!\n", __FUNCTION__, vector, |
| 576 | smp_processor_id()); |
| 577 | } else { |
| 578 | vectors_in_migration[irq]=0; |
| 579 | generic_handle_irq(irq); |
| 580 | } |
Tony Luck | 8c1addb | 2006-10-06 10:09:41 -0700 | [diff] [blame] | 581 | set_irq_regs(old_regs); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 582 | |
| 583 | /* |
| 584 | * Disable interrupts and send EOI |
| 585 | */ |
| 586 | local_irq_disable(); |
| 587 | ia64_setreg(_IA64_REG_CR_TPR, saved_tpr); |
| 588 | } |
| 589 | ia64_eoi(); |
| 590 | vector = ia64_get_ivr(); |
| 591 | } |
| 592 | irq_exit(); |
| 593 | } |
| 594 | #endif |
| 595 | |
| 596 | |
| 597 | #ifdef CONFIG_SMP |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 598 | |
Jack Steiner | 9b3377f | 2006-10-16 16:17:43 -0500 | [diff] [blame] | 599 | static irqreturn_t dummy_handler (int irq, void *dev_id) |
| 600 | { |
| 601 | BUG(); |
| 602 | } |
Jack Steiner | 3be44b9 | 2007-05-08 14:50:43 -0700 | [diff] [blame] | 603 | extern irqreturn_t handle_IPI (int irq, void *dev_id); |
Jack Steiner | 9b3377f | 2006-10-16 16:17:43 -0500 | [diff] [blame] | 604 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 605 | static struct irqaction ipi_irqaction = { |
| 606 | .handler = handle_IPI, |
Thomas Gleixner | 121a422 | 2006-07-01 19:29:17 -0700 | [diff] [blame] | 607 | .flags = IRQF_DISABLED, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 608 | .name = "IPI" |
| 609 | }; |
Jack Steiner | 9b3377f | 2006-10-16 16:17:43 -0500 | [diff] [blame] | 610 | |
| 611 | static struct irqaction resched_irqaction = { |
| 612 | .handler = dummy_handler, |
Thomas Gleixner | 38515e9 | 2007-02-14 00:33:16 -0800 | [diff] [blame] | 613 | .flags = IRQF_DISABLED, |
Jack Steiner | 9b3377f | 2006-10-16 16:17:43 -0500 | [diff] [blame] | 614 | .name = "resched" |
| 615 | }; |
Jack Steiner | 3be44b9 | 2007-05-08 14:50:43 -0700 | [diff] [blame] | 616 | |
| 617 | static struct irqaction tlb_irqaction = { |
| 618 | .handler = dummy_handler, |
akpm@linux-foundation.org | 5329571 | 2007-05-09 00:43:17 -0700 | [diff] [blame] | 619 | .flags = IRQF_DISABLED, |
Jack Steiner | 3be44b9 | 2007-05-08 14:50:43 -0700 | [diff] [blame] | 620 | .name = "tlb_flush" |
| 621 | }; |
| 622 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 623 | #endif |
| 624 | |
| 625 | void |
| 626 | register_percpu_irq (ia64_vector vec, struct irqaction *action) |
| 627 | { |
| 628 | irq_desc_t *desc; |
| 629 | unsigned int irq; |
| 630 | |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 631 | irq = vec; |
Yasuaki Ishimatsu | 4994be1 | 2007-07-17 21:22:33 +0900 | [diff] [blame] | 632 | BUG_ON(bind_irq_vector(irq, vec, CPU_MASK_ALL)); |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame] | 633 | desc = irq_desc + irq; |
| 634 | desc->status |= IRQ_PER_CPU; |
| 635 | desc->chip = &irq_type_ia64_lsapic; |
| 636 | if (action) |
| 637 | setup_irq(irq, action); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 638 | } |
| 639 | |
| 640 | void __init |
| 641 | init_IRQ (void) |
| 642 | { |
| 643 | register_percpu_irq(IA64_SPURIOUS_INT_VECTOR, NULL); |
| 644 | #ifdef CONFIG_SMP |
| 645 | register_percpu_irq(IA64_IPI_VECTOR, &ipi_irqaction); |
Jack Steiner | 9b3377f | 2006-10-16 16:17:43 -0500 | [diff] [blame] | 646 | register_percpu_irq(IA64_IPI_RESCHEDULE, &resched_irqaction); |
Jack Steiner | 3be44b9 | 2007-05-08 14:50:43 -0700 | [diff] [blame] | 647 | register_percpu_irq(IA64_IPI_LOCAL_TLB_FLUSH, &tlb_irqaction); |
Kenji Kaneshige | a6cd6322 | 2008-02-25 14:32:22 +0900 | [diff] [blame^] | 648 | #if defined(CONFIG_IA64_GENERIC) || defined(CONFIG_IA64_DIG) |
| 649 | if (vector_domain_type != VECTOR_DOMAIN_NONE) { |
| 650 | BUG_ON(IA64_FIRST_DEVICE_VECTOR != IA64_IRQ_MOVE_VECTOR); |
| 651 | IA64_FIRST_DEVICE_VECTOR++; |
| 652 | register_percpu_irq(IA64_IRQ_MOVE_VECTOR, &irq_move_irqaction); |
| 653 | } |
| 654 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 655 | #endif |
| 656 | #ifdef CONFIG_PERFMON |
| 657 | pfm_init_percpu(); |
| 658 | #endif |
| 659 | platform_irq_init(); |
| 660 | } |
| 661 | |
| 662 | void |
| 663 | ia64_send_ipi (int cpu, int vector, int delivery_mode, int redirect) |
| 664 | { |
| 665 | void __iomem *ipi_addr; |
| 666 | unsigned long ipi_data; |
| 667 | unsigned long phys_cpu_id; |
| 668 | |
| 669 | #ifdef CONFIG_SMP |
| 670 | phys_cpu_id = cpu_physical_id(cpu); |
| 671 | #else |
| 672 | phys_cpu_id = (ia64_getreg(_IA64_REG_CR_LID) >> 16) & 0xffff; |
| 673 | #endif |
| 674 | |
| 675 | /* |
| 676 | * cpu number is in 8bit ID and 8bit EID |
| 677 | */ |
| 678 | |
| 679 | ipi_data = (delivery_mode << 8) | (vector & 0xff); |
| 680 | ipi_addr = ipi_base_addr + ((phys_cpu_id << 4) | ((redirect & 1) << 3)); |
| 681 | |
| 682 | writeq(ipi_data, ipi_addr); |
| 683 | } |