Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 1 | /* |
| 2 | * edac_mc kernel module |
Doug Thompson | 49c0dab7 | 2006-07-10 04:45:19 -0700 | [diff] [blame] | 3 | * (C) 2005, 2006 Linux Networx (http://lnxi.com) |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 4 | * This file may be distributed under the terms of the |
| 5 | * GNU General Public License. |
| 6 | * |
| 7 | * Written by Thayne Harbaugh |
| 8 | * Based on work by Dan Hollis <goemon at anime dot net> and others. |
| 9 | * http://www.anime.net/~goemon/linux-ecc/ |
| 10 | * |
| 11 | * Modified by Dave Peterson and Doug Thompson |
| 12 | * |
| 13 | */ |
| 14 | |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 15 | #include <linux/module.h> |
| 16 | #include <linux/proc_fs.h> |
| 17 | #include <linux/kernel.h> |
| 18 | #include <linux/types.h> |
| 19 | #include <linux/smp.h> |
| 20 | #include <linux/init.h> |
| 21 | #include <linux/sysctl.h> |
| 22 | #include <linux/highmem.h> |
| 23 | #include <linux/timer.h> |
| 24 | #include <linux/slab.h> |
| 25 | #include <linux/jiffies.h> |
| 26 | #include <linux/spinlock.h> |
| 27 | #include <linux/list.h> |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 28 | #include <linux/ctype.h> |
Dave Jiang | c0d1217 | 2007-07-19 01:49:46 -0700 | [diff] [blame] | 29 | #include <linux/edac.h> |
Mauro Carvalho Chehab | 53f2d02 | 2012-02-23 08:10:34 -0300 | [diff] [blame] | 30 | #include <linux/bitops.h> |
Linus Torvalds | 7c0f6ba | 2016-12-24 11:46:01 -0800 | [diff] [blame] | 31 | #include <linux/uaccess.h> |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 32 | #include <asm/page.h> |
Mauro Carvalho Chehab | 78d88e8 | 2016-10-29 15:16:34 -0200 | [diff] [blame] | 33 | #include "edac_mc.h" |
Douglas Thompson | 7c9281d | 2007-07-19 01:49:33 -0700 | [diff] [blame] | 34 | #include "edac_module.h" |
Mauro Carvalho Chehab | 53f2d02 | 2012-02-23 08:10:34 -0300 | [diff] [blame] | 35 | #include <ras/ras_event.h> |
| 36 | |
Borislav Petkov | b01aec9 | 2015-05-21 19:59:31 +0200 | [diff] [blame] | 37 | #ifdef CONFIG_EDAC_ATOMIC_SCRUB |
| 38 | #include <asm/edac.h> |
| 39 | #else |
| 40 | #define edac_atomic_scrub(va, size) do { } while (0) |
| 41 | #endif |
| 42 | |
Borislav Petkov | 8c22b4f | 2017-01-26 22:18:12 +0100 | [diff] [blame] | 43 | int edac_op_state = EDAC_OPSTATE_INVAL; |
| 44 | EXPORT_SYMBOL_GPL(edac_op_state); |
| 45 | |
Borislav Petkov | fee27d7 | 2017-02-04 17:42:03 +0100 | [diff] [blame] | 46 | static int edac_report = EDAC_REPORTING_ENABLED; |
| 47 | |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 48 | /* lock to memory controller's control array */ |
Matthias Kaehlcke | 63b7df9 | 2007-07-19 01:49:38 -0700 | [diff] [blame] | 49 | static DEFINE_MUTEX(mem_ctls_mutex); |
Robert P. J. Day | ff6ac2a | 2008-04-29 01:03:17 -0700 | [diff] [blame] | 50 | static LIST_HEAD(mc_devices); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 51 | |
Mauro Carvalho Chehab | 80cc7d8 | 2012-10-31 10:42:29 -0300 | [diff] [blame] | 52 | /* |
| 53 | * Used to lock EDAC MC to just one module, avoiding two drivers e. g. |
| 54 | * apei/ghes and i7core_edac to be used at the same time. |
| 55 | */ |
Toshi Kani | 3877c7d | 2017-08-23 16:54:46 -0600 | [diff] [blame] | 56 | static const char *edac_mc_owner; |
Mauro Carvalho Chehab | 80cc7d8 | 2012-10-31 10:42:29 -0300 | [diff] [blame] | 57 | |
Borislav Petkov | bffc7de | 2017-02-04 18:10:14 +0100 | [diff] [blame] | 58 | int edac_get_report_status(void) |
Borislav Petkov | fee27d7 | 2017-02-04 17:42:03 +0100 | [diff] [blame] | 59 | { |
| 60 | return edac_report; |
| 61 | } |
Borislav Petkov | bffc7de | 2017-02-04 18:10:14 +0100 | [diff] [blame] | 62 | EXPORT_SYMBOL_GPL(edac_get_report_status); |
Borislav Petkov | fee27d7 | 2017-02-04 17:42:03 +0100 | [diff] [blame] | 63 | |
Borislav Petkov | bffc7de | 2017-02-04 18:10:14 +0100 | [diff] [blame] | 64 | void edac_set_report_status(int new) |
Borislav Petkov | fee27d7 | 2017-02-04 17:42:03 +0100 | [diff] [blame] | 65 | { |
| 66 | if (new == EDAC_REPORTING_ENABLED || |
| 67 | new == EDAC_REPORTING_DISABLED || |
| 68 | new == EDAC_REPORTING_FORCE) |
| 69 | edac_report = new; |
| 70 | } |
Borislav Petkov | bffc7de | 2017-02-04 18:10:14 +0100 | [diff] [blame] | 71 | EXPORT_SYMBOL_GPL(edac_set_report_status); |
Borislav Petkov | fee27d7 | 2017-02-04 17:42:03 +0100 | [diff] [blame] | 72 | |
| 73 | static int edac_report_set(const char *str, const struct kernel_param *kp) |
| 74 | { |
| 75 | if (!str) |
| 76 | return -EINVAL; |
| 77 | |
| 78 | if (!strncmp(str, "on", 2)) |
| 79 | edac_report = EDAC_REPORTING_ENABLED; |
| 80 | else if (!strncmp(str, "off", 3)) |
| 81 | edac_report = EDAC_REPORTING_DISABLED; |
| 82 | else if (!strncmp(str, "force", 5)) |
| 83 | edac_report = EDAC_REPORTING_FORCE; |
| 84 | |
| 85 | return 0; |
| 86 | } |
| 87 | |
| 88 | static int edac_report_get(char *buffer, const struct kernel_param *kp) |
| 89 | { |
| 90 | int ret = 0; |
| 91 | |
| 92 | switch (edac_report) { |
| 93 | case EDAC_REPORTING_ENABLED: |
| 94 | ret = sprintf(buffer, "on"); |
| 95 | break; |
| 96 | case EDAC_REPORTING_DISABLED: |
| 97 | ret = sprintf(buffer, "off"); |
| 98 | break; |
| 99 | case EDAC_REPORTING_FORCE: |
| 100 | ret = sprintf(buffer, "force"); |
| 101 | break; |
| 102 | default: |
| 103 | ret = -EINVAL; |
| 104 | break; |
| 105 | } |
| 106 | |
| 107 | return ret; |
| 108 | } |
| 109 | |
| 110 | static const struct kernel_param_ops edac_report_ops = { |
| 111 | .set = edac_report_set, |
| 112 | .get = edac_report_get, |
| 113 | }; |
| 114 | |
| 115 | module_param_cb(edac_report, &edac_report_ops, &edac_report, 0644); |
| 116 | |
Robert Richter | d55c79a | 2019-09-02 12:33:41 +0000 | [diff] [blame] | 117 | unsigned int edac_dimm_info_location(struct dimm_info *dimm, char *buf, |
| 118 | unsigned int len) |
Mauro Carvalho Chehab | 6e84d35 | 2012-04-30 10:24:43 -0300 | [diff] [blame] | 119 | { |
| 120 | struct mem_ctl_info *mci = dimm->mci; |
| 121 | int i, n, count = 0; |
| 122 | char *p = buf; |
| 123 | |
| 124 | for (i = 0; i < mci->n_layers; i++) { |
| 125 | n = snprintf(p, len, "%s %d ", |
| 126 | edac_layer_name[mci->layers[i].type], |
| 127 | dimm->location[i]); |
| 128 | p += n; |
| 129 | len -= n; |
| 130 | count += n; |
| 131 | if (!len) |
| 132 | break; |
| 133 | } |
| 134 | |
| 135 | return count; |
| 136 | } |
| 137 | |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 138 | #ifdef CONFIG_EDAC_DEBUG |
| 139 | |
Mauro Carvalho Chehab | a4b4be3 | 2012-01-27 10:26:13 -0300 | [diff] [blame] | 140 | static void edac_mc_dump_channel(struct rank_info *chan) |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 141 | { |
Mauro Carvalho Chehab | 6e84d35 | 2012-04-30 10:24:43 -0300 | [diff] [blame] | 142 | edac_dbg(4, " channel->chan_idx = %d\n", chan->chan_idx); |
| 143 | edac_dbg(4, " channel = %p\n", chan); |
| 144 | edac_dbg(4, " channel->csrow = %p\n", chan->csrow); |
| 145 | edac_dbg(4, " channel->dimm = %p\n", chan->dimm); |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 146 | } |
| 147 | |
Robert Richter | c498afa | 2019-11-06 09:33:07 +0000 | [diff] [blame] | 148 | static void edac_mc_dump_dimm(struct dimm_info *dimm) |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 149 | { |
Mauro Carvalho Chehab | 6e84d35 | 2012-04-30 10:24:43 -0300 | [diff] [blame] | 150 | char location[80]; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 151 | |
Robert Richter | c498afa | 2019-11-06 09:33:07 +0000 | [diff] [blame] | 152 | if (!dimm->nr_pages) |
| 153 | return; |
| 154 | |
Mauro Carvalho Chehab | 6e84d35 | 2012-04-30 10:24:43 -0300 | [diff] [blame] | 155 | edac_dimm_info_location(dimm, location, sizeof(location)); |
| 156 | |
| 157 | edac_dbg(4, "%s%i: %smapped as virtual row %d, chan %d\n", |
Mauro Carvalho Chehab | 9713fae | 2013-03-11 09:28:48 -0300 | [diff] [blame] | 158 | dimm->mci->csbased ? "rank" : "dimm", |
Robert Richter | c498afa | 2019-11-06 09:33:07 +0000 | [diff] [blame] | 159 | dimm->idx, location, dimm->csrow, dimm->cschannel); |
Mauro Carvalho Chehab | 6e84d35 | 2012-04-30 10:24:43 -0300 | [diff] [blame] | 160 | edac_dbg(4, " dimm = %p\n", dimm); |
| 161 | edac_dbg(4, " dimm->label = '%s'\n", dimm->label); |
| 162 | edac_dbg(4, " dimm->nr_pages = 0x%x\n", dimm->nr_pages); |
| 163 | edac_dbg(4, " dimm->grain = %d\n", dimm->grain); |
| 164 | edac_dbg(4, " dimm->nr_pages = 0x%x\n", dimm->nr_pages); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 165 | } |
| 166 | |
Adrian Bunk | 2da1c11 | 2007-07-19 01:49:32 -0700 | [diff] [blame] | 167 | static void edac_mc_dump_csrow(struct csrow_info *csrow) |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 168 | { |
Mauro Carvalho Chehab | 6e84d35 | 2012-04-30 10:24:43 -0300 | [diff] [blame] | 169 | edac_dbg(4, "csrow->csrow_idx = %d\n", csrow->csrow_idx); |
| 170 | edac_dbg(4, " csrow = %p\n", csrow); |
| 171 | edac_dbg(4, " csrow->first_page = 0x%lx\n", csrow->first_page); |
| 172 | edac_dbg(4, " csrow->last_page = 0x%lx\n", csrow->last_page); |
| 173 | edac_dbg(4, " csrow->page_mask = 0x%lx\n", csrow->page_mask); |
| 174 | edac_dbg(4, " csrow->nr_channels = %d\n", csrow->nr_channels); |
| 175 | edac_dbg(4, " csrow->channels = %p\n", csrow->channels); |
| 176 | edac_dbg(4, " csrow->mci = %p\n", csrow->mci); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 177 | } |
| 178 | |
Adrian Bunk | 2da1c11 | 2007-07-19 01:49:32 -0700 | [diff] [blame] | 179 | static void edac_mc_dump_mci(struct mem_ctl_info *mci) |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 180 | { |
Joe Perches | 956b9ba1 | 2012-04-29 17:08:39 -0300 | [diff] [blame] | 181 | edac_dbg(3, "\tmci = %p\n", mci); |
| 182 | edac_dbg(3, "\tmci->mtype_cap = %lx\n", mci->mtype_cap); |
| 183 | edac_dbg(3, "\tmci->edac_ctl_cap = %lx\n", mci->edac_ctl_cap); |
| 184 | edac_dbg(3, "\tmci->edac_cap = %lx\n", mci->edac_cap); |
| 185 | edac_dbg(4, "\tmci->edac_check = %p\n", mci->edac_check); |
| 186 | edac_dbg(3, "\tmci->nr_csrows = %d, csrows = %p\n", |
| 187 | mci->nr_csrows, mci->csrows); |
| 188 | edac_dbg(3, "\tmci->nr_dimms = %d, dimms = %p\n", |
| 189 | mci->tot_dimms, mci->dimms); |
| 190 | edac_dbg(3, "\tdev = %p\n", mci->pdev); |
| 191 | edac_dbg(3, "\tmod_name:ctl_name = %s:%s\n", |
| 192 | mci->mod_name, mci->ctl_name); |
| 193 | edac_dbg(3, "\tpvt_info = %p\n\n", mci->pvt_info); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 194 | } |
| 195 | |
Borislav Petkov | 24f9a7f | 2010-10-07 18:29:15 +0200 | [diff] [blame] | 196 | #endif /* CONFIG_EDAC_DEBUG */ |
| 197 | |
Borislav Petkov | f4ce6ec | 2014-08-13 23:27:55 +0200 | [diff] [blame] | 198 | const char * const edac_mem_types[] = { |
Tony Luck | d6dd77e | 2018-03-12 11:24:26 -0700 | [diff] [blame] | 199 | [MEM_EMPTY] = "Empty", |
| 200 | [MEM_RESERVED] = "Reserved", |
| 201 | [MEM_UNKNOWN] = "Unknown", |
| 202 | [MEM_FPM] = "FPM", |
| 203 | [MEM_EDO] = "EDO", |
| 204 | [MEM_BEDO] = "BEDO", |
| 205 | [MEM_SDR] = "Unbuffered-SDR", |
| 206 | [MEM_RDR] = "Registered-SDR", |
| 207 | [MEM_DDR] = "Unbuffered-DDR", |
| 208 | [MEM_RDDR] = "Registered-DDR", |
| 209 | [MEM_RMBS] = "RMBS", |
| 210 | [MEM_DDR2] = "Unbuffered-DDR2", |
| 211 | [MEM_FB_DDR2] = "FullyBuffered-DDR2", |
| 212 | [MEM_RDDR2] = "Registered-DDR2", |
| 213 | [MEM_XDR] = "XDR", |
| 214 | [MEM_DDR3] = "Unbuffered-DDR3", |
| 215 | [MEM_RDDR3] = "Registered-DDR3", |
| 216 | [MEM_LRDDR3] = "Load-Reduced-DDR3-RAM", |
| 217 | [MEM_DDR4] = "Unbuffered-DDR4", |
Tony Luck | 001f861 | 2018-03-12 11:24:27 -0700 | [diff] [blame] | 218 | [MEM_RDDR4] = "Registered-DDR4", |
Takashi Iwai | b748f2d | 2018-08-10 16:14:26 +0200 | [diff] [blame] | 219 | [MEM_LRDDR4] = "Load-Reduced-DDR4-RAM", |
Tony Luck | 001f861 | 2018-03-12 11:24:27 -0700 | [diff] [blame] | 220 | [MEM_NVDIMM] = "Non-volatile-RAM", |
Borislav Petkov | 239642f | 2009-11-12 15:33:16 +0100 | [diff] [blame] | 221 | }; |
| 222 | EXPORT_SYMBOL_GPL(edac_mem_types); |
| 223 | |
Mauro Carvalho Chehab | 93e4fe6 | 2012-04-16 10:18:12 -0300 | [diff] [blame] | 224 | /** |
| 225 | * edac_align_ptr - Prepares the pointer offsets for a single-shot allocation |
| 226 | * @p: pointer to a pointer with the memory offset to be used. At |
| 227 | * return, this will be incremented to point to the next offset |
| 228 | * @size: Size of the data structure to be reserved |
| 229 | * @n_elems: Number of elements that should be reserved |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 230 | * |
| 231 | * If 'size' is a constant, the compiler will optimize this whole function |
Mauro Carvalho Chehab | 93e4fe6 | 2012-04-16 10:18:12 -0300 | [diff] [blame] | 232 | * down to either a no-op or the addition of a constant to the value of '*p'. |
| 233 | * |
| 234 | * The 'p' pointer is absolutely needed to keep the proper advancing |
| 235 | * further in memory to the proper offsets when allocating the struct along |
| 236 | * with its embedded structs, as edac_device_alloc_ctl_info() does it |
| 237 | * above, for example. |
| 238 | * |
| 239 | * At return, the pointer 'p' will be incremented to be used on a next call |
| 240 | * to this function. |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 241 | */ |
Robert Richter | d55c79a | 2019-09-02 12:33:41 +0000 | [diff] [blame] | 242 | void *edac_align_ptr(void **p, unsigned int size, int n_elems) |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 243 | { |
Robert Richter | d55c79a | 2019-09-02 12:33:41 +0000 | [diff] [blame] | 244 | unsigned int align, r; |
Mauro Carvalho Chehab | 93e4fe6 | 2012-04-16 10:18:12 -0300 | [diff] [blame] | 245 | void *ptr = *p; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 246 | |
Mauro Carvalho Chehab | 93e4fe6 | 2012-04-16 10:18:12 -0300 | [diff] [blame] | 247 | *p += size * n_elems; |
| 248 | |
| 249 | /* |
| 250 | * 'p' can possibly be an unaligned item X such that sizeof(X) is |
| 251 | * 'size'. Adjust 'p' so that its alignment is at least as |
| 252 | * stringent as what the compiler would provide for X and return |
| 253 | * the aligned result. |
| 254 | * Here we assume that the alignment of a "long long" is the most |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 255 | * stringent alignment that the compiler will ever provide by default. |
| 256 | * As far as I know, this is a reasonable assumption. |
| 257 | */ |
| 258 | if (size > sizeof(long)) |
| 259 | align = sizeof(long long); |
| 260 | else if (size > sizeof(int)) |
| 261 | align = sizeof(long); |
| 262 | else if (size > sizeof(short)) |
| 263 | align = sizeof(int); |
| 264 | else if (size > sizeof(char)) |
| 265 | align = sizeof(short); |
| 266 | else |
Douglas Thompson | 079708b | 2007-07-19 01:49:58 -0700 | [diff] [blame] | 267 | return (char *)ptr; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 268 | |
Chris Metcalf | 8447c4d1 | 2012-06-06 13:11:05 -0400 | [diff] [blame] | 269 | r = (unsigned long)p % align; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 270 | |
| 271 | if (r == 0) |
Douglas Thompson | 079708b | 2007-07-19 01:49:58 -0700 | [diff] [blame] | 272 | return (char *)ptr; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 273 | |
Mauro Carvalho Chehab | 93e4fe6 | 2012-04-16 10:18:12 -0300 | [diff] [blame] | 274 | *p += align - r; |
| 275 | |
Douglas Thompson | 7391c6d | 2007-07-19 01:50:21 -0700 | [diff] [blame] | 276 | return (void *)(((unsigned long)ptr) + align - r); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 277 | } |
| 278 | |
Shaun Ruffell | faa2ad0 | 2012-09-22 20:26:38 -0500 | [diff] [blame] | 279 | static void _edac_mc_free(struct mem_ctl_info *mci) |
| 280 | { |
Shaun Ruffell | faa2ad0 | 2012-09-22 20:26:38 -0500 | [diff] [blame] | 281 | struct csrow_info *csr; |
Robert Richter | 718d585 | 2019-06-24 15:09:13 +0000 | [diff] [blame] | 282 | int i, chn, row; |
Shaun Ruffell | faa2ad0 | 2012-09-22 20:26:38 -0500 | [diff] [blame] | 283 | |
| 284 | if (mci->dimms) { |
Robert Richter | 718d585 | 2019-06-24 15:09:13 +0000 | [diff] [blame] | 285 | for (i = 0; i < mci->tot_dimms; i++) |
Shaun Ruffell | faa2ad0 | 2012-09-22 20:26:38 -0500 | [diff] [blame] | 286 | kfree(mci->dimms[i]); |
| 287 | kfree(mci->dimms); |
| 288 | } |
Robert Richter | 718d585 | 2019-06-24 15:09:13 +0000 | [diff] [blame] | 289 | |
Shaun Ruffell | faa2ad0 | 2012-09-22 20:26:38 -0500 | [diff] [blame] | 290 | if (mci->csrows) { |
Robert Richter | 718d585 | 2019-06-24 15:09:13 +0000 | [diff] [blame] | 291 | for (row = 0; row < mci->nr_csrows; row++) { |
Shaun Ruffell | faa2ad0 | 2012-09-22 20:26:38 -0500 | [diff] [blame] | 292 | csr = mci->csrows[row]; |
Robert Richter | 718d585 | 2019-06-24 15:09:13 +0000 | [diff] [blame] | 293 | if (!csr) |
| 294 | continue; |
| 295 | |
| 296 | if (csr->channels) { |
| 297 | for (chn = 0; chn < mci->num_cschannel; chn++) |
| 298 | kfree(csr->channels[chn]); |
| 299 | kfree(csr->channels); |
Shaun Ruffell | faa2ad0 | 2012-09-22 20:26:38 -0500 | [diff] [blame] | 300 | } |
Robert Richter | 718d585 | 2019-06-24 15:09:13 +0000 | [diff] [blame] | 301 | kfree(csr); |
Shaun Ruffell | faa2ad0 | 2012-09-22 20:26:38 -0500 | [diff] [blame] | 302 | } |
| 303 | kfree(mci->csrows); |
| 304 | } |
| 305 | kfree(mci); |
| 306 | } |
| 307 | |
Robert Richter | d55c79a | 2019-09-02 12:33:41 +0000 | [diff] [blame] | 308 | struct mem_ctl_info *edac_mc_alloc(unsigned int mc_num, |
| 309 | unsigned int n_layers, |
Mauro Carvalho Chehab | ca0907b | 2012-05-02 14:37:00 -0300 | [diff] [blame] | 310 | struct edac_mc_layer *layers, |
Robert Richter | d55c79a | 2019-09-02 12:33:41 +0000 | [diff] [blame] | 311 | unsigned int sz_pvt) |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 312 | { |
| 313 | struct mem_ctl_info *mci; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 314 | struct edac_mc_layer *layer; |
Mauro Carvalho Chehab | de3910eb | 2012-04-24 15:05:43 -0300 | [diff] [blame] | 315 | struct csrow_info *csr; |
| 316 | struct rank_info *chan; |
Mauro Carvalho Chehab | a7d7d2e | 2012-01-27 14:12:32 -0300 | [diff] [blame] | 317 | struct dimm_info *dimm; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 318 | u32 *ce_per_layer[EDAC_MAX_LAYERS], *ue_per_layer[EDAC_MAX_LAYERS]; |
Robert Richter | d55c79a | 2019-09-02 12:33:41 +0000 | [diff] [blame] | 319 | unsigned int pos[EDAC_MAX_LAYERS]; |
Robert Richter | 977b1ce | 2019-11-06 09:33:04 +0000 | [diff] [blame] | 320 | unsigned int idx, size, tot_dimms = 1, count = 1; |
Robert Richter | d55c79a | 2019-09-02 12:33:41 +0000 | [diff] [blame] | 321 | unsigned int tot_csrows = 1, tot_channels = 1, tot_errcount = 0; |
Mauro Carvalho Chehab | 5926ff5 | 2012-02-09 11:05:20 -0300 | [diff] [blame] | 322 | void *pvt, *p, *ptr = NULL; |
Robert Richter | 977b1ce | 2019-11-06 09:33:04 +0000 | [diff] [blame] | 323 | int i, j, row, chn, n, len; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 324 | bool per_rank = false; |
| 325 | |
Robert Richter | d260e8f | 2019-11-06 09:33:09 +0000 | [diff] [blame] | 326 | if (WARN_ON(n_layers > EDAC_MAX_LAYERS || n_layers == 0)) |
| 327 | return NULL; |
Robert Richter | 977b1ce | 2019-11-06 09:33:04 +0000 | [diff] [blame] | 328 | |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 329 | /* |
| 330 | * Calculate the total amount of dimms and csrows/cschannels while |
| 331 | * in the old API emulation mode |
| 332 | */ |
Robert Richter | 977b1ce | 2019-11-06 09:33:04 +0000 | [diff] [blame] | 333 | for (idx = 0; idx < n_layers; idx++) { |
| 334 | tot_dimms *= layers[idx].size; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 335 | |
Robert Richter | 977b1ce | 2019-11-06 09:33:04 +0000 | [diff] [blame] | 336 | if (layers[idx].is_virt_csrow) |
| 337 | tot_csrows *= layers[idx].size; |
| 338 | else |
| 339 | tot_channels *= layers[idx].size; |
| 340 | |
| 341 | if (layers[idx].type == EDAC_MC_LAYER_CHIP_SELECT) |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 342 | per_rank = true; |
| 343 | } |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 344 | |
| 345 | /* Figure out the offsets of the various items from the start of an mc |
| 346 | * structure. We want the alignment of each item to be at least as |
| 347 | * stringent as what the compiler would provide if we could simply |
| 348 | * hardcode everything into a single struct. |
| 349 | */ |
Mauro Carvalho Chehab | 93e4fe6 | 2012-04-16 10:18:12 -0300 | [diff] [blame] | 350 | mci = edac_align_ptr(&ptr, sizeof(*mci), 1); |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 351 | layer = edac_align_ptr(&ptr, sizeof(*layer), n_layers); |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 352 | for (i = 0; i < n_layers; i++) { |
| 353 | count *= layers[i].size; |
Joe Perches | 956b9ba1 | 2012-04-29 17:08:39 -0300 | [diff] [blame] | 354 | edac_dbg(4, "errcount layer %d size %d\n", i, count); |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 355 | ce_per_layer[i] = edac_align_ptr(&ptr, sizeof(u32), count); |
| 356 | ue_per_layer[i] = edac_align_ptr(&ptr, sizeof(u32), count); |
| 357 | tot_errcount += 2 * count; |
| 358 | } |
| 359 | |
Joe Perches | 956b9ba1 | 2012-04-29 17:08:39 -0300 | [diff] [blame] | 360 | edac_dbg(4, "allocating %d error counters\n", tot_errcount); |
Mauro Carvalho Chehab | 93e4fe6 | 2012-04-16 10:18:12 -0300 | [diff] [blame] | 361 | pvt = edac_align_ptr(&ptr, sz_pvt, 1); |
Douglas Thompson | 079708b | 2007-07-19 01:49:58 -0700 | [diff] [blame] | 362 | size = ((unsigned long)pvt) + sz_pvt; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 363 | |
Joe Perches | 956b9ba1 | 2012-04-29 17:08:39 -0300 | [diff] [blame] | 364 | edac_dbg(1, "allocating %u bytes for mci data (%d %s, %d csrows/channels)\n", |
| 365 | size, |
| 366 | tot_dimms, |
| 367 | per_rank ? "ranks" : "dimms", |
| 368 | tot_csrows * tot_channels); |
Mauro Carvalho Chehab | de3910eb | 2012-04-24 15:05:43 -0300 | [diff] [blame] | 369 | |
Doug Thompson | 8096cfa | 2007-07-19 01:50:27 -0700 | [diff] [blame] | 370 | mci = kzalloc(size, GFP_KERNEL); |
| 371 | if (mci == NULL) |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 372 | return NULL; |
| 373 | |
| 374 | /* Adjust pointers so they point within the memory we just allocated |
| 375 | * rather than an imaginary chunk of memory located at address 0. |
| 376 | */ |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 377 | layer = (struct edac_mc_layer *)(((char *)mci) + ((unsigned long)layer)); |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 378 | for (i = 0; i < n_layers; i++) { |
| 379 | mci->ce_per_layer[i] = (u32 *)((char *)mci + ((unsigned long)ce_per_layer[i])); |
| 380 | mci->ue_per_layer[i] = (u32 *)((char *)mci + ((unsigned long)ue_per_layer[i])); |
| 381 | } |
Douglas Thompson | 079708b | 2007-07-19 01:49:58 -0700 | [diff] [blame] | 382 | pvt = sz_pvt ? (((char *)mci) + ((unsigned long)pvt)) : NULL; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 383 | |
Doug Thompson | b8f6f97 | 2007-07-19 01:50:26 -0700 | [diff] [blame] | 384 | /* setup index and various internal pointers */ |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 385 | mci->mc_idx = mc_num; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 386 | mci->tot_dimms = tot_dimms; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 387 | mci->pvt_info = pvt; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 388 | mci->n_layers = n_layers; |
| 389 | mci->layers = layer; |
| 390 | memcpy(mci->layers, layers, sizeof(*layer) * n_layers); |
| 391 | mci->nr_csrows = tot_csrows; |
| 392 | mci->num_cschannel = tot_channels; |
Mauro Carvalho Chehab | 9713fae | 2013-03-11 09:28:48 -0300 | [diff] [blame] | 393 | mci->csbased = per_rank; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 394 | |
Mauro Carvalho Chehab | a7d7d2e | 2012-01-27 14:12:32 -0300 | [diff] [blame] | 395 | /* |
Mauro Carvalho Chehab | de3910eb | 2012-04-24 15:05:43 -0300 | [diff] [blame] | 396 | * Alocate and fill the csrow/channels structs |
Mauro Carvalho Chehab | a7d7d2e | 2012-01-27 14:12:32 -0300 | [diff] [blame] | 397 | */ |
Joe Perches | d3d09e1 | 2013-01-26 11:24:00 -0800 | [diff] [blame] | 398 | mci->csrows = kcalloc(tot_csrows, sizeof(*mci->csrows), GFP_KERNEL); |
Mauro Carvalho Chehab | de3910eb | 2012-04-24 15:05:43 -0300 | [diff] [blame] | 399 | if (!mci->csrows) |
| 400 | goto error; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 401 | for (row = 0; row < tot_csrows; row++) { |
Mauro Carvalho Chehab | de3910eb | 2012-04-24 15:05:43 -0300 | [diff] [blame] | 402 | csr = kzalloc(sizeof(**mci->csrows), GFP_KERNEL); |
| 403 | if (!csr) |
| 404 | goto error; |
| 405 | mci->csrows[row] = csr; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 406 | csr->csrow_idx = row; |
| 407 | csr->mci = mci; |
| 408 | csr->nr_channels = tot_channels; |
Joe Perches | d3d09e1 | 2013-01-26 11:24:00 -0800 | [diff] [blame] | 409 | csr->channels = kcalloc(tot_channels, sizeof(*csr->channels), |
Mauro Carvalho Chehab | de3910eb | 2012-04-24 15:05:43 -0300 | [diff] [blame] | 410 | GFP_KERNEL); |
| 411 | if (!csr->channels) |
| 412 | goto error; |
Mauro Carvalho Chehab | a7d7d2e | 2012-01-27 14:12:32 -0300 | [diff] [blame] | 413 | |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 414 | for (chn = 0; chn < tot_channels; chn++) { |
Mauro Carvalho Chehab | de3910eb | 2012-04-24 15:05:43 -0300 | [diff] [blame] | 415 | chan = kzalloc(sizeof(**csr->channels), GFP_KERNEL); |
| 416 | if (!chan) |
| 417 | goto error; |
| 418 | csr->channels[chn] = chan; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 419 | chan->chan_idx = chn; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 420 | chan->csrow = csr; |
| 421 | } |
| 422 | } |
Mauro Carvalho Chehab | a7d7d2e | 2012-01-27 14:12:32 -0300 | [diff] [blame] | 423 | |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 424 | /* |
Mauro Carvalho Chehab | de3910eb | 2012-04-24 15:05:43 -0300 | [diff] [blame] | 425 | * Allocate and fill the dimm structs |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 426 | */ |
Joe Perches | d3d09e1 | 2013-01-26 11:24:00 -0800 | [diff] [blame] | 427 | mci->dimms = kcalloc(tot_dimms, sizeof(*mci->dimms), GFP_KERNEL); |
Mauro Carvalho Chehab | de3910eb | 2012-04-24 15:05:43 -0300 | [diff] [blame] | 428 | if (!mci->dimms) |
| 429 | goto error; |
| 430 | |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 431 | memset(&pos, 0, sizeof(pos)); |
| 432 | row = 0; |
| 433 | chn = 0; |
Robert Richter | 977b1ce | 2019-11-06 09:33:04 +0000 | [diff] [blame] | 434 | for (idx = 0; idx < tot_dimms; idx++) { |
Mauro Carvalho Chehab | de3910eb | 2012-04-24 15:05:43 -0300 | [diff] [blame] | 435 | chan = mci->csrows[row]->channels[chn]; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 436 | |
Mauro Carvalho Chehab | de3910eb | 2012-04-24 15:05:43 -0300 | [diff] [blame] | 437 | dimm = kzalloc(sizeof(**mci->dimms), GFP_KERNEL); |
Dan Carpenter | 08a4a13 | 2012-05-18 15:51:02 +0300 | [diff] [blame] | 438 | if (!dimm) |
| 439 | goto error; |
Robert Richter | 977b1ce | 2019-11-06 09:33:04 +0000 | [diff] [blame] | 440 | mci->dimms[idx] = dimm; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 441 | dimm->mci = mci; |
Robert Richter | 977b1ce | 2019-11-06 09:33:04 +0000 | [diff] [blame] | 442 | dimm->idx = idx; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 443 | |
Mauro Carvalho Chehab | 5926ff5 | 2012-02-09 11:05:20 -0300 | [diff] [blame] | 444 | /* |
| 445 | * Copy DIMM location and initialize it. |
| 446 | */ |
| 447 | len = sizeof(dimm->label); |
| 448 | p = dimm->label; |
| 449 | n = snprintf(p, len, "mc#%u", mc_num); |
| 450 | p += n; |
| 451 | len -= n; |
| 452 | for (j = 0; j < n_layers; j++) { |
| 453 | n = snprintf(p, len, "%s#%u", |
| 454 | edac_layer_name[layers[j].type], |
| 455 | pos[j]); |
| 456 | p += n; |
| 457 | len -= n; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 458 | dimm->location[j] = pos[j]; |
| 459 | |
Mauro Carvalho Chehab | 5926ff5 | 2012-02-09 11:05:20 -0300 | [diff] [blame] | 460 | if (len <= 0) |
| 461 | break; |
| 462 | } |
| 463 | |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 464 | /* Link it to the csrows old API data */ |
| 465 | chan->dimm = dimm; |
| 466 | dimm->csrow = row; |
| 467 | dimm->cschannel = chn; |
| 468 | |
| 469 | /* Increment csrow location */ |
Mauro Carvalho Chehab | 24bef66 | 2012-10-24 10:30:01 -0200 | [diff] [blame] | 470 | if (layers[0].is_virt_csrow) { |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 471 | chn++; |
Mauro Carvalho Chehab | 24bef66 | 2012-10-24 10:30:01 -0200 | [diff] [blame] | 472 | if (chn == tot_channels) { |
| 473 | chn = 0; |
| 474 | row++; |
| 475 | } |
| 476 | } else { |
| 477 | row++; |
| 478 | if (row == tot_csrows) { |
| 479 | row = 0; |
| 480 | chn++; |
| 481 | } |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 482 | } |
| 483 | |
| 484 | /* Increment dimm location */ |
| 485 | for (j = n_layers - 1; j >= 0; j--) { |
| 486 | pos[j]++; |
| 487 | if (pos[j] < layers[j].size) |
| 488 | break; |
| 489 | pos[j] = 0; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 490 | } |
| 491 | } |
| 492 | |
Dave Jiang | 81d87cb | 2007-07-19 01:49:52 -0700 | [diff] [blame] | 493 | mci->op_state = OP_ALLOC; |
Doug Thompson | 8096cfa | 2007-07-19 01:50:27 -0700 | [diff] [blame] | 494 | |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 495 | return mci; |
Mauro Carvalho Chehab | de3910eb | 2012-04-24 15:05:43 -0300 | [diff] [blame] | 496 | |
| 497 | error: |
Shaun Ruffell | faa2ad0 | 2012-09-22 20:26:38 -0500 | [diff] [blame] | 498 | _edac_mc_free(mci); |
Mauro Carvalho Chehab | de3910eb | 2012-04-24 15:05:43 -0300 | [diff] [blame] | 499 | |
| 500 | return NULL; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 501 | } |
Dave Peterson | 9110540 | 2006-03-26 01:38:55 -0800 | [diff] [blame] | 502 | EXPORT_SYMBOL_GPL(edac_mc_alloc); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 503 | |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 504 | void edac_mc_free(struct mem_ctl_info *mci) |
| 505 | { |
Joe Perches | 956b9ba1 | 2012-04-29 17:08:39 -0300 | [diff] [blame] | 506 | edac_dbg(1, "\n"); |
Mauro Carvalho Chehab | bbc560a | 2010-08-16 18:22:43 -0300 | [diff] [blame] | 507 | |
Robert Richter | 216aa14 | 2020-02-12 18:25:18 +0100 | [diff] [blame] | 508 | if (device_is_registered(&mci->dev)) |
| 509 | edac_unregister_sysfs(mci); |
Shaun Ruffell | faa2ad0 | 2012-09-22 20:26:38 -0500 | [diff] [blame] | 510 | |
Robert Richter | 216aa14 | 2020-02-12 18:25:18 +0100 | [diff] [blame] | 511 | _edac_mc_free(mci); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 512 | } |
Dave Peterson | 9110540 | 2006-03-26 01:38:55 -0800 | [diff] [blame] | 513 | EXPORT_SYMBOL_GPL(edac_mc_free); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 514 | |
Yazen Ghannam | d7fc9d7 | 2017-01-27 11:24:21 -0600 | [diff] [blame] | 515 | bool edac_has_mcs(void) |
| 516 | { |
| 517 | bool ret; |
| 518 | |
| 519 | mutex_lock(&mem_ctls_mutex); |
| 520 | |
| 521 | ret = list_empty(&mc_devices); |
| 522 | |
| 523 | mutex_unlock(&mem_ctls_mutex); |
| 524 | |
| 525 | return !ret; |
| 526 | } |
| 527 | EXPORT_SYMBOL_GPL(edac_has_mcs); |
| 528 | |
Borislav Petkov | c73e883 | 2016-11-14 13:26:11 +0100 | [diff] [blame] | 529 | /* Caller must hold mem_ctls_mutex */ |
| 530 | static struct mem_ctl_info *__find_mci_by_dev(struct device *dev) |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 531 | { |
| 532 | struct mem_ctl_info *mci; |
| 533 | struct list_head *item; |
| 534 | |
Joe Perches | 956b9ba1 | 2012-04-29 17:08:39 -0300 | [diff] [blame] | 535 | edac_dbg(3, "\n"); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 536 | |
| 537 | list_for_each(item, &mc_devices) { |
| 538 | mci = list_entry(item, struct mem_ctl_info, link); |
| 539 | |
Mauro Carvalho Chehab | fd68750 | 2012-03-16 07:44:18 -0300 | [diff] [blame] | 540 | if (mci->pdev == dev) |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 541 | return mci; |
| 542 | } |
| 543 | |
| 544 | return NULL; |
| 545 | } |
Borislav Petkov | c73e883 | 2016-11-14 13:26:11 +0100 | [diff] [blame] | 546 | |
| 547 | /** |
| 548 | * find_mci_by_dev |
| 549 | * |
| 550 | * scan list of controllers looking for the one that manages |
| 551 | * the 'dev' device |
| 552 | * @dev: pointer to a struct device related with the MCI |
| 553 | */ |
| 554 | struct mem_ctl_info *find_mci_by_dev(struct device *dev) |
| 555 | { |
| 556 | struct mem_ctl_info *ret; |
| 557 | |
| 558 | mutex_lock(&mem_ctls_mutex); |
| 559 | ret = __find_mci_by_dev(dev); |
| 560 | mutex_unlock(&mem_ctls_mutex); |
| 561 | |
| 562 | return ret; |
| 563 | } |
Mauro Carvalho Chehab | 939747bd | 2010-08-10 11:22:01 -0300 | [diff] [blame] | 564 | EXPORT_SYMBOL_GPL(find_mci_by_dev); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 565 | |
Dave Jiang | 81d87cb | 2007-07-19 01:49:52 -0700 | [diff] [blame] | 566 | /* |
Dave Jiang | 81d87cb | 2007-07-19 01:49:52 -0700 | [diff] [blame] | 567 | * edac_mc_workq_function |
| 568 | * performs the operation scheduled by a workq request |
| 569 | */ |
Dave Jiang | 81d87cb | 2007-07-19 01:49:52 -0700 | [diff] [blame] | 570 | static void edac_mc_workq_function(struct work_struct *work_req) |
| 571 | { |
Jean Delvare | fbeb438 | 2009-04-13 14:40:21 -0700 | [diff] [blame] | 572 | struct delayed_work *d_work = to_delayed_work(work_req); |
Dave Jiang | 81d87cb | 2007-07-19 01:49:52 -0700 | [diff] [blame] | 573 | struct mem_ctl_info *mci = to_edac_mem_ctl_work(d_work); |
Dave Jiang | 81d87cb | 2007-07-19 01:49:52 -0700 | [diff] [blame] | 574 | |
| 575 | mutex_lock(&mem_ctls_mutex); |
| 576 | |
Borislav Petkov | 06e912d | 2016-02-02 11:36:11 +0100 | [diff] [blame] | 577 | if (mci->op_state != OP_RUNNING_POLL) { |
Doug Thompson | bf52fa4 | 2007-07-19 01:50:30 -0700 | [diff] [blame] | 578 | mutex_unlock(&mem_ctls_mutex); |
| 579 | return; |
| 580 | } |
| 581 | |
Borislav Petkov | d3116a0 | 2017-01-26 18:25:11 +0100 | [diff] [blame] | 582 | if (edac_op_state == EDAC_OPSTATE_POLL) |
Dave Jiang | 81d87cb | 2007-07-19 01:49:52 -0700 | [diff] [blame] | 583 | mci->edac_check(mci); |
| 584 | |
Dave Jiang | 81d87cb | 2007-07-19 01:49:52 -0700 | [diff] [blame] | 585 | mutex_unlock(&mem_ctls_mutex); |
| 586 | |
Borislav Petkov | 06e912d | 2016-02-02 11:36:11 +0100 | [diff] [blame] | 587 | /* Queue ourselves again. */ |
Borislav Petkov | c4cf3b4 | 2015-11-30 19:02:01 +0100 | [diff] [blame] | 588 | edac_queue_work(&mci->work, msecs_to_jiffies(edac_mc_get_poll_msec())); |
Dave Jiang | 81d87cb | 2007-07-19 01:49:52 -0700 | [diff] [blame] | 589 | } |
| 590 | |
| 591 | /* |
Doug Thompson | bce1968 | 2007-07-26 10:41:14 -0700 | [diff] [blame] | 592 | * edac_mc_reset_delay_period(unsigned long value) |
| 593 | * |
| 594 | * user space has updated our poll period value, need to |
| 595 | * reset our workq delays |
Dave Jiang | 81d87cb | 2007-07-19 01:49:52 -0700 | [diff] [blame] | 596 | */ |
Borislav Petkov | 9da21b1 | 2014-02-03 15:05:13 -0500 | [diff] [blame] | 597 | void edac_mc_reset_delay_period(unsigned long value) |
Dave Jiang | 81d87cb | 2007-07-19 01:49:52 -0700 | [diff] [blame] | 598 | { |
Doug Thompson | bce1968 | 2007-07-26 10:41:14 -0700 | [diff] [blame] | 599 | struct mem_ctl_info *mci; |
| 600 | struct list_head *item; |
Dave Jiang | 81d87cb | 2007-07-19 01:49:52 -0700 | [diff] [blame] | 601 | |
Doug Thompson | bf52fa4 | 2007-07-19 01:50:30 -0700 | [diff] [blame] | 602 | mutex_lock(&mem_ctls_mutex); |
| 603 | |
Doug Thompson | bce1968 | 2007-07-26 10:41:14 -0700 | [diff] [blame] | 604 | list_for_each(item, &mc_devices) { |
| 605 | mci = list_entry(item, struct mem_ctl_info, link); |
| 606 | |
Nicholas Krause | fbedcaf | 2016-05-19 18:45:58 -0400 | [diff] [blame] | 607 | if (mci->op_state == OP_RUNNING_POLL) |
| 608 | edac_mod_work(&mci->work, value); |
Doug Thompson | bce1968 | 2007-07-26 10:41:14 -0700 | [diff] [blame] | 609 | } |
Dave Jiang | 81d87cb | 2007-07-19 01:49:52 -0700 | [diff] [blame] | 610 | mutex_unlock(&mem_ctls_mutex); |
| 611 | } |
| 612 | |
Doug Thompson | bce1968 | 2007-07-26 10:41:14 -0700 | [diff] [blame] | 613 | |
| 614 | |
Doug Thompson | 2d7bbb9 | 2006-06-30 01:56:08 -0700 | [diff] [blame] | 615 | /* Return 0 on success, 1 on failure. |
| 616 | * Before calling this function, caller must |
| 617 | * assign a unique value to mci->mc_idx. |
Doug Thompson | bf52fa4 | 2007-07-19 01:50:30 -0700 | [diff] [blame] | 618 | * |
| 619 | * locking model: |
| 620 | * |
| 621 | * called with the mem_ctls_mutex lock held |
Doug Thompson | 2d7bbb9 | 2006-06-30 01:56:08 -0700 | [diff] [blame] | 622 | */ |
Douglas Thompson | 079708b | 2007-07-19 01:49:58 -0700 | [diff] [blame] | 623 | static int add_mc_to_global_list(struct mem_ctl_info *mci) |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 624 | { |
| 625 | struct list_head *item, *insert_before; |
| 626 | struct mem_ctl_info *p; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 627 | |
Doug Thompson | 2d7bbb9 | 2006-06-30 01:56:08 -0700 | [diff] [blame] | 628 | insert_before = &mc_devices; |
| 629 | |
Borislav Petkov | c73e883 | 2016-11-14 13:26:11 +0100 | [diff] [blame] | 630 | p = __find_mci_by_dev(mci->pdev); |
Doug Thompson | bf52fa4 | 2007-07-19 01:50:30 -0700 | [diff] [blame] | 631 | if (unlikely(p != NULL)) |
Doug Thompson | 2d7bbb9 | 2006-06-30 01:56:08 -0700 | [diff] [blame] | 632 | goto fail0; |
| 633 | |
| 634 | list_for_each(item, &mc_devices) { |
| 635 | p = list_entry(item, struct mem_ctl_info, link); |
| 636 | |
| 637 | if (p->mc_idx >= mci->mc_idx) { |
| 638 | if (unlikely(p->mc_idx == mci->mc_idx)) |
| 639 | goto fail1; |
| 640 | |
| 641 | insert_before = item; |
| 642 | break; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 643 | } |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 644 | } |
| 645 | |
| 646 | list_add_tail_rcu(&mci->link, insert_before); |
| 647 | return 0; |
Doug Thompson | 2d7bbb9 | 2006-06-30 01:56:08 -0700 | [diff] [blame] | 648 | |
Douglas Thompson | 052dfb4 | 2007-07-19 01:50:13 -0700 | [diff] [blame] | 649 | fail0: |
Doug Thompson | 2d7bbb9 | 2006-06-30 01:56:08 -0700 | [diff] [blame] | 650 | edac_printk(KERN_WARNING, EDAC_MC, |
Mauro Carvalho Chehab | fd68750 | 2012-03-16 07:44:18 -0300 | [diff] [blame] | 651 | "%s (%s) %s %s already assigned %d\n", dev_name(p->pdev), |
Stephen Rothwell | 17aa7e0 | 2008-05-05 13:54:19 +1000 | [diff] [blame] | 652 | edac_dev_name(mci), p->mod_name, p->ctl_name, p->mc_idx); |
Doug Thompson | 2d7bbb9 | 2006-06-30 01:56:08 -0700 | [diff] [blame] | 653 | return 1; |
| 654 | |
Douglas Thompson | 052dfb4 | 2007-07-19 01:50:13 -0700 | [diff] [blame] | 655 | fail1: |
Doug Thompson | 2d7bbb9 | 2006-06-30 01:56:08 -0700 | [diff] [blame] | 656 | edac_printk(KERN_WARNING, EDAC_MC, |
Douglas Thompson | 052dfb4 | 2007-07-19 01:50:13 -0700 | [diff] [blame] | 657 | "bug in low-level driver: attempt to assign\n" |
| 658 | " duplicate mc_idx %d in %s()\n", p->mc_idx, __func__); |
Doug Thompson | 2d7bbb9 | 2006-06-30 01:56:08 -0700 | [diff] [blame] | 659 | return 1; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 660 | } |
| 661 | |
Mauro Carvalho Chehab | 80cc7d8 | 2012-10-31 10:42:29 -0300 | [diff] [blame] | 662 | static int del_mc_from_global_list(struct mem_ctl_info *mci) |
Dave Peterson | a1d03fc | 2006-03-26 01:38:46 -0800 | [diff] [blame] | 663 | { |
| 664 | list_del_rcu(&mci->link); |
Lai Jiangshan | e2e7709 | 2011-05-26 16:25:58 -0700 | [diff] [blame] | 665 | |
| 666 | /* these are for safe removal of devices from global list while |
| 667 | * NMI handlers may be traversing list |
| 668 | */ |
| 669 | synchronize_rcu(); |
| 670 | INIT_LIST_HEAD(&mci->link); |
Mauro Carvalho Chehab | 80cc7d8 | 2012-10-31 10:42:29 -0300 | [diff] [blame] | 671 | |
Borislav Petkov | 97bb6c1 | 2017-01-26 16:49:59 +0100 | [diff] [blame] | 672 | return list_empty(&mc_devices); |
Dave Peterson | a1d03fc | 2006-03-26 01:38:46 -0800 | [diff] [blame] | 673 | } |
| 674 | |
Douglas Thompson | 079708b | 2007-07-19 01:49:58 -0700 | [diff] [blame] | 675 | struct mem_ctl_info *edac_mc_find(int idx) |
Douglas Thompson | 5da0831 | 2007-07-19 01:49:31 -0700 | [diff] [blame] | 676 | { |
Robert Richter | 29a0c84 | 2019-05-14 10:49:09 +0000 | [diff] [blame] | 677 | struct mem_ctl_info *mci; |
Douglas Thompson | 5da0831 | 2007-07-19 01:49:31 -0700 | [diff] [blame] | 678 | struct list_head *item; |
Borislav Petkov | c73e883 | 2016-11-14 13:26:11 +0100 | [diff] [blame] | 679 | |
| 680 | mutex_lock(&mem_ctls_mutex); |
Douglas Thompson | 5da0831 | 2007-07-19 01:49:31 -0700 | [diff] [blame] | 681 | |
| 682 | list_for_each(item, &mc_devices) { |
| 683 | mci = list_entry(item, struct mem_ctl_info, link); |
Robert Richter | 29a0c84 | 2019-05-14 10:49:09 +0000 | [diff] [blame] | 684 | if (mci->mc_idx == idx) |
| 685 | goto unlock; |
Douglas Thompson | 5da0831 | 2007-07-19 01:49:31 -0700 | [diff] [blame] | 686 | } |
| 687 | |
Robert Richter | 29a0c84 | 2019-05-14 10:49:09 +0000 | [diff] [blame] | 688 | mci = NULL; |
Borislav Petkov | c73e883 | 2016-11-14 13:26:11 +0100 | [diff] [blame] | 689 | unlock: |
| 690 | mutex_unlock(&mem_ctls_mutex); |
| 691 | return mci; |
Douglas Thompson | 5da0831 | 2007-07-19 01:49:31 -0700 | [diff] [blame] | 692 | } |
| 693 | EXPORT_SYMBOL(edac_mc_find); |
| 694 | |
Toshi Kani | 3877c7d | 2017-08-23 16:54:46 -0600 | [diff] [blame] | 695 | const char *edac_get_owner(void) |
| 696 | { |
| 697 | return edac_mc_owner; |
| 698 | } |
| 699 | EXPORT_SYMBOL_GPL(edac_get_owner); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 700 | |
| 701 | /* FIXME - should a warning be printed if no error detection? correction? */ |
Takashi Iwai | 4e8d230 | 2015-02-04 11:48:52 +0100 | [diff] [blame] | 702 | int edac_mc_add_mc_with_groups(struct mem_ctl_info *mci, |
| 703 | const struct attribute_group **groups) |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 704 | { |
Mauro Carvalho Chehab | 80cc7d8 | 2012-10-31 10:42:29 -0300 | [diff] [blame] | 705 | int ret = -EINVAL; |
Joe Perches | 956b9ba1 | 2012-04-29 17:08:39 -0300 | [diff] [blame] | 706 | edac_dbg(0, "\n"); |
Doug Thompson | b8f6f97 | 2007-07-19 01:50:26 -0700 | [diff] [blame] | 707 | |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 708 | #ifdef CONFIG_EDAC_DEBUG |
| 709 | if (edac_debug_level >= 3) |
| 710 | edac_mc_dump_mci(mci); |
Dave Peterson | e7ecd89 | 2006-03-26 01:38:52 -0800 | [diff] [blame] | 711 | |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 712 | if (edac_debug_level >= 4) { |
Robert Richter | c498afa | 2019-11-06 09:33:07 +0000 | [diff] [blame] | 713 | struct dimm_info *dimm; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 714 | int i; |
| 715 | |
| 716 | for (i = 0; i < mci->nr_csrows; i++) { |
Mauro Carvalho Chehab | 6e84d35 | 2012-04-30 10:24:43 -0300 | [diff] [blame] | 717 | struct csrow_info *csrow = mci->csrows[i]; |
| 718 | u32 nr_pages = 0; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 719 | int j; |
Dave Peterson | e7ecd89 | 2006-03-26 01:38:52 -0800 | [diff] [blame] | 720 | |
Mauro Carvalho Chehab | 6e84d35 | 2012-04-30 10:24:43 -0300 | [diff] [blame] | 721 | for (j = 0; j < csrow->nr_channels; j++) |
| 722 | nr_pages += csrow->channels[j]->dimm->nr_pages; |
| 723 | if (!nr_pages) |
| 724 | continue; |
| 725 | edac_mc_dump_csrow(csrow); |
| 726 | for (j = 0; j < csrow->nr_channels; j++) |
| 727 | if (csrow->channels[j]->dimm->nr_pages) |
| 728 | edac_mc_dump_channel(csrow->channels[j]); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 729 | } |
Robert Richter | c498afa | 2019-11-06 09:33:07 +0000 | [diff] [blame] | 730 | |
| 731 | mci_for_each_dimm(mci, dimm) |
| 732 | edac_mc_dump_dimm(dimm); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 733 | } |
| 734 | #endif |
Matthias Kaehlcke | 63b7df9 | 2007-07-19 01:49:38 -0700 | [diff] [blame] | 735 | mutex_lock(&mem_ctls_mutex); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 736 | |
Mauro Carvalho Chehab | 80cc7d8 | 2012-10-31 10:42:29 -0300 | [diff] [blame] | 737 | if (edac_mc_owner && edac_mc_owner != mci->mod_name) { |
| 738 | ret = -EPERM; |
| 739 | goto fail0; |
| 740 | } |
| 741 | |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 742 | if (add_mc_to_global_list(mci)) |
Dave Peterson | 028a7b6 | 2006-03-26 01:38:47 -0800 | [diff] [blame] | 743 | goto fail0; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 744 | |
| 745 | /* set load time so that error rate can be tracked */ |
| 746 | mci->start_time = jiffies; |
| 747 | |
Borislav Petkov | 861e6ed | 2018-11-06 12:35:21 +0100 | [diff] [blame] | 748 | mci->bus = edac_get_sysfs_subsys(); |
Borislav Petkov | 88d84ac | 2013-07-19 12:28:25 +0200 | [diff] [blame] | 749 | |
Takashi Iwai | 4e8d230 | 2015-02-04 11:48:52 +0100 | [diff] [blame] | 750 | if (edac_create_sysfs_mci_device(mci, groups)) { |
eric wollesen | 9794f33 | 2007-02-12 00:53:08 -0800 | [diff] [blame] | 751 | edac_mc_printk(mci, KERN_WARNING, |
Douglas Thompson | 052dfb4 | 2007-07-19 01:50:13 -0700 | [diff] [blame] | 752 | "failed to create sysfs device\n"); |
eric wollesen | 9794f33 | 2007-02-12 00:53:08 -0800 | [diff] [blame] | 753 | goto fail1; |
| 754 | } |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 755 | |
Borislav Petkov | 0966760 | 2016-02-02 10:59:53 +0100 | [diff] [blame] | 756 | if (mci->edac_check) { |
Dave Jiang | 81d87cb | 2007-07-19 01:49:52 -0700 | [diff] [blame] | 757 | mci->op_state = OP_RUNNING_POLL; |
| 758 | |
Borislav Petkov | 626a7a4 | 2016-02-02 11:06:41 +0100 | [diff] [blame] | 759 | INIT_DELAYED_WORK(&mci->work, edac_mc_workq_function); |
| 760 | edac_queue_work(&mci->work, msecs_to_jiffies(edac_mc_get_poll_msec())); |
| 761 | |
Dave Jiang | 81d87cb | 2007-07-19 01:49:52 -0700 | [diff] [blame] | 762 | } else { |
| 763 | mci->op_state = OP_RUNNING_INTERRUPT; |
| 764 | } |
| 765 | |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 766 | /* Report action taken */ |
Robert Richter | 7270a60 | 2013-10-10 18:22:36 +0200 | [diff] [blame] | 767 | edac_mc_printk(mci, KERN_INFO, |
| 768 | "Giving out device to module %s controller %s: DEV %s (%s)\n", |
| 769 | mci->mod_name, mci->ctl_name, mci->dev_name, |
| 770 | edac_op_state_to_string(mci->op_state)); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 771 | |
Mauro Carvalho Chehab | 80cc7d8 | 2012-10-31 10:42:29 -0300 | [diff] [blame] | 772 | edac_mc_owner = mci->mod_name; |
| 773 | |
Matthias Kaehlcke | 63b7df9 | 2007-07-19 01:49:38 -0700 | [diff] [blame] | 774 | mutex_unlock(&mem_ctls_mutex); |
Dave Peterson | 028a7b6 | 2006-03-26 01:38:47 -0800 | [diff] [blame] | 775 | return 0; |
| 776 | |
Douglas Thompson | 052dfb4 | 2007-07-19 01:50:13 -0700 | [diff] [blame] | 777 | fail1: |
Dave Peterson | 028a7b6 | 2006-03-26 01:38:47 -0800 | [diff] [blame] | 778 | del_mc_from_global_list(mci); |
| 779 | |
Douglas Thompson | 052dfb4 | 2007-07-19 01:50:13 -0700 | [diff] [blame] | 780 | fail0: |
Matthias Kaehlcke | 63b7df9 | 2007-07-19 01:49:38 -0700 | [diff] [blame] | 781 | mutex_unlock(&mem_ctls_mutex); |
Mauro Carvalho Chehab | 80cc7d8 | 2012-10-31 10:42:29 -0300 | [diff] [blame] | 782 | return ret; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 783 | } |
Takashi Iwai | 4e8d230 | 2015-02-04 11:48:52 +0100 | [diff] [blame] | 784 | EXPORT_SYMBOL_GPL(edac_mc_add_mc_with_groups); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 785 | |
Douglas Thompson | 079708b | 2007-07-19 01:49:58 -0700 | [diff] [blame] | 786 | struct mem_ctl_info *edac_mc_del_mc(struct device *dev) |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 787 | { |
Dave Peterson | 18dbc33 | 2006-03-26 01:38:50 -0800 | [diff] [blame] | 788 | struct mem_ctl_info *mci; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 789 | |
Joe Perches | 956b9ba1 | 2012-04-29 17:08:39 -0300 | [diff] [blame] | 790 | edac_dbg(0, "\n"); |
Doug Thompson | bf52fa4 | 2007-07-19 01:50:30 -0700 | [diff] [blame] | 791 | |
Matthias Kaehlcke | 63b7df9 | 2007-07-19 01:49:38 -0700 | [diff] [blame] | 792 | mutex_lock(&mem_ctls_mutex); |
Dave Peterson | 18dbc33 | 2006-03-26 01:38:50 -0800 | [diff] [blame] | 793 | |
Doug Thompson | bf52fa4 | 2007-07-19 01:50:30 -0700 | [diff] [blame] | 794 | /* find the requested mci struct in the global list */ |
Borislav Petkov | c73e883 | 2016-11-14 13:26:11 +0100 | [diff] [blame] | 795 | mci = __find_mci_by_dev(dev); |
Doug Thompson | bf52fa4 | 2007-07-19 01:50:30 -0700 | [diff] [blame] | 796 | if (mci == NULL) { |
Matthias Kaehlcke | 63b7df9 | 2007-07-19 01:49:38 -0700 | [diff] [blame] | 797 | mutex_unlock(&mem_ctls_mutex); |
Dave Peterson | 18dbc33 | 2006-03-26 01:38:50 -0800 | [diff] [blame] | 798 | return NULL; |
| 799 | } |
| 800 | |
Borislav Petkov | 0966760 | 2016-02-02 10:59:53 +0100 | [diff] [blame] | 801 | /* mark MCI offline: */ |
| 802 | mci->op_state = OP_OFFLINE; |
| 803 | |
Borislav Petkov | 97bb6c1 | 2017-01-26 16:49:59 +0100 | [diff] [blame] | 804 | if (del_mc_from_global_list(mci)) |
Mauro Carvalho Chehab | 80cc7d8 | 2012-10-31 10:42:29 -0300 | [diff] [blame] | 805 | edac_mc_owner = NULL; |
Borislav Petkov | 0966760 | 2016-02-02 10:59:53 +0100 | [diff] [blame] | 806 | |
Matthias Kaehlcke | 63b7df9 | 2007-07-19 01:49:38 -0700 | [diff] [blame] | 807 | mutex_unlock(&mem_ctls_mutex); |
Doug Thompson | bf52fa4 | 2007-07-19 01:50:30 -0700 | [diff] [blame] | 808 | |
Borislav Petkov | 0966760 | 2016-02-02 10:59:53 +0100 | [diff] [blame] | 809 | if (mci->edac_check) |
Borislav Petkov | 626a7a4 | 2016-02-02 11:06:41 +0100 | [diff] [blame] | 810 | edac_stop_work(&mci->work); |
Borislav Petkov | bb31b312 | 2010-12-02 17:48:35 +0100 | [diff] [blame] | 811 | |
| 812 | /* remove from sysfs */ |
Doug Thompson | bf52fa4 | 2007-07-19 01:50:30 -0700 | [diff] [blame] | 813 | edac_remove_sysfs_mci_device(mci); |
| 814 | |
Dave Peterson | 537fba2 | 2006-03-26 01:38:40 -0800 | [diff] [blame] | 815 | edac_printk(KERN_INFO, EDAC_MC, |
Douglas Thompson | 052dfb4 | 2007-07-19 01:50:13 -0700 | [diff] [blame] | 816 | "Removed device %d for %s %s: DEV %s\n", mci->mc_idx, |
Stephen Rothwell | 17aa7e0 | 2008-05-05 13:54:19 +1000 | [diff] [blame] | 817 | mci->mod_name, mci->ctl_name, edac_dev_name(mci)); |
Doug Thompson | bf52fa4 | 2007-07-19 01:50:30 -0700 | [diff] [blame] | 818 | |
Dave Peterson | 18dbc33 | 2006-03-26 01:38:50 -0800 | [diff] [blame] | 819 | return mci; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 820 | } |
Dave Peterson | 9110540 | 2006-03-26 01:38:55 -0800 | [diff] [blame] | 821 | EXPORT_SYMBOL_GPL(edac_mc_del_mc); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 822 | |
Adrian Bunk | 2da1c11 | 2007-07-19 01:49:32 -0700 | [diff] [blame] | 823 | static void edac_mc_scrub_block(unsigned long page, unsigned long offset, |
| 824 | u32 size) |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 825 | { |
| 826 | struct page *pg; |
| 827 | void *virt_addr; |
| 828 | unsigned long flags = 0; |
| 829 | |
Joe Perches | 956b9ba1 | 2012-04-29 17:08:39 -0300 | [diff] [blame] | 830 | edac_dbg(3, "\n"); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 831 | |
| 832 | /* ECC error page was not in our memory. Ignore it. */ |
Douglas Thompson | 079708b | 2007-07-19 01:49:58 -0700 | [diff] [blame] | 833 | if (!pfn_valid(page)) |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 834 | return; |
| 835 | |
| 836 | /* Find the actual page structure then map it and fix */ |
| 837 | pg = pfn_to_page(page); |
| 838 | |
| 839 | if (PageHighMem(pg)) |
| 840 | local_irq_save(flags); |
| 841 | |
Cong Wang | 4e5df7c | 2011-11-25 23:14:19 +0800 | [diff] [blame] | 842 | virt_addr = kmap_atomic(pg); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 843 | |
| 844 | /* Perform architecture specific atomic scrub operation */ |
Borislav Petkov | b01aec9 | 2015-05-21 19:59:31 +0200 | [diff] [blame] | 845 | edac_atomic_scrub(virt_addr + offset, size); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 846 | |
| 847 | /* Unmap and complete */ |
Cong Wang | 4e5df7c | 2011-11-25 23:14:19 +0800 | [diff] [blame] | 848 | kunmap_atomic(virt_addr); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 849 | |
| 850 | if (PageHighMem(pg)) |
| 851 | local_irq_restore(flags); |
| 852 | } |
| 853 | |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 854 | /* FIXME - should return -1 */ |
Dave Peterson | e7ecd89 | 2006-03-26 01:38:52 -0800 | [diff] [blame] | 855 | int edac_mc_find_csrow_by_page(struct mem_ctl_info *mci, unsigned long page) |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 856 | { |
Mauro Carvalho Chehab | de3910eb | 2012-04-24 15:05:43 -0300 | [diff] [blame] | 857 | struct csrow_info **csrows = mci->csrows; |
Mauro Carvalho Chehab | a895bf8 | 2012-01-28 09:09:38 -0300 | [diff] [blame] | 858 | int row, i, j, n; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 859 | |
Joe Perches | 956b9ba1 | 2012-04-29 17:08:39 -0300 | [diff] [blame] | 860 | edac_dbg(1, "MC%d: 0x%lx\n", mci->mc_idx, page); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 861 | row = -1; |
| 862 | |
| 863 | for (i = 0; i < mci->nr_csrows; i++) { |
Mauro Carvalho Chehab | de3910eb | 2012-04-24 15:05:43 -0300 | [diff] [blame] | 864 | struct csrow_info *csrow = csrows[i]; |
Mauro Carvalho Chehab | a895bf8 | 2012-01-28 09:09:38 -0300 | [diff] [blame] | 865 | n = 0; |
| 866 | for (j = 0; j < csrow->nr_channels; j++) { |
Mauro Carvalho Chehab | de3910eb | 2012-04-24 15:05:43 -0300 | [diff] [blame] | 867 | struct dimm_info *dimm = csrow->channels[j]->dimm; |
Mauro Carvalho Chehab | a895bf8 | 2012-01-28 09:09:38 -0300 | [diff] [blame] | 868 | n += dimm->nr_pages; |
| 869 | } |
| 870 | if (n == 0) |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 871 | continue; |
| 872 | |
Joe Perches | 956b9ba1 | 2012-04-29 17:08:39 -0300 | [diff] [blame] | 873 | edac_dbg(3, "MC%d: first(0x%lx) page(0x%lx) last(0x%lx) mask(0x%lx)\n", |
| 874 | mci->mc_idx, |
| 875 | csrow->first_page, page, csrow->last_page, |
| 876 | csrow->page_mask); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 877 | |
| 878 | if ((page >= csrow->first_page) && |
| 879 | (page <= csrow->last_page) && |
| 880 | ((page & csrow->page_mask) == |
| 881 | (csrow->first_page & csrow->page_mask))) { |
| 882 | row = i; |
| 883 | break; |
| 884 | } |
| 885 | } |
| 886 | |
| 887 | if (row == -1) |
Dave Peterson | 537fba2 | 2006-03-26 01:38:40 -0800 | [diff] [blame] | 888 | edac_mc_printk(mci, KERN_ERR, |
Douglas Thompson | 052dfb4 | 2007-07-19 01:50:13 -0700 | [diff] [blame] | 889 | "could not look up page error address %lx\n", |
| 890 | (unsigned long)page); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 891 | |
| 892 | return row; |
| 893 | } |
Dave Peterson | 9110540 | 2006-03-26 01:38:55 -0800 | [diff] [blame] | 894 | EXPORT_SYMBOL_GPL(edac_mc_find_csrow_by_page); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 895 | |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 896 | const char *edac_layer_name[] = { |
| 897 | [EDAC_MC_LAYER_BRANCH] = "branch", |
| 898 | [EDAC_MC_LAYER_CHANNEL] = "channel", |
| 899 | [EDAC_MC_LAYER_SLOT] = "slot", |
| 900 | [EDAC_MC_LAYER_CHIP_SELECT] = "csrow", |
Mauro Carvalho Chehab | c66b5a7 | 2013-02-15 07:21:08 -0300 | [diff] [blame] | 901 | [EDAC_MC_LAYER_ALL_MEM] = "memory", |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 902 | }; |
| 903 | EXPORT_SYMBOL_GPL(edac_layer_name); |
| 904 | |
| 905 | static void edac_inc_ce_error(struct mem_ctl_info *mci, |
Mauro Carvalho Chehab | 9eb07a7 | 2012-06-04 13:27:43 -0300 | [diff] [blame] | 906 | bool enable_per_layer_report, |
| 907 | const int pos[EDAC_MAX_LAYERS], |
| 908 | const u16 count) |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 909 | { |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 910 | int i, index = 0; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 911 | |
Mauro Carvalho Chehab | 9eb07a7 | 2012-06-04 13:27:43 -0300 | [diff] [blame] | 912 | mci->ce_mc += count; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 913 | |
| 914 | if (!enable_per_layer_report) { |
Mauro Carvalho Chehab | 9eb07a7 | 2012-06-04 13:27:43 -0300 | [diff] [blame] | 915 | mci->ce_noinfo_count += count; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 916 | return; |
| 917 | } |
| 918 | |
| 919 | for (i = 0; i < mci->n_layers; i++) { |
| 920 | if (pos[i] < 0) |
| 921 | break; |
| 922 | index += pos[i]; |
Mauro Carvalho Chehab | 9eb07a7 | 2012-06-04 13:27:43 -0300 | [diff] [blame] | 923 | mci->ce_per_layer[i][index] += count; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 924 | |
| 925 | if (i < mci->n_layers - 1) |
| 926 | index *= mci->layers[i + 1].size; |
| 927 | } |
| 928 | } |
| 929 | |
| 930 | static void edac_inc_ue_error(struct mem_ctl_info *mci, |
| 931 | bool enable_per_layer_report, |
Mauro Carvalho Chehab | 9eb07a7 | 2012-06-04 13:27:43 -0300 | [diff] [blame] | 932 | const int pos[EDAC_MAX_LAYERS], |
| 933 | const u16 count) |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 934 | { |
| 935 | int i, index = 0; |
| 936 | |
Mauro Carvalho Chehab | 9eb07a7 | 2012-06-04 13:27:43 -0300 | [diff] [blame] | 937 | mci->ue_mc += count; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 938 | |
| 939 | if (!enable_per_layer_report) { |
Emmanouil Maroudas | 993f88f | 2016-04-23 18:33:00 +0300 | [diff] [blame] | 940 | mci->ue_noinfo_count += count; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 941 | return; |
| 942 | } |
| 943 | |
| 944 | for (i = 0; i < mci->n_layers; i++) { |
| 945 | if (pos[i] < 0) |
| 946 | break; |
| 947 | index += pos[i]; |
Mauro Carvalho Chehab | 9eb07a7 | 2012-06-04 13:27:43 -0300 | [diff] [blame] | 948 | mci->ue_per_layer[i][index] += count; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 949 | |
| 950 | if (i < mci->n_layers - 1) |
| 951 | index *= mci->layers[i + 1].size; |
| 952 | } |
| 953 | } |
| 954 | |
| 955 | static void edac_ce_error(struct mem_ctl_info *mci, |
Mauro Carvalho Chehab | 9eb07a7 | 2012-06-04 13:27:43 -0300 | [diff] [blame] | 956 | const u16 error_count, |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 957 | const int pos[EDAC_MAX_LAYERS], |
| 958 | const char *msg, |
| 959 | const char *location, |
| 960 | const char *label, |
| 961 | const char *detail, |
| 962 | const char *other_detail, |
| 963 | const bool enable_per_layer_report, |
| 964 | const unsigned long page_frame_number, |
| 965 | const unsigned long offset_in_page, |
Mauro Carvalho Chehab | 53f2d02 | 2012-02-23 08:10:34 -0300 | [diff] [blame] | 966 | long grain) |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 967 | { |
| 968 | unsigned long remapped_page; |
Borislav Petkov | f430d57 | 2012-09-10 18:36:09 +0200 | [diff] [blame] | 969 | char *msg_aux = ""; |
| 970 | |
| 971 | if (*msg) |
| 972 | msg_aux = " "; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 973 | |
| 974 | if (edac_mc_get_log_ce()) { |
| 975 | if (other_detail && *other_detail) |
| 976 | edac_mc_printk(mci, KERN_WARNING, |
Borislav Petkov | f430d57 | 2012-09-10 18:36:09 +0200 | [diff] [blame] | 977 | "%d CE %s%son %s (%s %s - %s)\n", |
| 978 | error_count, msg, msg_aux, label, |
| 979 | location, detail, other_detail); |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 980 | else |
| 981 | edac_mc_printk(mci, KERN_WARNING, |
Borislav Petkov | f430d57 | 2012-09-10 18:36:09 +0200 | [diff] [blame] | 982 | "%d CE %s%son %s (%s %s)\n", |
| 983 | error_count, msg, msg_aux, label, |
| 984 | location, detail); |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 985 | } |
Mauro Carvalho Chehab | 9eb07a7 | 2012-06-04 13:27:43 -0300 | [diff] [blame] | 986 | edac_inc_ce_error(mci, enable_per_layer_report, pos, error_count); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 987 | |
Loc Ho | aa2064d | 2014-05-08 17:03:16 -0600 | [diff] [blame] | 988 | if (mci->scrub_mode == SCRUB_SW_SRC) { |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 989 | /* |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 990 | * Some memory controllers (called MCs below) can remap |
| 991 | * memory so that it is still available at a different |
| 992 | * address when PCI devices map into memory. |
| 993 | * MC's that can't do this, lose the memory where PCI |
| 994 | * devices are mapped. This mapping is MC-dependent |
| 995 | * and so we call back into the MC driver for it to |
| 996 | * map the MC page to a physical (CPU) page which can |
| 997 | * then be mapped to a virtual page - which can then |
| 998 | * be scrubbed. |
| 999 | */ |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 1000 | remapped_page = mci->ctl_page_to_phys ? |
Douglas Thompson | 052dfb4 | 2007-07-19 01:50:13 -0700 | [diff] [blame] | 1001 | mci->ctl_page_to_phys(mci, page_frame_number) : |
| 1002 | page_frame_number; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 1003 | |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1004 | edac_mc_scrub_block(remapped_page, |
| 1005 | offset_in_page, grain); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 1006 | } |
| 1007 | } |
| 1008 | |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1009 | static void edac_ue_error(struct mem_ctl_info *mci, |
Mauro Carvalho Chehab | 9eb07a7 | 2012-06-04 13:27:43 -0300 | [diff] [blame] | 1010 | const u16 error_count, |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1011 | const int pos[EDAC_MAX_LAYERS], |
| 1012 | const char *msg, |
| 1013 | const char *location, |
| 1014 | const char *label, |
| 1015 | const char *detail, |
| 1016 | const char *other_detail, |
| 1017 | const bool enable_per_layer_report) |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 1018 | { |
Borislav Petkov | f430d57 | 2012-09-10 18:36:09 +0200 | [diff] [blame] | 1019 | char *msg_aux = ""; |
| 1020 | |
| 1021 | if (*msg) |
| 1022 | msg_aux = " "; |
| 1023 | |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1024 | if (edac_mc_get_log_ue()) { |
| 1025 | if (other_detail && *other_detail) |
| 1026 | edac_mc_printk(mci, KERN_WARNING, |
Borislav Petkov | f430d57 | 2012-09-10 18:36:09 +0200 | [diff] [blame] | 1027 | "%d UE %s%son %s (%s %s - %s)\n", |
| 1028 | error_count, msg, msg_aux, label, |
| 1029 | location, detail, other_detail); |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1030 | else |
| 1031 | edac_mc_printk(mci, KERN_WARNING, |
Borislav Petkov | f430d57 | 2012-09-10 18:36:09 +0200 | [diff] [blame] | 1032 | "%d UE %s%son %s (%s %s)\n", |
| 1033 | error_count, msg, msg_aux, label, |
| 1034 | location, detail); |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1035 | } |
Dave Peterson | e7ecd89 | 2006-03-26 01:38:52 -0800 | [diff] [blame] | 1036 | |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1037 | if (edac_mc_get_panic_on_ue()) { |
| 1038 | if (other_detail && *other_detail) |
Borislav Petkov | f430d57 | 2012-09-10 18:36:09 +0200 | [diff] [blame] | 1039 | panic("UE %s%son %s (%s%s - %s)\n", |
| 1040 | msg, msg_aux, label, location, detail, other_detail); |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1041 | else |
Borislav Petkov | f430d57 | 2012-09-10 18:36:09 +0200 | [diff] [blame] | 1042 | panic("UE %s%son %s (%s%s)\n", |
| 1043 | msg, msg_aux, label, location, detail); |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1044 | } |
| 1045 | |
Mauro Carvalho Chehab | 9eb07a7 | 2012-06-04 13:27:43 -0300 | [diff] [blame] | 1046 | edac_inc_ue_error(mci, enable_per_layer_report, pos, error_count); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 1047 | } |
| 1048 | |
Mauro Carvalho Chehab | e7e2483 | 2012-10-31 13:46:11 -0300 | [diff] [blame] | 1049 | void edac_raw_mc_handle_error(const enum hw_event_mc_err_type type, |
| 1050 | struct mem_ctl_info *mci, |
| 1051 | struct edac_raw_error_desc *e) |
| 1052 | { |
| 1053 | char detail[80]; |
| 1054 | int pos[EDAC_MAX_LAYERS] = { e->top_layer, e->mid_layer, e->low_layer }; |
Robert Richter | 787d899 | 2019-11-06 09:33:27 +0000 | [diff] [blame] | 1055 | u8 grain_bits; |
| 1056 | |
| 1057 | /* Sanity-check driver-supplied grain value. */ |
| 1058 | if (WARN_ON_ONCE(!e->grain)) |
| 1059 | e->grain = 1; |
| 1060 | |
| 1061 | grain_bits = fls_long(e->grain - 1); |
| 1062 | |
| 1063 | /* Report the error via the trace interface */ |
| 1064 | if (IS_ENABLED(CONFIG_RAS)) |
| 1065 | trace_mc_event(type, e->msg, e->label, e->error_count, |
| 1066 | mci->mc_idx, e->top_layer, e->mid_layer, |
| 1067 | e->low_layer, |
| 1068 | (e->page_frame_number << PAGE_SHIFT) | e->offset_in_page, |
| 1069 | grain_bits, e->syndrome, e->other_detail); |
Mauro Carvalho Chehab | e7e2483 | 2012-10-31 13:46:11 -0300 | [diff] [blame] | 1070 | |
| 1071 | /* Memory type dependent details about the error */ |
| 1072 | if (type == HW_EVENT_ERR_CORRECTED) { |
| 1073 | snprintf(detail, sizeof(detail), |
| 1074 | "page:0x%lx offset:0x%lx grain:%ld syndrome:0x%lx", |
| 1075 | e->page_frame_number, e->offset_in_page, |
| 1076 | e->grain, e->syndrome); |
| 1077 | edac_ce_error(mci, e->error_count, pos, e->msg, e->location, e->label, |
| 1078 | detail, e->other_detail, e->enable_per_layer_report, |
| 1079 | e->page_frame_number, e->offset_in_page, e->grain); |
| 1080 | } else { |
| 1081 | snprintf(detail, sizeof(detail), |
| 1082 | "page:0x%lx offset:0x%lx grain:%ld", |
| 1083 | e->page_frame_number, e->offset_in_page, e->grain); |
| 1084 | |
| 1085 | edac_ue_error(mci, e->error_count, pos, e->msg, e->location, e->label, |
| 1086 | detail, e->other_detail, e->enable_per_layer_report); |
| 1087 | } |
| 1088 | |
| 1089 | |
| 1090 | } |
| 1091 | EXPORT_SYMBOL_GPL(edac_raw_mc_handle_error); |
Mauro Carvalho Chehab | 53f2d02 | 2012-02-23 08:10:34 -0300 | [diff] [blame] | 1092 | |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1093 | void edac_mc_handle_error(const enum hw_event_mc_err_type type, |
| 1094 | struct mem_ctl_info *mci, |
Mauro Carvalho Chehab | 9eb07a7 | 2012-06-04 13:27:43 -0300 | [diff] [blame] | 1095 | const u16 error_count, |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1096 | const unsigned long page_frame_number, |
| 1097 | const unsigned long offset_in_page, |
| 1098 | const unsigned long syndrome, |
Mauro Carvalho Chehab | 53f2d02 | 2012-02-23 08:10:34 -0300 | [diff] [blame] | 1099 | const int top_layer, |
| 1100 | const int mid_layer, |
| 1101 | const int low_layer, |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1102 | const char *msg, |
Mauro Carvalho Chehab | 03f7eae | 2012-06-04 11:29:25 -0300 | [diff] [blame] | 1103 | const char *other_detail) |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 1104 | { |
Robert Richter | c498afa | 2019-11-06 09:33:07 +0000 | [diff] [blame] | 1105 | struct dimm_info *dimm; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1106 | char *p; |
| 1107 | int row = -1, chan = -1; |
Mauro Carvalho Chehab | 53f2d02 | 2012-02-23 08:10:34 -0300 | [diff] [blame] | 1108 | int pos[EDAC_MAX_LAYERS] = { top_layer, mid_layer, low_layer }; |
Mauro Carvalho Chehab | c7ef764 | 2013-02-21 13:36:45 -0300 | [diff] [blame] | 1109 | int i, n_labels = 0; |
Mauro Carvalho Chehab | c7ef764 | 2013-02-21 13:36:45 -0300 | [diff] [blame] | 1110 | struct edac_raw_error_desc *e = &mci->error_desc; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 1111 | |
Joe Perches | 956b9ba1 | 2012-04-29 17:08:39 -0300 | [diff] [blame] | 1112 | edac_dbg(3, "MC%d\n", mci->mc_idx); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 1113 | |
Mauro Carvalho Chehab | c7ef764 | 2013-02-21 13:36:45 -0300 | [diff] [blame] | 1114 | /* Fills the error report buffer */ |
| 1115 | memset(e, 0, sizeof (*e)); |
| 1116 | e->error_count = error_count; |
| 1117 | e->top_layer = top_layer; |
| 1118 | e->mid_layer = mid_layer; |
| 1119 | e->low_layer = low_layer; |
| 1120 | e->page_frame_number = page_frame_number; |
| 1121 | e->offset_in_page = offset_in_page; |
| 1122 | e->syndrome = syndrome; |
| 1123 | e->msg = msg; |
| 1124 | e->other_detail = other_detail; |
| 1125 | |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1126 | /* |
| 1127 | * Check if the event report is consistent and if the memory |
| 1128 | * location is known. If it is known, enable_per_layer_report will be |
| 1129 | * true, the DIMM(s) label info will be filled and the per-layer |
| 1130 | * error counters will be incremented. |
| 1131 | */ |
| 1132 | for (i = 0; i < mci->n_layers; i++) { |
| 1133 | if (pos[i] >= (int)mci->layers[i].size) { |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1134 | |
| 1135 | edac_mc_printk(mci, KERN_ERR, |
| 1136 | "INTERNAL ERROR: %s value is out of range (%d >= %d)\n", |
| 1137 | edac_layer_name[mci->layers[i].type], |
| 1138 | pos[i], mci->layers[i].size); |
| 1139 | /* |
| 1140 | * Instead of just returning it, let's use what's |
| 1141 | * known about the error. The increment routines and |
| 1142 | * the DIMM filter logic will do the right thing by |
| 1143 | * pointing the likely damaged DIMMs. |
| 1144 | */ |
| 1145 | pos[i] = -1; |
| 1146 | } |
| 1147 | if (pos[i] >= 0) |
Mauro Carvalho Chehab | c7ef764 | 2013-02-21 13:36:45 -0300 | [diff] [blame] | 1148 | e->enable_per_layer_report = true; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 1149 | } |
| 1150 | |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1151 | /* |
| 1152 | * Get the dimm label/grain that applies to the match criteria. |
| 1153 | * As the error algorithm may not be able to point to just one memory |
| 1154 | * stick, the logic here will get all possible labels that could |
| 1155 | * pottentially be affected by the error. |
| 1156 | * On FB-DIMM memory controllers, for uncorrected errors, it is common |
| 1157 | * to have only the MC channel and the MC dimm (also called "branch") |
| 1158 | * but the channel is not known, as the memory is arranged in pairs, |
| 1159 | * where each memory belongs to a separate channel within the same |
| 1160 | * branch. |
| 1161 | */ |
Mauro Carvalho Chehab | c7ef764 | 2013-02-21 13:36:45 -0300 | [diff] [blame] | 1162 | p = e->label; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1163 | *p = '\0'; |
Borislav Petkov | 4da1b7b | 2012-09-10 17:57:44 +0200 | [diff] [blame] | 1164 | |
Robert Richter | c498afa | 2019-11-06 09:33:07 +0000 | [diff] [blame] | 1165 | mci_for_each_dimm(mci, dimm) { |
Mauro Carvalho Chehab | 53f2d02 | 2012-02-23 08:10:34 -0300 | [diff] [blame] | 1166 | if (top_layer >= 0 && top_layer != dimm->location[0]) |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1167 | continue; |
Mauro Carvalho Chehab | 53f2d02 | 2012-02-23 08:10:34 -0300 | [diff] [blame] | 1168 | if (mid_layer >= 0 && mid_layer != dimm->location[1]) |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1169 | continue; |
Mauro Carvalho Chehab | 53f2d02 | 2012-02-23 08:10:34 -0300 | [diff] [blame] | 1170 | if (low_layer >= 0 && low_layer != dimm->location[2]) |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1171 | continue; |
| 1172 | |
| 1173 | /* get the max grain, over the error match range */ |
Mauro Carvalho Chehab | c7ef764 | 2013-02-21 13:36:45 -0300 | [diff] [blame] | 1174 | if (dimm->grain > e->grain) |
| 1175 | e->grain = dimm->grain; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1176 | |
| 1177 | /* |
| 1178 | * If the error is memory-controller wide, there's no need to |
| 1179 | * seek for the affected DIMMs because the whole |
| 1180 | * channel/memory controller/... may be affected. |
| 1181 | * Also, don't show errors for empty DIMM slots. |
| 1182 | */ |
Robert Richter | 0d8292e | 2019-11-06 09:33:14 +0000 | [diff] [blame] | 1183 | if (!e->enable_per_layer_report || !dimm->nr_pages) |
| 1184 | continue; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1185 | |
Robert Richter | 0d8292e | 2019-11-06 09:33:14 +0000 | [diff] [blame] | 1186 | if (n_labels >= EDAC_MAX_LABELS) { |
| 1187 | e->enable_per_layer_report = false; |
| 1188 | break; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1189 | } |
Robert Richter | 0d8292e | 2019-11-06 09:33:14 +0000 | [diff] [blame] | 1190 | n_labels++; |
| 1191 | if (p != e->label) { |
| 1192 | strcpy(p, OTHER_LABEL); |
| 1193 | p += strlen(OTHER_LABEL); |
| 1194 | } |
| 1195 | strcpy(p, dimm->label); |
| 1196 | p += strlen(p); |
| 1197 | |
| 1198 | /* |
| 1199 | * get csrow/channel of the DIMM, in order to allow |
| 1200 | * incrementing the compat API counters |
| 1201 | */ |
| 1202 | edac_dbg(4, "%s csrows map: (%d,%d)\n", |
| 1203 | mci->csbased ? "rank" : "dimm", |
| 1204 | dimm->csrow, dimm->cschannel); |
| 1205 | if (row == -1) |
| 1206 | row = dimm->csrow; |
| 1207 | else if (row >= 0 && row != dimm->csrow) |
| 1208 | row = -2; |
| 1209 | |
| 1210 | if (chan == -1) |
| 1211 | chan = dimm->cschannel; |
| 1212 | else if (chan >= 0 && chan != dimm->cschannel) |
| 1213 | chan = -2; |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 1214 | } |
| 1215 | |
Mauro Carvalho Chehab | c7ef764 | 2013-02-21 13:36:45 -0300 | [diff] [blame] | 1216 | if (!e->enable_per_layer_report) { |
| 1217 | strcpy(e->label, "any memory"); |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1218 | } else { |
Joe Perches | 956b9ba1 | 2012-04-29 17:08:39 -0300 | [diff] [blame] | 1219 | edac_dbg(4, "csrow/channel to increment: (%d,%d)\n", row, chan); |
Mauro Carvalho Chehab | c7ef764 | 2013-02-21 13:36:45 -0300 | [diff] [blame] | 1220 | if (p == e->label) |
| 1221 | strcpy(e->label, "unknown memory"); |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1222 | if (type == HW_EVENT_ERR_CORRECTED) { |
| 1223 | if (row >= 0) { |
Mauro Carvalho Chehab | 9eb07a7 | 2012-06-04 13:27:43 -0300 | [diff] [blame] | 1224 | mci->csrows[row]->ce_count += error_count; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1225 | if (chan >= 0) |
Mauro Carvalho Chehab | 9eb07a7 | 2012-06-04 13:27:43 -0300 | [diff] [blame] | 1226 | mci->csrows[row]->channels[chan]->ce_count += error_count; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1227 | } |
| 1228 | } else |
| 1229 | if (row >= 0) |
Mauro Carvalho Chehab | 9eb07a7 | 2012-06-04 13:27:43 -0300 | [diff] [blame] | 1230 | mci->csrows[row]->ue_count += error_count; |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1231 | } |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 1232 | |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1233 | /* Fill the RAM location data */ |
Mauro Carvalho Chehab | c7ef764 | 2013-02-21 13:36:45 -0300 | [diff] [blame] | 1234 | p = e->location; |
Borislav Petkov | 4da1b7b | 2012-09-10 17:57:44 +0200 | [diff] [blame] | 1235 | |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1236 | for (i = 0; i < mci->n_layers; i++) { |
| 1237 | if (pos[i] < 0) |
| 1238 | continue; |
| 1239 | |
| 1240 | p += sprintf(p, "%s:%d ", |
| 1241 | edac_layer_name[mci->layers[i].type], |
| 1242 | pos[i]); |
| 1243 | } |
Mauro Carvalho Chehab | c7ef764 | 2013-02-21 13:36:45 -0300 | [diff] [blame] | 1244 | if (p > e->location) |
Mauro Carvalho Chehab | 53f2d02 | 2012-02-23 08:10:34 -0300 | [diff] [blame] | 1245 | *(p - 1) = '\0'; |
| 1246 | |
Mauro Carvalho Chehab | e7e2483 | 2012-10-31 13:46:11 -0300 | [diff] [blame] | 1247 | edac_raw_mc_handle_error(type, mci, e); |
Alan Cox | da9bb1d | 2006-01-18 17:44:13 -0800 | [diff] [blame] | 1248 | } |
Mauro Carvalho Chehab | 4275be6 | 2012-04-18 15:20:50 -0300 | [diff] [blame] | 1249 | EXPORT_SYMBOL_GPL(edac_mc_handle_error); |