blob: 095cfc92326ecc1007c2dd04d63f66e0adeb04c1 [file] [log] [blame]
Florian Fainellib560a582014-02-13 16:08:45 -08001/*
2 * Broadcom BCM7xxx internal transceivers support.
3 *
4 * Copyright (C) 2014, Broadcom Corporation
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
12#include <linux/module.h>
13#include <linux/phy.h>
14#include <linux/delay.h>
15#include <linux/bitops.h>
16#include <linux/brcmphy.h>
Florian Fainellib8f9a022014-08-22 18:55:45 -070017#include <linux/mdio.h>
Florian Fainellib560a582014-02-13 16:08:45 -080018
19/* Broadcom BCM7xxx internal PHY registers */
20#define MII_BCM7XXX_CHANNEL_WIDTH 0x2000
21
22/* 40nm only register definitions */
23#define MII_BCM7XXX_100TX_AUX_CTL 0x10
24#define MII_BCM7XXX_100TX_FALSE_CAR 0x13
25#define MII_BCM7XXX_100TX_DISC 0x14
26#define MII_BCM7XXX_AUX_MODE 0x1d
27#define MII_BCM7XX_64CLK_MDIO BIT(12)
28#define MII_BCM7XXX_CORE_BASE1E 0x1e
29#define MII_BCM7XXX_TEST 0x1f
30#define MII_BCM7XXX_SHD_MODE_2 BIT(2)
31
Florian Fainellia3622f22014-03-24 16:36:47 -070032/* 28nm only register definitions */
33#define MISC_ADDR(base, channel) base, channel
34
35#define DSP_TAP10 MISC_ADDR(0x0a, 0)
36#define PLL_PLLCTRL_1 MISC_ADDR(0x32, 1)
37#define PLL_PLLCTRL_2 MISC_ADDR(0x32, 2)
38#define PLL_PLLCTRL_4 MISC_ADDR(0x33, 0)
39
40#define AFE_RXCONFIG_0 MISC_ADDR(0x38, 0)
41#define AFE_RXCONFIG_1 MISC_ADDR(0x38, 1)
Florian Fainellia4906312014-11-11 14:55:13 -080042#define AFE_RXCONFIG_2 MISC_ADDR(0x38, 2)
Florian Fainellia3622f22014-03-24 16:36:47 -070043#define AFE_RX_LP_COUNTER MISC_ADDR(0x38, 3)
44#define AFE_TX_CONFIG MISC_ADDR(0x39, 0)
Florian Fainellia4906312014-11-11 14:55:13 -080045#define AFE_VDCA_ICTRL_0 MISC_ADDR(0x39, 1)
46#define AFE_VDAC_OTHERS_0 MISC_ADDR(0x39, 3)
Florian Fainellia3622f22014-03-24 16:36:47 -070047#define AFE_HPF_TRIM_OTHERS MISC_ADDR(0x3a, 0)
48
49#define CORE_EXPB0 0xb0
50
Florian Fainellib560a582014-02-13 16:08:45 -080051static void phy_write_exp(struct phy_device *phydev,
52 u16 reg, u16 value)
53{
54 phy_write(phydev, MII_BCM54XX_EXP_SEL, MII_BCM54XX_EXP_SEL_ER | reg);
55 phy_write(phydev, MII_BCM54XX_EXP_DATA, value);
56}
57
58static void phy_write_misc(struct phy_device *phydev,
59 u16 reg, u16 chl, u16 value)
60{
61 int tmp;
62
63 phy_write(phydev, MII_BCM54XX_AUX_CTL, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
64
65 tmp = phy_read(phydev, MII_BCM54XX_AUX_CTL);
66 tmp |= MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA;
67 phy_write(phydev, MII_BCM54XX_AUX_CTL, tmp);
68
69 tmp = (chl * MII_BCM7XXX_CHANNEL_WIDTH) | reg;
70 phy_write(phydev, MII_BCM54XX_EXP_SEL, tmp);
71
72 phy_write(phydev, MII_BCM54XX_EXP_DATA, value);
73}
74
Florian Fainelli9c41f2b2014-11-11 14:55:12 -080075static void r_rc_cal_reset(struct phy_device *phydev)
76{
77 /* Reset R_CAL/RC_CAL Engine */
78 phy_write_exp(phydev, 0x00b0, 0x0010);
79
80 /* Disable Reset R_AL/RC_CAL Engine */
81 phy_write_exp(phydev, 0x00b0, 0x0000);
82}
83
Florian Fainelli2a9df742014-11-11 14:55:11 -080084static int bcm7xxx_28nm_b0_afe_config_init(struct phy_device *phydev)
Florian Fainellib560a582014-02-13 16:08:45 -080085{
Florian Fainellib560a582014-02-13 16:08:45 -080086 /* Increase VCO range to prevent unlocking problem of PLL at low
87 * temp
88 */
Florian Fainellia3622f22014-03-24 16:36:47 -070089 phy_write_misc(phydev, PLL_PLLCTRL_1, 0x0048);
Florian Fainellib560a582014-02-13 16:08:45 -080090
91 /* Change Ki to 011 */
Florian Fainellia3622f22014-03-24 16:36:47 -070092 phy_write_misc(phydev, PLL_PLLCTRL_2, 0x021b);
Florian Fainellib560a582014-02-13 16:08:45 -080093
94 /* Disable loading of TVCO buffer to bandgap, set bandgap trim
95 * to 111
96 */
Florian Fainellia3622f22014-03-24 16:36:47 -070097 phy_write_misc(phydev, PLL_PLLCTRL_4, 0x0e20);
Florian Fainellib560a582014-02-13 16:08:45 -080098
99 /* Adjust bias current trim by -3 */
Florian Fainellia3622f22014-03-24 16:36:47 -0700100 phy_write_misc(phydev, DSP_TAP10, 0x690b);
Florian Fainellib560a582014-02-13 16:08:45 -0800101
102 /* Switch to CORE_BASE1E */
103 phy_write(phydev, MII_BCM7XXX_CORE_BASE1E, 0xd);
104
Florian Fainelli9c41f2b2014-11-11 14:55:12 -0800105 r_rc_cal_reset(phydev);
Florian Fainellib560a582014-02-13 16:08:45 -0800106
Florian Fainelli99185422014-03-24 16:36:48 -0700107 /* write AFE_RXCONFIG_0 */
108 phy_write_misc(phydev, AFE_RXCONFIG_0, 0xeb19);
109
110 /* write AFE_RXCONFIG_1 */
111 phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9a3f);
112
113 /* write AFE_RX_LP_COUNTER */
Florian Fainellia62ea5a2014-03-24 16:36:49 -0700114 phy_write_misc(phydev, AFE_RX_LP_COUNTER, 0x7fc0);
Florian Fainelli99185422014-03-24 16:36:48 -0700115
116 /* write AFE_HPF_TRIM_OTHERS */
117 phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x000b);
118
119 /* write AFTE_TX_CONFIG */
120 phy_write_misc(phydev, AFE_TX_CONFIG, 0x0800);
121
Florian Fainellib560a582014-02-13 16:08:45 -0800122 return 0;
123}
124
Florian Fainellia4906312014-11-11 14:55:13 -0800125static int bcm7xxx_28nm_d0_afe_config_init(struct phy_device *phydev)
126{
127 /* AFE_RXCONFIG_0 */
128 phy_write_misc(phydev, AFE_RXCONFIG_0, 0xeb15);
129
130 /* AFE_RXCONFIG_1 */
131 phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9b2f);
132
133 /* AFE_RXCONFIG_2, set rCal offset for HT=0 code and LT=-2 code */
134 phy_write_misc(phydev, AFE_RXCONFIG_2, 0x2003);
135
136 /* AFE_RX_LP_COUNTER, set RX bandwidth to maximum */
137 phy_write_misc(phydev, AFE_RX_LP_COUNTER, 0x7fc0);
138
139 /* AFE_TX_CONFIG, set 1000BT Cfeed=110 for all ports */
140 phy_write_misc(phydev, AFE_TX_CONFIG, 0x0061);
141
142 /* AFE_VDCA_ICTRL_0, set Iq=1101 instead of 0111 for AB symmetry */
143 phy_write_misc(phydev, AFE_VDCA_ICTRL_0, 0xa7da);
144
145 /* AFE_VDAC_OTHERS_0, set 1000BT Cidac=010 for all ports */
146 phy_write_misc(phydev, AFE_VDAC_OTHERS_0, 0xa020);
147
148 /* AFE_HPF_TRIM_OTHERS, set 100Tx/10BT to -4.5% swing and set rCal
149 * offset for HT=0 code
150 */
151 phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x00e3);
152
153 /* CORE_BASE1E, force trim to overwrite and set I_ext trim to 0000 */
154 phy_write(phydev, MII_BCM7XXX_CORE_BASE1E, 0x0010);
155
156 /* DSP_TAP10, adjust bias current trim (+0% swing, +0 tick) */
157 phy_write_misc(phydev, DSP_TAP10, 0x011b);
158
159 /* Reset R_CAL/RC_CAL engine */
160 r_rc_cal_reset(phydev);
161
162 return 0;
163}
164
Florian Fainelli9df54dd2014-08-22 18:55:41 -0700165static int bcm7xxx_apd_enable(struct phy_device *phydev)
166{
167 int val;
168
169 /* Enable powering down of the DLL during auto-power down */
170 val = bcm54xx_shadow_read(phydev, BCM54XX_SHD_SCR3);
171 if (val < 0)
172 return val;
173
174 val |= BCM54XX_SHD_SCR3_DLLAPD_DIS;
175 bcm54xx_shadow_write(phydev, BCM54XX_SHD_SCR3, val);
176
177 /* Enable auto-power down */
178 val = bcm54xx_shadow_read(phydev, BCM54XX_SHD_APD);
179 if (val < 0)
180 return val;
181
182 val |= BCM54XX_SHD_APD_EN;
183 return bcm54xx_shadow_write(phydev, BCM54XX_SHD_APD, val);
184}
185
Florian Fainellib8f9a022014-08-22 18:55:45 -0700186static int bcm7xxx_eee_enable(struct phy_device *phydev)
187{
188 int val;
189
190 val = phy_read_mmd_indirect(phydev, BRCM_CL45VEN_EEE_CONTROL,
191 MDIO_MMD_AN, phydev->addr);
192 if (val < 0)
193 return val;
194
195 /* Enable general EEE feature at the PHY level */
196 val |= LPI_FEATURE_EN | LPI_FEATURE_EN_DIG1000X;
197
198 phy_write_mmd_indirect(phydev, BRCM_CL45VEN_EEE_CONTROL,
199 MDIO_MMD_AN, phydev->addr, val);
200
201 /* Advertise supported modes */
202 val = phy_read_mmd_indirect(phydev, MDIO_AN_EEE_ADV,
203 MDIO_MMD_AN, phydev->addr);
204
205 val |= (MDIO_AN_EEE_ADV_100TX | MDIO_AN_EEE_ADV_1000T);
206 phy_write_mmd_indirect(phydev, MDIO_AN_EEE_ADV,
207 MDIO_MMD_AN, phydev->addr, val);
208
209 return 0;
210}
211
Florian Fainellib560a582014-02-13 16:08:45 -0800212static int bcm7xxx_28nm_config_init(struct phy_device *phydev)
213{
Florian Fainellid8ebfed2014-09-19 13:07:56 -0700214 u8 rev = PHY_BRCM_7XXX_REV(phydev->dev_flags);
215 u8 patch = PHY_BRCM_7XXX_PATCH(phydev->dev_flags);
216 int ret = 0;
Florian Fainellib560a582014-02-13 16:08:45 -0800217
Florian Fainelli6ec259c2014-11-11 14:55:10 -0800218 pr_info_once("%s: %s PHY revision: 0x%02x, patch: %d\n",
219 dev_name(&phydev->dev), phydev->drv->name, rev, patch);
Florian Fainellib560a582014-02-13 16:08:45 -0800220
Florian Fainellid8ebfed2014-09-19 13:07:56 -0700221 switch (rev) {
Florian Fainellid8ebfed2014-09-19 13:07:56 -0700222 case 0xb0:
Florian Fainelli2a9df742014-11-11 14:55:11 -0800223 ret = bcm7xxx_28nm_b0_afe_config_init(phydev);
Florian Fainellid8ebfed2014-09-19 13:07:56 -0700224 break;
Florian Fainellia4906312014-11-11 14:55:13 -0800225 case 0xd0:
226 ret = bcm7xxx_28nm_d0_afe_config_init(phydev);
227 break;
Florian Fainellid8ebfed2014-09-19 13:07:56 -0700228 default:
Florian Fainellid8ebfed2014-09-19 13:07:56 -0700229 break;
230 }
231
Florian Fainelli9df54dd2014-08-22 18:55:41 -0700232 if (ret)
233 return ret;
234
Florian Fainellib8f9a022014-08-22 18:55:45 -0700235 ret = bcm7xxx_eee_enable(phydev);
236 if (ret)
237 return ret;
238
Florian Fainelli9df54dd2014-08-22 18:55:41 -0700239 return bcm7xxx_apd_enable(phydev);
Florian Fainellib560a582014-02-13 16:08:45 -0800240}
241
Florian Fainelli4fd14e02014-08-14 16:52:52 -0700242static int bcm7xxx_28nm_resume(struct phy_device *phydev)
243{
244 int ret;
245
246 /* Re-apply workarounds coming out suspend/resume */
247 ret = bcm7xxx_28nm_config_init(phydev);
248 if (ret)
249 return ret;
250
251 /* 28nm Gigabit PHYs come out of reset without any half-duplex
252 * or "hub" compliant advertised mode, fix that. This does not
253 * cause any problems with the PHY library since genphy_config_aneg()
254 * gracefully handles auto-negotiated and forced modes.
255 */
256 return genphy_config_aneg(phydev);
257}
258
Florian Fainellib560a582014-02-13 16:08:45 -0800259static int phy_set_clr_bits(struct phy_device *dev, int location,
260 int set_mask, int clr_mask)
261{
262 int v, ret;
263
264 v = phy_read(dev, location);
265 if (v < 0)
266 return v;
267
268 v &= ~clr_mask;
269 v |= set_mask;
270
271 ret = phy_write(dev, location, v);
272 if (ret < 0)
273 return ret;
274
275 return v;
276}
277
278static int bcm7xxx_config_init(struct phy_device *phydev)
279{
280 int ret;
281
282 /* Enable 64 clock MDIO */
283 phy_write(phydev, MII_BCM7XXX_AUX_MODE, MII_BCM7XX_64CLK_MDIO);
284 phy_read(phydev, MII_BCM7XXX_AUX_MODE);
285
Florian Fainellie18556e2014-09-19 13:07:51 -0700286 /* Workaround only required for 100Mbits/sec capable PHYs */
287 if (phydev->supported & PHY_GBIT_FEATURES)
Florian Fainellib560a582014-02-13 16:08:45 -0800288 return 0;
289
290 /* set shadow mode 2 */
291 ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST,
292 MII_BCM7XXX_SHD_MODE_2, MII_BCM7XXX_SHD_MODE_2);
293 if (ret < 0)
294 return ret;
295
296 /* set iddq_clkbias */
297 phy_write(phydev, MII_BCM7XXX_100TX_DISC, 0x0F00);
298 udelay(10);
299
300 /* reset iddq_clkbias */
301 phy_write(phydev, MII_BCM7XXX_100TX_DISC, 0x0C00);
302
303 phy_write(phydev, MII_BCM7XXX_100TX_FALSE_CAR, 0x7555);
304
305 /* reset shadow mode 2 */
306 ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST, MII_BCM7XXX_SHD_MODE_2, 0);
307 if (ret < 0)
308 return ret;
309
310 return 0;
311}
312
313/* Workaround for putting the PHY in IDDQ mode, required
Florian Fainelli82c084f2014-08-14 16:52:53 -0700314 * for all BCM7XXX 40nm and 65nm PHYs
Florian Fainellib560a582014-02-13 16:08:45 -0800315 */
316static int bcm7xxx_suspend(struct phy_device *phydev)
317{
318 int ret;
319 const struct bcm7xxx_regs {
320 int reg;
321 u16 value;
322 } bcm7xxx_suspend_cfg[] = {
323 { MII_BCM7XXX_TEST, 0x008b },
324 { MII_BCM7XXX_100TX_AUX_CTL, 0x01c0 },
325 { MII_BCM7XXX_100TX_DISC, 0x7000 },
326 { MII_BCM7XXX_TEST, 0x000f },
327 { MII_BCM7XXX_100TX_AUX_CTL, 0x20d0 },
328 { MII_BCM7XXX_TEST, 0x000b },
329 };
330 unsigned int i;
331
332 for (i = 0; i < ARRAY_SIZE(bcm7xxx_suspend_cfg); i++) {
333 ret = phy_write(phydev,
334 bcm7xxx_suspend_cfg[i].reg,
335 bcm7xxx_suspend_cfg[i].value);
336 if (ret)
337 return ret;
338 }
339
340 return 0;
341}
342
343static int bcm7xxx_dummy_config_init(struct phy_device *phydev)
344{
345 return 0;
346}
347
Florian Fainelli153df3c2014-08-26 13:15:24 -0700348#define BCM7XXX_28NM_GPHY(_oui, _name) \
349{ \
350 .phy_id = (_oui), \
351 .phy_id_mask = 0xfffffff0, \
352 .name = _name, \
353 .features = PHY_GBIT_FEATURES | \
354 SUPPORTED_Pause | SUPPORTED_Asym_Pause, \
355 .flags = PHY_IS_INTERNAL, \
Florian Fainelli2a9df742014-11-11 14:55:11 -0800356 .config_init = bcm7xxx_28nm_config_init, \
Florian Fainelli153df3c2014-08-26 13:15:24 -0700357 .config_aneg = genphy_config_aneg, \
358 .read_status = genphy_read_status, \
359 .resume = bcm7xxx_28nm_resume, \
360 .driver = { .owner = THIS_MODULE }, \
361}
362
Florian Fainellib560a582014-02-13 16:08:45 -0800363static struct phy_driver bcm7xxx_driver[] = {
Florian Fainelli430ad682014-08-26 13:15:27 -0700364 BCM7XXX_28NM_GPHY(PHY_ID_BCM7250, "Broadcom BCM7250"),
365 BCM7XXX_28NM_GPHY(PHY_ID_BCM7364, "Broadcom BCM7364"),
Florian Fainelli153df3c2014-08-26 13:15:24 -0700366 BCM7XXX_28NM_GPHY(PHY_ID_BCM7366, "Broadcom BCM7366"),
367 BCM7XXX_28NM_GPHY(PHY_ID_BCM7439, "Broadcom BCM7439"),
368 BCM7XXX_28NM_GPHY(PHY_ID_BCM7445, "Broadcom BCM7445"),
Florian Fainellib560a582014-02-13 16:08:45 -0800369{
Petri Gyntherd068b022014-10-01 11:58:02 -0700370 .phy_id = PHY_ID_BCM7425,
371 .phy_id_mask = 0xfffffff0,
372 .name = "Broadcom BCM7425",
373 .features = PHY_GBIT_FEATURES |
374 SUPPORTED_Pause | SUPPORTED_Asym_Pause,
375 .flags = 0,
376 .config_init = bcm7xxx_config_init,
377 .config_aneg = genphy_config_aneg,
378 .read_status = genphy_read_status,
379 .suspend = bcm7xxx_suspend,
380 .resume = bcm7xxx_config_init,
381 .driver = { .owner = THIS_MODULE },
382}, {
383 .phy_id = PHY_ID_BCM7429,
384 .phy_id_mask = 0xfffffff0,
385 .name = "Broadcom BCM7429",
386 .features = PHY_GBIT_FEATURES |
387 SUPPORTED_Pause | SUPPORTED_Asym_Pause,
388 .flags = PHY_IS_INTERNAL,
389 .config_init = bcm7xxx_config_init,
390 .config_aneg = genphy_config_aneg,
391 .read_status = genphy_read_status,
392 .suspend = bcm7xxx_suspend,
393 .resume = bcm7xxx_config_init,
394 .driver = { .owner = THIS_MODULE },
395}, {
Florian Fainellib560a582014-02-13 16:08:45 -0800396 .phy_id = PHY_BCM_OUI_4,
397 .phy_id_mask = 0xffff0000,
398 .name = "Broadcom BCM7XXX 40nm",
399 .features = PHY_GBIT_FEATURES |
400 SUPPORTED_Pause | SUPPORTED_Asym_Pause,
401 .flags = PHY_IS_INTERNAL,
402 .config_init = bcm7xxx_config_init,
403 .config_aneg = genphy_config_aneg,
404 .read_status = genphy_read_status,
405 .suspend = bcm7xxx_suspend,
406 .resume = bcm7xxx_config_init,
407 .driver = { .owner = THIS_MODULE },
408}, {
409 .phy_id = PHY_BCM_OUI_5,
410 .phy_id_mask = 0xffffff00,
411 .name = "Broadcom BCM7XXX 65nm",
412 .features = PHY_BASIC_FEATURES |
413 SUPPORTED_Pause | SUPPORTED_Asym_Pause,
414 .flags = PHY_IS_INTERNAL,
415 .config_init = bcm7xxx_dummy_config_init,
416 .config_aneg = genphy_config_aneg,
417 .read_status = genphy_read_status,
418 .suspend = bcm7xxx_suspend,
419 .resume = bcm7xxx_config_init,
420 .driver = { .owner = THIS_MODULE },
421} };
422
423static struct mdio_device_id __maybe_unused bcm7xxx_tbl[] = {
Florian Fainelli430ad682014-08-26 13:15:27 -0700424 { PHY_ID_BCM7250, 0xfffffff0, },
425 { PHY_ID_BCM7364, 0xfffffff0, },
Florian Fainellib560a582014-02-13 16:08:45 -0800426 { PHY_ID_BCM7366, 0xfffffff0, },
Petri Gyntherd068b022014-10-01 11:58:02 -0700427 { PHY_ID_BCM7425, 0xfffffff0, },
428 { PHY_ID_BCM7429, 0xfffffff0, },
Florian Fainellib560a582014-02-13 16:08:45 -0800429 { PHY_ID_BCM7439, 0xfffffff0, },
430 { PHY_ID_BCM7445, 0xfffffff0, },
Florian Fainellib560a582014-02-13 16:08:45 -0800431 { PHY_BCM_OUI_4, 0xffff0000 },
432 { PHY_BCM_OUI_5, 0xffffff00 },
433 { }
434};
435
Johan Hovold50fd7152014-11-11 19:45:59 +0100436module_phy_driver(bcm7xxx_driver);
Florian Fainellib560a582014-02-13 16:08:45 -0800437
438MODULE_DEVICE_TABLE(mdio, bcm7xxx_tbl);
439
440MODULE_DESCRIPTION("Broadcom BCM7xxx internal PHY driver");
441MODULE_LICENSE("GPL");
442MODULE_AUTHOR("Broadcom Corporation");