blob: 18d05e7373b5da652ac361252b8810a5063fe569 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Linux/PA-RISC Project (http://www.parisc-linux.org/)
3 *
4 * kernel entry points (interruptions, system call wrappers)
5 * Copyright (C) 1999,2000 Philipp Rumpf
6 * Copyright (C) 1999 SuSE GmbH Nuernberg
7 * Copyright (C) 2000 Hewlett-Packard (John Marvin)
8 * Copyright (C) 1999 Hewlett-Packard (Frank Rowand)
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2, or (at your option)
13 * any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Sam Ravnborg0013a852005-09-09 20:57:26 +020025#include <asm/asm-offsets.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
27/* we have the following possibilities to act on an interruption:
28 * - handle in assembly and use shadowed registers only
29 * - save registers to kernel stack and handle in assembly or C */
30
31
Grant Grundler896a3752005-10-21 22:40:07 -040032#include <asm/psw.h>
Kyle McMartin3d73cf52006-08-13 22:17:19 -040033#include <asm/cache.h> /* for L1_CACHE_SHIFT */
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/assembly.h> /* for LDREG/STREG defines */
35#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <asm/signal.h>
37#include <asm/unistd.h>
38#include <asm/thread_info.h>
39
Helge Dellerc5e76552007-01-23 20:50:59 +010040#include <linux/linkage.h>
41
Grant Grundler413059f2005-10-21 22:46:48 -040042#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -070043 .level 2.0w
44#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070045 .level 2.0
46#endif
47
48 .import pa_dbit_lock,data
49
50 /* space_to_prot macro creates a prot id from a space id */
51
52#if (SPACEID_SHIFT) == 0
53 .macro space_to_prot spc prot
54 depd,z \spc,62,31,\prot
55 .endm
56#else
57 .macro space_to_prot spc prot
58 extrd,u \spc,(64 - (SPACEID_SHIFT)),32,\prot
59 .endm
60#endif
61
62 /* Switch to virtual mapping, trashing only %r1 */
63 .macro virt_map
Grant Grundler896a3752005-10-21 22:40:07 -040064 /* pcxt_ssm_bug */
65 rsm PSW_SM_I, %r0 /* barrier for "Relied upon Translation */
Linus Torvalds1da177e2005-04-16 15:20:36 -070066 mtsp %r0, %sr4
67 mtsp %r0, %sr5
Grant Grundler896a3752005-10-21 22:40:07 -040068 mfsp %sr7, %r1
69 or,= %r0,%r1,%r0 /* Only save sr7 in sr3 if sr7 != 0 */
70 mtsp %r1, %sr3
71 tovirt_r1 %r29
72 load32 KERNEL_PSW, %r1
73
74 rsm PSW_SM_QUIET,%r0 /* second "heavy weight" ctl op */
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 mtsp %r0, %sr6
76 mtsp %r0, %sr7
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 mtctl %r0, %cr17 /* Clear IIASQ tail */
78 mtctl %r0, %cr17 /* Clear IIASQ head */
Grant Grundler896a3752005-10-21 22:40:07 -040079 mtctl %r1, %ipsw
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 load32 4f, %r1
81 mtctl %r1, %cr18 /* Set IIAOQ tail */
82 ldo 4(%r1), %r1
83 mtctl %r1, %cr18 /* Set IIAOQ head */
84 rfir
85 nop
864:
87 .endm
88
89 /*
90 * The "get_stack" macros are responsible for determining the
91 * kernel stack value.
92 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 * If sr7 == 0
94 * Already using a kernel stack, so call the
95 * get_stack_use_r30 macro to push a pt_regs structure
96 * on the stack, and store registers there.
97 * else
98 * Need to set up a kernel stack, so call the
99 * get_stack_use_cr30 macro to set up a pointer
100 * to the pt_regs structure contained within the
101 * task pointer pointed to by cr30. Set the stack
102 * pointer to point to the end of the task structure.
103 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 * Note that we use shadowed registers for temps until
105 * we can save %r26 and %r29. %r26 is used to preserve
106 * %r8 (a shadowed register) which temporarily contained
107 * either the fault type ("code") or the eirr. We need
108 * to use a non-shadowed register to carry the value over
109 * the rfir in virt_map. We use %r26 since this value winds
110 * up being passed as the argument to either do_cpu_irq_mask
111 * or handle_interruption. %r29 is used to hold a pointer
112 * the register save area, and once again, it needs to
113 * be a non-shadowed register so that it survives the rfir.
114 *
115 * N.B. TASK_SZ_ALGN and PT_SZ_ALGN include space for a stack frame.
116 */
117
118 .macro get_stack_use_cr30
119
120 /* we save the registers in the task struct */
121
122 mfctl %cr30, %r1
123 tophys %r1,%r9
124 LDREG TI_TASK(%r9), %r1 /* thread_info -> task_struct */
125 tophys %r1,%r9
126 ldo TASK_REGS(%r9),%r9
127 STREG %r30, PT_GR30(%r9)
128 STREG %r29,PT_GR29(%r9)
129 STREG %r26,PT_GR26(%r9)
130 copy %r9,%r29
131 mfctl %cr30, %r1
132 ldo THREAD_SZ_ALGN(%r1), %r30
133 .endm
134
135 .macro get_stack_use_r30
136
137 /* we put a struct pt_regs on the stack and save the registers there */
138
139 tophys %r30,%r9
140 STREG %r30,PT_GR30(%r9)
141 ldo PT_SZ_ALGN(%r30),%r30
142 STREG %r29,PT_GR29(%r9)
143 STREG %r26,PT_GR26(%r9)
144 copy %r9,%r29
145 .endm
146
147 .macro rest_stack
148 LDREG PT_GR1(%r29), %r1
149 LDREG PT_GR30(%r29),%r30
150 LDREG PT_GR29(%r29),%r29
151 .endm
152
153 /* default interruption handler
154 * (calls traps.c:handle_interruption) */
155 .macro def code
156 b intr_save
157 ldi \code, %r8
158 .align 32
159 .endm
160
161 /* Interrupt interruption handler
162 * (calls irq.c:do_cpu_irq_mask) */
163 .macro extint code
164 b intr_extint
165 mfsp %sr7,%r16
166 .align 32
167 .endm
168
169 .import os_hpmc, code
170
171 /* HPMC handler */
172 .macro hpmc code
173 nop /* must be a NOP, will be patched later */
174 load32 PA(os_hpmc), %r3
175 bv,n 0(%r3)
176 nop
177 .word 0 /* checksum (will be patched) */
178 .word PA(os_hpmc) /* address of handler */
179 .word 0 /* length of handler */
180 .endm
181
182 /*
183 * Performance Note: Instructions will be moved up into
184 * this part of the code later on, once we are sure
185 * that the tlb miss handlers are close to final form.
186 */
187
188 /* Register definitions for tlb miss handler macros */
189
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300190 va = r8 /* virtual address for which the trap occurred */
191 spc = r24 /* space for which the trap occurred */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192
Grant Grundler413059f2005-10-21 22:46:48 -0400193#ifndef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194
195 /*
196 * itlb miss interruption handler (parisc 1.1 - 32 bit)
197 */
198
199 .macro itlb_11 code
200
201 mfctl %pcsq, spc
202 b itlb_miss_11
203 mfctl %pcoq, va
204
205 .align 32
206 .endm
207#endif
208
209 /*
210 * itlb miss interruption handler (parisc 2.0)
211 */
212
213 .macro itlb_20 code
214 mfctl %pcsq, spc
Grant Grundler413059f2005-10-21 22:46:48 -0400215#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 b itlb_miss_20w
217#else
218 b itlb_miss_20
219#endif
220 mfctl %pcoq, va
221
222 .align 32
223 .endm
224
Grant Grundler413059f2005-10-21 22:46:48 -0400225#ifndef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 /*
227 * naitlb miss interruption handler (parisc 1.1 - 32 bit)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 */
229
230 .macro naitlb_11 code
231
232 mfctl %isr,spc
James Bottomleyf3118472010-12-22 10:22:11 -0600233 b naitlb_miss_11
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 mfctl %ior,va
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
236 .align 32
237 .endm
238#endif
239
240 /*
241 * naitlb miss interruption handler (parisc 2.0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 */
243
244 .macro naitlb_20 code
245
246 mfctl %isr,spc
Grant Grundler413059f2005-10-21 22:46:48 -0400247#ifdef CONFIG_64BIT
James Bottomleyf3118472010-12-22 10:22:11 -0600248 b naitlb_miss_20w
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249#else
James Bottomleyf3118472010-12-22 10:22:11 -0600250 b naitlb_miss_20
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251#endif
252 mfctl %ior,va
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253
254 .align 32
255 .endm
256
Grant Grundler413059f2005-10-21 22:46:48 -0400257#ifndef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 /*
259 * dtlb miss interruption handler (parisc 1.1 - 32 bit)
260 */
261
262 .macro dtlb_11 code
263
264 mfctl %isr, spc
265 b dtlb_miss_11
266 mfctl %ior, va
267
268 .align 32
269 .endm
270#endif
271
272 /*
273 * dtlb miss interruption handler (parisc 2.0)
274 */
275
276 .macro dtlb_20 code
277
278 mfctl %isr, spc
Grant Grundler413059f2005-10-21 22:46:48 -0400279#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 b dtlb_miss_20w
281#else
282 b dtlb_miss_20
283#endif
284 mfctl %ior, va
285
286 .align 32
287 .endm
288
Grant Grundler413059f2005-10-21 22:46:48 -0400289#ifndef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 /* nadtlb miss interruption handler (parisc 1.1 - 32 bit) */
291
292 .macro nadtlb_11 code
293
294 mfctl %isr,spc
295 b nadtlb_miss_11
296 mfctl %ior,va
297
298 .align 32
299 .endm
300#endif
301
302 /* nadtlb miss interruption handler (parisc 2.0) */
303
304 .macro nadtlb_20 code
305
306 mfctl %isr,spc
Grant Grundler413059f2005-10-21 22:46:48 -0400307#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 b nadtlb_miss_20w
309#else
310 b nadtlb_miss_20
311#endif
312 mfctl %ior,va
313
314 .align 32
315 .endm
316
Grant Grundler413059f2005-10-21 22:46:48 -0400317#ifndef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 /*
319 * dirty bit trap interruption handler (parisc 1.1 - 32 bit)
320 */
321
322 .macro dbit_11 code
323
324 mfctl %isr,spc
325 b dbit_trap_11
326 mfctl %ior,va
327
328 .align 32
329 .endm
330#endif
331
332 /*
333 * dirty bit trap interruption handler (parisc 2.0)
334 */
335
336 .macro dbit_20 code
337
338 mfctl %isr,spc
Grant Grundler413059f2005-10-21 22:46:48 -0400339#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 b dbit_trap_20w
341#else
342 b dbit_trap_20
343#endif
344 mfctl %ior,va
345
346 .align 32
347 .endm
348
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 /* In LP64, the space contains part of the upper 32 bits of the
350 * fault. We have to extract this and place it in the va,
351 * zeroing the corresponding bits in the space register */
352 .macro space_adjust spc,va,tmp
Grant Grundler413059f2005-10-21 22:46:48 -0400353#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 extrd,u \spc,63,SPACEID_SHIFT,\tmp
355 depd %r0,63,SPACEID_SHIFT,\spc
356 depd \tmp,31,SPACEID_SHIFT,\va
357#endif
358 .endm
359
360 .import swapper_pg_dir,code
361
362 /* Get the pgd. For faults on space zero (kernel space), this
363 * is simply swapper_pg_dir. For user space faults, the
364 * pgd is stored in %cr25 */
365 .macro get_pgd spc,reg
366 ldil L%PA(swapper_pg_dir),\reg
367 ldo R%PA(swapper_pg_dir)(\reg),\reg
368 or,COND(=) %r0,\spc,%r0
369 mfctl %cr25,\reg
370 .endm
371
372 /*
373 space_check(spc,tmp,fault)
374
375 spc - The space we saw the fault with.
376 tmp - The place to store the current space.
377 fault - Function to call on failure.
378
379 Only allow faults on different spaces from the
380 currently active one if we're the kernel
381
382 */
383 .macro space_check spc,tmp,fault
384 mfsp %sr7,\tmp
385 or,COND(<>) %r0,\spc,%r0 /* user may execute gateway page
386 * as kernel, so defeat the space
387 * check if it is */
388 copy \spc,\tmp
389 or,COND(=) %r0,\tmp,%r0 /* nullify if executing as kernel */
390 cmpb,COND(<>),n \tmp,\spc,\fault
391 .endm
392
393 /* Look up a PTE in a 2-Level scheme (faulting at each
394 * level if the entry isn't present
395 *
396 * NOTE: we use ldw even for LP64, since the short pointers
397 * can address up to 1TB
398 */
399 .macro L2_ptep pmd,pte,index,va,fault
400#if PT_NLEVELS == 3
John David Anglin9b437bc2010-04-11 17:03:54 +0000401 extru \va,31-ASM_PMD_SHIFT,ASM_BITS_PER_PMD,\index
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402#else
John David Anglin9b437bc2010-04-11 17:03:54 +0000403 extru \va,31-ASM_PGDIR_SHIFT,ASM_BITS_PER_PGD,\index
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404#endif
John David Anglin9b437bc2010-04-11 17:03:54 +0000405 dep %r0,31,PAGE_SHIFT,\pmd /* clear offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 copy %r0,\pte
407 ldw,s \index(\pmd),\pmd
408 bb,>=,n \pmd,_PxD_PRESENT_BIT,\fault
John David Anglin9b437bc2010-04-11 17:03:54 +0000409 dep %r0,31,PxD_FLAG_SHIFT,\pmd /* clear flags */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 copy \pmd,%r9
Kyle McMartin3d73cf52006-08-13 22:17:19 -0400411 SHLREG %r9,PxD_VALUE_SHIFT,\pmd
John David Anglin9b437bc2010-04-11 17:03:54 +0000412 extru \va,31-PAGE_SHIFT,ASM_BITS_PER_PTE,\index
413 dep %r0,31,PAGE_SHIFT,\pmd /* clear offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 shladd \index,BITS_PER_PTE_ENTRY,\pmd,\pmd
415 LDREG %r0(\pmd),\pte /* pmd is now pte */
416 bb,>=,n \pte,_PAGE_PRESENT_BIT,\fault
417 .endm
418
419 /* Look up PTE in a 3-Level scheme.
420 *
421 * Here we implement a Hybrid L2/L3 scheme: we allocate the
422 * first pmd adjacent to the pgd. This means that we can
423 * subtract a constant offset to get to it. The pmd and pgd
424 * sizes are arranged so that a single pmd covers 4GB (giving
425 * a full LP64 process access to 8TB) so our lookups are
426 * effectively L2 for the first 4GB of the kernel (i.e. for
427 * all ILP32 processes and all the kernel for machines with
428 * under 4GB of memory) */
429 .macro L3_ptep pgd,pte,index,va,fault
Helge Deller2fd83032006-04-20 20:40:23 +0000430#if PT_NLEVELS == 3 /* we might have a 2-Level scheme, e.g. with 16kb page size */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 extrd,u \va,63-ASM_PGDIR_SHIFT,ASM_BITS_PER_PGD,\index
432 copy %r0,\pte
Helge Deller2fd83032006-04-20 20:40:23 +0000433 extrd,u,*= \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 ldw,s \index(\pgd),\pgd
Helge Deller2fd83032006-04-20 20:40:23 +0000435 extrd,u,*= \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 bb,>=,n \pgd,_PxD_PRESENT_BIT,\fault
Helge Deller2fd83032006-04-20 20:40:23 +0000437 extrd,u,*= \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 shld \pgd,PxD_VALUE_SHIFT,\index
Helge Deller2fd83032006-04-20 20:40:23 +0000439 extrd,u,*= \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 copy \index,\pgd
Helge Deller2fd83032006-04-20 20:40:23 +0000441 extrd,u,*<> \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 ldo ASM_PGD_PMD_OFFSET(\pgd),\pgd
Helge Deller2fd83032006-04-20 20:40:23 +0000443#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 L2_ptep \pgd,\pte,\index,\va,\fault
445 .endm
446
447 /* Set the _PAGE_ACCESSED bit of the PTE. Be clever and
448 * don't needlessly dirty the cache line if it was already set */
449 .macro update_ptep ptep,pte,tmp,tmp1
450 ldi _PAGE_ACCESSED,\tmp1
451 or \tmp1,\pte,\tmp
452 and,COND(<>) \tmp1,\pte,%r0
453 STREG \tmp,0(\ptep)
454 .endm
455
456 /* Set the dirty bit (and accessed bit). No need to be
457 * clever, this is only used from the dirty fault */
458 .macro update_dirty ptep,pte,tmp
459 ldi _PAGE_ACCESSED|_PAGE_DIRTY,\tmp
460 or \tmp,\pte,\pte
461 STREG \pte,0(\ptep)
462 .endm
463
Helge Dellerafca2522009-02-05 00:06:00 +0100464 /* bitshift difference between a PFN (based on kernel's PAGE_SIZE)
465 * to a CPU TLB 4k PFN (4k => 12 bits to shift) */
466 #define PAGE_ADD_SHIFT (PAGE_SHIFT-12)
467
468 /* Drop prot bits and convert to page addr for iitlbt and idtlbt */
469 .macro convert_for_tlb_insert20 pte
470 extrd,u \pte,(63-ASM_PFN_PTE_SHIFT)+(63-58)+PAGE_ADD_SHIFT,\
471 64-PAGE_SHIFT-PAGE_ADD_SHIFT,\pte
472 depdi _PAGE_SIZE_ENCODING_DEFAULT,63,\
473 (63-58)+PAGE_ADD_SHIFT,\pte
474 .endm
475
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 /* Convert the pte and prot to tlb insertion values. How
477 * this happens is quite subtle, read below */
478 .macro make_insert_tlb spc,pte,prot
479 space_to_prot \spc \prot /* create prot id from space */
480 /* The following is the real subtlety. This is depositing
481 * T <-> _PAGE_REFTRAP
482 * D <-> _PAGE_DIRTY
483 * B <-> _PAGE_DMB (memory break)
484 *
485 * Then incredible subtlety: The access rights are
486 * _PAGE_GATEWAY _PAGE_EXEC _PAGE_READ
487 * See 3-14 of the parisc 2.0 manual
488 *
489 * Finally, _PAGE_READ goes in the top bit of PL1 (so we
490 * trigger an access rights trap in user space if the user
491 * tries to read an unreadable page */
492 depd \pte,8,7,\prot
493
494 /* PAGE_USER indicates the page can be read with user privileges,
495 * so deposit X1|11 to PL1|PL2 (remember the upper bit of PL1
496 * contains _PAGE_READ */
497 extrd,u,*= \pte,_PAGE_USER_BIT+32,1,%r0
498 depdi 7,11,3,\prot
499 /* If we're a gateway page, drop PL2 back to zero for promotion
500 * to kernel privilege (so we can execute the page as kernel).
501 * Any privilege promotion page always denys read and write */
502 extrd,u,*= \pte,_PAGE_GATEWAY_BIT+32,1,%r0
503 depd %r0,11,2,\prot /* If Gateway, Set PL2 to 0 */
504
Helge Deller2fd83032006-04-20 20:40:23 +0000505 /* Enforce uncacheable pages.
506 * This should ONLY be use for MMIO on PA 2.0 machines.
507 * Memory/DMA is cache coherent on all PA2.0 machines we support
508 * (that means T-class is NOT supported) and the memory controllers
509 * on most of those machines only handles cache transactions.
510 */
511 extrd,u,*= \pte,_PAGE_NO_CACHE_BIT+32,1,%r0
John David Anglin26782512009-07-13 01:44:37 +0000512 depdi 1,12,1,\prot
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513
Helge Deller2fd83032006-04-20 20:40:23 +0000514 /* Drop prot bits and convert to page addr for iitlbt and idtlbt */
Helge Dellerafca2522009-02-05 00:06:00 +0100515 convert_for_tlb_insert20 \pte
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 .endm
517
518 /* Identical macro to make_insert_tlb above, except it
519 * makes the tlb entry for the differently formatted pa11
520 * insertion instructions */
521 .macro make_insert_tlb_11 spc,pte,prot
522 zdep \spc,30,15,\prot
523 dep \pte,8,7,\prot
524 extru,= \pte,_PAGE_NO_CACHE_BIT,1,%r0
525 depi 1,12,1,\prot
526 extru,= \pte,_PAGE_USER_BIT,1,%r0
527 depi 7,11,3,\prot /* Set for user space (1 rsvd for read) */
528 extru,= \pte,_PAGE_GATEWAY_BIT,1,%r0
529 depi 0,11,2,\prot /* If Gateway, Set PL2 to 0 */
530
531 /* Get rid of prot bits and convert to page addr for iitlba */
532
Helge Deller1152a682009-01-18 19:30:18 +0100533 depi 0,31,ASM_PFN_PTE_SHIFT,\pte
534 SHRREG \pte,(ASM_PFN_PTE_SHIFT-(31-26)),\pte
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 .endm
536
537 /* This is for ILP32 PA2.0 only. The TLB insertion needs
538 * to extend into I/O space if the address is 0xfXXXXXXX
539 * so we extend the f's into the top word of the pte in
540 * this case */
541 .macro f_extend pte,tmp
542 extrd,s \pte,42,4,\tmp
543 addi,<> 1,\tmp,%r0
544 extrd,s \pte,63,25,\pte
545 .endm
546
547 /* The alias region is an 8MB aligned 16MB to do clear and
548 * copy user pages at addresses congruent with the user
549 * virtual address.
550 *
551 * To use the alias page, you set %r26 up with the to TLB
552 * entry (identifying the physical page) and %r23 up with
553 * the from tlb entry (or nothing if only a to entry---for
554 * clear_user_page_asm) */
James Bottomley2f649c12012-05-21 07:49:01 +0100555 .macro do_alias spc,tmp,tmp1,va,pte,prot,fault,patype
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 cmpib,COND(<>),n 0,\spc,\fault
557 ldil L%(TMPALIAS_MAP_START),\tmp
Grant Grundler413059f2005-10-21 22:46:48 -0400558#if defined(CONFIG_64BIT) && (TMPALIAS_MAP_START >= 0x80000000)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 /* on LP64, ldi will sign extend into the upper 32 bits,
560 * which is behaviour we don't want */
561 depdi 0,31,32,\tmp
562#endif
563 copy \va,\tmp1
John David Anglin9b437bc2010-04-11 17:03:54 +0000564 depi 0,31,23,\tmp1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 cmpb,COND(<>),n \tmp,\tmp1,\fault
James Bottomleyf3118472010-12-22 10:22:11 -0600566 mfctl %cr19,\tmp /* iir */
567 /* get the opcode (first six bits) into \tmp */
568 extrw,u \tmp,5,6,\tmp
569 /*
570 * Only setting the T bit prevents data cache movein
571 * Setting access rights to zero prevents instruction cache movein
572 *
573 * Note subtlety here: _PAGE_GATEWAY, _PAGE_EXEC and _PAGE_WRITE go
574 * to type field and _PAGE_READ goes to top bit of PL1
575 */
576 ldi (_PAGE_REFTRAP|_PAGE_READ|_PAGE_WRITE),\prot
577 /*
578 * so if the opcode is one (i.e. this is a memory management
579 * instruction) nullify the next load so \prot is only T.
580 * Otherwise this is a normal data operation
581 */
582 cmpiclr,= 0x01,\tmp,%r0
583 ldi (_PAGE_DIRTY|_PAGE_READ|_PAGE_WRITE),\prot
James Bottomley2f649c12012-05-21 07:49:01 +0100584.ifc \patype,20
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 depd,z \prot,8,7,\prot
James Bottomley2f649c12012-05-21 07:49:01 +0100586.else
587.ifc \patype,11
James Bottomley5e185582012-05-15 11:04:19 +0100588 depw,z \prot,8,7,\prot
James Bottomley2f649c12012-05-21 07:49:01 +0100589.else
590 .error "undefined PA type to do_alias"
591.endif
592.endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 /*
594 * OK, it is in the temp alias region, check whether "from" or "to".
595 * Check "subtle" note in pacache.S re: r23/r26.
596 */
Grant Grundler413059f2005-10-21 22:46:48 -0400597#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 extrd,u,*= \va,41,1,%r0
599#else
600 extrw,u,= \va,9,1,%r0
601#endif
602 or,COND(tr) %r23,%r0,\pte
603 or %r26,%r0,\pte
604 .endm
605
606
607 /*
608 * Align fault_vector_20 on 4K boundary so that both
609 * fault_vector_11 and fault_vector_20 are on the
610 * same page. This is only necessary as long as we
611 * write protect the kernel text, which we may stop
612 * doing once we use large page translations to cover
613 * the static part of the kernel address space.
614 */
615
Kyle McMartindfcf7532008-05-22 14:36:31 -0400616 .text
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617
Kyle McMartin873d50e2007-10-18 00:04:53 -0700618 .align PAGE_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619
Helge Dellerc5e76552007-01-23 20:50:59 +0100620ENTRY(fault_vector_20)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 /* First vector is invalid (0) */
622 .ascii "cows can fly"
623 .byte 0
624 .align 32
625
626 hpmc 1
627 def 2
628 def 3
629 extint 4
630 def 5
631 itlb_20 6
632 def 7
633 def 8
634 def 9
635 def 10
636 def 11
637 def 12
638 def 13
639 def 14
640 dtlb_20 15
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 naitlb_20 16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 nadtlb_20 17
643 def 18
644 def 19
645 dbit_20 20
646 def 21
647 def 22
648 def 23
649 def 24
650 def 25
651 def 26
652 def 27
653 def 28
654 def 29
655 def 30
656 def 31
Helge Dellerc5e76552007-01-23 20:50:59 +0100657END(fault_vector_20)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
Grant Grundler413059f2005-10-21 22:46:48 -0400659#ifndef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 .align 2048
662
Helge Dellerc5e76552007-01-23 20:50:59 +0100663ENTRY(fault_vector_11)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 /* First vector is invalid (0) */
665 .ascii "cows can fly"
666 .byte 0
667 .align 32
668
669 hpmc 1
670 def 2
671 def 3
672 extint 4
673 def 5
674 itlb_11 6
675 def 7
676 def 8
677 def 9
678 def 10
679 def 11
680 def 12
681 def 13
682 def 14
683 dtlb_11 15
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 naitlb_11 16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 nadtlb_11 17
686 def 18
687 def 19
688 dbit_11 20
689 def 21
690 def 22
691 def 23
692 def 24
693 def 25
694 def 26
695 def 27
696 def 28
697 def 29
698 def 30
699 def 31
Helge Dellerc5e76552007-01-23 20:50:59 +0100700END(fault_vector_11)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701
702#endif
James Bottomleyd7dd2ff2011-04-14 18:25:21 -0500703 /* Fault vector is separately protected and *must* be on its own page */
704 .align PAGE_SIZE
705ENTRY(end_fault_vector)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706
707 .import handle_interruption,code
708 .import do_cpu_irq_mask,code
709
710 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 * Child Returns here
712 *
Al Viroa44e0602012-10-03 23:28:08 -0400713 * copy_thread moved args into task save area.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 */
715
Helge Dellerc5e76552007-01-23 20:50:59 +0100716ENTRY(ret_from_kernel_thread)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717
718 /* Call schedule_tail first though */
719 BL schedule_tail, %r2
720 nop
721
722 LDREG TI_TASK-THREAD_SZ_ALGN(%r30), %r1
723 LDREG TASK_PT_GR25(%r1), %r26
Grant Grundler413059f2005-10-21 22:46:48 -0400724#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 LDREG TASK_PT_GR27(%r1), %r27
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726#endif
727 LDREG TASK_PT_GR26(%r1), %r1
728 ble 0(%sr7, %r1)
729 copy %r31, %r2
730
Grant Grundler413059f2005-10-21 22:46:48 -0400731#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 ldo -16(%r30),%r29 /* Reference param save area */
733 loadgp /* Thread could have been in a module */
734#endif
Randolph Chung99ac7942005-10-21 22:42:57 -0400735#ifndef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 b sys_exit
Randolph Chung99ac7942005-10-21 22:42:57 -0400737#else
738 load32 sys_exit, %r1
739 bv %r0(%r1)
740#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 ldi 0, %r26
Helge Dellerc5e76552007-01-23 20:50:59 +0100742ENDPROC(ret_from_kernel_thread)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743
744 .import sys_execve, code
Helge Dellerc5e76552007-01-23 20:50:59 +0100745ENTRY(__execve)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 copy %r2, %r15
747 copy %r30, %r16
748 ldo PT_SZ_ALGN(%r30), %r30
749 STREG %r26, PT_GR26(%r16)
750 STREG %r25, PT_GR25(%r16)
751 STREG %r24, PT_GR24(%r16)
Grant Grundler413059f2005-10-21 22:46:48 -0400752#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 ldo -16(%r30),%r29 /* Reference param save area */
754#endif
755 BL sys_execve, %r2
756 copy %r16, %r26
757
758 cmpib,=,n 0,%r28,intr_return /* forward */
759
760 /* yes, this will trap and die. */
761 copy %r15, %r2
762 copy %r16, %r30
763 bv %r0(%r2)
764 nop
Helge Dellerc5e76552007-01-23 20:50:59 +0100765ENDPROC(__execve)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767
768 /*
769 * struct task_struct *_switch_to(struct task_struct *prev,
770 * struct task_struct *next)
771 *
772 * switch kernel stacks and return prev */
Helge Dellerc5e76552007-01-23 20:50:59 +0100773ENTRY(_switch_to)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 STREG %r2, -RP_OFFSET(%r30)
775
James Bottomley618febd2005-10-21 22:53:26 -0400776 callee_save_float
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 callee_save
778
779 load32 _switch_to_ret, %r2
780
781 STREG %r2, TASK_PT_KPC(%r26)
782 LDREG TASK_PT_KPC(%r25), %r2
783
784 STREG %r30, TASK_PT_KSP(%r26)
785 LDREG TASK_PT_KSP(%r25), %r30
786 LDREG TASK_THREAD_INFO(%r25), %r25
787 bv %r0(%r2)
788 mtctl %r25,%cr30
789
790_switch_to_ret:
791 mtctl %r0, %cr0 /* Needed for single stepping */
792 callee_rest
James Bottomley618febd2005-10-21 22:53:26 -0400793 callee_rest_float
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794
795 LDREG -RP_OFFSET(%r30), %r2
796 bv %r0(%r2)
797 copy %r26, %r28
Helge Dellerc5e76552007-01-23 20:50:59 +0100798ENDPROC(_switch_to)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799
800 /*
801 * Common rfi return path for interruptions, kernel execve, and
802 * sys_rt_sigreturn (sometimes). The sys_rt_sigreturn syscall will
803 * return via this path if the signal was received when the process
804 * was running; if the process was blocked on a syscall then the
805 * normal syscall_exit path is used. All syscalls for traced
806 * proceses exit via intr_restore.
807 *
808 * XXX If any syscalls that change a processes space id ever exit
809 * this way, then we will need to copy %sr3 in to PT_SR[3..7], and
810 * adjust IASQ[0..1].
811 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 */
813
Kyle McMartin873d50e2007-10-18 00:04:53 -0700814 .align PAGE_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815
Helge Dellerc5e76552007-01-23 20:50:59 +0100816ENTRY(syscall_exit_rfi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 mfctl %cr30,%r16
818 LDREG TI_TASK(%r16), %r16 /* thread_info -> task_struct */
819 ldo TASK_REGS(%r16),%r16
820 /* Force iaoq to userspace, as the user has had access to our current
821 * context via sigcontext. Also Filter the PSW for the same reason.
822 */
823 LDREG PT_IAOQ0(%r16),%r19
824 depi 3,31,2,%r19
825 STREG %r19,PT_IAOQ0(%r16)
826 LDREG PT_IAOQ1(%r16),%r19
827 depi 3,31,2,%r19
828 STREG %r19,PT_IAOQ1(%r16)
829 LDREG PT_PSW(%r16),%r19
830 load32 USER_PSW_MASK,%r1
Grant Grundler413059f2005-10-21 22:46:48 -0400831#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 load32 USER_PSW_HI_MASK,%r20
833 depd %r20,31,32,%r1
834#endif
835 and %r19,%r1,%r19 /* Mask out bits that user shouldn't play with */
836 load32 USER_PSW,%r1
837 or %r19,%r1,%r19 /* Make sure default USER_PSW bits are set */
838 STREG %r19,PT_PSW(%r16)
839
840 /*
841 * If we aren't being traced, we never saved space registers
842 * (we don't store them in the sigcontext), so set them
843 * to "proper" values now (otherwise we'll wind up restoring
844 * whatever was last stored in the task structure, which might
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300845 * be inconsistent if an interrupt occurred while on the gateway
Matt LaPlante4b3f6862006-10-03 22:21:02 +0200846 * page). Note that we may be "trashing" values the user put in
847 * them, but we don't support the user changing them.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 */
849
850 STREG %r0,PT_SR2(%r16)
851 mfsp %sr3,%r19
852 STREG %r19,PT_SR0(%r16)
853 STREG %r19,PT_SR1(%r16)
854 STREG %r19,PT_SR3(%r16)
855 STREG %r19,PT_SR4(%r16)
856 STREG %r19,PT_SR5(%r16)
857 STREG %r19,PT_SR6(%r16)
858 STREG %r19,PT_SR7(%r16)
859
860intr_return:
861 /* NOTE: Need to enable interrupts incase we schedule. */
862 ssm PSW_SM_I, %r0
863
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864intr_check_resched:
865
866 /* check for reschedule */
867 mfctl %cr30,%r1
868 LDREG TI_FLAGS(%r1),%r19 /* sched.h: TIF_NEED_RESCHED */
869 bb,<,n %r19,31-TIF_NEED_RESCHED,intr_do_resched /* forward */
870
Kyle McMartin4650f0a2007-01-08 16:28:06 -0500871 .import do_notify_resume,code
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872intr_check_sig:
873 /* As above */
874 mfctl %cr30,%r1
Kyle McMartin4650f0a2007-01-08 16:28:06 -0500875 LDREG TI_FLAGS(%r1),%r19
Al Viro6fd84c02012-05-23 15:28:58 -0400876 ldi (_TIF_SIGPENDING|_TIF_NOTIFY_RESUME), %r20
Kyle McMartin4650f0a2007-01-08 16:28:06 -0500877 and,COND(<>) %r19, %r20, %r0
878 b,n intr_restore /* skip past if we've nothing to do */
879
880 /* This check is critical to having LWS
881 * working. The IASQ is zero on the gateway
882 * page and we cannot deliver any signals until
883 * we get off the gateway page.
884 *
885 * Only do signals if we are returning to user space
886 */
887 LDREG PT_IASQ0(%r16), %r20
Kyle McMartin872f6de2008-05-15 10:53:57 -0400888 cmpib,COND(=),n 0,%r20,intr_restore /* backward */
Kyle McMartin4650f0a2007-01-08 16:28:06 -0500889 LDREG PT_IASQ1(%r16), %r20
Kyle McMartin872f6de2008-05-15 10:53:57 -0400890 cmpib,COND(=),n 0,%r20,intr_restore /* backward */
Kyle McMartin4650f0a2007-01-08 16:28:06 -0500891
892 copy %r0, %r25 /* long in_syscall = 0 */
893#ifdef CONFIG_64BIT
894 ldo -16(%r30),%r29 /* Reference param save area */
895#endif
896
897 BL do_notify_resume,%r2
898 copy %r16, %r26 /* struct pt_regs *regs */
899
Helge Deller3fe4c552007-01-09 19:57:38 +0100900 b,n intr_check_sig
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901
902intr_restore:
903 copy %r16,%r29
904 ldo PT_FR31(%r29),%r1
905 rest_fp %r1
906 rest_general %r29
907
Grant Grundler896a3752005-10-21 22:40:07 -0400908 /* inverse of virt_map */
909 pcxt_ssm_bug
910 rsm PSW_SM_QUIET,%r0 /* prepare for rfi */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 tophys_r1 %r29
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912
913 /* Restore space id's and special cr's from PT_REGS
Grant Grundler896a3752005-10-21 22:40:07 -0400914 * structure pointed to by r29
915 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 rest_specials %r29
917
Grant Grundler896a3752005-10-21 22:40:07 -0400918 /* IMPORTANT: rest_stack restores r29 last (we are using it)!
919 * It also restores r1 and r30.
920 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 rest_stack
922
923 rfi
924 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925
Kyle McMartin50a34db2006-03-24 21:24:21 -0700926#ifndef CONFIG_PREEMPT
927# define intr_do_preempt intr_restore
928#endif /* !CONFIG_PREEMPT */
929
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 .import schedule,code
931intr_do_resched:
Kyle McMartin50a34db2006-03-24 21:24:21 -0700932 /* Only call schedule on return to userspace. If we're returning
933 * to kernel space, we may schedule if CONFIG_PREEMPT, otherwise
934 * we jump back to intr_restore.
935 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936 LDREG PT_IASQ0(%r16), %r20
Kyle McMartin872f6de2008-05-15 10:53:57 -0400937 cmpib,COND(=) 0, %r20, intr_do_preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 nop
939 LDREG PT_IASQ1(%r16), %r20
Kyle McMartin872f6de2008-05-15 10:53:57 -0400940 cmpib,COND(=) 0, %r20, intr_do_preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 nop
942
Grant Grundler413059f2005-10-21 22:46:48 -0400943#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 ldo -16(%r30),%r29 /* Reference param save area */
945#endif
946
947 ldil L%intr_check_sig, %r2
Randolph Chung99ac7942005-10-21 22:42:57 -0400948#ifndef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 b schedule
Randolph Chung99ac7942005-10-21 22:42:57 -0400950#else
951 load32 schedule, %r20
952 bv %r0(%r20)
953#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 ldo R%intr_check_sig(%r2), %r2
955
Kyle McMartin50a34db2006-03-24 21:24:21 -0700956 /* preempt the current task on returning to kernel
957 * mode from an interrupt, iff need_resched is set,
958 * and preempt_count is 0. otherwise, we continue on
959 * our merry way back to the current running task.
960 */
961#ifdef CONFIG_PREEMPT
962 .import preempt_schedule_irq,code
963intr_do_preempt:
964 rsm PSW_SM_I, %r0 /* disable interrupts */
965
966 /* current_thread_info()->preempt_count */
967 mfctl %cr30, %r1
968 LDREG TI_PRE_COUNT(%r1), %r19
Kyle McMartin872f6de2008-05-15 10:53:57 -0400969 cmpib,COND(<>) 0, %r19, intr_restore /* if preempt_count > 0 */
Kyle McMartin50a34db2006-03-24 21:24:21 -0700970 nop /* prev insn branched backwards */
971
972 /* check if we interrupted a critical path */
973 LDREG PT_PSW(%r16), %r20
974 bb,<,n %r20, 31 - PSW_SM_I, intr_restore
975 nop
976
977 BL preempt_schedule_irq, %r2
978 nop
979
Kyle McMartin9c2c5452006-08-28 15:42:07 -0400980 b,n intr_restore /* ssm PSW_SM_I done by intr_restore */
Kyle McMartin50a34db2006-03-24 21:24:21 -0700981#endif /* CONFIG_PREEMPT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983 /*
984 * External interrupts.
985 */
986
987intr_extint:
Kyle McMartin872f6de2008-05-15 10:53:57 -0400988 cmpib,COND(=),n 0,%r16,1f
Kyle McMartin6cc45252007-10-18 00:04:56 -0700989
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 get_stack_use_cr30
Kyle McMartin6cc45252007-10-18 00:04:56 -0700991 b,n 2f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992
9931:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 get_stack_use_r30
Kyle McMartin6cc45252007-10-18 00:04:56 -07009952:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996 save_specials %r29
997 virt_map
998 save_general %r29
999
1000 ldo PT_FR0(%r29), %r24
1001 save_fp %r24
1002
1003 loadgp
1004
1005 copy %r29, %r26 /* arg0 is pt_regs */
1006 copy %r29, %r16 /* save pt_regs */
1007
1008 ldil L%intr_return, %r2
1009
Grant Grundler413059f2005-10-21 22:46:48 -04001010#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 ldo -16(%r30),%r29 /* Reference param save area */
1012#endif
1013
1014 b do_cpu_irq_mask
1015 ldo R%intr_return(%r2), %r2 /* return to intr_return, not here */
Helge Dellerc5e76552007-01-23 20:50:59 +01001016ENDPROC(syscall_exit_rfi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017
1018
1019 /* Generic interruptions (illegal insn, unaligned, page fault, etc) */
1020
Helge Dellerc5e76552007-01-23 20:50:59 +01001021ENTRY(intr_save) /* for os_hpmc */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 mfsp %sr7,%r16
Kyle McMartin872f6de2008-05-15 10:53:57 -04001023 cmpib,COND(=),n 0,%r16,1f
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024 get_stack_use_cr30
1025 b 2f
1026 copy %r8,%r26
1027
10281:
1029 get_stack_use_r30
1030 copy %r8,%r26
1031
10322:
1033 save_specials %r29
1034
1035 /* If this trap is a itlb miss, skip saving/adjusting isr/ior */
1036
1037 /*
1038 * FIXME: 1) Use a #define for the hardwired "6" below (and in
1039 * traps.c.
1040 * 2) Once we start executing code above 4 Gb, we need
1041 * to adjust iasq/iaoq here in the same way we
1042 * adjust isr/ior below.
1043 */
1044
Kyle McMartin872f6de2008-05-15 10:53:57 -04001045 cmpib,COND(=),n 6,%r26,skip_save_ior
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047
1048 mfctl %cr20, %r16 /* isr */
Grant Grundler896a3752005-10-21 22:40:07 -04001049 nop /* serialize mfctl on PA 2.0 to avoid 4 cycle penalty */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 mfctl %cr21, %r17 /* ior */
1051
Grant Grundler896a3752005-10-21 22:40:07 -04001052
Grant Grundler413059f2005-10-21 22:46:48 -04001053#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 /*
1055 * If the interrupted code was running with W bit off (32 bit),
1056 * clear the b bits (bits 0 & 1) in the ior.
Grant Grundler896a3752005-10-21 22:40:07 -04001057 * save_specials left ipsw value in r8 for us to test.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 */
1059 extrd,u,*<> %r8,PSW_W_BIT,1,%r0
1060 depdi 0,1,2,%r17
1061
1062 /*
1063 * FIXME: This code has hardwired assumptions about the split
1064 * between space bits and offset bits. This will change
1065 * when we allow alternate page sizes.
1066 */
1067
1068 /* adjust isr/ior. */
Helge Deller2fd83032006-04-20 20:40:23 +00001069 extrd,u %r16,63,SPACEID_SHIFT,%r1 /* get high bits from isr for ior */
1070 depd %r1,31,SPACEID_SHIFT,%r17 /* deposit them into ior */
1071 depdi 0,63,SPACEID_SHIFT,%r16 /* clear them from isr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072#endif
1073 STREG %r16, PT_ISR(%r29)
1074 STREG %r17, PT_IOR(%r29)
1075
1076
1077skip_save_ior:
1078 virt_map
1079 save_general %r29
1080
1081 ldo PT_FR0(%r29), %r25
1082 save_fp %r25
1083
1084 loadgp
1085
1086 copy %r29, %r25 /* arg1 is pt_regs */
Grant Grundler413059f2005-10-21 22:46:48 -04001087#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 ldo -16(%r30),%r29 /* Reference param save area */
1089#endif
1090
1091 ldil L%intr_check_sig, %r2
1092 copy %r25, %r16 /* save pt_regs */
1093
1094 b handle_interruption
1095 ldo R%intr_check_sig(%r2), %r2
Helge Dellerc5e76552007-01-23 20:50:59 +01001096ENDPROC(intr_save)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097
1098
1099 /*
1100 * Note for all tlb miss handlers:
1101 *
1102 * cr24 contains a pointer to the kernel address space
1103 * page directory.
1104 *
1105 * cr25 contains a pointer to the current user address
1106 * space page directory.
1107 *
1108 * sr3 will contain the space id of the user address space
1109 * of the current running thread while that thread is
1110 * running in the kernel.
1111 */
1112
1113 /*
1114 * register number allocations. Note that these are all
1115 * in the shadowed registers
1116 */
1117
1118 t0 = r1 /* temporary register 0 */
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001119 va = r8 /* virtual address for which the trap occurred */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 t1 = r9 /* temporary register 1 */
1121 pte = r16 /* pte/phys page # */
1122 prot = r17 /* prot bits */
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001123 spc = r24 /* space for which the trap occurred */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 ptp = r25 /* page directory/page table pointer */
1125
Grant Grundler413059f2005-10-21 22:46:48 -04001126#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127
1128dtlb_miss_20w:
1129 space_adjust spc,va,t0
1130 get_pgd spc,ptp
1131 space_check spc,t0,dtlb_fault
1132
1133 L3_ptep ptp,pte,t0,va,dtlb_check_alias_20w
1134
1135 update_ptep ptp,pte,t0,t1
1136
1137 make_insert_tlb spc,pte,prot
1138
1139 idtlbt pte,prot
1140
1141 rfir
1142 nop
1143
1144dtlb_check_alias_20w:
James Bottomley2f649c12012-05-21 07:49:01 +01001145 do_alias spc,t0,t1,va,pte,prot,dtlb_fault,20
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
1147 idtlbt pte,prot
1148
1149 rfir
1150 nop
1151
1152nadtlb_miss_20w:
1153 space_adjust spc,va,t0
1154 get_pgd spc,ptp
1155 space_check spc,t0,nadtlb_fault
1156
James Bottomleyf3118472010-12-22 10:22:11 -06001157 L3_ptep ptp,pte,t0,va,nadtlb_check_alias_20w
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
1159 update_ptep ptp,pte,t0,t1
1160
1161 make_insert_tlb spc,pte,prot
1162
1163 idtlbt pte,prot
1164
1165 rfir
1166 nop
1167
James Bottomleyf3118472010-12-22 10:22:11 -06001168nadtlb_check_alias_20w:
James Bottomley2f649c12012-05-21 07:49:01 +01001169 do_alias spc,t0,t1,va,pte,prot,nadtlb_emulate,20
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 idtlbt pte,prot
1172
1173 rfir
1174 nop
1175
1176#else
1177
1178dtlb_miss_11:
1179 get_pgd spc,ptp
1180
1181 space_check spc,t0,dtlb_fault
1182
1183 L2_ptep ptp,pte,t0,va,dtlb_check_alias_11
1184
1185 update_ptep ptp,pte,t0,t1
1186
1187 make_insert_tlb_11 spc,pte,prot
1188
1189 mfsp %sr1,t0 /* Save sr1 so we can use it in tlb inserts */
1190 mtsp spc,%sr1
1191
1192 idtlba pte,(%sr1,va)
1193 idtlbp prot,(%sr1,va)
1194
1195 mtsp t0, %sr1 /* Restore sr1 */
1196
1197 rfir
1198 nop
1199
1200dtlb_check_alias_11:
James Bottomley2f649c12012-05-21 07:49:01 +01001201 do_alias spc,t0,t1,va,pte,prot,dtlb_fault,11
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202
1203 idtlba pte,(va)
1204 idtlbp prot,(va)
1205
1206 rfir
1207 nop
1208
1209nadtlb_miss_11:
1210 get_pgd spc,ptp
1211
1212 space_check spc,t0,nadtlb_fault
1213
James Bottomleyf3118472010-12-22 10:22:11 -06001214 L2_ptep ptp,pte,t0,va,nadtlb_check_alias_11
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215
1216 update_ptep ptp,pte,t0,t1
1217
1218 make_insert_tlb_11 spc,pte,prot
1219
1220
1221 mfsp %sr1,t0 /* Save sr1 so we can use it in tlb inserts */
1222 mtsp spc,%sr1
1223
1224 idtlba pte,(%sr1,va)
1225 idtlbp prot,(%sr1,va)
1226
1227 mtsp t0, %sr1 /* Restore sr1 */
1228
1229 rfir
1230 nop
1231
James Bottomleyf3118472010-12-22 10:22:11 -06001232nadtlb_check_alias_11:
James Bottomley2f649c12012-05-21 07:49:01 +01001233 do_alias spc,t0,t1,va,pte,prot,nadtlb_emulate,11
James Bottomleyf3118472010-12-22 10:22:11 -06001234
1235 idtlba pte,(va)
1236 idtlbp prot,(va)
1237
1238 rfir
1239 nop
1240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241dtlb_miss_20:
1242 space_adjust spc,va,t0
1243 get_pgd spc,ptp
1244 space_check spc,t0,dtlb_fault
1245
1246 L2_ptep ptp,pte,t0,va,dtlb_check_alias_20
1247
1248 update_ptep ptp,pte,t0,t1
1249
1250 make_insert_tlb spc,pte,prot
1251
1252 f_extend pte,t0
1253
1254 idtlbt pte,prot
1255
1256 rfir
1257 nop
1258
1259dtlb_check_alias_20:
James Bottomley2f649c12012-05-21 07:49:01 +01001260 do_alias spc,t0,t1,va,pte,prot,dtlb_fault,20
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261
1262 idtlbt pte,prot
1263
1264 rfir
1265 nop
1266
1267nadtlb_miss_20:
1268 get_pgd spc,ptp
1269
1270 space_check spc,t0,nadtlb_fault
1271
James Bottomleyf3118472010-12-22 10:22:11 -06001272 L2_ptep ptp,pte,t0,va,nadtlb_check_alias_20
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273
1274 update_ptep ptp,pte,t0,t1
1275
1276 make_insert_tlb spc,pte,prot
1277
1278 f_extend pte,t0
1279
1280 idtlbt pte,prot
1281
1282 rfir
1283 nop
1284
James Bottomleyf3118472010-12-22 10:22:11 -06001285nadtlb_check_alias_20:
James Bottomley2f649c12012-05-21 07:49:01 +01001286 do_alias spc,t0,t1,va,pte,prot,nadtlb_emulate,20
James Bottomleyf3118472010-12-22 10:22:11 -06001287
1288 idtlbt pte,prot
1289
1290 rfir
1291 nop
1292
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293#endif
1294
1295nadtlb_emulate:
1296
1297 /*
1298 * Non access misses can be caused by fdc,fic,pdc,lpa,probe and
1299 * probei instructions. We don't want to fault for these
1300 * instructions (not only does it not make sense, it can cause
1301 * deadlocks, since some flushes are done with the mmap
1302 * semaphore held). If the translation doesn't exist, we can't
1303 * insert a translation, so have to emulate the side effects
1304 * of the instruction. Since we don't insert a translation
1305 * we can get a lot of faults during a flush loop, so it makes
1306 * sense to try to do it here with minimum overhead. We only
1307 * emulate fdc,fic,pdc,probew,prober instructions whose base
1308 * and index registers are not shadowed. We defer everything
1309 * else to the "slow" path.
1310 */
1311
1312 mfctl %cr19,%r9 /* Get iir */
1313
1314 /* PA 2.0 Arch Ref. Book pg 382 has a good description of the insn bits.
1315 Checks for fdc,fdce,pdc,"fic,4f",prober,probeir,probew, probeiw */
1316
1317 /* Checks for fdc,fdce,pdc,"fic,4f" only */
1318 ldi 0x280,%r16
1319 and %r9,%r16,%r17
1320 cmpb,<>,n %r16,%r17,nadtlb_probe_check
1321 bb,>=,n %r9,26,nadtlb_nullify /* m bit not set, just nullify */
1322 BL get_register,%r25
1323 extrw,u %r9,15,5,%r8 /* Get index register # */
Kyle McMartin872f6de2008-05-15 10:53:57 -04001324 cmpib,COND(=),n -1,%r1,nadtlb_fault /* have to use slow path */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 copy %r1,%r24
1326 BL get_register,%r25
1327 extrw,u %r9,10,5,%r8 /* Get base register # */
Kyle McMartin872f6de2008-05-15 10:53:57 -04001328 cmpib,COND(=),n -1,%r1,nadtlb_fault /* have to use slow path */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329 BL set_register,%r25
1330 add,l %r1,%r24,%r1 /* doesn't affect c/b bits */
1331
1332nadtlb_nullify:
Grant Grundler896a3752005-10-21 22:40:07 -04001333 mfctl %ipsw,%r8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 ldil L%PSW_N,%r9
1335 or %r8,%r9,%r8 /* Set PSW_N */
Grant Grundler896a3752005-10-21 22:40:07 -04001336 mtctl %r8,%ipsw
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337
1338 rfir
1339 nop
1340
1341 /*
1342 When there is no translation for the probe address then we
1343 must nullify the insn and return zero in the target regsiter.
1344 This will indicate to the calling code that it does not have
1345 write/read privileges to this address.
1346
1347 This should technically work for prober and probew in PA 1.1,
1348 and also probe,r and probe,w in PA 2.0
1349
1350 WARNING: USE ONLY NON-SHADOW REGISTERS WITH PROBE INSN!
1351 THE SLOW-PATH EMULATION HAS NOT BEEN WRITTEN YET.
1352
1353 */
1354nadtlb_probe_check:
1355 ldi 0x80,%r16
1356 and %r9,%r16,%r17
1357 cmpb,<>,n %r16,%r17,nadtlb_fault /* Must be probe,[rw]*/
1358 BL get_register,%r25 /* Find the target register */
1359 extrw,u %r9,31,5,%r8 /* Get target register */
Kyle McMartin872f6de2008-05-15 10:53:57 -04001360 cmpib,COND(=),n -1,%r1,nadtlb_fault /* have to use slow path */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 BL set_register,%r25
1362 copy %r0,%r1 /* Write zero to target register */
1363 b nadtlb_nullify /* Nullify return insn */
1364 nop
1365
1366
Grant Grundler413059f2005-10-21 22:46:48 -04001367#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368itlb_miss_20w:
1369
1370 /*
1371 * I miss is a little different, since we allow users to fault
1372 * on the gateway page which is in the kernel address space.
1373 */
1374
1375 space_adjust spc,va,t0
1376 get_pgd spc,ptp
1377 space_check spc,t0,itlb_fault
1378
1379 L3_ptep ptp,pte,t0,va,itlb_fault
1380
1381 update_ptep ptp,pte,t0,t1
1382
1383 make_insert_tlb spc,pte,prot
1384
1385 iitlbt pte,prot
1386
1387 rfir
1388 nop
1389
James Bottomleyf3118472010-12-22 10:22:11 -06001390naitlb_miss_20w:
1391
1392 /*
1393 * I miss is a little different, since we allow users to fault
1394 * on the gateway page which is in the kernel address space.
1395 */
1396
1397 space_adjust spc,va,t0
1398 get_pgd spc,ptp
1399 space_check spc,t0,naitlb_fault
1400
1401 L3_ptep ptp,pte,t0,va,naitlb_check_alias_20w
1402
1403 update_ptep ptp,pte,t0,t1
1404
1405 make_insert_tlb spc,pte,prot
1406
1407 iitlbt pte,prot
1408
1409 rfir
1410 nop
1411
1412naitlb_check_alias_20w:
James Bottomley2f649c12012-05-21 07:49:01 +01001413 do_alias spc,t0,t1,va,pte,prot,naitlb_fault,20
James Bottomleyf3118472010-12-22 10:22:11 -06001414
1415 iitlbt pte,prot
1416
1417 rfir
1418 nop
1419
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420#else
1421
1422itlb_miss_11:
1423 get_pgd spc,ptp
1424
1425 space_check spc,t0,itlb_fault
1426
1427 L2_ptep ptp,pte,t0,va,itlb_fault
1428
1429 update_ptep ptp,pte,t0,t1
1430
1431 make_insert_tlb_11 spc,pte,prot
1432
1433 mfsp %sr1,t0 /* Save sr1 so we can use it in tlb inserts */
1434 mtsp spc,%sr1
1435
1436 iitlba pte,(%sr1,va)
1437 iitlbp prot,(%sr1,va)
1438
1439 mtsp t0, %sr1 /* Restore sr1 */
1440
1441 rfir
1442 nop
1443
James Bottomleyf3118472010-12-22 10:22:11 -06001444naitlb_miss_11:
1445 get_pgd spc,ptp
1446
1447 space_check spc,t0,naitlb_fault
1448
1449 L2_ptep ptp,pte,t0,va,naitlb_check_alias_11
1450
1451 update_ptep ptp,pte,t0,t1
1452
1453 make_insert_tlb_11 spc,pte,prot
1454
1455 mfsp %sr1,t0 /* Save sr1 so we can use it in tlb inserts */
1456 mtsp spc,%sr1
1457
1458 iitlba pte,(%sr1,va)
1459 iitlbp prot,(%sr1,va)
1460
1461 mtsp t0, %sr1 /* Restore sr1 */
1462
1463 rfir
1464 nop
1465
1466naitlb_check_alias_11:
James Bottomley2f649c12012-05-21 07:49:01 +01001467 do_alias spc,t0,t1,va,pte,prot,itlb_fault,11
James Bottomleyf3118472010-12-22 10:22:11 -06001468
1469 iitlba pte,(%sr0, va)
1470 iitlbp prot,(%sr0, va)
1471
1472 rfir
1473 nop
1474
1475
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476itlb_miss_20:
1477 get_pgd spc,ptp
1478
1479 space_check spc,t0,itlb_fault
1480
1481 L2_ptep ptp,pte,t0,va,itlb_fault
1482
1483 update_ptep ptp,pte,t0,t1
1484
1485 make_insert_tlb spc,pte,prot
1486
1487 f_extend pte,t0
1488
1489 iitlbt pte,prot
1490
1491 rfir
1492 nop
1493
James Bottomleyf3118472010-12-22 10:22:11 -06001494naitlb_miss_20:
1495 get_pgd spc,ptp
1496
1497 space_check spc,t0,naitlb_fault
1498
1499 L2_ptep ptp,pte,t0,va,naitlb_check_alias_20
1500
1501 update_ptep ptp,pte,t0,t1
1502
1503 make_insert_tlb spc,pte,prot
1504
1505 f_extend pte,t0
1506
1507 iitlbt pte,prot
1508
1509 rfir
1510 nop
1511
1512naitlb_check_alias_20:
James Bottomley2f649c12012-05-21 07:49:01 +01001513 do_alias spc,t0,t1,va,pte,prot,naitlb_fault,20
James Bottomleyf3118472010-12-22 10:22:11 -06001514
1515 iitlbt pte,prot
1516
1517 rfir
1518 nop
1519
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520#endif
1521
Grant Grundler413059f2005-10-21 22:46:48 -04001522#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523
1524dbit_trap_20w:
1525 space_adjust spc,va,t0
1526 get_pgd spc,ptp
1527 space_check spc,t0,dbit_fault
1528
1529 L3_ptep ptp,pte,t0,va,dbit_fault
1530
1531#ifdef CONFIG_SMP
Kyle McMartin872f6de2008-05-15 10:53:57 -04001532 cmpib,COND(=),n 0,spc,dbit_nolock_20w
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533 load32 PA(pa_dbit_lock),t0
1534
1535dbit_spin_20w:
Kyle McMartin64f49532006-04-22 00:48:22 -06001536 LDCW 0(t0),t1
Kyle McMartin872f6de2008-05-15 10:53:57 -04001537 cmpib,COND(=) 0,t1,dbit_spin_20w
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538 nop
1539
1540dbit_nolock_20w:
1541#endif
1542 update_dirty ptp,pte,t1
1543
1544 make_insert_tlb spc,pte,prot
1545
1546 idtlbt pte,prot
1547#ifdef CONFIG_SMP
Kyle McMartin872f6de2008-05-15 10:53:57 -04001548 cmpib,COND(=),n 0,spc,dbit_nounlock_20w
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 ldi 1,t1
1550 stw t1,0(t0)
1551
1552dbit_nounlock_20w:
1553#endif
1554
1555 rfir
1556 nop
1557#else
1558
1559dbit_trap_11:
1560
1561 get_pgd spc,ptp
1562
1563 space_check spc,t0,dbit_fault
1564
1565 L2_ptep ptp,pte,t0,va,dbit_fault
1566
1567#ifdef CONFIG_SMP
Kyle McMartin872f6de2008-05-15 10:53:57 -04001568 cmpib,COND(=),n 0,spc,dbit_nolock_11
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569 load32 PA(pa_dbit_lock),t0
1570
1571dbit_spin_11:
Kyle McMartin64f49532006-04-22 00:48:22 -06001572 LDCW 0(t0),t1
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573 cmpib,= 0,t1,dbit_spin_11
1574 nop
1575
1576dbit_nolock_11:
1577#endif
1578 update_dirty ptp,pte,t1
1579
1580 make_insert_tlb_11 spc,pte,prot
1581
1582 mfsp %sr1,t1 /* Save sr1 so we can use it in tlb inserts */
1583 mtsp spc,%sr1
1584
1585 idtlba pte,(%sr1,va)
1586 idtlbp prot,(%sr1,va)
1587
1588 mtsp t1, %sr1 /* Restore sr1 */
1589#ifdef CONFIG_SMP
Kyle McMartin872f6de2008-05-15 10:53:57 -04001590 cmpib,COND(=),n 0,spc,dbit_nounlock_11
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591 ldi 1,t1
1592 stw t1,0(t0)
1593
1594dbit_nounlock_11:
1595#endif
1596
1597 rfir
1598 nop
1599
1600dbit_trap_20:
1601 get_pgd spc,ptp
1602
1603 space_check spc,t0,dbit_fault
1604
1605 L2_ptep ptp,pte,t0,va,dbit_fault
1606
1607#ifdef CONFIG_SMP
Kyle McMartin872f6de2008-05-15 10:53:57 -04001608 cmpib,COND(=),n 0,spc,dbit_nolock_20
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609 load32 PA(pa_dbit_lock),t0
1610
1611dbit_spin_20:
Kyle McMartin64f49532006-04-22 00:48:22 -06001612 LDCW 0(t0),t1
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 cmpib,= 0,t1,dbit_spin_20
1614 nop
1615
1616dbit_nolock_20:
1617#endif
1618 update_dirty ptp,pte,t1
1619
1620 make_insert_tlb spc,pte,prot
1621
1622 f_extend pte,t1
1623
1624 idtlbt pte,prot
1625
1626#ifdef CONFIG_SMP
Kyle McMartin872f6de2008-05-15 10:53:57 -04001627 cmpib,COND(=),n 0,spc,dbit_nounlock_20
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628 ldi 1,t1
1629 stw t1,0(t0)
1630
1631dbit_nounlock_20:
1632#endif
1633
1634 rfir
1635 nop
1636#endif
1637
1638 .import handle_interruption,code
1639
1640kernel_bad_space:
1641 b intr_save
1642 ldi 31,%r8 /* Use an unused code */
1643
1644dbit_fault:
1645 b intr_save
1646 ldi 20,%r8
1647
1648itlb_fault:
1649 b intr_save
1650 ldi 6,%r8
1651
1652nadtlb_fault:
1653 b intr_save
1654 ldi 17,%r8
1655
James Bottomleyf3118472010-12-22 10:22:11 -06001656naitlb_fault:
1657 b intr_save
1658 ldi 16,%r8
1659
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660dtlb_fault:
1661 b intr_save
1662 ldi 15,%r8
1663
1664 /* Register saving semantics for system calls:
1665
1666 %r1 clobbered by system call macro in userspace
1667 %r2 saved in PT_REGS by gateway page
1668 %r3 - %r18 preserved by C code (saved by signal code)
1669 %r19 - %r20 saved in PT_REGS by gateway page
1670 %r21 - %r22 non-standard syscall args
1671 stored in kernel stack by gateway page
1672 %r23 - %r26 arg3-arg0, saved in PT_REGS by gateway page
1673 %r27 - %r30 saved in PT_REGS by gateway page
1674 %r31 syscall return pointer
1675 */
1676
1677 /* Floating point registers (FIXME: what do we do with these?)
1678
1679 %fr0 - %fr3 status/exception, not preserved
1680 %fr4 - %fr7 arguments
1681 %fr8 - %fr11 not preserved by C code
1682 %fr12 - %fr21 preserved by C code
1683 %fr22 - %fr31 not preserved by C code
1684 */
1685
1686 .macro reg_save regs
1687 STREG %r3, PT_GR3(\regs)
1688 STREG %r4, PT_GR4(\regs)
1689 STREG %r5, PT_GR5(\regs)
1690 STREG %r6, PT_GR6(\regs)
1691 STREG %r7, PT_GR7(\regs)
1692 STREG %r8, PT_GR8(\regs)
1693 STREG %r9, PT_GR9(\regs)
1694 STREG %r10,PT_GR10(\regs)
1695 STREG %r11,PT_GR11(\regs)
1696 STREG %r12,PT_GR12(\regs)
1697 STREG %r13,PT_GR13(\regs)
1698 STREG %r14,PT_GR14(\regs)
1699 STREG %r15,PT_GR15(\regs)
1700 STREG %r16,PT_GR16(\regs)
1701 STREG %r17,PT_GR17(\regs)
1702 STREG %r18,PT_GR18(\regs)
1703 .endm
1704
1705 .macro reg_restore regs
1706 LDREG PT_GR3(\regs), %r3
1707 LDREG PT_GR4(\regs), %r4
1708 LDREG PT_GR5(\regs), %r5
1709 LDREG PT_GR6(\regs), %r6
1710 LDREG PT_GR7(\regs), %r7
1711 LDREG PT_GR8(\regs), %r8
1712 LDREG PT_GR9(\regs), %r9
1713 LDREG PT_GR10(\regs),%r10
1714 LDREG PT_GR11(\regs),%r11
1715 LDREG PT_GR12(\regs),%r12
1716 LDREG PT_GR13(\regs),%r13
1717 LDREG PT_GR14(\regs),%r14
1718 LDREG PT_GR15(\regs),%r15
1719 LDREG PT_GR16(\regs),%r16
1720 LDREG PT_GR17(\regs),%r17
1721 LDREG PT_GR18(\regs),%r18
1722 .endm
1723
Helge Dellerc5e76552007-01-23 20:50:59 +01001724ENTRY(sys_fork_wrapper)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30), %r1
1726 ldo TASK_REGS(%r1),%r1
1727 reg_save %r1
1728 mfctl %cr27, %r3
1729 STREG %r3, PT_CR27(%r1)
1730
1731 STREG %r2,-RP_OFFSET(%r30)
1732 ldo FRAME_SIZE(%r30),%r30
Grant Grundler413059f2005-10-21 22:46:48 -04001733#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734 ldo -16(%r30),%r29 /* Reference param save area */
1735#endif
1736
1737 /* These are call-clobbered registers and therefore
1738 also syscall-clobbered (we hope). */
1739 STREG %r2,PT_GR19(%r1) /* save for child */
1740 STREG %r30,PT_GR21(%r1)
1741
1742 LDREG PT_GR30(%r1),%r25
1743 copy %r1,%r24
1744 BL sys_clone,%r2
1745 ldi SIGCHLD,%r26
1746
1747 LDREG -RP_OFFSET-FRAME_SIZE(%r30),%r2
1748wrapper_exit:
1749 ldo -FRAME_SIZE(%r30),%r30 /* get the stackframe */
1750 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
1751 ldo TASK_REGS(%r1),%r1 /* get pt regs */
1752
1753 LDREG PT_CR27(%r1), %r3
1754 mtctl %r3, %cr27
1755 reg_restore %r1
1756
1757 /* strace expects syscall # to be preserved in r20 */
1758 ldi __NR_fork,%r20
1759 bv %r0(%r2)
1760 STREG %r20,PT_GR20(%r1)
Helge Dellerc5e76552007-01-23 20:50:59 +01001761ENDPROC(sys_fork_wrapper)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762
1763 /* Set the return value for the child */
Helge Dellerc5e76552007-01-23 20:50:59 +01001764ENTRY(child_return)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765 BL schedule_tail, %r2
1766 nop
1767
1768 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE-FRAME_SIZE(%r30), %r1
1769 LDREG TASK_PT_GR19(%r1),%r2
1770 b wrapper_exit
1771 copy %r0,%r28
Helge Dellerc5e76552007-01-23 20:50:59 +01001772ENDPROC(child_return)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773
Helge Dellerc5e76552007-01-23 20:50:59 +01001774
1775ENTRY(sys_clone_wrapper)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
1777 ldo TASK_REGS(%r1),%r1 /* get pt regs */
1778 reg_save %r1
1779 mfctl %cr27, %r3
1780 STREG %r3, PT_CR27(%r1)
1781
1782 STREG %r2,-RP_OFFSET(%r30)
1783 ldo FRAME_SIZE(%r30),%r30
Grant Grundler413059f2005-10-21 22:46:48 -04001784#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785 ldo -16(%r30),%r29 /* Reference param save area */
1786#endif
1787
Carlos O'Donellaa0eecb2005-11-17 16:32:46 -05001788 /* WARNING - Clobbers r19 and r21, userspace must save these! */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789 STREG %r2,PT_GR19(%r1) /* save for child */
1790 STREG %r30,PT_GR21(%r1)
1791 BL sys_clone,%r2
1792 copy %r1,%r24
1793
1794 b wrapper_exit
1795 LDREG -RP_OFFSET-FRAME_SIZE(%r30),%r2
Helge Dellerc5e76552007-01-23 20:50:59 +01001796ENDPROC(sys_clone_wrapper)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797
Helge Dellerc5e76552007-01-23 20:50:59 +01001798
1799ENTRY(sys_vfork_wrapper)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
1801 ldo TASK_REGS(%r1),%r1 /* get pt regs */
1802 reg_save %r1
1803 mfctl %cr27, %r3
1804 STREG %r3, PT_CR27(%r1)
1805
1806 STREG %r2,-RP_OFFSET(%r30)
1807 ldo FRAME_SIZE(%r30),%r30
Grant Grundler413059f2005-10-21 22:46:48 -04001808#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809 ldo -16(%r30),%r29 /* Reference param save area */
1810#endif
1811
1812 STREG %r2,PT_GR19(%r1) /* save for child */
1813 STREG %r30,PT_GR21(%r1)
1814
1815 BL sys_vfork,%r2
1816 copy %r1,%r26
1817
1818 b wrapper_exit
1819 LDREG -RP_OFFSET-FRAME_SIZE(%r30),%r2
Helge Dellerc5e76552007-01-23 20:50:59 +01001820ENDPROC(sys_vfork_wrapper)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821
1822
1823 .macro execve_wrapper execve
1824 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
1825 ldo TASK_REGS(%r1),%r1 /* get pt regs */
1826
1827 /*
1828 * Do we need to save/restore r3-r18 here?
1829 * I don't think so. why would new thread need old
1830 * threads registers?
1831 */
1832
1833 /* %arg0 - %arg3 are already saved for us. */
1834
1835 STREG %r2,-RP_OFFSET(%r30)
1836 ldo FRAME_SIZE(%r30),%r30
Grant Grundler413059f2005-10-21 22:46:48 -04001837#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838 ldo -16(%r30),%r29 /* Reference param save area */
1839#endif
Randolph Chung99ac7942005-10-21 22:42:57 -04001840 BL \execve,%r2
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841 copy %r1,%arg0
1842
1843 ldo -FRAME_SIZE(%r30),%r30
1844 LDREG -RP_OFFSET(%r30),%r2
1845
1846 /* If exec succeeded we need to load the args */
1847
1848 ldo -1024(%r0),%r1
1849 cmpb,>>= %r28,%r1,error_\execve
1850 copy %r2,%r19
1851
1852error_\execve:
1853 bv %r0(%r19)
1854 nop
1855 .endm
1856
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857 .import sys_execve
Helge Dellerc5e76552007-01-23 20:50:59 +01001858ENTRY(sys_execve_wrapper)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859 execve_wrapper sys_execve
Helge Dellerc5e76552007-01-23 20:50:59 +01001860ENDPROC(sys_execve_wrapper)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861
Grant Grundler413059f2005-10-21 22:46:48 -04001862#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863 .import sys32_execve
Helge Dellerc5e76552007-01-23 20:50:59 +01001864ENTRY(sys32_execve_wrapper)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865 execve_wrapper sys32_execve
Helge Dellerc5e76552007-01-23 20:50:59 +01001866ENDPROC(sys32_execve_wrapper)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867#endif
1868
Helge Dellerc5e76552007-01-23 20:50:59 +01001869ENTRY(sys_rt_sigreturn_wrapper)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r26
1871 ldo TASK_REGS(%r26),%r26 /* get pt regs */
1872 /* Don't save regs, we are going to restore them from sigcontext. */
1873 STREG %r2, -RP_OFFSET(%r30)
Grant Grundler413059f2005-10-21 22:46:48 -04001874#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875 ldo FRAME_SIZE(%r30), %r30
1876 BL sys_rt_sigreturn,%r2
1877 ldo -16(%r30),%r29 /* Reference param save area */
1878#else
1879 BL sys_rt_sigreturn,%r2
1880 ldo FRAME_SIZE(%r30), %r30
1881#endif
1882
1883 ldo -FRAME_SIZE(%r30), %r30
1884 LDREG -RP_OFFSET(%r30), %r2
1885
1886 /* FIXME: I think we need to restore a few more things here. */
1887 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
1888 ldo TASK_REGS(%r1),%r1 /* get pt regs */
1889 reg_restore %r1
1890
1891 /* If the signal was received while the process was blocked on a
1892 * syscall, then r2 will take us to syscall_exit; otherwise r2 will
1893 * take us to syscall_exit_rfi and on to intr_return.
1894 */
1895 bv %r0(%r2)
1896 LDREG PT_GR28(%r1),%r28 /* reload original r28 for syscall_exit */
Helge Dellerc5e76552007-01-23 20:50:59 +01001897ENDPROC(sys_rt_sigreturn_wrapper)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898
Helge Dellerc5e76552007-01-23 20:50:59 +01001899ENTRY(sys_sigaltstack_wrapper)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900 /* Get the user stack pointer */
1901 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
1902 ldo TASK_REGS(%r1),%r24 /* get pt regs */
1903 LDREG TASK_PT_GR30(%r24),%r24
1904 STREG %r2, -RP_OFFSET(%r30)
Grant Grundler413059f2005-10-21 22:46:48 -04001905#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906 ldo FRAME_SIZE(%r30), %r30
Helge Dellerdf47b432007-01-01 21:47:21 +01001907 BL do_sigaltstack,%r2
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908 ldo -16(%r30),%r29 /* Reference param save area */
1909#else
Helge Dellerdf47b432007-01-01 21:47:21 +01001910 BL do_sigaltstack,%r2
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911 ldo FRAME_SIZE(%r30), %r30
1912#endif
1913
1914 ldo -FRAME_SIZE(%r30), %r30
1915 LDREG -RP_OFFSET(%r30), %r2
1916 bv %r0(%r2)
1917 nop
Helge Dellerc5e76552007-01-23 20:50:59 +01001918ENDPROC(sys_sigaltstack_wrapper)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919
Grant Grundler413059f2005-10-21 22:46:48 -04001920#ifdef CONFIG_64BIT
Helge Dellerc5e76552007-01-23 20:50:59 +01001921ENTRY(sys32_sigaltstack_wrapper)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922 /* Get the user stack pointer */
1923 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r24
1924 LDREG TASK_PT_GR30(%r24),%r24
1925 STREG %r2, -RP_OFFSET(%r30)
1926 ldo FRAME_SIZE(%r30), %r30
Helge Dellerdf47b432007-01-01 21:47:21 +01001927 BL do_sigaltstack32,%r2
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928 ldo -16(%r30),%r29 /* Reference param save area */
1929
1930 ldo -FRAME_SIZE(%r30), %r30
1931 LDREG -RP_OFFSET(%r30), %r2
1932 bv %r0(%r2)
1933 nop
Helge Dellerc5e76552007-01-23 20:50:59 +01001934ENDPROC(sys32_sigaltstack_wrapper)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935#endif
1936
Helge Dellerc5e76552007-01-23 20:50:59 +01001937ENTRY(syscall_exit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938 /* NOTE: HP-UX syscalls also come through here
1939 * after hpux_syscall_exit fixes up return
1940 * values. */
1941
1942 /* NOTE: Not all syscalls exit this way. rt_sigreturn will exit
1943 * via syscall_exit_rfi if the signal was received while the process
1944 * was running.
1945 */
1946
1947 /* save return value now */
1948
1949 mfctl %cr30, %r1
1950 LDREG TI_TASK(%r1),%r1
1951 STREG %r28,TASK_PT_GR28(%r1)
1952
1953#ifdef CONFIG_HPUX
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954/* <linux/personality.h> cannot be easily included */
1955#define PER_HPUX 0x10
Kyle McMartin376e2102007-05-30 02:27:46 -04001956 ldw TASK_PERSONALITY(%r1),%r19
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957
1958 /* We can't use "CMPIB<> PER_HPUX" since "im5" field is sign extended */
1959 ldo -PER_HPUX(%r19), %r19
Kyle McMartin872f6de2008-05-15 10:53:57 -04001960 cmpib,COND(<>),n 0,%r19,1f
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961
1962 /* Save other hpux returns if personality is PER_HPUX */
1963 STREG %r22,TASK_PT_GR22(%r1)
1964 STREG %r29,TASK_PT_GR29(%r1)
19651:
1966
1967#endif /* CONFIG_HPUX */
1968
1969 /* Seems to me that dp could be wrong here, if the syscall involved
1970 * calling a module, and nothing got round to restoring dp on return.
1971 */
1972 loadgp
1973
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974syscall_check_resched:
1975
1976 /* check for reschedule */
1977
1978 LDREG TI_FLAGS-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r19 /* long */
1979 bb,<,n %r19, 31-TIF_NEED_RESCHED, syscall_do_resched /* forward */
1980
Kyle McMartin4650f0a2007-01-08 16:28:06 -05001981 .import do_signal,code
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982syscall_check_sig:
Kyle McMartin4650f0a2007-01-08 16:28:06 -05001983 LDREG TI_FLAGS-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r19
Al Viro6fd84c02012-05-23 15:28:58 -04001984 ldi (_TIF_SIGPENDING|_TIF_NOTIFY_RESUME), %r26
Kyle McMartin4650f0a2007-01-08 16:28:06 -05001985 and,COND(<>) %r19, %r26, %r0
1986 b,n syscall_restore /* skip past if we've nothing to do */
1987
1988syscall_do_signal:
1989 /* Save callee-save registers (for sigcontext).
1990 * FIXME: After this point the process structure should be
1991 * consistent with all the relevant state of the process
1992 * before the syscall. We need to verify this.
1993 */
1994 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
1995 ldo TASK_REGS(%r1), %r26 /* struct pt_regs *regs */
1996 reg_save %r26
1997
1998#ifdef CONFIG_64BIT
1999 ldo -16(%r30),%r29 /* Reference param save area */
2000#endif
2001
2002 BL do_notify_resume,%r2
2003 ldi 1, %r25 /* long in_syscall = 1 */
2004
2005 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
2006 ldo TASK_REGS(%r1), %r20 /* reload pt_regs */
2007 reg_restore %r20
2008
2009 b,n syscall_check_sig
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010
2011syscall_restore:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012 LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
2013
Kyle McMartinecd3d4b2009-09-27 23:03:02 -04002014 /* Are we being ptraced? */
2015 ldw TASK_FLAGS(%r1),%r19
2016 ldi (_TIF_SINGLESTEP|_TIF_BLOCKSTEP),%r2
2017 and,COND(=) %r19,%r2,%r0
2018 b,n syscall_restore_rfi
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019
2020 ldo TASK_PT_FR31(%r1),%r19 /* reload fpregs */
2021 rest_fp %r19
2022
2023 LDREG TASK_PT_SAR(%r1),%r19 /* restore SAR */
2024 mtsar %r19
2025
2026 LDREG TASK_PT_GR2(%r1),%r2 /* restore user rp */
2027 LDREG TASK_PT_GR19(%r1),%r19
2028 LDREG TASK_PT_GR20(%r1),%r20
2029 LDREG TASK_PT_GR21(%r1),%r21
2030 LDREG TASK_PT_GR22(%r1),%r22
2031 LDREG TASK_PT_GR23(%r1),%r23
2032 LDREG TASK_PT_GR24(%r1),%r24
2033 LDREG TASK_PT_GR25(%r1),%r25
2034 LDREG TASK_PT_GR26(%r1),%r26
2035 LDREG TASK_PT_GR27(%r1),%r27 /* restore user dp */
2036 LDREG TASK_PT_GR28(%r1),%r28 /* syscall return value */
2037 LDREG TASK_PT_GR29(%r1),%r29
2038 LDREG TASK_PT_GR31(%r1),%r31 /* restore syscall rp */
2039
2040 /* NOTE: We use rsm/ssm pair to make this operation atomic */
John David Anglin8f6c0c22010-04-11 17:12:56 +00002041 LDREG TASK_PT_GR30(%r1),%r1 /* Get user sp */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042 rsm PSW_SM_I, %r0
John David Anglin8f6c0c22010-04-11 17:12:56 +00002043 copy %r1,%r30 /* Restore user sp */
2044 mfsp %sr3,%r1 /* Get user space id */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045 mtsp %r1,%sr7 /* Restore sr7 */
2046 ssm PSW_SM_I, %r0
2047
2048 /* Set sr2 to zero for userspace syscalls to work. */
2049 mtsp %r0,%sr2
2050 mtsp %r1,%sr4 /* Restore sr4 */
2051 mtsp %r1,%sr5 /* Restore sr5 */
2052 mtsp %r1,%sr6 /* Restore sr6 */
2053
2054 depi 3,31,2,%r31 /* ensure return to user mode. */
2055
Grant Grundler413059f2005-10-21 22:46:48 -04002056#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057 /* decide whether to reset the wide mode bit
2058 *
2059 * For a syscall, the W bit is stored in the lowest bit
2060 * of sp. Extract it and reset W if it is zero */
2061 extrd,u,*<> %r30,63,1,%r1
2062 rsm PSW_SM_W, %r0
2063 /* now reset the lowest bit of sp if it was set */
2064 xor %r30,%r1,%r30
2065#endif
2066 be,n 0(%sr3,%r31) /* return to user space */
2067
2068 /* We have to return via an RFI, so that PSW T and R bits can be set
2069 * appropriately.
2070 * This sets up pt_regs so we can return via intr_restore, which is not
2071 * the most efficient way of doing things, but it works.
2072 */
2073syscall_restore_rfi:
2074 ldo -1(%r0),%r2 /* Set recovery cntr to -1 */
2075 mtctl %r2,%cr0 /* for immediate trap */
2076 LDREG TASK_PT_PSW(%r1),%r2 /* Get old PSW */
2077 ldi 0x0b,%r20 /* Create new PSW */
2078 depi -1,13,1,%r20 /* C, Q, D, and I bits */
2079
Kyle McMartinecd3d4b2009-09-27 23:03:02 -04002080 /* The values of SINGLESTEP_BIT and BLOCKSTEP_BIT are
2081 * set in thread_info.h and converted to PA bitmap
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 * numbers in asm-offsets.c */
2083
Kyle McMartinecd3d4b2009-09-27 23:03:02 -04002084 /* if ((%r19.SINGLESTEP_BIT)) { %r20.27=1} */
2085 extru,= %r19,TIF_SINGLESTEP_PA_BIT,1,%r0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086 depi -1,27,1,%r20 /* R bit */
2087
Kyle McMartinecd3d4b2009-09-27 23:03:02 -04002088 /* if ((%r19.BLOCKSTEP_BIT)) { %r20.7=1} */
2089 extru,= %r19,TIF_BLOCKSTEP_PA_BIT,1,%r0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090 depi -1,7,1,%r20 /* T bit */
2091
2092 STREG %r20,TASK_PT_PSW(%r1)
2093
2094 /* Always store space registers, since sr3 can be changed (e.g. fork) */
2095
2096 mfsp %sr3,%r25
2097 STREG %r25,TASK_PT_SR3(%r1)
2098 STREG %r25,TASK_PT_SR4(%r1)
2099 STREG %r25,TASK_PT_SR5(%r1)
2100 STREG %r25,TASK_PT_SR6(%r1)
2101 STREG %r25,TASK_PT_SR7(%r1)
2102 STREG %r25,TASK_PT_IASQ0(%r1)
2103 STREG %r25,TASK_PT_IASQ1(%r1)
2104
2105 /* XXX W bit??? */
2106 /* Now if old D bit is clear, it means we didn't save all registers
2107 * on syscall entry, so do that now. This only happens on TRACEME
2108 * calls, or if someone attached to us while we were on a syscall.
2109 * We could make this more efficient by not saving r3-r18, but
2110 * then we wouldn't be able to use the common intr_restore path.
2111 * It is only for traced processes anyway, so performance is not
2112 * an issue.
2113 */
2114 bb,< %r2,30,pt_regs_ok /* Branch if D set */
2115 ldo TASK_REGS(%r1),%r25
2116 reg_save %r25 /* Save r3 to r18 */
2117
2118 /* Save the current sr */
2119 mfsp %sr0,%r2
2120 STREG %r2,TASK_PT_SR0(%r1)
2121
2122 /* Save the scratch sr */
2123 mfsp %sr1,%r2
2124 STREG %r2,TASK_PT_SR1(%r1)
2125
2126 /* sr2 should be set to zero for userspace syscalls */
2127 STREG %r0,TASK_PT_SR2(%r1)
2128
2129pt_regs_ok:
2130 LDREG TASK_PT_GR31(%r1),%r2
2131 depi 3,31,2,%r2 /* ensure return to user mode. */
2132 STREG %r2,TASK_PT_IAOQ0(%r1)
2133 ldo 4(%r2),%r2
2134 STREG %r2,TASK_PT_IAOQ1(%r1)
2135 copy %r25,%r16
2136 b intr_restore
2137 nop
2138
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139 .import schedule,code
2140syscall_do_resched:
2141 BL schedule,%r2
Grant Grundler413059f2005-10-21 22:46:48 -04002142#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143 ldo -16(%r30),%r29 /* Reference param save area */
2144#else
2145 nop
2146#endif
Grant Grundler72738a92007-05-28 16:31:59 -06002147 b syscall_check_resched /* if resched, we start over again */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148 nop
Helge Dellerc5e76552007-01-23 20:50:59 +01002149ENDPROC(syscall_exit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150
Helge Dellerc5e76552007-01-23 20:50:59 +01002151
Helge Dellerd75f0542009-02-09 00:43:36 +01002152#ifdef CONFIG_FUNCTION_TRACER
2153 .import ftrace_function_trampoline,code
2154ENTRY(_mcount)
2155 copy %r3, %arg2
2156 b ftrace_function_trampoline
2157 nop
2158ENDPROC(_mcount)
2159
2160ENTRY(return_to_handler)
2161 load32 return_trampoline, %rp
2162 copy %ret0, %arg0
2163 copy %ret1, %arg1
2164 b ftrace_return_to_handler
2165 nop
2166return_trampoline:
2167 copy %ret0, %rp
2168 copy %r23, %ret0
2169 copy %r24, %ret1
2170
2171.globl ftrace_stub
2172ftrace_stub:
2173 bv %r0(%rp)
2174 nop
2175ENDPROC(return_to_handler)
2176#endif /* CONFIG_FUNCTION_TRACER */
2177
2178
Helge Dellerbcc0e042007-01-28 16:58:43 +01002179get_register:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180 /*
2181 * get_register is used by the non access tlb miss handlers to
2182 * copy the value of the general register specified in r8 into
2183 * r1. This routine can't be used for shadowed registers, since
2184 * the rfir will restore the original value. So, for the shadowed
2185 * registers we put a -1 into r1 to indicate that the register
2186 * should not be used (the register being copied could also have
2187 * a -1 in it, but that is OK, it just means that we will have
2188 * to use the slow path instead).
2189 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190 blr %r8,%r0
2191 nop
2192 bv %r0(%r25) /* r0 */
2193 copy %r0,%r1
2194 bv %r0(%r25) /* r1 - shadowed */
2195 ldi -1,%r1
2196 bv %r0(%r25) /* r2 */
2197 copy %r2,%r1
2198 bv %r0(%r25) /* r3 */
2199 copy %r3,%r1
2200 bv %r0(%r25) /* r4 */
2201 copy %r4,%r1
2202 bv %r0(%r25) /* r5 */
2203 copy %r5,%r1
2204 bv %r0(%r25) /* r6 */
2205 copy %r6,%r1
2206 bv %r0(%r25) /* r7 */
2207 copy %r7,%r1
2208 bv %r0(%r25) /* r8 - shadowed */
2209 ldi -1,%r1
2210 bv %r0(%r25) /* r9 - shadowed */
2211 ldi -1,%r1
2212 bv %r0(%r25) /* r10 */
2213 copy %r10,%r1
2214 bv %r0(%r25) /* r11 */
2215 copy %r11,%r1
2216 bv %r0(%r25) /* r12 */
2217 copy %r12,%r1
2218 bv %r0(%r25) /* r13 */
2219 copy %r13,%r1
2220 bv %r0(%r25) /* r14 */
2221 copy %r14,%r1
2222 bv %r0(%r25) /* r15 */
2223 copy %r15,%r1
2224 bv %r0(%r25) /* r16 - shadowed */
2225 ldi -1,%r1
2226 bv %r0(%r25) /* r17 - shadowed */
2227 ldi -1,%r1
2228 bv %r0(%r25) /* r18 */
2229 copy %r18,%r1
2230 bv %r0(%r25) /* r19 */
2231 copy %r19,%r1
2232 bv %r0(%r25) /* r20 */
2233 copy %r20,%r1
2234 bv %r0(%r25) /* r21 */
2235 copy %r21,%r1
2236 bv %r0(%r25) /* r22 */
2237 copy %r22,%r1
2238 bv %r0(%r25) /* r23 */
2239 copy %r23,%r1
2240 bv %r0(%r25) /* r24 - shadowed */
2241 ldi -1,%r1
2242 bv %r0(%r25) /* r25 - shadowed */
2243 ldi -1,%r1
2244 bv %r0(%r25) /* r26 */
2245 copy %r26,%r1
2246 bv %r0(%r25) /* r27 */
2247 copy %r27,%r1
2248 bv %r0(%r25) /* r28 */
2249 copy %r28,%r1
2250 bv %r0(%r25) /* r29 */
2251 copy %r29,%r1
2252 bv %r0(%r25) /* r30 */
2253 copy %r30,%r1
2254 bv %r0(%r25) /* r31 */
2255 copy %r31,%r1
2256
Helge Dellerc5e76552007-01-23 20:50:59 +01002257
Helge Dellerbcc0e042007-01-28 16:58:43 +01002258set_register:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002259 /*
2260 * set_register is used by the non access tlb miss handlers to
2261 * copy the value of r1 into the general register specified in
2262 * r8.
2263 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002264 blr %r8,%r0
2265 nop
2266 bv %r0(%r25) /* r0 (silly, but it is a place holder) */
2267 copy %r1,%r0
2268 bv %r0(%r25) /* r1 */
2269 copy %r1,%r1
2270 bv %r0(%r25) /* r2 */
2271 copy %r1,%r2
2272 bv %r0(%r25) /* r3 */
2273 copy %r1,%r3
2274 bv %r0(%r25) /* r4 */
2275 copy %r1,%r4
2276 bv %r0(%r25) /* r5 */
2277 copy %r1,%r5
2278 bv %r0(%r25) /* r6 */
2279 copy %r1,%r6
2280 bv %r0(%r25) /* r7 */
2281 copy %r1,%r7
2282 bv %r0(%r25) /* r8 */
2283 copy %r1,%r8
2284 bv %r0(%r25) /* r9 */
2285 copy %r1,%r9
2286 bv %r0(%r25) /* r10 */
2287 copy %r1,%r10
2288 bv %r0(%r25) /* r11 */
2289 copy %r1,%r11
2290 bv %r0(%r25) /* r12 */
2291 copy %r1,%r12
2292 bv %r0(%r25) /* r13 */
2293 copy %r1,%r13
2294 bv %r0(%r25) /* r14 */
2295 copy %r1,%r14
2296 bv %r0(%r25) /* r15 */
2297 copy %r1,%r15
2298 bv %r0(%r25) /* r16 */
2299 copy %r1,%r16
2300 bv %r0(%r25) /* r17 */
2301 copy %r1,%r17
2302 bv %r0(%r25) /* r18 */
2303 copy %r1,%r18
2304 bv %r0(%r25) /* r19 */
2305 copy %r1,%r19
2306 bv %r0(%r25) /* r20 */
2307 copy %r1,%r20
2308 bv %r0(%r25) /* r21 */
2309 copy %r1,%r21
2310 bv %r0(%r25) /* r22 */
2311 copy %r1,%r22
2312 bv %r0(%r25) /* r23 */
2313 copy %r1,%r23
2314 bv %r0(%r25) /* r24 */
2315 copy %r1,%r24
2316 bv %r0(%r25) /* r25 */
2317 copy %r1,%r25
2318 bv %r0(%r25) /* r26 */
2319 copy %r1,%r26
2320 bv %r0(%r25) /* r27 */
2321 copy %r1,%r27
2322 bv %r0(%r25) /* r28 */
2323 copy %r1,%r28
2324 bv %r0(%r25) /* r29 */
2325 copy %r1,%r29
2326 bv %r0(%r25) /* r30 */
2327 copy %r1,%r30
2328 bv %r0(%r25) /* r31 */
2329 copy %r1,%r31
Helge Dellerc5e76552007-01-23 20:50:59 +01002330