blob: 3e6f6b448f6aaa4eb19b1976162f05cd30b094cf [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Jiang Liu74afab72014-10-27 16:12:00 +08002/*
Bjorn Helgaasfd2fa6c2017-11-22 16:13:37 -06003 * Local APIC related interfaces to support IOAPIC, MSI, etc.
Jiang Liu74afab72014-10-27 16:12:00 +08004 *
5 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
6 * Moved from arch/x86/kernel/apic/io_apic.c.
Jiang Liub5dc8e62015-04-13 14:11:24 +08007 * Jiang Liu <jiang.liu@linux.intel.com>
8 * Enable support of hierarchical irqdomains
Jiang Liu74afab72014-10-27 16:12:00 +08009 */
10#include <linux/interrupt.h>
Nicolai Stange447ae312018-07-29 12:15:33 +020011#include <linux/irq.h>
Thomas Gleixner65d7ed52017-09-13 23:29:39 +020012#include <linux/seq_file.h>
Jiang Liu74afab72014-10-27 16:12:00 +080013#include <linux/init.h>
14#include <linux/compiler.h>
Jiang Liu74afab72014-10-27 16:12:00 +080015#include <linux/slab.h>
Jiang Liud746d1e2015-04-14 10:30:09 +080016#include <asm/irqdomain.h>
Jiang Liu74afab72014-10-27 16:12:00 +080017#include <asm/hw_irq.h>
Borislav Petkovad3bc252018-12-05 00:34:56 +010018#include <asm/traps.h>
Jiang Liu74afab72014-10-27 16:12:00 +080019#include <asm/apic.h>
20#include <asm/i8259.h>
21#include <asm/desc.h>
22#include <asm/irq_remapping.h>
23
Thomas Gleixner8d1e3dc2017-09-13 23:29:41 +020024#include <asm/trace/irq_vectors.h>
25
Jiang Liu7f3262e2015-04-14 10:30:03 +080026struct apic_chip_data {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +020027 struct irq_cfg hw_irq_cfg;
28 unsigned int vector;
29 unsigned int prev_vector;
Thomas Gleixner029c6e12017-09-13 23:29:31 +020030 unsigned int cpu;
31 unsigned int prev_cpu;
Thomas Gleixner69cde002017-09-13 23:29:42 +020032 unsigned int irq;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +020033 struct hlist_node clist;
Thomas Gleixner2db1f952017-09-13 23:29:50 +020034 unsigned int move_in_progress : 1,
Thomas Gleixner4900be82017-09-13 23:29:51 +020035 is_managed : 1,
36 can_reserve : 1,
37 has_reserved : 1;
Jiang Liu7f3262e2015-04-14 10:30:03 +080038};
39
Jiang Liub5dc8e62015-04-13 14:11:24 +080040struct irq_domain *x86_vector_domain;
Jake Oshinsc8f3e512015-12-10 17:52:59 +000041EXPORT_SYMBOL_GPL(x86_vector_domain);
Jiang Liu74afab72014-10-27 16:12:00 +080042static DEFINE_RAW_SPINLOCK(vector_lock);
Thomas Gleixner69cde002017-09-13 23:29:42 +020043static cpumask_var_t vector_searchmask;
Jiang Liub5dc8e62015-04-13 14:11:24 +080044static struct irq_chip lapic_controller;
Thomas Gleixner0fa115d2017-09-13 23:29:38 +020045static struct irq_matrix *vector_matrix;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +020046#ifdef CONFIG_SMP
47static DEFINE_PER_CPU(struct hlist_head, cleanup_list);
48#endif
Jiang Liu74afab72014-10-27 16:12:00 +080049
50void lock_vector_lock(void)
51{
52 /* Used to the online set of cpus does not change
53 * during assign_irq_vector.
54 */
55 raw_spin_lock(&vector_lock);
56}
57
58void unlock_vector_lock(void)
59{
60 raw_spin_unlock(&vector_lock);
61}
62
Thomas Gleixner99a14822017-09-13 23:29:36 +020063void init_irq_alloc_info(struct irq_alloc_info *info,
64 const struct cpumask *mask)
65{
66 memset(info, 0, sizeof(*info));
67 info->mask = mask;
68}
69
70void copy_irq_alloc_info(struct irq_alloc_info *dst, struct irq_alloc_info *src)
71{
72 if (src)
73 *dst = *src;
74 else
75 memset(dst, 0, sizeof(*dst));
76}
77
Thomas Gleixner86ba6552017-09-13 23:29:30 +020078static struct apic_chip_data *apic_chip_data(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +080079{
Thomas Gleixner86ba6552017-09-13 23:29:30 +020080 if (!irqd)
Jiang Liub5dc8e62015-04-13 14:11:24 +080081 return NULL;
82
Thomas Gleixner86ba6552017-09-13 23:29:30 +020083 while (irqd->parent_data)
84 irqd = irqd->parent_data;
Jiang Liub5dc8e62015-04-13 14:11:24 +080085
Thomas Gleixner86ba6552017-09-13 23:29:30 +020086 return irqd->chip_data;
Jiang Liu74afab72014-10-27 16:12:00 +080087}
88
Thomas Gleixner86ba6552017-09-13 23:29:30 +020089struct irq_cfg *irqd_cfg(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +080090{
Thomas Gleixner86ba6552017-09-13 23:29:30 +020091 struct apic_chip_data *apicd = apic_chip_data(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +080092
Thomas Gleixnerba224fe2017-09-13 23:29:45 +020093 return apicd ? &apicd->hw_irq_cfg : NULL;
Jiang Liu7f3262e2015-04-14 10:30:03 +080094}
Jake Oshinsc8f3e512015-12-10 17:52:59 +000095EXPORT_SYMBOL_GPL(irqd_cfg);
Jiang Liu7f3262e2015-04-14 10:30:03 +080096
97struct irq_cfg *irq_cfg(unsigned int irq)
98{
99 return irqd_cfg(irq_get_irq_data(irq));
100}
101
102static struct apic_chip_data *alloc_apic_chip_data(int node)
103{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200104 struct apic_chip_data *apicd;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800105
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200106 apicd = kzalloc_node(sizeof(*apicd), GFP_KERNEL, node);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200107 if (apicd)
108 INIT_HLIST_NODE(&apicd->clist);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200109 return apicd;
Jiang Liu74afab72014-10-27 16:12:00 +0800110}
111
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200112static void free_apic_chip_data(struct apic_chip_data *apicd)
Jiang Liu74afab72014-10-27 16:12:00 +0800113{
Thomas Gleixner69cde002017-09-13 23:29:42 +0200114 kfree(apicd);
Jiang Liu74afab72014-10-27 16:12:00 +0800115}
116
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200117static void apic_update_irq_cfg(struct irq_data *irqd, unsigned int vector,
118 unsigned int cpu)
Jiang Liu74afab72014-10-27 16:12:00 +0800119{
Thomas Gleixner69cde002017-09-13 23:29:42 +0200120 struct apic_chip_data *apicd = apic_chip_data(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800121
Thomas Gleixner69cde002017-09-13 23:29:42 +0200122 lockdep_assert_held(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +0800123
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200124 apicd->hw_irq_cfg.vector = vector;
125 apicd->hw_irq_cfg.dest_apicid = apic->calc_dest_apicid(cpu);
126 irq_data_update_effective_affinity(irqd, cpumask_of(cpu));
127 trace_vector_config(irqd->irq, vector, cpu,
128 apicd->hw_irq_cfg.dest_apicid);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200129}
Jiang Liu74afab72014-10-27 16:12:00 +0800130
Thomas Gleixner69cde002017-09-13 23:29:42 +0200131static void apic_update_vector(struct irq_data *irqd, unsigned int newvec,
132 unsigned int newcpu)
133{
134 struct apic_chip_data *apicd = apic_chip_data(irqd);
135 struct irq_desc *desc = irq_data_to_desc(irqd);
Thomas Gleixnere84cf6a2018-02-22 12:08:06 +0100136 bool managed = irqd_affinity_is_managed(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800137
Thomas Gleixner69cde002017-09-13 23:29:42 +0200138 lockdep_assert_held(&vector_lock);
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000139
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200140 trace_vector_update(irqd->irq, newvec, newcpu, apicd->vector,
Thomas Gleixner69cde002017-09-13 23:29:42 +0200141 apicd->cpu);
Jiang Liu74afab72014-10-27 16:12:00 +0800142
Thomas Gleixnere84cf6a2018-02-22 12:08:06 +0100143 /*
144 * If there is no vector associated or if the associated vector is
145 * the shutdown vector, which is associated to make PCI/MSI
146 * shutdown mode work, then there is nothing to release. Clear out
147 * prev_vector for this and the offlined target case.
148 */
149 apicd->prev_vector = 0;
150 if (!apicd->vector || apicd->vector == MANAGED_IRQ_SHUTDOWN_VECTOR)
151 goto setnew;
152 /*
153 * If the target CPU of the previous vector is online, then mark
154 * the vector as move in progress and store it for cleanup when the
155 * first interrupt on the new vector arrives. If the target CPU is
156 * offline then the regular release mechanism via the cleanup
157 * vector is not possible and the vector can be immediately freed
158 * in the underlying matrix allocator.
159 */
160 if (cpu_online(apicd->cpu)) {
Thomas Gleixner69cde002017-09-13 23:29:42 +0200161 apicd->move_in_progress = true;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200162 apicd->prev_vector = apicd->vector;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200163 apicd->prev_cpu = apicd->cpu;
Thomas Gleixnere027fff2020-08-26 22:21:44 +0200164 WARN_ON_ONCE(apicd->cpu == newcpu);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200165 } else {
Thomas Gleixnere84cf6a2018-02-22 12:08:06 +0100166 irq_matrix_free(vector_matrix, apicd->cpu, apicd->vector,
167 managed);
Jiang Liu74afab72014-10-27 16:12:00 +0800168 }
Jiang Liu74afab72014-10-27 16:12:00 +0800169
Thomas Gleixnere84cf6a2018-02-22 12:08:06 +0100170setnew:
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200171 apicd->vector = newvec;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200172 apicd->cpu = newcpu;
173 BUG_ON(!IS_ERR_OR_NULL(per_cpu(vector_irq, newcpu)[newvec]));
174 per_cpu(vector_irq, newcpu)[newvec] = desc;
175}
176
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200177static void vector_assign_managed_shutdown(struct irq_data *irqd)
178{
179 unsigned int cpu = cpumask_first(cpu_online_mask);
180
181 apic_update_irq_cfg(irqd, MANAGED_IRQ_SHUTDOWN_VECTOR, cpu);
182}
183
184static int reserve_managed_vector(struct irq_data *irqd)
185{
186 const struct cpumask *affmsk = irq_data_get_affinity_mask(irqd);
187 struct apic_chip_data *apicd = apic_chip_data(irqd);
188 unsigned long flags;
189 int ret;
190
191 raw_spin_lock_irqsave(&vector_lock, flags);
192 apicd->is_managed = true;
193 ret = irq_matrix_reserve_managed(vector_matrix, affmsk);
194 raw_spin_unlock_irqrestore(&vector_lock, flags);
195 trace_vector_reserve_managed(irqd->irq, ret);
196 return ret;
197}
198
Thomas Gleixner4900be82017-09-13 23:29:51 +0200199static void reserve_irq_vector_locked(struct irq_data *irqd)
200{
201 struct apic_chip_data *apicd = apic_chip_data(irqd);
202
203 irq_matrix_reserve(vector_matrix);
204 apicd->can_reserve = true;
205 apicd->has_reserved = true;
Thomas Gleixner945f50a2017-12-29 16:57:00 +0100206 irqd_set_can_reserve(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200207 trace_vector_reserve(irqd->irq, 0);
208 vector_assign_managed_shutdown(irqd);
209}
210
211static int reserve_irq_vector(struct irq_data *irqd)
212{
213 unsigned long flags;
214
215 raw_spin_lock_irqsave(&vector_lock, flags);
216 reserve_irq_vector_locked(irqd);
217 raw_spin_unlock_irqrestore(&vector_lock, flags);
218 return 0;
219}
220
Dou Liyang27733972018-05-11 16:09:56 +0800221static int
222assign_vector_locked(struct irq_data *irqd, const struct cpumask *dest)
Thomas Gleixner69cde002017-09-13 23:29:42 +0200223{
224 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200225 bool resvd = apicd->has_reserved;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200226 unsigned int cpu = apicd->cpu;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200227 int vector = apicd->vector;
228
229 lockdep_assert_held(&vector_lock);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200230
Thomas Gleixner847667e2015-12-31 16:30:50 +0000231 /*
Thomas Gleixner69cde002017-09-13 23:29:42 +0200232 * If the current target CPU is online and in the new requested
233 * affinity mask, there is no point in moving the interrupt from
234 * one CPU to another.
Thomas Gleixner847667e2015-12-31 16:30:50 +0000235 */
Thomas Gleixner69cde002017-09-13 23:29:42 +0200236 if (vector && cpu_online(cpu) && cpumask_test_cpu(cpu, dest))
237 return 0;
238
Thomas Gleixner80ae7b12018-06-04 17:33:53 +0200239 /*
240 * Careful here. @apicd might either have move_in_progress set or
241 * be enqueued for cleanup. Assigning a new vector would either
242 * leave a stale vector on some CPU around or in case of a pending
243 * cleanup corrupt the hlist.
244 */
245 if (apicd->move_in_progress || !hlist_unhashed(&apicd->clist))
246 return -EBUSY;
247
Thomas Gleixner4900be82017-09-13 23:29:51 +0200248 vector = irq_matrix_alloc(vector_matrix, dest, resvd, &cpu);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200249 trace_vector_alloc(irqd->irq, vector, resvd, vector);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200250 if (vector < 0)
251 return vector;
Dou Liyang27733972018-05-11 16:09:56 +0800252 apic_update_vector(irqd, vector, cpu);
253 apic_update_irq_cfg(irqd, vector, cpu);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200254
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000255 return 0;
Jiang Liu74afab72014-10-27 16:12:00 +0800256}
257
Thomas Gleixner69cde002017-09-13 23:29:42 +0200258static int assign_irq_vector(struct irq_data *irqd, const struct cpumask *dest)
Jiang Liu74afab72014-10-27 16:12:00 +0800259{
Jiang Liu74afab72014-10-27 16:12:00 +0800260 unsigned long flags;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200261 int ret;
Jiang Liu74afab72014-10-27 16:12:00 +0800262
263 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200264 cpumask_and(vector_searchmask, dest, cpu_online_mask);
265 ret = assign_vector_locked(irqd, vector_searchmask);
Jiang Liu74afab72014-10-27 16:12:00 +0800266 raw_spin_unlock_irqrestore(&vector_lock, flags);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200267 return ret;
Jiang Liu74afab72014-10-27 16:12:00 +0800268}
269
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200270static int assign_irq_vector_any_locked(struct irq_data *irqd)
Jiang Liu486ca532015-05-07 10:53:56 +0800271{
Thomas Gleixnerd6ffc6a2017-09-13 23:29:54 +0200272 /* Get the affinity mask - either irq_default_affinity or (user) set */
273 const struct cpumask *affmsk = irq_data_get_affinity_mask(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200274 int node = irq_data_get_node(irqd);
275
Thomas Gleixner190113b2020-12-10 21:18:22 +0100276 if (node != NUMA_NO_NODE) {
277 /* Try the intersection of @affmsk and node mask */
278 cpumask_and(vector_searchmask, cpumask_of_node(node), affmsk);
279 if (!assign_vector_locked(irqd, vector_searchmask))
280 return 0;
281 }
282
Thomas Gleixnerd6ffc6a2017-09-13 23:29:54 +0200283 /* Try the full affinity mask */
284 cpumask_and(vector_searchmask, affmsk, cpu_online_mask);
285 if (!assign_vector_locked(irqd, vector_searchmask))
286 return 0;
Thomas Gleixner190113b2020-12-10 21:18:22 +0100287
288 if (node != NUMA_NO_NODE) {
289 /* Try the node mask */
290 if (!assign_vector_locked(irqd, cpumask_of_node(node)))
291 return 0;
292 }
293
Thomas Gleixnerd6ffc6a2017-09-13 23:29:54 +0200294 /* Try the full online mask */
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200295 return assign_vector_locked(irqd, cpu_online_mask);
296}
297
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200298static int
299assign_irq_vector_policy(struct irq_data *irqd, struct irq_alloc_info *info)
300{
301 if (irqd_affinity_is_managed(irqd))
302 return reserve_managed_vector(irqd);
Thomas Gleixner258d86e2017-09-13 23:29:35 +0200303 if (info->mask)
Thomas Gleixner69cde002017-09-13 23:29:42 +0200304 return assign_irq_vector(irqd, info->mask);
Thomas Gleixner464d1232017-09-13 23:29:52 +0200305 /*
306 * Make only a global reservation with no guarantee. A real vector
307 * is associated at activation time.
308 */
Thomas Gleixner4900be82017-09-13 23:29:51 +0200309 return reserve_irq_vector(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200310}
311
312static int
313assign_managed_vector(struct irq_data *irqd, const struct cpumask *dest)
314{
315 const struct cpumask *affmsk = irq_data_get_affinity_mask(irqd);
316 struct apic_chip_data *apicd = apic_chip_data(irqd);
317 int vector, cpu;
318
Dou Liyang76f99ae2018-09-09 01:58:38 +0800319 cpumask_and(vector_searchmask, dest, affmsk);
320
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200321 /* set_affinity might call here for nothing */
322 if (apicd->vector && cpumask_test_cpu(apicd->cpu, vector_searchmask))
Jiang Liu486ca532015-05-07 10:53:56 +0800323 return 0;
Dou Liyang76f99ae2018-09-09 01:58:38 +0800324 vector = irq_matrix_alloc_managed(vector_matrix, vector_searchmask,
325 &cpu);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200326 trace_vector_alloc_managed(irqd->irq, vector, vector);
327 if (vector < 0)
328 return vector;
329 apic_update_vector(irqd, vector, cpu);
330 apic_update_irq_cfg(irqd, vector, cpu);
331 return 0;
Jiang Liu486ca532015-05-07 10:53:56 +0800332}
333
Thomas Gleixner69cde002017-09-13 23:29:42 +0200334static void clear_irq_vector(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +0800335{
Thomas Gleixner69cde002017-09-13 23:29:42 +0200336 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200337 bool managed = irqd_affinity_is_managed(irqd);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200338 unsigned int vector = apicd->vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800339
Thomas Gleixner69cde002017-09-13 23:29:42 +0200340 lockdep_assert_held(&vector_lock);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200341
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200342 if (!vector)
Keith Busch1bdb8972016-04-27 14:22:32 -0600343 return;
Jiang Liu74afab72014-10-27 16:12:00 +0800344
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200345 trace_vector_clear(irqd->irq, vector, apicd->cpu, apicd->prev_vector,
Thomas Gleixner69cde002017-09-13 23:29:42 +0200346 apicd->prev_cpu);
347
Thomas Gleixnerb7107a62019-06-28 13:11:53 +0200348 per_cpu(vector_irq, apicd->cpu)[vector] = VECTOR_SHUTDOWN;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200349 irq_matrix_free(vector_matrix, apicd->cpu, vector, managed);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200350 apicd->vector = 0;
Jiang Liu74afab72014-10-27 16:12:00 +0800351
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200352 /* Clean up move in progress */
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200353 vector = apicd->prev_vector;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200354 if (!vector)
Jiang Liu74afab72014-10-27 16:12:00 +0800355 return;
Jiang Liu74afab72014-10-27 16:12:00 +0800356
Thomas Gleixnerb7107a62019-06-28 13:11:53 +0200357 per_cpu(vector_irq, apicd->prev_cpu)[vector] = VECTOR_SHUTDOWN;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200358 irq_matrix_free(vector_matrix, apicd->prev_cpu, vector, managed);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200359 apicd->prev_vector = 0;
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200360 apicd->move_in_progress = 0;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200361 hlist_del_init(&apicd->clist);
Jiang Liu74afab72014-10-27 16:12:00 +0800362}
363
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200364static void x86_vector_deactivate(struct irq_domain *dom, struct irq_data *irqd)
365{
366 struct apic_chip_data *apicd = apic_chip_data(irqd);
367 unsigned long flags;
368
369 trace_vector_deactivate(irqd->irq, apicd->is_managed,
Thomas Gleixner4900be82017-09-13 23:29:51 +0200370 apicd->can_reserve, false);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200371
Thomas Gleixner4900be82017-09-13 23:29:51 +0200372 /* Regular fixed assigned interrupt */
373 if (!apicd->is_managed && !apicd->can_reserve)
374 return;
375 /* If the interrupt has a global reservation, nothing to do */
376 if (apicd->has_reserved)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200377 return;
378
379 raw_spin_lock_irqsave(&vector_lock, flags);
380 clear_irq_vector(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200381 if (apicd->can_reserve)
382 reserve_irq_vector_locked(irqd);
383 else
384 vector_assign_managed_shutdown(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200385 raw_spin_unlock_irqrestore(&vector_lock, flags);
386}
387
Thomas Gleixner4900be82017-09-13 23:29:51 +0200388static int activate_reserved(struct irq_data *irqd)
389{
390 struct apic_chip_data *apicd = apic_chip_data(irqd);
391 int ret;
392
393 ret = assign_irq_vector_any_locked(irqd);
Thomas Gleixnerbc976232017-12-29 10:47:22 +0100394 if (!ret) {
Thomas Gleixner4900be82017-09-13 23:29:51 +0200395 apicd->has_reserved = false;
Thomas Gleixnerbc976232017-12-29 10:47:22 +0100396 /*
397 * Core might have disabled reservation mode after
398 * allocating the irq descriptor. Ideally this should
399 * happen before allocation time, but that would require
400 * completely convoluted ways of transporting that
401 * information.
402 */
403 if (!irqd_can_reserve(irqd))
404 apicd->can_reserve = false;
405 }
Neil Horman743dac42019-08-22 10:34:21 -0400406
407 /*
408 * Check to ensure that the effective affinity mask is a subset
409 * the user supplied affinity mask, and warn the user if it is not
410 */
411 if (!cpumask_subset(irq_data_get_effective_affinity_mask(irqd),
412 irq_data_get_affinity_mask(irqd))) {
413 pr_warn("irq %u: Affinity broken due to vector space exhaustion.\n",
414 irqd->irq);
415 }
416
Thomas Gleixner4900be82017-09-13 23:29:51 +0200417 return ret;
418}
419
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200420static int activate_managed(struct irq_data *irqd)
421{
422 const struct cpumask *dest = irq_data_get_affinity_mask(irqd);
423 int ret;
424
425 cpumask_and(vector_searchmask, dest, cpu_online_mask);
426 if (WARN_ON_ONCE(cpumask_empty(vector_searchmask))) {
427 /* Something in the core code broke! Survive gracefully */
428 pr_err("Managed startup for irq %u, but no CPU\n", irqd->irq);
Thomas Gleixner47b73602018-09-08 12:07:26 +0200429 return -EINVAL;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200430 }
431
432 ret = assign_managed_vector(irqd, vector_searchmask);
433 /*
434 * This should not happen. The vector reservation got buggered. Handle
435 * it gracefully.
436 */
437 if (WARN_ON_ONCE(ret < 0)) {
438 pr_err("Managed startup irq %u, no vector available\n",
439 irqd->irq);
440 }
Yi Wang843c4082018-07-27 14:15:03 +0800441 return ret;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200442}
443
444static int x86_vector_activate(struct irq_domain *dom, struct irq_data *irqd,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +0100445 bool reserve)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200446{
447 struct apic_chip_data *apicd = apic_chip_data(irqd);
448 unsigned long flags;
449 int ret = 0;
450
451 trace_vector_activate(irqd->irq, apicd->is_managed,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +0100452 apicd->can_reserve, reserve);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200453
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200454 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixnerbaedb872020-07-17 18:00:02 +0200455 if (!apicd->can_reserve && !apicd->is_managed)
456 assign_irq_vector_any_locked(irqd);
457 else if (reserve || irqd_is_managed_and_shutdown(irqd))
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200458 vector_assign_managed_shutdown(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200459 else if (apicd->is_managed)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200460 ret = activate_managed(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200461 else if (apicd->has_reserved)
462 ret = activate_reserved(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200463 raw_spin_unlock_irqrestore(&vector_lock, flags);
464 return ret;
465}
466
467static void vector_free_reserved_and_managed(struct irq_data *irqd)
468{
469 const struct cpumask *dest = irq_data_get_affinity_mask(irqd);
470 struct apic_chip_data *apicd = apic_chip_data(irqd);
471
Thomas Gleixner4900be82017-09-13 23:29:51 +0200472 trace_vector_teardown(irqd->irq, apicd->is_managed,
473 apicd->has_reserved);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200474
Thomas Gleixner4900be82017-09-13 23:29:51 +0200475 if (apicd->has_reserved)
476 irq_matrix_remove_reserved(vector_matrix);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200477 if (apicd->is_managed)
478 irq_matrix_remove_managed(vector_matrix, dest);
479}
480
Jiang Liub5dc8e62015-04-13 14:11:24 +0800481static void x86_vector_free_irqs(struct irq_domain *domain,
482 unsigned int virq, unsigned int nr_irqs)
483{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200484 struct apic_chip_data *apicd;
485 struct irq_data *irqd;
Jiang Liu111abeb2015-12-31 16:30:44 +0000486 unsigned long flags;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800487 int i;
488
489 for (i = 0; i < nr_irqs; i++) {
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200490 irqd = irq_domain_get_irq_data(x86_vector_domain, virq + i);
491 if (irqd && irqd->chip_data) {
Jiang Liu111abeb2015-12-31 16:30:44 +0000492 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200493 clear_irq_vector(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200494 vector_free_reserved_and_managed(irqd);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200495 apicd = irqd->chip_data;
496 irq_domain_reset_irq_data(irqd);
Jiang Liu111abeb2015-12-31 16:30:44 +0000497 raw_spin_unlock_irqrestore(&vector_lock, flags);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200498 free_apic_chip_data(apicd);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800499 }
500 }
501}
502
Thomas Gleixner464d1232017-09-13 23:29:52 +0200503static bool vector_configure_legacy(unsigned int virq, struct irq_data *irqd,
504 struct apic_chip_data *apicd)
505{
506 unsigned long flags;
507 bool realloc = false;
508
509 apicd->vector = ISA_IRQ_VECTOR(virq);
510 apicd->cpu = 0;
511
512 raw_spin_lock_irqsave(&vector_lock, flags);
513 /*
514 * If the interrupt is activated, then it must stay at this vector
515 * position. That's usually the timer interrupt (0).
516 */
517 if (irqd_is_activated(irqd)) {
518 trace_vector_setup(virq, true, 0);
519 apic_update_irq_cfg(irqd, apicd->vector, apicd->cpu);
520 } else {
521 /* Release the vector */
522 apicd->can_reserve = true;
Thomas Gleixner945f50a2017-12-29 16:57:00 +0100523 irqd_set_can_reserve(irqd);
Thomas Gleixner464d1232017-09-13 23:29:52 +0200524 clear_irq_vector(irqd);
525 realloc = true;
526 }
527 raw_spin_unlock_irqrestore(&vector_lock, flags);
528 return realloc;
529}
530
Jiang Liub5dc8e62015-04-13 14:11:24 +0800531static int x86_vector_alloc_irqs(struct irq_domain *domain, unsigned int virq,
532 unsigned int nr_irqs, void *arg)
533{
534 struct irq_alloc_info *info = arg;
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200535 struct apic_chip_data *apicd;
536 struct irq_data *irqd;
Jiang Liu5f2dbbc2015-06-01 16:05:14 +0800537 int i, err, node;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800538
539 if (disable_apic)
540 return -ENXIO;
541
542 /* Currently vector allocator can't guarantee contiguous allocations */
543 if ((info->flags & X86_IRQ_ALLOC_CONTIGUOUS_VECTORS) && nr_irqs > 1)
544 return -ENOSYS;
545
Thomas Gleixner9a98bc22021-03-18 20:26:48 +0100546 /*
547 * Catch any attempt to touch the cascade interrupt on a PIC
548 * equipped system.
549 */
550 if (WARN_ON_ONCE(info->flags & X86_IRQ_ALLOC_LEGACY &&
551 virq == PIC_CASCADE_IR))
552 return -EINVAL;
553
Jiang Liub5dc8e62015-04-13 14:11:24 +0800554 for (i = 0; i < nr_irqs; i++) {
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200555 irqd = irq_domain_get_irq_data(domain, virq + i);
556 BUG_ON(!irqd);
557 node = irq_data_get_node(irqd);
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200558 WARN_ON_ONCE(irqd->chip_data);
559 apicd = alloc_apic_chip_data(node);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200560 if (!apicd) {
Jiang Liub5dc8e62015-04-13 14:11:24 +0800561 err = -ENOMEM;
562 goto error;
563 }
564
Thomas Gleixner69cde002017-09-13 23:29:42 +0200565 apicd->irq = virq + i;
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200566 irqd->chip = &lapic_controller;
567 irqd->chip_data = apicd;
568 irqd->hwirq = virq + i;
569 irqd_set_single_target(irqd);
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200570 /*
Thomas Gleixner008f1d62020-03-06 14:03:44 +0100571 * Prevent that any of these interrupts is invoked in
572 * non interrupt context via e.g. generic_handle_irq()
573 * as that can corrupt the affinity move state.
574 */
575 irqd_set_handle_enforce_irqctx(irqd);
Thomas Gleixnerf0c7bac2020-07-24 22:44:41 +0200576
577 /* Don't invoke affinity setter on deactivated interrupts */
578 irqd_set_affinity_on_activate(irqd);
579
Thomas Gleixner008f1d62020-03-06 14:03:44 +0100580 /*
Thomas Gleixner69cde002017-09-13 23:29:42 +0200581 * Legacy vectors are already assigned when the IOAPIC
582 * takes them over. They stay on the same vector. This is
583 * required for check_timer() to work correctly as it might
584 * switch back to legacy mode. Only update the hardware
585 * config.
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200586 */
587 if (info->flags & X86_IRQ_ALLOC_LEGACY) {
Thomas Gleixner464d1232017-09-13 23:29:52 +0200588 if (!vector_configure_legacy(virq + i, irqd, apicd))
589 continue;
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200590 }
591
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200592 err = assign_irq_vector_policy(irqd, info);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200593 trace_vector_setup(virq + i, false, err);
Thomas Gleixner45d55e72018-01-16 12:20:18 +0100594 if (err) {
595 irqd->chip_data = NULL;
596 free_apic_chip_data(apicd);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800597 goto error;
Thomas Gleixner45d55e72018-01-16 12:20:18 +0100598 }
Jiang Liub5dc8e62015-04-13 14:11:24 +0800599 }
600
601 return 0;
602
603error:
Thomas Gleixner45d55e72018-01-16 12:20:18 +0100604 x86_vector_free_irqs(domain, virq, i);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800605 return err;
606}
607
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200608#ifdef CONFIG_GENERIC_IRQ_DEBUGFS
Colin Ian Kingd553d032017-12-06 17:33:58 +0000609static void x86_vector_debug_show(struct seq_file *m, struct irq_domain *d,
610 struct irq_data *irqd, int ind)
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200611{
Thomas Gleixnera07771a2018-06-04 17:34:00 +0200612 struct apic_chip_data apicd;
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200613 unsigned long flags;
614 int irq;
615
616 if (!irqd) {
617 irq_matrix_debug_show(m, vector_matrix, ind);
618 return;
619 }
620
621 irq = irqd->irq;
622 if (irq < nr_legacy_irqs() && !test_bit(irq, &io_apic_irqs)) {
623 seq_printf(m, "%*sVector: %5d\n", ind, "", ISA_IRQ_VECTOR(irq));
624 seq_printf(m, "%*sTarget: Legacy PIC all CPUs\n", ind, "");
625 return;
626 }
627
Thomas Gleixnera07771a2018-06-04 17:34:00 +0200628 if (!irqd->chip_data) {
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200629 seq_printf(m, "%*sVector: Not assigned\n", ind, "");
630 return;
631 }
632
633 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixnera07771a2018-06-04 17:34:00 +0200634 memcpy(&apicd, irqd->chip_data, sizeof(apicd));
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200635 raw_spin_unlock_irqrestore(&vector_lock, flags);
Thomas Gleixnera07771a2018-06-04 17:34:00 +0200636
637 seq_printf(m, "%*sVector: %5u\n", ind, "", apicd.vector);
638 seq_printf(m, "%*sTarget: %5u\n", ind, "", apicd.cpu);
639 if (apicd.prev_vector) {
640 seq_printf(m, "%*sPrevious vector: %5u\n", ind, "", apicd.prev_vector);
641 seq_printf(m, "%*sPrevious target: %5u\n", ind, "", apicd.prev_cpu);
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200642 }
Thomas Gleixnera07771a2018-06-04 17:34:00 +0200643 seq_printf(m, "%*smove_in_progress: %u\n", ind, "", apicd.move_in_progress ? 1 : 0);
644 seq_printf(m, "%*sis_managed: %u\n", ind, "", apicd.is_managed ? 1 : 0);
645 seq_printf(m, "%*scan_reserve: %u\n", ind, "", apicd.can_reserve ? 1 : 0);
646 seq_printf(m, "%*shas_reserved: %u\n", ind, "", apicd.has_reserved ? 1 : 0);
647 seq_printf(m, "%*scleanup_pending: %u\n", ind, "", !hlist_unhashed(&apicd.clist));
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200648}
649#endif
650
David Woodhouse6452ea22020-10-24 22:35:23 +0100651int x86_fwspec_is_ioapic(struct irq_fwspec *fwspec)
652{
653 if (fwspec->param_count != 1)
654 return 0;
655
656 if (is_fwnode_irqchip(fwspec->fwnode)) {
657 const char *fwname = fwnode_get_name(fwspec->fwnode);
658 return fwname && !strncmp(fwname, "IO-APIC-", 8) &&
659 simple_strtol(fwname+8, NULL, 10) == fwspec->param[0];
660 }
661 return to_of_node(fwspec->fwnode) &&
662 of_device_is_compatible(to_of_node(fwspec->fwnode),
663 "intel,ce4100-ioapic");
664}
665
666int x86_fwspec_is_hpet(struct irq_fwspec *fwspec)
667{
668 if (fwspec->param_count != 1)
669 return 0;
670
671 if (is_fwnode_irqchip(fwspec->fwnode)) {
672 const char *fwname = fwnode_get_name(fwspec->fwnode);
673 return fwname && !strncmp(fwname, "HPET-MSI-", 9) &&
674 simple_strtol(fwname+9, NULL, 10) == fwspec->param[0];
675 }
676 return 0;
677}
678
679static int x86_vector_select(struct irq_domain *d, struct irq_fwspec *fwspec,
680 enum irq_domain_bus_token bus_token)
681{
682 /*
683 * HPET and I/OAPIC cannot be parented in the vector domain
684 * if IRQ remapping is enabled. APIC IDs above 15 bits are
685 * only permitted if IRQ remapping is enabled, so check that.
686 */
687 if (apic->apic_id_valid(32768))
688 return 0;
689
690 return x86_fwspec_is_ioapic(fwspec) || x86_fwspec_is_hpet(fwspec);
691}
692
Thomas Gleixnereb18cf52015-05-05 11:10:11 +0200693static const struct irq_domain_ops x86_vector_domain_ops = {
David Woodhouse6452ea22020-10-24 22:35:23 +0100694 .select = x86_vector_select,
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200695 .alloc = x86_vector_alloc_irqs,
696 .free = x86_vector_free_irqs,
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200697 .activate = x86_vector_activate,
698 .deactivate = x86_vector_deactivate,
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200699#ifdef CONFIG_GENERIC_IRQ_DEBUGFS
700 .debug_show = x86_vector_debug_show,
701#endif
Jiang Liub5dc8e62015-04-13 14:11:24 +0800702};
703
Jiang Liu11d686e2014-10-27 16:12:05 +0800704int __init arch_probe_nr_irqs(void)
705{
706 int nr;
707
708 if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
709 nr_irqs = NR_VECTORS * nr_cpu_ids;
710
711 nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
Bjorn Helgaasfd2fa6c2017-11-22 16:13:37 -0600712#if defined(CONFIG_PCI_MSI)
Jiang Liu11d686e2014-10-27 16:12:05 +0800713 /*
714 * for MSI and HT dyn irq
715 */
716 if (gsi_top <= NR_IRQS_LEGACY)
717 nr += 8 * nr_cpu_ids;
718 else
719 nr += gsi_top * 16;
720#endif
721 if (nr < nr_irqs)
722 nr_irqs = nr;
723
Vitaly Kuznetsov8c058b02015-11-03 10:40:14 +0100724 /*
725 * We don't know if PIC is present at this point so we need to do
726 * probe() to get the right number of legacy IRQs.
727 */
728 return legacy_pic->probe();
Jiang Liu11d686e2014-10-27 16:12:05 +0800729}
730
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200731void lapic_assign_legacy_vector(unsigned int irq, bool replace)
732{
733 /*
734 * Use assign system here so it wont get accounted as allocated
735 * and moveable in the cpu hotplug check and it prevents managed
736 * irq reservation from touching it.
737 */
738 irq_matrix_assign_system(vector_matrix, ISA_IRQ_VECTOR(irq), replace);
739}
740
Thomas Gleixner7d65f9e2021-05-25 13:08:41 +0200741void __init lapic_update_legacy_vectors(void)
742{
743 unsigned int i;
744
745 if (IS_ENABLED(CONFIG_X86_IO_APIC) && nr_ioapics > 0)
746 return;
747
748 /*
749 * If the IO/APIC is disabled via config, kernel command line or
750 * lack of enumeration then all legacy interrupts are routed
751 * through the PIC. Make sure that they are marked as legacy
752 * vectors. PIC_CASCADE_IRQ has already been marked in
753 * lapic_assign_system_vectors().
754 */
755 for (i = 0; i < nr_legacy_irqs(); i++) {
756 if (i != PIC_CASCADE_IR)
757 lapic_assign_legacy_vector(i, true);
758 }
759}
760
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200761void __init lapic_assign_system_vectors(void)
762{
Yury Norov749443d2021-08-14 14:17:08 -0700763 unsigned int i, vector;
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200764
Yury Norov749443d2021-08-14 14:17:08 -0700765 for_each_set_bit(vector, system_vectors, NR_VECTORS)
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200766 irq_matrix_assign_system(vector_matrix, vector, false);
767
768 if (nr_legacy_irqs() > 1)
769 lapic_assign_legacy_vector(PIC_CASCADE_IR, false);
770
771 /* System vectors are reserved, online it */
772 irq_matrix_online(vector_matrix);
773
774 /* Mark the preallocated legacy interrupts */
775 for (i = 0; i < nr_legacy_irqs(); i++) {
Thomas Gleixner9a98bc22021-03-18 20:26:48 +0100776 /*
777 * Don't touch the cascade interrupt. It's unusable
778 * on PIC equipped machines. See the large comment
779 * in the IO/APIC code.
780 */
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200781 if (i != PIC_CASCADE_IR)
782 irq_matrix_assign(vector_matrix, ISA_IRQ_VECTOR(i));
783 }
784}
785
Jiang Liu11d686e2014-10-27 16:12:05 +0800786int __init arch_early_irq_init(void)
787{
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200788 struct fwnode_handle *fn;
789
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200790 fn = irq_domain_alloc_named_fwnode("VECTOR");
791 BUG_ON(!fn);
792 x86_vector_domain = irq_domain_create_tree(fn, &x86_vector_domain_ops,
793 NULL);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800794 BUG_ON(x86_vector_domain == NULL);
795 irq_set_default_host(x86_vector_domain);
796
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000797 BUG_ON(!alloc_cpumask_var(&vector_searchmask, GFP_KERNEL));
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800798
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200799 /*
800 * Allocate the vector matrix allocator data structure and limit the
801 * search area.
802 */
803 vector_matrix = irq_alloc_matrix(NR_VECTORS, FIRST_EXTERNAL_VECTOR,
804 FIRST_SYSTEM_VECTOR);
805 BUG_ON(!vector_matrix);
806
Jiang Liu11d686e2014-10-27 16:12:05 +0800807 return arch_early_ioapic_init();
808}
809
Thomas Gleixnerba801642017-09-13 23:29:44 +0200810#ifdef CONFIG_SMP
Jiang Liu74afab72014-10-27 16:12:00 +0800811
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200812static struct irq_desc *__setup_vector_irq(int vector)
813{
814 int isairq = vector - ISA_IRQ_VECTOR(0);
815
816 /* Check whether the irq is in the legacy space */
817 if (isairq < 0 || isairq >= nr_legacy_irqs())
818 return VECTOR_UNUSED;
819 /* Check whether the irq is handled by the IOAPIC */
820 if (test_bit(isairq, &io_apic_irqs))
821 return VECTOR_UNUSED;
822 return irq_to_desc(isairq);
Jiang Liu74afab72014-10-27 16:12:00 +0800823}
824
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200825/* Online the local APIC infrastructure and initialize the vectors */
826void lapic_online(void)
Jiang Liu74afab72014-10-27 16:12:00 +0800827{
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200828 unsigned int vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800829
Thomas Gleixner5a3f75e2015-07-05 17:12:32 +0000830 lockdep_assert_held(&vector_lock);
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200831
832 /* Online the vector matrix array for this CPU */
833 irq_matrix_online(vector_matrix);
834
Jiang Liu74afab72014-10-27 16:12:00 +0800835 /*
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200836 * The interrupt affinity logic never targets interrupts to offline
837 * CPUs. The exception are the legacy PIC interrupts. In general
838 * they are only targeted to CPU0, but depending on the platform
839 * they can be distributed to any online CPU in hardware. The
840 * kernel has no influence on that. So all active legacy vectors
841 * must be installed on all CPUs. All non legacy interrupts can be
842 * cleared.
Jiang Liu74afab72014-10-27 16:12:00 +0800843 */
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200844 for (vector = 0; vector < NR_VECTORS; vector++)
845 this_cpu_write(vector_irq[vector], __setup_vector_irq(vector));
Jiang Liu74afab72014-10-27 16:12:00 +0800846}
847
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200848void lapic_offline(void)
849{
850 lock_vector_lock();
851 irq_matrix_offline(vector_matrix);
852 unlock_vector_lock();
853}
854
Thomas Gleixnerba801642017-09-13 23:29:44 +0200855static int apic_set_affinity(struct irq_data *irqd,
856 const struct cpumask *dest, bool force)
857{
858 int err;
859
Thomas Gleixnerbaedb872020-07-17 18:00:02 +0200860 if (WARN_ON_ONCE(!irqd_is_activated(irqd)))
861 return -EIO;
Thomas Gleixner02edee12017-10-12 11:05:28 +0200862
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200863 raw_spin_lock(&vector_lock);
864 cpumask_and(vector_searchmask, dest, cpu_online_mask);
865 if (irqd_affinity_is_managed(irqd))
866 err = assign_managed_vector(irqd, vector_searchmask);
867 else
868 err = assign_vector_locked(irqd, vector_searchmask);
869 raw_spin_unlock(&vector_lock);
Thomas Gleixnerba801642017-09-13 23:29:44 +0200870 return err ? err : IRQ_SET_MASK_OK;
871}
872
873#else
874# define apic_set_affinity NULL
875#endif
876
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200877static int apic_retrigger_irq(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +0800878{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200879 struct apic_chip_data *apicd = apic_chip_data(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800880 unsigned long flags;
Jiang Liu74afab72014-10-27 16:12:00 +0800881
882 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200883 apic->send_IPI(apicd->cpu, apicd->vector);
Jiang Liu74afab72014-10-27 16:12:00 +0800884 raw_spin_unlock_irqrestore(&vector_lock, flags);
885
886 return 1;
887}
888
Thomas Gleixnerc0255772018-06-04 17:33:55 +0200889void apic_ack_irq(struct irq_data *irqd)
890{
891 irq_move_irq(irqd);
892 ack_APIC_irq();
893}
894
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200895void apic_ack_edge(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +0800896{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200897 irq_complete_move(irqd_cfg(irqd));
Thomas Gleixnerc0255772018-06-04 17:33:55 +0200898 apic_ack_irq(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800899}
900
David Woodhousef598181a2020-10-24 22:35:09 +0100901static void x86_vector_msi_compose_msg(struct irq_data *data,
902 struct msi_msg *msg)
903{
904 __irq_msi_compose_msg(irqd_cfg(data), msg, false);
905}
906
Jiang Liub5dc8e62015-04-13 14:11:24 +0800907static struct irq_chip lapic_controller = {
Thomas Gleixner8947dfb2017-06-20 01:37:01 +0200908 .name = "APIC",
Jiang Liub5dc8e62015-04-13 14:11:24 +0800909 .irq_ack = apic_ack_edge,
Jiang Liu68f9f442015-04-14 10:30:01 +0800910 .irq_set_affinity = apic_set_affinity,
Thomas Gleixnerb0a19552020-08-26 13:16:33 +0200911 .irq_compose_msi_msg = x86_vector_msi_compose_msg,
Jiang Liub5dc8e62015-04-13 14:11:24 +0800912 .irq_retrigger = apic_retrigger_irq,
913};
914
Jiang Liu74afab72014-10-27 16:12:00 +0800915#ifdef CONFIG_SMP
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200916
Thomas Gleixner69cde002017-09-13 23:29:42 +0200917static void free_moved_vector(struct apic_chip_data *apicd)
918{
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200919 unsigned int vector = apicd->prev_vector;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200920 unsigned int cpu = apicd->prev_cpu;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200921 bool managed = apicd->is_managed;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200922
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200923 /*
Peter Xu469ff202020-03-12 16:58:30 -0400924 * Managed interrupts are usually not migrated away
925 * from an online CPU, but CPU isolation 'managed_irq'
926 * can make that happen.
927 * 1) Activation does not take the isolation into account
928 * to keep the code simple
929 * 2) Migration away from an isolated CPU can happen when
930 * a non-isolated CPU which is in the calculated
931 * affinity mask comes online.
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200932 */
Thomas Gleixner0696d052017-10-16 16:16:19 +0200933 trace_vector_free_moved(apicd->irq, cpu, vector, managed);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200934 irq_matrix_free(vector_matrix, cpu, vector, managed);
Thomas Gleixner0696d052017-10-16 16:16:19 +0200935 per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200936 hlist_del_init(&apicd->clist);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200937 apicd->prev_vector = 0;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200938 apicd->move_in_progress = 0;
939}
940
Thomas Gleixner582f9192020-05-21 22:05:40 +0200941DEFINE_IDTENTRY_SYSVEC(sysvec_irq_move_cleanup)
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200942{
943 struct hlist_head *clhead = this_cpu_ptr(&cleanup_list);
944 struct apic_chip_data *apicd;
945 struct hlist_node *tmp;
946
Thomas Gleixner582f9192020-05-21 22:05:40 +0200947 ack_APIC_irq();
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200948 /* Prevent vectors vanishing under us */
949 raw_spin_lock(&vector_lock);
950
951 hlist_for_each_entry_safe(apicd, tmp, clhead, clist) {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200952 unsigned int irr, vector = apicd->prev_vector;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200953
954 /*
955 * Paranoia: Check if the vector that needs to be cleaned
956 * up is registered at the APICs IRR. If so, then this is
957 * not the best time to clean it up. Clean it up in the
958 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
959 * to this CPU. IRQ_MOVE_CLEANUP_VECTOR is the lowest
960 * priority external vector, so on return from this
961 * interrupt the device interrupt will happen first.
962 */
963 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
964 if (irr & (1U << (vector % 32))) {
965 apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
966 continue;
967 }
Thomas Gleixner69cde002017-09-13 23:29:42 +0200968 free_moved_vector(apicd);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200969 }
970
971 raw_spin_unlock(&vector_lock);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200972}
973
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200974static void __send_cleanup_vector(struct apic_chip_data *apicd)
Jiang Liu74afab72014-10-27 16:12:00 +0800975{
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200976 unsigned int cpu;
977
Thomas Gleixnerc1684f52015-12-31 16:30:51 +0000978 raw_spin_lock(&vector_lock);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200979 apicd->move_in_progress = 0;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200980 cpu = apicd->prev_cpu;
981 if (cpu_online(cpu)) {
982 hlist_add_head(&apicd->clist, per_cpu_ptr(&cleanup_list, cpu));
983 apic->send_IPI(cpu, IRQ_MOVE_CLEANUP_VECTOR);
984 } else {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200985 apicd->prev_vector = 0;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200986 }
Thomas Gleixnerc1684f52015-12-31 16:30:51 +0000987 raw_spin_unlock(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +0800988}
989
Jiang Liuc6c20022015-04-14 10:30:02 +0800990void send_cleanup_vector(struct irq_cfg *cfg)
991{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200992 struct apic_chip_data *apicd;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800993
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200994 apicd = container_of(cfg, struct apic_chip_data, hw_irq_cfg);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200995 if (apicd->move_in_progress)
996 __send_cleanup_vector(apicd);
Jiang Liuc6c20022015-04-14 10:30:02 +0800997}
998
Thomas Gleixnere027fff2020-08-26 22:21:44 +0200999void irq_complete_move(struct irq_cfg *cfg)
Jiang Liu74afab72014-10-27 16:12:00 +08001000{
Thomas Gleixner86ba6552017-09-13 23:29:30 +02001001 struct apic_chip_data *apicd;
Jiang Liu74afab72014-10-27 16:12:00 +08001002
Thomas Gleixnerba224fe2017-09-13 23:29:45 +02001003 apicd = container_of(cfg, struct apic_chip_data, hw_irq_cfg);
Thomas Gleixner86ba6552017-09-13 23:29:30 +02001004 if (likely(!apicd->move_in_progress))
Jiang Liu74afab72014-10-27 16:12:00 +08001005 return;
1006
Thomas Gleixnere027fff2020-08-26 22:21:44 +02001007 /*
1008 * If the interrupt arrived on the new target CPU, cleanup the
1009 * vector on the old target CPU. A vector check is not required
1010 * because an interrupt can never move from one vector to another
1011 * on the same CPU.
1012 */
1013 if (apicd->cpu == smp_processor_id())
Thomas Gleixner86ba6552017-09-13 23:29:30 +02001014 __send_cleanup_vector(apicd);
Jiang Liu74afab72014-10-27 16:12:00 +08001015}
1016
Thomas Gleixner90a22822015-12-31 16:30:53 +00001017/*
Thomas Gleixner551adc62016-03-14 09:40:46 +01001018 * Called from fixup_irqs() with @desc->lock held and interrupts disabled.
Thomas Gleixner90a22822015-12-31 16:30:53 +00001019 */
1020void irq_force_complete_move(struct irq_desc *desc)
Jiang Liu74afab72014-10-27 16:12:00 +08001021{
Thomas Gleixner86ba6552017-09-13 23:29:30 +02001022 struct apic_chip_data *apicd;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +02001023 struct irq_data *irqd;
1024 unsigned int vector;
Jiang Liu74afab72014-10-27 16:12:00 +08001025
Mika Westerbergdb91aa72016-10-03 13:17:08 +03001026 /*
1027 * The function is called for all descriptors regardless of which
1028 * irqdomain they belong to. For example if an IRQ is provided by
1029 * an irq_chip as part of a GPIO driver, the chip data for that
1030 * descriptor is specific to the irq_chip in question.
1031 *
1032 * Check first that the chip_data is what we expect
1033 * (apic_chip_data) before touching it any further.
1034 */
Thomas Gleixner86ba6552017-09-13 23:29:30 +02001035 irqd = irq_domain_get_irq_data(x86_vector_domain,
Thomas Gleixnerdccfe312017-09-13 23:29:32 +02001036 irq_desc_get_irq(desc));
Thomas Gleixner86ba6552017-09-13 23:29:30 +02001037 if (!irqd)
Mika Westerbergdb91aa72016-10-03 13:17:08 +03001038 return;
1039
Thomas Gleixnerdccfe312017-09-13 23:29:32 +02001040 raw_spin_lock(&vector_lock);
Thomas Gleixner86ba6552017-09-13 23:29:30 +02001041 apicd = apic_chip_data(irqd);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +02001042 if (!apicd)
1043 goto unlock;
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +00001044
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +00001045 /*
Thomas Gleixnerba224fe2017-09-13 23:29:45 +02001046 * If prev_vector is empty, no action required.
Thomas Gleixnerdccfe312017-09-13 23:29:32 +02001047 */
Thomas Gleixnerba224fe2017-09-13 23:29:45 +02001048 vector = apicd->prev_vector;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +02001049 if (!vector)
1050 goto unlock;
1051
1052 /*
1053 * This is tricky. If the cleanup of the old vector has not been
Thomas Gleixner98229aa2015-12-31 16:30:54 +00001054 * done yet, then the following setaffinity call will fail with
1055 * -EBUSY. This can leave the interrupt in a stale state.
1056 *
Thomas Gleixner551adc62016-03-14 09:40:46 +01001057 * All CPUs are stuck in stop machine with interrupts disabled so
1058 * calling __irq_complete_move() would be completely pointless.
Thomas Gleixnerdccfe312017-09-13 23:29:32 +02001059 *
Thomas Gleixner551adc62016-03-14 09:40:46 +01001060 * 1) The interrupt is in move_in_progress state. That means that we
1061 * have not seen an interrupt since the io_apic was reprogrammed to
1062 * the new vector.
1063 *
1064 * 2) The interrupt has fired on the new vector, but the cleanup IPIs
1065 * have not been processed yet.
1066 */
Thomas Gleixner86ba6552017-09-13 23:29:30 +02001067 if (apicd->move_in_progress) {
Thomas Gleixner551adc62016-03-14 09:40:46 +01001068 /*
1069 * In theory there is a race:
1070 *
1071 * set_ioapic(new_vector) <-- Interrupt is raised before update
1072 * is effective, i.e. it's raised on
1073 * the old vector.
1074 *
1075 * So if the target cpu cannot handle that interrupt before
1076 * the old vector is cleaned up, we get a spurious interrupt
1077 * and in the worst case the ioapic irq line becomes stale.
1078 *
1079 * But in case of cpu hotplug this should be a non issue
1080 * because if the affinity update happens right before all
Ingo Molnard9f6e122021-03-18 15:28:01 +01001081 * cpus rendezvous in stop machine, there is no way that the
Thomas Gleixner551adc62016-03-14 09:40:46 +01001082 * interrupt can be blocked on the target cpu because all cpus
1083 * loops first with interrupts enabled in stop machine, so the
1084 * old vector is not yet cleaned up when the interrupt fires.
1085 *
1086 * So the only way to run into this issue is if the delivery
1087 * of the interrupt on the apic/system bus would be delayed
1088 * beyond the point where the target cpu disables interrupts
1089 * in stop machine. I doubt that it can happen, but at least
Ingo Molnard9f6e122021-03-18 15:28:01 +01001090 * there is a theoretical chance. Virtualization might be
Thomas Gleixner551adc62016-03-14 09:40:46 +01001091 * able to expose this, but AFAICT the IOAPIC emulation is not
1092 * as stupid as the real hardware.
1093 *
1094 * Anyway, there is nothing we can do about that at this point
1095 * w/o refactoring the whole fixup_irq() business completely.
1096 * We print at least the irq number and the old vector number,
1097 * so we have the necessary information when a problem in that
1098 * area arises.
1099 */
1100 pr_warn("IRQ fixup: irq %d move in progress, old vector %d\n",
Thomas Gleixnerdccfe312017-09-13 23:29:32 +02001101 irqd->irq, vector);
Thomas Gleixner551adc62016-03-14 09:40:46 +01001102 }
Thomas Gleixner69cde002017-09-13 23:29:42 +02001103 free_moved_vector(apicd);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +02001104unlock:
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +00001105 raw_spin_unlock(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +08001106}
Thomas Gleixner2cffad72017-09-13 23:29:53 +02001107
1108#ifdef CONFIG_HOTPLUG_CPU
1109/*
1110 * Note, this is not accurate accounting, but at least good enough to
1111 * prevent that the actual interrupt move will run out of vectors.
1112 */
1113int lapic_can_unplug_cpu(void)
1114{
1115 unsigned int rsvd, avl, tomove, cpu = smp_processor_id();
1116 int ret = 0;
1117
1118 raw_spin_lock(&vector_lock);
1119 tomove = irq_matrix_allocated(vector_matrix);
1120 avl = irq_matrix_available(vector_matrix, true);
1121 if (avl < tomove) {
1122 pr_warn("CPU %u has %u vectors, %u available. Cannot disable CPU\n",
1123 cpu, tomove, avl);
1124 ret = -ENOSPC;
1125 goto out;
1126 }
1127 rsvd = irq_matrix_reserved(vector_matrix);
1128 if (avl < rsvd) {
1129 pr_warn("Reserved vectors %u > available %u. IRQ request may fail\n",
1130 rsvd, avl);
1131 }
1132out:
1133 raw_spin_unlock(&vector_lock);
1134 return ret;
1135}
1136#endif /* HOTPLUG_CPU */
1137#endif /* SMP */
Jiang Liu74afab72014-10-27 16:12:00 +08001138
Jiang Liu74afab72014-10-27 16:12:00 +08001139static void __init print_APIC_field(int base)
1140{
1141 int i;
1142
1143 printk(KERN_DEBUG);
1144
1145 for (i = 0; i < 8; i++)
1146 pr_cont("%08x", apic_read(base + i*0x10));
1147
1148 pr_cont("\n");
1149}
1150
1151static void __init print_local_APIC(void *dummy)
1152{
1153 unsigned int i, v, ver, maxlvt;
1154 u64 icr;
1155
Jiang Liu849d3562014-10-27 16:12:01 +08001156 pr_debug("printing local APIC contents on CPU#%d/%d:\n",
1157 smp_processor_id(), hard_smp_processor_id());
Jiang Liu74afab72014-10-27 16:12:00 +08001158 v = apic_read(APIC_ID);
Jiang Liu849d3562014-10-27 16:12:01 +08001159 pr_info("... APIC ID: %08x (%01x)\n", v, read_apic_id());
Jiang Liu74afab72014-10-27 16:12:00 +08001160 v = apic_read(APIC_LVR);
Jiang Liu849d3562014-10-27 16:12:01 +08001161 pr_info("... APIC VERSION: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001162 ver = GET_APIC_VERSION(v);
1163 maxlvt = lapic_get_maxlvt();
1164
1165 v = apic_read(APIC_TASKPRI);
Jiang Liu849d3562014-10-27 16:12:01 +08001166 pr_debug("... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
Jiang Liu74afab72014-10-27 16:12:00 +08001167
1168 /* !82489DX */
1169 if (APIC_INTEGRATED(ver)) {
1170 if (!APIC_XAPIC(ver)) {
1171 v = apic_read(APIC_ARBPRI);
Jiang Liu849d3562014-10-27 16:12:01 +08001172 pr_debug("... APIC ARBPRI: %08x (%02x)\n",
1173 v, v & APIC_ARBPRI_MASK);
Jiang Liu74afab72014-10-27 16:12:00 +08001174 }
1175 v = apic_read(APIC_PROCPRI);
Jiang Liu849d3562014-10-27 16:12:01 +08001176 pr_debug("... APIC PROCPRI: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001177 }
1178
1179 /*
1180 * Remote read supported only in the 82489DX and local APIC for
1181 * Pentium processors.
1182 */
1183 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
1184 v = apic_read(APIC_RRR);
Jiang Liu849d3562014-10-27 16:12:01 +08001185 pr_debug("... APIC RRR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001186 }
1187
1188 v = apic_read(APIC_LDR);
Jiang Liu849d3562014-10-27 16:12:01 +08001189 pr_debug("... APIC LDR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001190 if (!x2apic_enabled()) {
1191 v = apic_read(APIC_DFR);
Jiang Liu849d3562014-10-27 16:12:01 +08001192 pr_debug("... APIC DFR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001193 }
1194 v = apic_read(APIC_SPIV);
Jiang Liu849d3562014-10-27 16:12:01 +08001195 pr_debug("... APIC SPIV: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001196
Jiang Liu849d3562014-10-27 16:12:01 +08001197 pr_debug("... APIC ISR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001198 print_APIC_field(APIC_ISR);
Jiang Liu849d3562014-10-27 16:12:01 +08001199 pr_debug("... APIC TMR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001200 print_APIC_field(APIC_TMR);
Jiang Liu849d3562014-10-27 16:12:01 +08001201 pr_debug("... APIC IRR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001202 print_APIC_field(APIC_IRR);
1203
1204 /* !82489DX */
1205 if (APIC_INTEGRATED(ver)) {
1206 /* Due to the Pentium erratum 3AP. */
1207 if (maxlvt > 3)
1208 apic_write(APIC_ESR, 0);
1209
1210 v = apic_read(APIC_ESR);
Jiang Liu849d3562014-10-27 16:12:01 +08001211 pr_debug("... APIC ESR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001212 }
1213
1214 icr = apic_icr_read();
Jiang Liu849d3562014-10-27 16:12:01 +08001215 pr_debug("... APIC ICR: %08x\n", (u32)icr);
1216 pr_debug("... APIC ICR2: %08x\n", (u32)(icr >> 32));
Jiang Liu74afab72014-10-27 16:12:00 +08001217
1218 v = apic_read(APIC_LVTT);
Jiang Liu849d3562014-10-27 16:12:01 +08001219 pr_debug("... APIC LVTT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001220
1221 if (maxlvt > 3) {
1222 /* PC is LVT#4. */
1223 v = apic_read(APIC_LVTPC);
Jiang Liu849d3562014-10-27 16:12:01 +08001224 pr_debug("... APIC LVTPC: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001225 }
1226 v = apic_read(APIC_LVT0);
Jiang Liu849d3562014-10-27 16:12:01 +08001227 pr_debug("... APIC LVT0: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001228 v = apic_read(APIC_LVT1);
Jiang Liu849d3562014-10-27 16:12:01 +08001229 pr_debug("... APIC LVT1: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001230
1231 if (maxlvt > 2) {
1232 /* ERR is LVT#3. */
1233 v = apic_read(APIC_LVTERR);
Jiang Liu849d3562014-10-27 16:12:01 +08001234 pr_debug("... APIC LVTERR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001235 }
1236
1237 v = apic_read(APIC_TMICT);
Jiang Liu849d3562014-10-27 16:12:01 +08001238 pr_debug("... APIC TMICT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001239 v = apic_read(APIC_TMCCT);
Jiang Liu849d3562014-10-27 16:12:01 +08001240 pr_debug("... APIC TMCCT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001241 v = apic_read(APIC_TDCR);
Jiang Liu849d3562014-10-27 16:12:01 +08001242 pr_debug("... APIC TDCR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001243
1244 if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
1245 v = apic_read(APIC_EFEAT);
1246 maxlvt = (v >> 16) & 0xff;
Jiang Liu849d3562014-10-27 16:12:01 +08001247 pr_debug("... APIC EFEAT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001248 v = apic_read(APIC_ECTRL);
Jiang Liu849d3562014-10-27 16:12:01 +08001249 pr_debug("... APIC ECTRL: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001250 for (i = 0; i < maxlvt; i++) {
1251 v = apic_read(APIC_EILVTn(i));
Jiang Liu849d3562014-10-27 16:12:01 +08001252 pr_debug("... APIC EILVT%d: %08x\n", i, v);
Jiang Liu74afab72014-10-27 16:12:00 +08001253 }
1254 }
1255 pr_cont("\n");
1256}
1257
1258static void __init print_local_APICs(int maxcpu)
1259{
1260 int cpu;
1261
1262 if (!maxcpu)
1263 return;
1264
1265 preempt_disable();
1266 for_each_online_cpu(cpu) {
1267 if (cpu >= maxcpu)
1268 break;
1269 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1270 }
1271 preempt_enable();
1272}
1273
1274static void __init print_PIC(void)
1275{
1276 unsigned int v;
1277 unsigned long flags;
1278
1279 if (!nr_legacy_irqs())
1280 return;
1281
Jiang Liu849d3562014-10-27 16:12:01 +08001282 pr_debug("\nprinting PIC contents\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001283
1284 raw_spin_lock_irqsave(&i8259A_lock, flags);
1285
1286 v = inb(0xa1) << 8 | inb(0x21);
Jiang Liu849d3562014-10-27 16:12:01 +08001287 pr_debug("... PIC IMR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001288
1289 v = inb(0xa0) << 8 | inb(0x20);
Jiang Liu849d3562014-10-27 16:12:01 +08001290 pr_debug("... PIC IRR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001291
1292 outb(0x0b, 0xa0);
1293 outb(0x0b, 0x20);
1294 v = inb(0xa0) << 8 | inb(0x20);
1295 outb(0x0a, 0xa0);
1296 outb(0x0a, 0x20);
1297
1298 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
1299
Jiang Liu849d3562014-10-27 16:12:01 +08001300 pr_debug("... PIC ISR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001301
Maciej W. Rozyckid2531662021-07-20 05:28:09 +02001302 v = inb(PIC_ELCR2) << 8 | inb(PIC_ELCR1);
Jiang Liu849d3562014-10-27 16:12:01 +08001303 pr_debug("... PIC ELCR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001304}
1305
1306static int show_lapic __initdata = 1;
1307static __init int setup_show_lapic(char *arg)
1308{
1309 int num = -1;
1310
1311 if (strcmp(arg, "all") == 0) {
1312 show_lapic = CONFIG_NR_CPUS;
1313 } else {
1314 get_option(&arg, &num);
1315 if (num >= 0)
1316 show_lapic = num;
1317 }
1318
1319 return 1;
1320}
1321__setup("show_lapic=", setup_show_lapic);
1322
1323static int __init print_ICs(void)
1324{
1325 if (apic_verbosity == APIC_QUIET)
1326 return 0;
1327
1328 print_PIC();
1329
1330 /* don't print out if apic is not there */
Borislav Petkov93984fb2016-04-04 22:25:00 +02001331 if (!boot_cpu_has(X86_FEATURE_APIC) && !apic_from_smp_config())
Jiang Liu74afab72014-10-27 16:12:00 +08001332 return 0;
1333
1334 print_local_APICs(show_lapic);
1335 print_IO_APICs();
1336
1337 return 0;
1338}
1339
1340late_initcall(print_ICs);