blob: e1e8c934308adbf0185de8dd54173672e3c9c6b0 [file] [log] [blame]
Thomas Gleixnerb886d83c2019-06-01 10:08:55 +02001// SPDX-License-Identifier: GPL-2.0-only
Naveen N. Rao156d0e22016-06-22 21:55:07 +05302/*
3 * bpf_jit_comp64.c: eBPF JIT compiler
4 *
5 * Copyright 2016 Naveen N. Rao <naveen.n.rao@linux.vnet.ibm.com>
6 * IBM Corporation
7 *
8 * Based on the powerpc classic BPF JIT compiler by Matt Evans
Naveen N. Rao156d0e22016-06-22 21:55:07 +05309 */
10#include <linux/moduleloader.h>
11#include <asm/cacheflush.h>
Christophe Leroyec0c4642018-07-05 16:24:57 +000012#include <asm/asm-compat.h>
Naveen N. Rao156d0e22016-06-22 21:55:07 +053013#include <linux/netdevice.h>
14#include <linux/filter.h>
15#include <linux/if_vlan.h>
16#include <asm/kprobes.h>
Naveen N. Raoce076142016-09-24 02:05:01 +053017#include <linux/bpf.h>
Naveen N. Raob7540d62021-10-06 01:55:25 +053018#include <asm/security_features.h>
Naveen N. Rao156d0e22016-06-22 21:55:07 +053019
20#include "bpf_jit64.h"
21
Naveen N. Rao156d0e22016-06-22 21:55:07 +053022static inline bool bpf_has_stack_frame(struct codegen_context *ctx)
23{
24 /*
25 * We only need a stack frame if:
26 * - we call other functions (kernel helpers), or
27 * - the bpf program uses its stack area
28 * The latter condition is deduced from the usage of BPF_REG_FP
29 */
Christophe Leroyed573b52021-03-22 16:37:47 +000030 return ctx->seen & SEEN_FUNC || bpf_is_seen_register(ctx, b2p[BPF_REG_FP]);
Naveen N. Rao156d0e22016-06-22 21:55:07 +053031}
32
Naveen N. Rao7b847f52016-09-24 02:05:00 +053033/*
34 * When not setting up our own stackframe, the redzone usage is:
35 *
36 * [ prev sp ] <-------------
37 * [ ... ] |
38 * sp (r1) ---> [ stack pointer ] --------------
Naveen N. Raob7540d62021-10-06 01:55:25 +053039 * [ nv gpr save area ] 5*8
Naveen N. Rao7b847f52016-09-24 02:05:00 +053040 * [ tail_call_cnt ] 8
Naveen N. Raob7540d62021-10-06 01:55:25 +053041 * [ local_tmp_var ] 16
Naveen N. Rao7b847f52016-09-24 02:05:00 +053042 * [ unused red zone ] 208 bytes protected
43 */
44static int bpf_jit_stack_local(struct codegen_context *ctx)
45{
46 if (bpf_has_stack_frame(ctx))
Sandipan Dasac0761e2017-09-02 00:23:01 +053047 return STACK_FRAME_MIN_SIZE + ctx->stack_size;
Naveen N. Rao7b847f52016-09-24 02:05:00 +053048 else
Naveen N. Raob7540d62021-10-06 01:55:25 +053049 return -(BPF_PPC_STACK_SAVE + 24);
Naveen N. Rao7b847f52016-09-24 02:05:00 +053050}
51
Naveen N. Raoce076142016-09-24 02:05:01 +053052static int bpf_jit_stack_tailcallcnt(struct codegen_context *ctx)
53{
Naveen N. Raob7540d62021-10-06 01:55:25 +053054 return bpf_jit_stack_local(ctx) + 16;
Naveen N. Raoce076142016-09-24 02:05:01 +053055}
56
Naveen N. Rao7b847f52016-09-24 02:05:00 +053057static int bpf_jit_stack_offsetof(struct codegen_context *ctx, int reg)
58{
59 if (reg >= BPF_PPC_NVR_MIN && reg < 32)
Sandipan Dasac0761e2017-09-02 00:23:01 +053060 return (bpf_has_stack_frame(ctx) ?
61 (BPF_PPC_STACKFRAME + ctx->stack_size) : 0)
62 - (8 * (32 - reg));
Naveen N. Rao7b847f52016-09-24 02:05:00 +053063
64 pr_err("BPF JIT is asking about unknown registers");
65 BUG();
66}
67
Christophe Leroy40272032021-03-22 16:37:53 +000068void bpf_jit_realloc_regs(struct codegen_context *ctx)
69{
70}
71
Christophe Leroy4ea76e92021-03-22 16:37:49 +000072void bpf_jit_build_prologue(u32 *image, struct codegen_context *ctx)
Naveen N. Rao156d0e22016-06-22 21:55:07 +053073{
74 int i;
Naveen N. Rao156d0e22016-06-22 21:55:07 +053075
Naveen N. Raoce076142016-09-24 02:05:01 +053076 /*
77 * Initialize tail_call_cnt if we do tail calls.
78 * Otherwise, put in NOPs so that it can be skipped when we are
79 * invoked through a tail call.
80 */
81 if (ctx->seen & SEEN_TAILCALL) {
Balamuruhan S3a181232020-06-24 17:00:36 +053082 EMIT(PPC_RAW_LI(b2p[TMP_REG_1], 0));
Naveen N. Raoce076142016-09-24 02:05:01 +053083 /* this goes in the redzone */
84 PPC_BPF_STL(b2p[TMP_REG_1], 1, -(BPF_PPC_STACK_SAVE + 8));
85 } else {
Balamuruhan S3a181232020-06-24 17:00:36 +053086 EMIT(PPC_RAW_NOP());
87 EMIT(PPC_RAW_NOP());
Naveen N. Raoce076142016-09-24 02:05:01 +053088 }
89
90#define BPF_TAILCALL_PROLOGUE_SIZE 8
91
Naveen N. Rao7b847f52016-09-24 02:05:00 +053092 if (bpf_has_stack_frame(ctx)) {
Naveen N. Rao156d0e22016-06-22 21:55:07 +053093 /*
94 * We need a stack frame, but we don't necessarily need to
95 * save/restore LR unless we call other functions
96 */
97 if (ctx->seen & SEEN_FUNC) {
Christophe Leroye08021f2021-05-20 10:23:07 +000098 EMIT(PPC_RAW_MFLR(_R0));
Naveen N. Rao156d0e22016-06-22 21:55:07 +053099 PPC_BPF_STL(0, 1, PPC_LR_STKOFF);
100 }
101
Sandipan Dasac0761e2017-09-02 00:23:01 +0530102 PPC_BPF_STLU(1, 1, -(BPF_PPC_STACKFRAME + ctx->stack_size));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530103 }
104
105 /*
106 * Back up non-volatile regs -- BPF registers 6-10
107 * If we haven't created our own stack frame, we save these
108 * in the protected zone below the previous stack frame
109 */
110 for (i = BPF_REG_6; i <= BPF_REG_10; i++)
Christophe Leroyed573b52021-03-22 16:37:47 +0000111 if (bpf_is_seen_register(ctx, b2p[i]))
Naveen N. Rao7b847f52016-09-24 02:05:00 +0530112 PPC_BPF_STL(b2p[i], 1, bpf_jit_stack_offsetof(ctx, b2p[i]));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530113
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530114 /* Setup frame pointer to point to the bpf stack area */
Christophe Leroyed573b52021-03-22 16:37:47 +0000115 if (bpf_is_seen_register(ctx, b2p[BPF_REG_FP]))
Balamuruhan S3a181232020-06-24 17:00:36 +0530116 EMIT(PPC_RAW_ADDI(b2p[BPF_REG_FP], 1,
117 STACK_FRAME_MIN_SIZE + ctx->stack_size));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530118}
119
Naveen N. Raoce076142016-09-24 02:05:01 +0530120static void bpf_jit_emit_common_epilogue(u32 *image, struct codegen_context *ctx)
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530121{
122 int i;
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530123
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530124 /* Restore NVRs */
125 for (i = BPF_REG_6; i <= BPF_REG_10; i++)
Christophe Leroyed573b52021-03-22 16:37:47 +0000126 if (bpf_is_seen_register(ctx, b2p[i]))
Naveen N. Rao7b847f52016-09-24 02:05:00 +0530127 PPC_BPF_LL(b2p[i], 1, bpf_jit_stack_offsetof(ctx, b2p[i]));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530128
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530129 /* Tear down our stack frame */
Naveen N. Rao7b847f52016-09-24 02:05:00 +0530130 if (bpf_has_stack_frame(ctx)) {
Balamuruhan S3a181232020-06-24 17:00:36 +0530131 EMIT(PPC_RAW_ADDI(1, 1, BPF_PPC_STACKFRAME + ctx->stack_size));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530132 if (ctx->seen & SEEN_FUNC) {
133 PPC_BPF_LL(0, 1, PPC_LR_STKOFF);
Balamuruhan S3a181232020-06-24 17:00:36 +0530134 EMIT(PPC_RAW_MTLR(0));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530135 }
136 }
Naveen N. Raoce076142016-09-24 02:05:01 +0530137}
138
Christophe Leroy4ea76e92021-03-22 16:37:49 +0000139void bpf_jit_build_epilogue(u32 *image, struct codegen_context *ctx)
Naveen N. Raoce076142016-09-24 02:05:01 +0530140{
141 bpf_jit_emit_common_epilogue(image, ctx);
142
143 /* Move result to r3 */
Balamuruhan S3a181232020-06-24 17:00:36 +0530144 EMIT(PPC_RAW_MR(3, b2p[BPF_REG_0]));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530145
Balamuruhan S3a181232020-06-24 17:00:36 +0530146 EMIT(PPC_RAW_BLR());
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530147}
148
Daniel Borkmanne2c95a62018-11-26 14:05:38 +0100149static void bpf_jit_emit_func_call_hlp(u32 *image, struct codegen_context *ctx,
150 u64 func)
151{
152#ifdef PPC64_ELF_ABI_v1
153 /* func points to the function descriptor */
154 PPC_LI64(b2p[TMP_REG_2], func);
155 /* Load actual entry point from function descriptor */
156 PPC_BPF_LL(b2p[TMP_REG_1], b2p[TMP_REG_2], 0);
Naveen N. Rao20ccb002021-06-09 14:30:24 +0530157 /* ... and move it to CTR */
158 EMIT(PPC_RAW_MTCTR(b2p[TMP_REG_1]));
Daniel Borkmanne2c95a62018-11-26 14:05:38 +0100159 /*
160 * Load TOC from function descriptor at offset 8.
161 * We can clobber r2 since we get called through a
162 * function pointer (so caller will save/restore r2)
163 * and since we don't use a TOC ourself.
164 */
165 PPC_BPF_LL(2, b2p[TMP_REG_2], 8);
166#else
167 /* We can clobber r12 */
168 PPC_FUNC_ADDR(12, func);
Naveen N. Rao20ccb002021-06-09 14:30:24 +0530169 EMIT(PPC_RAW_MTCTR(12));
Daniel Borkmanne2c95a62018-11-26 14:05:38 +0100170#endif
Naveen N. Rao20ccb002021-06-09 14:30:24 +0530171 EMIT(PPC_RAW_BCTRL());
Daniel Borkmanne2c95a62018-11-26 14:05:38 +0100172}
173
Christophe Leroy4ea76e92021-03-22 16:37:49 +0000174void bpf_jit_emit_func_call_rel(u32 *image, struct codegen_context *ctx, u64 func)
Naveen N. Raoce076142016-09-24 02:05:01 +0530175{
Sandipan Das4ea69b22018-05-24 12:26:46 +0530176 unsigned int i, ctx_idx = ctx->idx;
177
178 /* Load function address into r12 */
179 PPC_LI64(12, func);
180
181 /* For bpf-to-bpf function calls, the callee's address is unknown
182 * until the last extra pass. As seen above, we use PPC_LI64() to
183 * load the callee's address, but this may optimize the number of
184 * instructions required based on the nature of the address.
185 *
186 * Since we don't want the number of instructions emitted to change,
187 * we pad the optimized PPC_LI64() call with NOPs to guarantee that
188 * we always have a five-instruction sequence, which is the maximum
189 * that PPC_LI64() can emit.
190 */
191 for (i = ctx->idx - ctx_idx; i < 5; i++)
Balamuruhan S3a181232020-06-24 17:00:36 +0530192 EMIT(PPC_RAW_NOP());
Sandipan Das4ea69b22018-05-24 12:26:46 +0530193
Naveen N. Raoce076142016-09-24 02:05:01 +0530194#ifdef PPC64_ELF_ABI_v1
Naveen N. Raoce076142016-09-24 02:05:01 +0530195 /*
196 * Load TOC from function descriptor at offset 8.
197 * We can clobber r2 since we get called through a
198 * function pointer (so caller will save/restore r2)
199 * and since we don't use a TOC ourself.
200 */
Sandipan Das4ea69b22018-05-24 12:26:46 +0530201 PPC_BPF_LL(2, 12, 8);
202 /* Load actual entry point from function descriptor */
203 PPC_BPF_LL(12, 12, 0);
Naveen N. Raoce076142016-09-24 02:05:01 +0530204#endif
Sandipan Das4ea69b22018-05-24 12:26:46 +0530205
Naveen N. Rao20ccb002021-06-09 14:30:24 +0530206 EMIT(PPC_RAW_MTCTR(12));
207 EMIT(PPC_RAW_BCTRL());
Naveen N. Raoce076142016-09-24 02:05:01 +0530208}
209
Naveen N. Rao3832ba42021-10-06 01:55:21 +0530210static int bpf_jit_emit_tail_call(u32 *image, struct codegen_context *ctx, u32 out)
Naveen N. Raoce076142016-09-24 02:05:01 +0530211{
212 /*
213 * By now, the eBPF program has already setup parameters in r3, r4 and r5
214 * r3/BPF_REG_1 - pointer to ctx -- passed as is to the next bpf program
215 * r4/BPF_REG_2 - pointer to bpf_array
216 * r5/BPF_REG_3 - index in bpf_array
217 */
218 int b2p_bpf_array = b2p[BPF_REG_2];
219 int b2p_index = b2p[BPF_REG_3];
220
221 /*
222 * if (index >= array->map.max_entries)
223 * goto out;
224 */
Balamuruhan S06541862020-06-24 17:00:35 +0530225 EMIT(PPC_RAW_LWZ(b2p[TMP_REG_1], b2p_bpf_array, offsetof(struct bpf_array, map.max_entries)));
Balamuruhan S3a181232020-06-24 17:00:36 +0530226 EMIT(PPC_RAW_RLWINM(b2p_index, b2p_index, 0, 0, 31));
227 EMIT(PPC_RAW_CMPLW(b2p_index, b2p[TMP_REG_1]));
Naveen N. Raoce076142016-09-24 02:05:01 +0530228 PPC_BCC(COND_GE, out);
229
230 /*
Tiezhu Yangebf7f6f2021-11-05 09:30:00 +0800231 * if (tail_call_cnt >= MAX_TAIL_CALL_CNT)
Naveen N. Raoce076142016-09-24 02:05:01 +0530232 * goto out;
233 */
Naveen N. Rao86be36f2019-03-15 20:21:19 +0530234 PPC_BPF_LL(b2p[TMP_REG_1], 1, bpf_jit_stack_tailcallcnt(ctx));
Balamuruhan S3a181232020-06-24 17:00:36 +0530235 EMIT(PPC_RAW_CMPLWI(b2p[TMP_REG_1], MAX_TAIL_CALL_CNT));
Tiezhu Yangebf7f6f2021-11-05 09:30:00 +0800236 PPC_BCC(COND_GE, out);
Naveen N. Raoce076142016-09-24 02:05:01 +0530237
238 /*
239 * tail_call_cnt++;
240 */
Balamuruhan S3a181232020-06-24 17:00:36 +0530241 EMIT(PPC_RAW_ADDI(b2p[TMP_REG_1], b2p[TMP_REG_1], 1));
Naveen N. Raoce076142016-09-24 02:05:01 +0530242 PPC_BPF_STL(b2p[TMP_REG_1], 1, bpf_jit_stack_tailcallcnt(ctx));
243
244 /* prog = array->ptrs[index]; */
Balamuruhan S3a181232020-06-24 17:00:36 +0530245 EMIT(PPC_RAW_MULI(b2p[TMP_REG_1], b2p_index, 8));
Balamuruhan S06541862020-06-24 17:00:35 +0530246 EMIT(PPC_RAW_ADD(b2p[TMP_REG_1], b2p[TMP_REG_1], b2p_bpf_array));
Naveen N. Rao86be36f2019-03-15 20:21:19 +0530247 PPC_BPF_LL(b2p[TMP_REG_1], b2p[TMP_REG_1], offsetof(struct bpf_array, ptrs));
Naveen N. Raoce076142016-09-24 02:05:01 +0530248
249 /*
250 * if (prog == NULL)
251 * goto out;
252 */
Balamuruhan S3a181232020-06-24 17:00:36 +0530253 EMIT(PPC_RAW_CMPLDI(b2p[TMP_REG_1], 0));
Naveen N. Raoce076142016-09-24 02:05:01 +0530254 PPC_BCC(COND_EQ, out);
255
256 /* goto *(prog->bpf_func + prologue_size); */
Naveen N. Rao86be36f2019-03-15 20:21:19 +0530257 PPC_BPF_LL(b2p[TMP_REG_1], b2p[TMP_REG_1], offsetof(struct bpf_prog, bpf_func));
Naveen N. Raoce076142016-09-24 02:05:01 +0530258#ifdef PPC64_ELF_ABI_v1
259 /* skip past the function descriptor */
Balamuruhan S3a181232020-06-24 17:00:36 +0530260 EMIT(PPC_RAW_ADDI(b2p[TMP_REG_1], b2p[TMP_REG_1],
261 FUNCTION_DESCR_SIZE + BPF_TAILCALL_PROLOGUE_SIZE));
Naveen N. Raoce076142016-09-24 02:05:01 +0530262#else
Balamuruhan S3a181232020-06-24 17:00:36 +0530263 EMIT(PPC_RAW_ADDI(b2p[TMP_REG_1], b2p[TMP_REG_1], BPF_TAILCALL_PROLOGUE_SIZE));
Naveen N. Raoce076142016-09-24 02:05:01 +0530264#endif
Balamuruhan S3a181232020-06-24 17:00:36 +0530265 EMIT(PPC_RAW_MTCTR(b2p[TMP_REG_1]));
Naveen N. Raoce076142016-09-24 02:05:01 +0530266
267 /* tear down stack, restore NVRs, ... */
268 bpf_jit_emit_common_epilogue(image, ctx);
269
Balamuruhan S3a181232020-06-24 17:00:36 +0530270 EMIT(PPC_RAW_BCTR());
Naveen N. Rao3832ba42021-10-06 01:55:21 +0530271
Naveen N. Raoce076142016-09-24 02:05:01 +0530272 /* out: */
Naveen N. Rao3832ba42021-10-06 01:55:21 +0530273 return 0;
Naveen N. Raoce076142016-09-24 02:05:01 +0530274}
275
Naveen N. Raob7540d62021-10-06 01:55:25 +0530276/*
277 * We spill into the redzone always, even if the bpf program has its own stackframe.
278 * Offsets hardcoded based on BPF_PPC_STACK_SAVE -- see bpf_jit_stack_local()
279 */
280void bpf_stf_barrier(void);
281
282asm (
283" .global bpf_stf_barrier ;"
284" bpf_stf_barrier: ;"
285" std 21,-64(1) ;"
286" std 22,-56(1) ;"
287" sync ;"
288" ld 21,-64(1) ;"
289" ld 22,-56(1) ;"
290" ori 31,31,0 ;"
291" .rept 14 ;"
292" b 1f ;"
293" 1: ;"
294" .endr ;"
295" blr ;"
296);
297
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530298/* Assemble the body code between the prologue & epilogue */
Christophe Leroy4ea76e92021-03-22 16:37:49 +0000299int bpf_jit_build_body(struct bpf_prog *fp, u32 *image, struct codegen_context *ctx,
Ravi Bangoria983bdc02021-10-12 18:00:53 +0530300 u32 *addrs, int pass)
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530301{
Naveen N. Raob7540d62021-10-06 01:55:25 +0530302 enum stf_barrier_type stf_barrier = stf_barrier_type_get();
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530303 const struct bpf_insn *insn = fp->insnsi;
304 int flen = fp->len;
Daniel Borkmanne2c95a62018-11-26 14:05:38 +0100305 int i, ret;
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530306
307 /* Start of epilogue code - will only be valid 2nd pass onwards */
308 u32 exit_addr = addrs[flen];
309
310 for (i = 0; i < flen; i++) {
311 u32 code = insn[i].code;
312 u32 dst_reg = b2p[insn[i].dst_reg];
313 u32 src_reg = b2p[insn[i].src_reg];
Hari Bathiniefa95f02021-10-12 18:00:51 +0530314 u32 size = BPF_SIZE(code);
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530315 s16 off = insn[i].off;
316 s32 imm = insn[i].imm;
Daniel Borkmanne2c95a62018-11-26 14:05:38 +0100317 bool func_addr_fixed;
318 u64 func_addr;
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530319 u64 imm64;
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530320 u32 true_cond;
Daniel Borkmannb9c1e602018-07-19 18:18:35 +0200321 u32 tmp_idx;
Naveen N. Raof9320c42022-01-06 17:15:07 +0530322 int j;
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530323
324 /*
325 * addrs[] maps a BPF bytecode address into a real offset from
326 * the start of the body code.
327 */
328 addrs[i] = ctx->idx * 4;
329
330 /*
331 * As an optimization, we note down which non-volatile registers
332 * are used so that we can only save/restore those in our
333 * prologue and epilogue. We do this here regardless of whether
334 * the actual BPF instruction uses src/dst registers or not
335 * (for instance, BPF_CALL does not use them). The expectation
336 * is that those instructions will have src_reg/dst_reg set to
337 * 0. Even otherwise, we just lose some prologue/epilogue
338 * optimization but everything else should work without
339 * any issues.
340 */
Naveen N. Rao7b847f52016-09-24 02:05:00 +0530341 if (dst_reg >= BPF_PPC_NVR_MIN && dst_reg < 32)
Christophe Leroyed573b52021-03-22 16:37:47 +0000342 bpf_set_seen_register(ctx, dst_reg);
Naveen N. Rao7b847f52016-09-24 02:05:00 +0530343 if (src_reg >= BPF_PPC_NVR_MIN && src_reg < 32)
Christophe Leroyed573b52021-03-22 16:37:47 +0000344 bpf_set_seen_register(ctx, src_reg);
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530345
346 switch (code) {
347 /*
348 * Arithmetic operations: ADD/SUB/MUL/DIV/MOD/NEG
349 */
350 case BPF_ALU | BPF_ADD | BPF_X: /* (u32) dst += (u32) src */
351 case BPF_ALU64 | BPF_ADD | BPF_X: /* dst += src */
Balamuruhan S06541862020-06-24 17:00:35 +0530352 EMIT(PPC_RAW_ADD(dst_reg, dst_reg, src_reg));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530353 goto bpf_alu32_trunc;
354 case BPF_ALU | BPF_SUB | BPF_X: /* (u32) dst -= (u32) src */
355 case BPF_ALU64 | BPF_SUB | BPF_X: /* dst -= src */
Balamuruhan S3a181232020-06-24 17:00:36 +0530356 EMIT(PPC_RAW_SUB(dst_reg, dst_reg, src_reg));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530357 goto bpf_alu32_trunc;
358 case BPF_ALU | BPF_ADD | BPF_K: /* (u32) dst += (u32) imm */
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530359 case BPF_ALU64 | BPF_ADD | BPF_K: /* dst += imm */
Naveen N. Rao5855c4c2021-10-06 01:55:23 +0530360 if (!imm) {
361 goto bpf_alu32_trunc;
362 } else if (imm >= -32768 && imm < 32768) {
363 EMIT(PPC_RAW_ADDI(dst_reg, dst_reg, IMM_L(imm)));
364 } else {
365 PPC_LI32(b2p[TMP_REG_1], imm);
366 EMIT(PPC_RAW_ADD(dst_reg, dst_reg, b2p[TMP_REG_1]));
367 }
368 goto bpf_alu32_trunc;
369 case BPF_ALU | BPF_SUB | BPF_K: /* (u32) dst -= (u32) imm */
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530370 case BPF_ALU64 | BPF_SUB | BPF_K: /* dst -= imm */
Naveen N. Rao5855c4c2021-10-06 01:55:23 +0530371 if (!imm) {
372 goto bpf_alu32_trunc;
373 } else if (imm > -32768 && imm <= 32768) {
374 EMIT(PPC_RAW_ADDI(dst_reg, dst_reg, IMM_L(-imm)));
375 } else {
376 PPC_LI32(b2p[TMP_REG_1], imm);
377 EMIT(PPC_RAW_SUB(dst_reg, dst_reg, b2p[TMP_REG_1]));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530378 }
379 goto bpf_alu32_trunc;
380 case BPF_ALU | BPF_MUL | BPF_X: /* (u32) dst *= (u32) src */
381 case BPF_ALU64 | BPF_MUL | BPF_X: /* dst *= src */
382 if (BPF_CLASS(code) == BPF_ALU)
Balamuruhan S3a181232020-06-24 17:00:36 +0530383 EMIT(PPC_RAW_MULW(dst_reg, dst_reg, src_reg));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530384 else
Balamuruhan S3a181232020-06-24 17:00:36 +0530385 EMIT(PPC_RAW_MULD(dst_reg, dst_reg, src_reg));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530386 goto bpf_alu32_trunc;
387 case BPF_ALU | BPF_MUL | BPF_K: /* (u32) dst *= (u32) imm */
388 case BPF_ALU64 | BPF_MUL | BPF_K: /* dst *= imm */
389 if (imm >= -32768 && imm < 32768)
Balamuruhan S3a181232020-06-24 17:00:36 +0530390 EMIT(PPC_RAW_MULI(dst_reg, dst_reg, IMM_L(imm)));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530391 else {
392 PPC_LI32(b2p[TMP_REG_1], imm);
393 if (BPF_CLASS(code) == BPF_ALU)
Balamuruhan S3a181232020-06-24 17:00:36 +0530394 EMIT(PPC_RAW_MULW(dst_reg, dst_reg,
395 b2p[TMP_REG_1]));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530396 else
Balamuruhan S3a181232020-06-24 17:00:36 +0530397 EMIT(PPC_RAW_MULD(dst_reg, dst_reg,
398 b2p[TMP_REG_1]));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530399 }
400 goto bpf_alu32_trunc;
401 case BPF_ALU | BPF_DIV | BPF_X: /* (u32) dst /= (u32) src */
402 case BPF_ALU | BPF_MOD | BPF_X: /* (u32) dst %= (u32) src */
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530403 if (BPF_OP(code) == BPF_MOD) {
Balamuruhan S3a181232020-06-24 17:00:36 +0530404 EMIT(PPC_RAW_DIVWU(b2p[TMP_REG_1], dst_reg, src_reg));
405 EMIT(PPC_RAW_MULW(b2p[TMP_REG_1], src_reg,
406 b2p[TMP_REG_1]));
407 EMIT(PPC_RAW_SUB(dst_reg, dst_reg, b2p[TMP_REG_1]));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530408 } else
Balamuruhan S3a181232020-06-24 17:00:36 +0530409 EMIT(PPC_RAW_DIVWU(dst_reg, dst_reg, src_reg));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530410 goto bpf_alu32_trunc;
411 case BPF_ALU64 | BPF_DIV | BPF_X: /* dst /= src */
412 case BPF_ALU64 | BPF_MOD | BPF_X: /* dst %= src */
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530413 if (BPF_OP(code) == BPF_MOD) {
Balamuruhan S3a181232020-06-24 17:00:36 +0530414 EMIT(PPC_RAW_DIVDU(b2p[TMP_REG_1], dst_reg, src_reg));
415 EMIT(PPC_RAW_MULD(b2p[TMP_REG_1], src_reg,
416 b2p[TMP_REG_1]));
417 EMIT(PPC_RAW_SUB(dst_reg, dst_reg, b2p[TMP_REG_1]));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530418 } else
Balamuruhan S3a181232020-06-24 17:00:36 +0530419 EMIT(PPC_RAW_DIVDU(dst_reg, dst_reg, src_reg));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530420 break;
421 case BPF_ALU | BPF_MOD | BPF_K: /* (u32) dst %= (u32) imm */
422 case BPF_ALU | BPF_DIV | BPF_K: /* (u32) dst /= (u32) imm */
423 case BPF_ALU64 | BPF_MOD | BPF_K: /* dst %= imm */
424 case BPF_ALU64 | BPF_DIV | BPF_K: /* dst /= imm */
425 if (imm == 0)
426 return -EINVAL;
Naveen N. Rao8bbc9d82021-10-06 01:55:22 +0530427 if (imm == 1) {
428 if (BPF_OP(code) == BPF_DIV) {
429 goto bpf_alu32_trunc;
430 } else {
431 EMIT(PPC_RAW_LI(dst_reg, 0));
432 break;
433 }
434 }
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530435
436 PPC_LI32(b2p[TMP_REG_1], imm);
437 switch (BPF_CLASS(code)) {
438 case BPF_ALU:
439 if (BPF_OP(code) == BPF_MOD) {
Balamuruhan S3a181232020-06-24 17:00:36 +0530440 EMIT(PPC_RAW_DIVWU(b2p[TMP_REG_2],
441 dst_reg,
442 b2p[TMP_REG_1]));
443 EMIT(PPC_RAW_MULW(b2p[TMP_REG_1],
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530444 b2p[TMP_REG_1],
Balamuruhan S3a181232020-06-24 17:00:36 +0530445 b2p[TMP_REG_2]));
446 EMIT(PPC_RAW_SUB(dst_reg, dst_reg,
447 b2p[TMP_REG_1]));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530448 } else
Balamuruhan S3a181232020-06-24 17:00:36 +0530449 EMIT(PPC_RAW_DIVWU(dst_reg, dst_reg,
450 b2p[TMP_REG_1]));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530451 break;
452 case BPF_ALU64:
453 if (BPF_OP(code) == BPF_MOD) {
Balamuruhan S3a181232020-06-24 17:00:36 +0530454 EMIT(PPC_RAW_DIVDU(b2p[TMP_REG_2],
455 dst_reg,
456 b2p[TMP_REG_1]));
457 EMIT(PPC_RAW_MULD(b2p[TMP_REG_1],
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530458 b2p[TMP_REG_1],
Balamuruhan S3a181232020-06-24 17:00:36 +0530459 b2p[TMP_REG_2]));
460 EMIT(PPC_RAW_SUB(dst_reg, dst_reg,
461 b2p[TMP_REG_1]));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530462 } else
Balamuruhan S3a181232020-06-24 17:00:36 +0530463 EMIT(PPC_RAW_DIVDU(dst_reg, dst_reg,
464 b2p[TMP_REG_1]));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530465 break;
466 }
467 goto bpf_alu32_trunc;
468 case BPF_ALU | BPF_NEG: /* (u32) dst = -dst */
469 case BPF_ALU64 | BPF_NEG: /* dst = -dst */
Balamuruhan S3a181232020-06-24 17:00:36 +0530470 EMIT(PPC_RAW_NEG(dst_reg, dst_reg));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530471 goto bpf_alu32_trunc;
472
473 /*
474 * Logical operations: AND/OR/XOR/[A]LSH/[A]RSH
475 */
476 case BPF_ALU | BPF_AND | BPF_X: /* (u32) dst = dst & src */
477 case BPF_ALU64 | BPF_AND | BPF_X: /* dst = dst & src */
Balamuruhan S3a181232020-06-24 17:00:36 +0530478 EMIT(PPC_RAW_AND(dst_reg, dst_reg, src_reg));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530479 goto bpf_alu32_trunc;
480 case BPF_ALU | BPF_AND | BPF_K: /* (u32) dst = dst & imm */
481 case BPF_ALU64 | BPF_AND | BPF_K: /* dst = dst & imm */
482 if (!IMM_H(imm))
Balamuruhan S3a181232020-06-24 17:00:36 +0530483 EMIT(PPC_RAW_ANDI(dst_reg, dst_reg, IMM_L(imm)));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530484 else {
485 /* Sign-extended */
486 PPC_LI32(b2p[TMP_REG_1], imm);
Balamuruhan S3a181232020-06-24 17:00:36 +0530487 EMIT(PPC_RAW_AND(dst_reg, dst_reg, b2p[TMP_REG_1]));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530488 }
489 goto bpf_alu32_trunc;
490 case BPF_ALU | BPF_OR | BPF_X: /* dst = (u32) dst | (u32) src */
491 case BPF_ALU64 | BPF_OR | BPF_X: /* dst = dst | src */
Balamuruhan S3a181232020-06-24 17:00:36 +0530492 EMIT(PPC_RAW_OR(dst_reg, dst_reg, src_reg));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530493 goto bpf_alu32_trunc;
494 case BPF_ALU | BPF_OR | BPF_K:/* dst = (u32) dst | (u32) imm */
495 case BPF_ALU64 | BPF_OR | BPF_K:/* dst = dst | imm */
496 if (imm < 0 && BPF_CLASS(code) == BPF_ALU64) {
497 /* Sign-extended */
498 PPC_LI32(b2p[TMP_REG_1], imm);
Balamuruhan S3a181232020-06-24 17:00:36 +0530499 EMIT(PPC_RAW_OR(dst_reg, dst_reg, b2p[TMP_REG_1]));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530500 } else {
501 if (IMM_L(imm))
Balamuruhan S3a181232020-06-24 17:00:36 +0530502 EMIT(PPC_RAW_ORI(dst_reg, dst_reg, IMM_L(imm)));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530503 if (IMM_H(imm))
Balamuruhan S3a181232020-06-24 17:00:36 +0530504 EMIT(PPC_RAW_ORIS(dst_reg, dst_reg, IMM_H(imm)));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530505 }
506 goto bpf_alu32_trunc;
507 case BPF_ALU | BPF_XOR | BPF_X: /* (u32) dst ^= src */
508 case BPF_ALU64 | BPF_XOR | BPF_X: /* dst ^= src */
Balamuruhan S3a181232020-06-24 17:00:36 +0530509 EMIT(PPC_RAW_XOR(dst_reg, dst_reg, src_reg));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530510 goto bpf_alu32_trunc;
511 case BPF_ALU | BPF_XOR | BPF_K: /* (u32) dst ^= (u32) imm */
512 case BPF_ALU64 | BPF_XOR | BPF_K: /* dst ^= imm */
513 if (imm < 0 && BPF_CLASS(code) == BPF_ALU64) {
514 /* Sign-extended */
515 PPC_LI32(b2p[TMP_REG_1], imm);
Balamuruhan S3a181232020-06-24 17:00:36 +0530516 EMIT(PPC_RAW_XOR(dst_reg, dst_reg, b2p[TMP_REG_1]));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530517 } else {
518 if (IMM_L(imm))
Balamuruhan S3a181232020-06-24 17:00:36 +0530519 EMIT(PPC_RAW_XORI(dst_reg, dst_reg, IMM_L(imm)));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530520 if (IMM_H(imm))
Balamuruhan S3a181232020-06-24 17:00:36 +0530521 EMIT(PPC_RAW_XORIS(dst_reg, dst_reg, IMM_H(imm)));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530522 }
523 goto bpf_alu32_trunc;
524 case BPF_ALU | BPF_LSH | BPF_X: /* (u32) dst <<= (u32) src */
525 /* slw clears top 32 bits */
Balamuruhan S3a181232020-06-24 17:00:36 +0530526 EMIT(PPC_RAW_SLW(dst_reg, dst_reg, src_reg));
Jiong Wanga4c92772019-05-24 23:25:23 +0100527 /* skip zero extension move, but set address map. */
528 if (insn_is_zext(&insn[i + 1]))
529 addrs[++i] = ctx->idx * 4;
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530530 break;
531 case BPF_ALU64 | BPF_LSH | BPF_X: /* dst <<= src; */
Balamuruhan S3a181232020-06-24 17:00:36 +0530532 EMIT(PPC_RAW_SLD(dst_reg, dst_reg, src_reg));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530533 break;
534 case BPF_ALU | BPF_LSH | BPF_K: /* (u32) dst <<== (u32) imm */
535 /* with imm 0, we still need to clear top 32 bits */
Balamuruhan S3a181232020-06-24 17:00:36 +0530536 EMIT(PPC_RAW_SLWI(dst_reg, dst_reg, imm));
Jiong Wanga4c92772019-05-24 23:25:23 +0100537 if (insn_is_zext(&insn[i + 1]))
538 addrs[++i] = ctx->idx * 4;
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530539 break;
540 case BPF_ALU64 | BPF_LSH | BPF_K: /* dst <<== imm */
541 if (imm != 0)
Balamuruhan S3a181232020-06-24 17:00:36 +0530542 EMIT(PPC_RAW_SLDI(dst_reg, dst_reg, imm));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530543 break;
544 case BPF_ALU | BPF_RSH | BPF_X: /* (u32) dst >>= (u32) src */
Balamuruhan S3a181232020-06-24 17:00:36 +0530545 EMIT(PPC_RAW_SRW(dst_reg, dst_reg, src_reg));
Jiong Wanga4c92772019-05-24 23:25:23 +0100546 if (insn_is_zext(&insn[i + 1]))
547 addrs[++i] = ctx->idx * 4;
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530548 break;
549 case BPF_ALU64 | BPF_RSH | BPF_X: /* dst >>= src */
Balamuruhan S3a181232020-06-24 17:00:36 +0530550 EMIT(PPC_RAW_SRD(dst_reg, dst_reg, src_reg));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530551 break;
552 case BPF_ALU | BPF_RSH | BPF_K: /* (u32) dst >>= (u32) imm */
Balamuruhan S3a181232020-06-24 17:00:36 +0530553 EMIT(PPC_RAW_SRWI(dst_reg, dst_reg, imm));
Jiong Wanga4c92772019-05-24 23:25:23 +0100554 if (insn_is_zext(&insn[i + 1]))
555 addrs[++i] = ctx->idx * 4;
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530556 break;
557 case BPF_ALU64 | BPF_RSH | BPF_K: /* dst >>= imm */
558 if (imm != 0)
Balamuruhan S3a181232020-06-24 17:00:36 +0530559 EMIT(PPC_RAW_SRDI(dst_reg, dst_reg, imm));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530560 break;
Jiong Wang44cf43c2018-12-05 13:52:31 -0500561 case BPF_ALU | BPF_ARSH | BPF_X: /* (s32) dst >>= src */
Balamuruhan S3a181232020-06-24 17:00:36 +0530562 EMIT(PPC_RAW_SRAW(dst_reg, dst_reg, src_reg));
Jiong Wang44cf43c2018-12-05 13:52:31 -0500563 goto bpf_alu32_trunc;
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530564 case BPF_ALU64 | BPF_ARSH | BPF_X: /* (s64) dst >>= src */
Balamuruhan S3a181232020-06-24 17:00:36 +0530565 EMIT(PPC_RAW_SRAD(dst_reg, dst_reg, src_reg));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530566 break;
Jiong Wang44cf43c2018-12-05 13:52:31 -0500567 case BPF_ALU | BPF_ARSH | BPF_K: /* (s32) dst >>= imm */
Balamuruhan S3a181232020-06-24 17:00:36 +0530568 EMIT(PPC_RAW_SRAWI(dst_reg, dst_reg, imm));
Jiong Wang44cf43c2018-12-05 13:52:31 -0500569 goto bpf_alu32_trunc;
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530570 case BPF_ALU64 | BPF_ARSH | BPF_K: /* (s64) dst >>= imm */
571 if (imm != 0)
Balamuruhan S3a181232020-06-24 17:00:36 +0530572 EMIT(PPC_RAW_SRADI(dst_reg, dst_reg, imm));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530573 break;
574
575 /*
576 * MOV
577 */
578 case BPF_ALU | BPF_MOV | BPF_X: /* (u32) dst = src */
579 case BPF_ALU64 | BPF_MOV | BPF_X: /* dst = src */
Jiong Wanga4c92772019-05-24 23:25:23 +0100580 if (imm == 1) {
581 /* special mov32 for zext */
Balamuruhan S3a181232020-06-24 17:00:36 +0530582 EMIT(PPC_RAW_RLWINM(dst_reg, dst_reg, 0, 0, 31));
Jiong Wanga4c92772019-05-24 23:25:23 +0100583 break;
584 }
Balamuruhan S3a181232020-06-24 17:00:36 +0530585 EMIT(PPC_RAW_MR(dst_reg, src_reg));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530586 goto bpf_alu32_trunc;
587 case BPF_ALU | BPF_MOV | BPF_K: /* (u32) dst = imm */
588 case BPF_ALU64 | BPF_MOV | BPF_K: /* dst = (s64) imm */
589 PPC_LI32(dst_reg, imm);
590 if (imm < 0)
591 goto bpf_alu32_trunc;
Jiong Wanga4c92772019-05-24 23:25:23 +0100592 else if (insn_is_zext(&insn[i + 1]))
593 addrs[++i] = ctx->idx * 4;
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530594 break;
595
596bpf_alu32_trunc:
597 /* Truncate to 32-bits */
Jiong Wanga4c92772019-05-24 23:25:23 +0100598 if (BPF_CLASS(code) == BPF_ALU && !fp->aux->verifier_zext)
Balamuruhan S3a181232020-06-24 17:00:36 +0530599 EMIT(PPC_RAW_RLWINM(dst_reg, dst_reg, 0, 0, 31));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530600 break;
601
602 /*
603 * BPF_FROM_BE/LE
604 */
605 case BPF_ALU | BPF_END | BPF_FROM_LE:
606 case BPF_ALU | BPF_END | BPF_FROM_BE:
607#ifdef __BIG_ENDIAN__
608 if (BPF_SRC(code) == BPF_FROM_BE)
609 goto emit_clear;
610#else /* !__BIG_ENDIAN__ */
611 if (BPF_SRC(code) == BPF_FROM_LE)
612 goto emit_clear;
613#endif
614 switch (imm) {
615 case 16:
616 /* Rotate 8 bits left & mask with 0x0000ff00 */
Balamuruhan S3a181232020-06-24 17:00:36 +0530617 EMIT(PPC_RAW_RLWINM(b2p[TMP_REG_1], dst_reg, 8, 16, 23));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530618 /* Rotate 8 bits right & insert LSB to reg */
Balamuruhan S3a181232020-06-24 17:00:36 +0530619 EMIT(PPC_RAW_RLWIMI(b2p[TMP_REG_1], dst_reg, 24, 24, 31));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530620 /* Move result back to dst_reg */
Balamuruhan S3a181232020-06-24 17:00:36 +0530621 EMIT(PPC_RAW_MR(dst_reg, b2p[TMP_REG_1]));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530622 break;
623 case 32:
624 /*
625 * Rotate word left by 8 bits:
626 * 2 bytes are already in their final position
627 * -- byte 2 and 4 (of bytes 1, 2, 3 and 4)
628 */
Balamuruhan S3a181232020-06-24 17:00:36 +0530629 EMIT(PPC_RAW_RLWINM(b2p[TMP_REG_1], dst_reg, 8, 0, 31));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530630 /* Rotate 24 bits and insert byte 1 */
Balamuruhan S3a181232020-06-24 17:00:36 +0530631 EMIT(PPC_RAW_RLWIMI(b2p[TMP_REG_1], dst_reg, 24, 0, 7));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530632 /* Rotate 24 bits and insert byte 3 */
Balamuruhan S3a181232020-06-24 17:00:36 +0530633 EMIT(PPC_RAW_RLWIMI(b2p[TMP_REG_1], dst_reg, 24, 16, 23));
634 EMIT(PPC_RAW_MR(dst_reg, b2p[TMP_REG_1]));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530635 break;
636 case 64:
Naveen N. Rao3f5f7662022-01-06 17:15:12 +0530637 /* Store the value to stack and then use byte-reverse loads */
Naveen N. Rao86be36f2019-03-15 20:21:19 +0530638 PPC_BPF_STL(dst_reg, 1, bpf_jit_stack_local(ctx));
Balamuruhan S3a181232020-06-24 17:00:36 +0530639 EMIT(PPC_RAW_ADDI(b2p[TMP_REG_1], 1, bpf_jit_stack_local(ctx)));
Naveen N. Rao3f5f7662022-01-06 17:15:12 +0530640 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
641 EMIT(PPC_RAW_LDBRX(dst_reg, 0, b2p[TMP_REG_1]));
642 } else {
643 EMIT(PPC_RAW_LWBRX(dst_reg, 0, b2p[TMP_REG_1]));
644 if (IS_ENABLED(CONFIG_CPU_LITTLE_ENDIAN))
645 EMIT(PPC_RAW_SLDI(dst_reg, dst_reg, 32));
646 EMIT(PPC_RAW_LI(b2p[TMP_REG_2], 4));
647 EMIT(PPC_RAW_LWBRX(b2p[TMP_REG_2], b2p[TMP_REG_2], b2p[TMP_REG_1]));
648 if (IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
649 EMIT(PPC_RAW_SLDI(b2p[TMP_REG_2], b2p[TMP_REG_2], 32));
650 EMIT(PPC_RAW_OR(dst_reg, dst_reg, b2p[TMP_REG_2]));
651 }
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530652 break;
653 }
654 break;
655
656emit_clear:
657 switch (imm) {
658 case 16:
659 /* zero-extend 16 bits into 64 bits */
Balamuruhan S3a181232020-06-24 17:00:36 +0530660 EMIT(PPC_RAW_RLDICL(dst_reg, dst_reg, 0, 48));
Jiong Wanga4c92772019-05-24 23:25:23 +0100661 if (insn_is_zext(&insn[i + 1]))
662 addrs[++i] = ctx->idx * 4;
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530663 break;
664 case 32:
Jiong Wanga4c92772019-05-24 23:25:23 +0100665 if (!fp->aux->verifier_zext)
666 /* zero-extend 32 bits into 64 bits */
Balamuruhan S3a181232020-06-24 17:00:36 +0530667 EMIT(PPC_RAW_RLDICL(dst_reg, dst_reg, 0, 32));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530668 break;
669 case 64:
670 /* nop */
671 break;
672 }
673 break;
674
675 /*
Daniel Borkmannf5e81d12021-07-13 08:18:31 +0000676 * BPF_ST NOSPEC (speculation barrier)
677 */
678 case BPF_ST | BPF_NOSPEC:
Naveen N. Raob7540d62021-10-06 01:55:25 +0530679 if (!security_ftr_enabled(SEC_FTR_FAVOUR_SECURITY) ||
680 !security_ftr_enabled(SEC_FTR_STF_BARRIER))
681 break;
682
683 switch (stf_barrier) {
684 case STF_BARRIER_EIEIO:
685 EMIT(PPC_RAW_EIEIO() | 0x02000000);
686 break;
687 case STF_BARRIER_SYNC_ORI:
688 EMIT(PPC_RAW_SYNC());
689 EMIT(PPC_RAW_LD(b2p[TMP_REG_1], _R13, 0));
690 EMIT(PPC_RAW_ORI(_R31, _R31, 0));
691 break;
692 case STF_BARRIER_FALLBACK:
693 EMIT(PPC_RAW_MFLR(b2p[TMP_REG_1]));
694 PPC_LI64(12, dereference_kernel_function_descriptor(bpf_stf_barrier));
695 EMIT(PPC_RAW_MTCTR(12));
696 EMIT(PPC_RAW_BCTRL());
697 EMIT(PPC_RAW_MTLR(b2p[TMP_REG_1]));
698 break;
699 case STF_BARRIER_NONE:
700 break;
701 }
Daniel Borkmannf5e81d12021-07-13 08:18:31 +0000702 break;
703
704 /*
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530705 * BPF_ST(X)
706 */
707 case BPF_STX | BPF_MEM | BPF_B: /* *(u8 *)(dst + off) = src */
708 case BPF_ST | BPF_MEM | BPF_B: /* *(u8 *)(dst + off) = imm */
709 if (BPF_CLASS(code) == BPF_ST) {
Balamuruhan S3a181232020-06-24 17:00:36 +0530710 EMIT(PPC_RAW_LI(b2p[TMP_REG_1], imm));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530711 src_reg = b2p[TMP_REG_1];
712 }
Balamuruhan S3a181232020-06-24 17:00:36 +0530713 EMIT(PPC_RAW_STB(src_reg, dst_reg, off));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530714 break;
715 case BPF_STX | BPF_MEM | BPF_H: /* (u16 *)(dst + off) = src */
716 case BPF_ST | BPF_MEM | BPF_H: /* (u16 *)(dst + off) = imm */
717 if (BPF_CLASS(code) == BPF_ST) {
Balamuruhan S3a181232020-06-24 17:00:36 +0530718 EMIT(PPC_RAW_LI(b2p[TMP_REG_1], imm));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530719 src_reg = b2p[TMP_REG_1];
720 }
Balamuruhan S3a181232020-06-24 17:00:36 +0530721 EMIT(PPC_RAW_STH(src_reg, dst_reg, off));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530722 break;
723 case BPF_STX | BPF_MEM | BPF_W: /* *(u32 *)(dst + off) = src */
724 case BPF_ST | BPF_MEM | BPF_W: /* *(u32 *)(dst + off) = imm */
725 if (BPF_CLASS(code) == BPF_ST) {
726 PPC_LI32(b2p[TMP_REG_1], imm);
727 src_reg = b2p[TMP_REG_1];
728 }
Balamuruhan S3a181232020-06-24 17:00:36 +0530729 EMIT(PPC_RAW_STW(src_reg, dst_reg, off));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530730 break;
731 case BPF_STX | BPF_MEM | BPF_DW: /* (u64 *)(dst + off) = src */
732 case BPF_ST | BPF_MEM | BPF_DW: /* *(u64 *)(dst + off) = imm */
733 if (BPF_CLASS(code) == BPF_ST) {
734 PPC_LI32(b2p[TMP_REG_1], imm);
735 src_reg = b2p[TMP_REG_1];
736 }
Naveen N. Rao86be36f2019-03-15 20:21:19 +0530737 PPC_BPF_STL(src_reg, dst_reg, off);
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530738 break;
739
740 /*
Brendan Jackman91c960b2021-01-14 18:17:44 +0000741 * BPF_STX ATOMIC (atomic ops)
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530742 */
Brendan Jackman91c960b2021-01-14 18:17:44 +0000743 case BPF_STX | BPF_ATOMIC | BPF_W:
Naveen N. Rao419ac822021-07-01 20:38:58 +0530744 if (imm != BPF_ADD) {
Brendan Jackman91c960b2021-01-14 18:17:44 +0000745 pr_err_ratelimited(
746 "eBPF filter atomic op code %02x (@%d) unsupported\n",
747 code, i);
748 return -ENOTSUPP;
749 }
750
751 /* *(u32 *)(dst + off) += src */
752
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530753 /* Get EA into TMP_REG_1 */
Balamuruhan S3a181232020-06-24 17:00:36 +0530754 EMIT(PPC_RAW_ADDI(b2p[TMP_REG_1], dst_reg, off));
Daniel Borkmannb9c1e602018-07-19 18:18:35 +0200755 tmp_idx = ctx->idx * 4;
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530756 /* load value from memory into TMP_REG_2 */
Balamuruhan S06541862020-06-24 17:00:35 +0530757 EMIT(PPC_RAW_LWARX(b2p[TMP_REG_2], 0, b2p[TMP_REG_1], 0));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530758 /* add value from src_reg into this */
Balamuruhan S06541862020-06-24 17:00:35 +0530759 EMIT(PPC_RAW_ADD(b2p[TMP_REG_2], b2p[TMP_REG_2], src_reg));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530760 /* store result back */
Balamuruhan S3a181232020-06-24 17:00:36 +0530761 EMIT(PPC_RAW_STWCX(b2p[TMP_REG_2], 0, b2p[TMP_REG_1]));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530762 /* we're done if this succeeded */
Daniel Borkmannb9c1e602018-07-19 18:18:35 +0200763 PPC_BCC_SHORT(COND_NE, tmp_idx);
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530764 break;
Brendan Jackman91c960b2021-01-14 18:17:44 +0000765 case BPF_STX | BPF_ATOMIC | BPF_DW:
Naveen N. Rao419ac822021-07-01 20:38:58 +0530766 if (imm != BPF_ADD) {
Brendan Jackman91c960b2021-01-14 18:17:44 +0000767 pr_err_ratelimited(
768 "eBPF filter atomic op code %02x (@%d) unsupported\n",
769 code, i);
770 return -ENOTSUPP;
771 }
772 /* *(u64 *)(dst + off) += src */
773
Balamuruhan S3a181232020-06-24 17:00:36 +0530774 EMIT(PPC_RAW_ADDI(b2p[TMP_REG_1], dst_reg, off));
Daniel Borkmannb9c1e602018-07-19 18:18:35 +0200775 tmp_idx = ctx->idx * 4;
Balamuruhan S06541862020-06-24 17:00:35 +0530776 EMIT(PPC_RAW_LDARX(b2p[TMP_REG_2], 0, b2p[TMP_REG_1], 0));
777 EMIT(PPC_RAW_ADD(b2p[TMP_REG_2], b2p[TMP_REG_2], src_reg));
778 EMIT(PPC_RAW_STDCX(b2p[TMP_REG_2], 0, b2p[TMP_REG_1]));
Daniel Borkmannb9c1e602018-07-19 18:18:35 +0200779 PPC_BCC_SHORT(COND_NE, tmp_idx);
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530780 break;
781
782 /*
783 * BPF_LDX
784 */
785 /* dst = *(u8 *)(ul) (src + off) */
786 case BPF_LDX | BPF_MEM | BPF_B:
Ravi Bangoria983bdc02021-10-12 18:00:53 +0530787 case BPF_LDX | BPF_PROBE_MEM | BPF_B:
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530788 /* dst = *(u16 *)(ul) (src + off) */
789 case BPF_LDX | BPF_MEM | BPF_H:
Ravi Bangoria983bdc02021-10-12 18:00:53 +0530790 case BPF_LDX | BPF_PROBE_MEM | BPF_H:
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530791 /* dst = *(u32 *)(ul) (src + off) */
792 case BPF_LDX | BPF_MEM | BPF_W:
Ravi Bangoria983bdc02021-10-12 18:00:53 +0530793 case BPF_LDX | BPF_PROBE_MEM | BPF_W:
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530794 /* dst = *(u64 *)(ul) (src + off) */
795 case BPF_LDX | BPF_MEM | BPF_DW:
Ravi Bangoria983bdc02021-10-12 18:00:53 +0530796 case BPF_LDX | BPF_PROBE_MEM | BPF_DW:
Ravi Bangoria9c70c712021-10-12 18:00:54 +0530797 /*
798 * As PTR_TO_BTF_ID that uses BPF_PROBE_MEM mode could either be a valid
799 * kernel pointer or NULL but not a userspace address, execute BPF_PROBE_MEM
800 * load only if addr is kernel address (see is_kernel_addr()), otherwise
801 * set dst_reg=0 and move on.
802 */
803 if (BPF_MODE(code) == BPF_PROBE_MEM) {
804 EMIT(PPC_RAW_ADDI(b2p[TMP_REG_1], src_reg, off));
805 if (IS_ENABLED(CONFIG_PPC_BOOK3E_64))
806 PPC_LI64(b2p[TMP_REG_2], 0x8000000000000000ul);
807 else /* BOOK3S_64 */
808 PPC_LI64(b2p[TMP_REG_2], PAGE_OFFSET);
809 EMIT(PPC_RAW_CMPLD(b2p[TMP_REG_1], b2p[TMP_REG_2]));
810 PPC_BCC(COND_GT, (ctx->idx + 4) * 4);
811 EMIT(PPC_RAW_LI(dst_reg, 0));
812 /*
813 * Check if 'off' is word aligned because PPC_BPF_LL()
814 * (BPF_DW case) generates two instructions if 'off' is not
815 * word-aligned and one instruction otherwise.
816 */
817 if (BPF_SIZE(code) == BPF_DW && (off & 3))
818 PPC_JMP((ctx->idx + 3) * 4);
819 else
820 PPC_JMP((ctx->idx + 2) * 4);
821 }
822
Hari Bathiniefa95f02021-10-12 18:00:51 +0530823 switch (size) {
824 case BPF_B:
825 EMIT(PPC_RAW_LBZ(dst_reg, src_reg, off));
826 break;
827 case BPF_H:
828 EMIT(PPC_RAW_LHZ(dst_reg, src_reg, off));
829 break;
830 case BPF_W:
831 EMIT(PPC_RAW_LWZ(dst_reg, src_reg, off));
832 break;
833 case BPF_DW:
834 PPC_BPF_LL(dst_reg, src_reg, off);
835 break;
836 }
837
838 if (size != BPF_DW && insn_is_zext(&insn[i + 1]))
839 addrs[++i] = ctx->idx * 4;
Ravi Bangoria983bdc02021-10-12 18:00:53 +0530840
841 if (BPF_MODE(code) == BPF_PROBE_MEM) {
842 ret = bpf_add_extable_entry(fp, image, pass, ctx, ctx->idx - 1,
843 4, dst_reg);
844 if (ret)
845 return ret;
846 }
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530847 break;
848
849 /*
850 * Doubleword load
851 * 16 byte instruction that uses two 'struct bpf_insn'
852 */
853 case BPF_LD | BPF_IMM | BPF_DW: /* dst = (u64) imm */
854 imm64 = ((u64)(u32) insn[i].imm) |
855 (((u64)(u32) insn[i+1].imm) << 32);
Naveen N. Raof9320c42022-01-06 17:15:07 +0530856 tmp_idx = ctx->idx;
857 PPC_LI64(dst_reg, imm64);
858 /* padding to allow full 5 instructions for later patching */
859 for (j = ctx->idx - tmp_idx; j < 5; j++)
860 EMIT(PPC_RAW_NOP());
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530861 /* Adjust for two bpf instructions */
862 addrs[++i] = ctx->idx * 4;
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530863 break;
864
865 /*
866 * Return/Exit
867 */
868 case BPF_JMP | BPF_EXIT:
869 /*
870 * If this isn't the very last instruction, branch to
871 * the epilogue. If we _are_ the last instruction,
872 * we'll just fall through to the epilogue.
873 */
874 if (i != flen - 1)
875 PPC_JMP(exit_addr);
876 /* else fall through to the epilogue */
877 break;
878
879 /*
Sandipan Das8484ce82018-05-24 12:26:47 +0530880 * Call kernel helper or bpf function
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530881 */
882 case BPF_JMP | BPF_CALL:
883 ctx->seen |= SEEN_FUNC;
Sandipan Das8484ce82018-05-24 12:26:47 +0530884
Ravi Bangoria04c04202021-10-12 18:00:50 +0530885 ret = bpf_jit_get_func_addr(fp, &insn[i], false,
Daniel Borkmanne2c95a62018-11-26 14:05:38 +0100886 &func_addr, &func_addr_fixed);
887 if (ret < 0)
888 return ret;
889
890 if (func_addr_fixed)
891 bpf_jit_emit_func_call_hlp(image, ctx, func_addr);
Sandipan Das8484ce82018-05-24 12:26:47 +0530892 else
Daniel Borkmanne2c95a62018-11-26 14:05:38 +0100893 bpf_jit_emit_func_call_rel(image, ctx, func_addr);
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530894 /* move return value from r3 to BPF_REG_0 */
Balamuruhan S3a181232020-06-24 17:00:36 +0530895 EMIT(PPC_RAW_MR(b2p[BPF_REG_0], 3));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530896 break;
897
898 /*
899 * Jumps and branches
900 */
901 case BPF_JMP | BPF_JA:
902 PPC_JMP(addrs[i + 1 + off]);
903 break;
904
905 case BPF_JMP | BPF_JGT | BPF_K:
906 case BPF_JMP | BPF_JGT | BPF_X:
907 case BPF_JMP | BPF_JSGT | BPF_K:
908 case BPF_JMP | BPF_JSGT | BPF_X:
Jiong Wang5f645992019-01-26 12:26:10 -0500909 case BPF_JMP32 | BPF_JGT | BPF_K:
910 case BPF_JMP32 | BPF_JGT | BPF_X:
911 case BPF_JMP32 | BPF_JSGT | BPF_K:
912 case BPF_JMP32 | BPF_JSGT | BPF_X:
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530913 true_cond = COND_GT;
914 goto cond_branch;
Daniel Borkmann20dbf5c2017-08-10 01:40:00 +0200915 case BPF_JMP | BPF_JLT | BPF_K:
916 case BPF_JMP | BPF_JLT | BPF_X:
917 case BPF_JMP | BPF_JSLT | BPF_K:
918 case BPF_JMP | BPF_JSLT | BPF_X:
Jiong Wang5f645992019-01-26 12:26:10 -0500919 case BPF_JMP32 | BPF_JLT | BPF_K:
920 case BPF_JMP32 | BPF_JLT | BPF_X:
921 case BPF_JMP32 | BPF_JSLT | BPF_K:
922 case BPF_JMP32 | BPF_JSLT | BPF_X:
Daniel Borkmann20dbf5c2017-08-10 01:40:00 +0200923 true_cond = COND_LT;
924 goto cond_branch;
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530925 case BPF_JMP | BPF_JGE | BPF_K:
926 case BPF_JMP | BPF_JGE | BPF_X:
927 case BPF_JMP | BPF_JSGE | BPF_K:
928 case BPF_JMP | BPF_JSGE | BPF_X:
Jiong Wang5f645992019-01-26 12:26:10 -0500929 case BPF_JMP32 | BPF_JGE | BPF_K:
930 case BPF_JMP32 | BPF_JGE | BPF_X:
931 case BPF_JMP32 | BPF_JSGE | BPF_K:
932 case BPF_JMP32 | BPF_JSGE | BPF_X:
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530933 true_cond = COND_GE;
934 goto cond_branch;
Daniel Borkmann20dbf5c2017-08-10 01:40:00 +0200935 case BPF_JMP | BPF_JLE | BPF_K:
936 case BPF_JMP | BPF_JLE | BPF_X:
937 case BPF_JMP | BPF_JSLE | BPF_K:
938 case BPF_JMP | BPF_JSLE | BPF_X:
Jiong Wang5f645992019-01-26 12:26:10 -0500939 case BPF_JMP32 | BPF_JLE | BPF_K:
940 case BPF_JMP32 | BPF_JLE | BPF_X:
941 case BPF_JMP32 | BPF_JSLE | BPF_K:
942 case BPF_JMP32 | BPF_JSLE | BPF_X:
Daniel Borkmann20dbf5c2017-08-10 01:40:00 +0200943 true_cond = COND_LE;
944 goto cond_branch;
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530945 case BPF_JMP | BPF_JEQ | BPF_K:
946 case BPF_JMP | BPF_JEQ | BPF_X:
Jiong Wang5f645992019-01-26 12:26:10 -0500947 case BPF_JMP32 | BPF_JEQ | BPF_K:
948 case BPF_JMP32 | BPF_JEQ | BPF_X:
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530949 true_cond = COND_EQ;
950 goto cond_branch;
951 case BPF_JMP | BPF_JNE | BPF_K:
952 case BPF_JMP | BPF_JNE | BPF_X:
Jiong Wang5f645992019-01-26 12:26:10 -0500953 case BPF_JMP32 | BPF_JNE | BPF_K:
954 case BPF_JMP32 | BPF_JNE | BPF_X:
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530955 true_cond = COND_NE;
956 goto cond_branch;
957 case BPF_JMP | BPF_JSET | BPF_K:
958 case BPF_JMP | BPF_JSET | BPF_X:
Jiong Wang5f645992019-01-26 12:26:10 -0500959 case BPF_JMP32 | BPF_JSET | BPF_K:
960 case BPF_JMP32 | BPF_JSET | BPF_X:
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530961 true_cond = COND_NE;
962 /* Fall through */
963
964cond_branch:
965 switch (code) {
966 case BPF_JMP | BPF_JGT | BPF_X:
Daniel Borkmann20dbf5c2017-08-10 01:40:00 +0200967 case BPF_JMP | BPF_JLT | BPF_X:
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530968 case BPF_JMP | BPF_JGE | BPF_X:
Daniel Borkmann20dbf5c2017-08-10 01:40:00 +0200969 case BPF_JMP | BPF_JLE | BPF_X:
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530970 case BPF_JMP | BPF_JEQ | BPF_X:
971 case BPF_JMP | BPF_JNE | BPF_X:
Jiong Wang5f645992019-01-26 12:26:10 -0500972 case BPF_JMP32 | BPF_JGT | BPF_X:
973 case BPF_JMP32 | BPF_JLT | BPF_X:
974 case BPF_JMP32 | BPF_JGE | BPF_X:
975 case BPF_JMP32 | BPF_JLE | BPF_X:
976 case BPF_JMP32 | BPF_JEQ | BPF_X:
977 case BPF_JMP32 | BPF_JNE | BPF_X:
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530978 /* unsigned comparison */
Jiong Wang5f645992019-01-26 12:26:10 -0500979 if (BPF_CLASS(code) == BPF_JMP32)
Balamuruhan S3a181232020-06-24 17:00:36 +0530980 EMIT(PPC_RAW_CMPLW(dst_reg, src_reg));
Jiong Wang5f645992019-01-26 12:26:10 -0500981 else
Balamuruhan S3a181232020-06-24 17:00:36 +0530982 EMIT(PPC_RAW_CMPLD(dst_reg, src_reg));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530983 break;
984 case BPF_JMP | BPF_JSGT | BPF_X:
Daniel Borkmann20dbf5c2017-08-10 01:40:00 +0200985 case BPF_JMP | BPF_JSLT | BPF_X:
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530986 case BPF_JMP | BPF_JSGE | BPF_X:
Daniel Borkmann20dbf5c2017-08-10 01:40:00 +0200987 case BPF_JMP | BPF_JSLE | BPF_X:
Jiong Wang5f645992019-01-26 12:26:10 -0500988 case BPF_JMP32 | BPF_JSGT | BPF_X:
989 case BPF_JMP32 | BPF_JSLT | BPF_X:
990 case BPF_JMP32 | BPF_JSGE | BPF_X:
991 case BPF_JMP32 | BPF_JSLE | BPF_X:
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530992 /* signed comparison */
Jiong Wang5f645992019-01-26 12:26:10 -0500993 if (BPF_CLASS(code) == BPF_JMP32)
Balamuruhan S3a181232020-06-24 17:00:36 +0530994 EMIT(PPC_RAW_CMPW(dst_reg, src_reg));
Jiong Wang5f645992019-01-26 12:26:10 -0500995 else
Balamuruhan S3a181232020-06-24 17:00:36 +0530996 EMIT(PPC_RAW_CMPD(dst_reg, src_reg));
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530997 break;
998 case BPF_JMP | BPF_JSET | BPF_X:
Jiong Wang5f645992019-01-26 12:26:10 -0500999 case BPF_JMP32 | BPF_JSET | BPF_X:
1000 if (BPF_CLASS(code) == BPF_JMP) {
Balamuruhan S3a181232020-06-24 17:00:36 +05301001 EMIT(PPC_RAW_AND_DOT(b2p[TMP_REG_1], dst_reg,
1002 src_reg));
Jiong Wang5f645992019-01-26 12:26:10 -05001003 } else {
1004 int tmp_reg = b2p[TMP_REG_1];
1005
Balamuruhan S3a181232020-06-24 17:00:36 +05301006 EMIT(PPC_RAW_AND(tmp_reg, dst_reg, src_reg));
1007 EMIT(PPC_RAW_RLWINM_DOT(tmp_reg, tmp_reg, 0, 0,
1008 31));
Jiong Wang5f645992019-01-26 12:26:10 -05001009 }
Naveen N. Rao156d0e22016-06-22 21:55:07 +05301010 break;
1011 case BPF_JMP | BPF_JNE | BPF_K:
1012 case BPF_JMP | BPF_JEQ | BPF_K:
1013 case BPF_JMP | BPF_JGT | BPF_K:
Daniel Borkmann20dbf5c2017-08-10 01:40:00 +02001014 case BPF_JMP | BPF_JLT | BPF_K:
Naveen N. Rao156d0e22016-06-22 21:55:07 +05301015 case BPF_JMP | BPF_JGE | BPF_K:
Daniel Borkmann20dbf5c2017-08-10 01:40:00 +02001016 case BPF_JMP | BPF_JLE | BPF_K:
Jiong Wang5f645992019-01-26 12:26:10 -05001017 case BPF_JMP32 | BPF_JNE | BPF_K:
1018 case BPF_JMP32 | BPF_JEQ | BPF_K:
1019 case BPF_JMP32 | BPF_JGT | BPF_K:
1020 case BPF_JMP32 | BPF_JLT | BPF_K:
1021 case BPF_JMP32 | BPF_JGE | BPF_K:
1022 case BPF_JMP32 | BPF_JLE | BPF_K:
1023 {
1024 bool is_jmp32 = BPF_CLASS(code) == BPF_JMP32;
1025
Naveen N. Rao156d0e22016-06-22 21:55:07 +05301026 /*
1027 * Need sign-extended load, so only positive
1028 * values can be used as imm in cmpldi
1029 */
Jiong Wang5f645992019-01-26 12:26:10 -05001030 if (imm >= 0 && imm < 32768) {
1031 if (is_jmp32)
Balamuruhan S3a181232020-06-24 17:00:36 +05301032 EMIT(PPC_RAW_CMPLWI(dst_reg, imm));
Jiong Wang5f645992019-01-26 12:26:10 -05001033 else
Balamuruhan S3a181232020-06-24 17:00:36 +05301034 EMIT(PPC_RAW_CMPLDI(dst_reg, imm));
Jiong Wang5f645992019-01-26 12:26:10 -05001035 } else {
Naveen N. Rao156d0e22016-06-22 21:55:07 +05301036 /* sign-extending load */
1037 PPC_LI32(b2p[TMP_REG_1], imm);
1038 /* ... but unsigned comparison */
Jiong Wang5f645992019-01-26 12:26:10 -05001039 if (is_jmp32)
Balamuruhan S3a181232020-06-24 17:00:36 +05301040 EMIT(PPC_RAW_CMPLW(dst_reg,
1041 b2p[TMP_REG_1]));
Jiong Wang5f645992019-01-26 12:26:10 -05001042 else
Balamuruhan S3a181232020-06-24 17:00:36 +05301043 EMIT(PPC_RAW_CMPLD(dst_reg,
1044 b2p[TMP_REG_1]));
Naveen N. Rao156d0e22016-06-22 21:55:07 +05301045 }
1046 break;
Jiong Wang5f645992019-01-26 12:26:10 -05001047 }
Naveen N. Rao156d0e22016-06-22 21:55:07 +05301048 case BPF_JMP | BPF_JSGT | BPF_K:
Daniel Borkmann20dbf5c2017-08-10 01:40:00 +02001049 case BPF_JMP | BPF_JSLT | BPF_K:
Naveen N. Rao156d0e22016-06-22 21:55:07 +05301050 case BPF_JMP | BPF_JSGE | BPF_K:
Daniel Borkmann20dbf5c2017-08-10 01:40:00 +02001051 case BPF_JMP | BPF_JSLE | BPF_K:
Jiong Wang5f645992019-01-26 12:26:10 -05001052 case BPF_JMP32 | BPF_JSGT | BPF_K:
1053 case BPF_JMP32 | BPF_JSLT | BPF_K:
1054 case BPF_JMP32 | BPF_JSGE | BPF_K:
1055 case BPF_JMP32 | BPF_JSLE | BPF_K:
1056 {
1057 bool is_jmp32 = BPF_CLASS(code) == BPF_JMP32;
1058
Naveen N. Rao156d0e22016-06-22 21:55:07 +05301059 /*
1060 * signed comparison, so any 16-bit value
1061 * can be used in cmpdi
1062 */
Jiong Wang5f645992019-01-26 12:26:10 -05001063 if (imm >= -32768 && imm < 32768) {
1064 if (is_jmp32)
Balamuruhan S3a181232020-06-24 17:00:36 +05301065 EMIT(PPC_RAW_CMPWI(dst_reg, imm));
Jiong Wang5f645992019-01-26 12:26:10 -05001066 else
Balamuruhan S3a181232020-06-24 17:00:36 +05301067 EMIT(PPC_RAW_CMPDI(dst_reg, imm));
Jiong Wang5f645992019-01-26 12:26:10 -05001068 } else {
Naveen N. Rao156d0e22016-06-22 21:55:07 +05301069 PPC_LI32(b2p[TMP_REG_1], imm);
Jiong Wang5f645992019-01-26 12:26:10 -05001070 if (is_jmp32)
Balamuruhan S3a181232020-06-24 17:00:36 +05301071 EMIT(PPC_RAW_CMPW(dst_reg,
1072 b2p[TMP_REG_1]));
Jiong Wang5f645992019-01-26 12:26:10 -05001073 else
Balamuruhan S3a181232020-06-24 17:00:36 +05301074 EMIT(PPC_RAW_CMPD(dst_reg,
1075 b2p[TMP_REG_1]));
Naveen N. Rao156d0e22016-06-22 21:55:07 +05301076 }
1077 break;
Jiong Wang5f645992019-01-26 12:26:10 -05001078 }
Naveen N. Rao156d0e22016-06-22 21:55:07 +05301079 case BPF_JMP | BPF_JSET | BPF_K:
Jiong Wang5f645992019-01-26 12:26:10 -05001080 case BPF_JMP32 | BPF_JSET | BPF_K:
Naveen N. Rao156d0e22016-06-22 21:55:07 +05301081 /* andi does not sign-extend the immediate */
1082 if (imm >= 0 && imm < 32768)
1083 /* PPC_ANDI is _only/always_ dot-form */
Balamuruhan S3a181232020-06-24 17:00:36 +05301084 EMIT(PPC_RAW_ANDI(b2p[TMP_REG_1], dst_reg, imm));
Naveen N. Rao156d0e22016-06-22 21:55:07 +05301085 else {
Jiong Wang5f645992019-01-26 12:26:10 -05001086 int tmp_reg = b2p[TMP_REG_1];
1087
1088 PPC_LI32(tmp_reg, imm);
1089 if (BPF_CLASS(code) == BPF_JMP) {
Balamuruhan S3a181232020-06-24 17:00:36 +05301090 EMIT(PPC_RAW_AND_DOT(tmp_reg, dst_reg,
1091 tmp_reg));
Jiong Wang5f645992019-01-26 12:26:10 -05001092 } else {
Balamuruhan S3a181232020-06-24 17:00:36 +05301093 EMIT(PPC_RAW_AND(tmp_reg, dst_reg,
1094 tmp_reg));
1095 EMIT(PPC_RAW_RLWINM_DOT(tmp_reg, tmp_reg,
1096 0, 0, 31));
Jiong Wang5f645992019-01-26 12:26:10 -05001097 }
Naveen N. Rao156d0e22016-06-22 21:55:07 +05301098 }
1099 break;
1100 }
1101 PPC_BCC(true_cond, addrs[i + 1 + off]);
1102 break;
1103
1104 /*
Naveen N. Raoce076142016-09-24 02:05:01 +05301105 * Tail call
Naveen N. Rao156d0e22016-06-22 21:55:07 +05301106 */
Alexei Starovoitov71189fa2017-05-30 13:31:27 -07001107 case BPF_JMP | BPF_TAIL_CALL:
Naveen N. Raoce076142016-09-24 02:05:01 +05301108 ctx->seen |= SEEN_TAILCALL;
Naveen N. Rao3832ba42021-10-06 01:55:21 +05301109 ret = bpf_jit_emit_tail_call(image, ctx, addrs[i + 1]);
1110 if (ret < 0)
1111 return ret;
Naveen N. Raoce076142016-09-24 02:05:01 +05301112 break;
Naveen N. Rao156d0e22016-06-22 21:55:07 +05301113
1114 default:
1115 /*
1116 * The filter contains something cruel & unusual.
1117 * We don't handle it, but also there shouldn't be
1118 * anything missing from our list.
1119 */
1120 pr_err_ratelimited("eBPF filter opcode %04x (@%d) unsupported\n",
1121 code, i);
1122 return -ENOTSUPP;
1123 }
1124 }
1125
1126 /* Set end-of-body-code address for exit. */
1127 addrs[i] = ctx->idx * 4;
1128
1129 return 0;
1130}