blob: 57764935a9f85cc14b83aa46d39fe13244d87441 [file] [log] [blame]
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001/*
2 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
3 * Ethernet adapters. Based on earlier sk98lin, e100 and
4 * FreeBSD if_sk drivers.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
Stephen Hemminger747802a2005-06-27 11:33:16 -070010 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 */
26
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020027#include <linux/in.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040028#include <linux/kernel.h>
29#include <linux/module.h>
30#include <linux/moduleparam.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
35#include <linux/if_vlan.h>
36#include <linux/ip.h>
37#include <linux/delay.h>
38#include <linux/crc32.h>
Al Viro40754002005-04-03 09:15:52 +010039#include <linux/dma-mapping.h>
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080040#include <linux/mii.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040041#include <asm/irq.h>
42
43#include "skge.h"
44
45#define DRV_NAME "skge"
Stephen Hemmingerf6aa1692006-09-01 15:53:50 -070046#define DRV_VERSION "1.8"
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040047#define PFX DRV_NAME " "
48
49#define DEFAULT_TX_RING_SIZE 128
50#define DEFAULT_RX_RING_SIZE 512
51#define MAX_TX_RING_SIZE 1024
Stephen Hemminger9db96472006-06-06 10:11:12 -070052#define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040053#define MAX_RX_RING_SIZE 4096
Stephen Hemminger19a33d42005-06-27 11:33:15 -070054#define RX_COPY_THRESHOLD 128
55#define RX_BUF_SIZE 1536
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040056#define PHY_RETRIES 1000
57#define ETH_JUMBO_MTU 9000
58#define TX_WATCHDOG (5 * HZ)
59#define NAPI_WEIGHT 64
Stephen Hemminger6abebb52005-07-22 16:26:10 -070060#define BLINK_MS 250
Stephen Hemminger64f6b642006-09-23 21:25:28 -070061#define LINK_HZ (HZ/2)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040062
63MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
64MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
65MODULE_LICENSE("GPL");
66MODULE_VERSION(DRV_VERSION);
67
68static const u32 default_msg
69 = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
70 | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
71
72static int debug = -1; /* defaults above */
73module_param(debug, int, 0);
74MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
75
76static const struct pci_device_id skge_id_table[] = {
Stephen Hemminger275834d2005-06-27 11:33:03 -070077 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
78 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
79 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
80 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
Stephen Hemminger275834d2005-06-27 11:33:03 -070081 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T), },
Stephen Hemminger2d2a3872006-05-17 14:37:04 -070082 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* DGE-530T */
Stephen Hemminger275834d2005-06-27 11:33:03 -070083 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
84 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
85 { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
Stephen Hemminger275834d2005-06-27 11:33:03 -070086 { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
Francois Romieu86f0cd52005-08-24 01:14:23 +020087 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015, },
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040088 { 0 }
89};
90MODULE_DEVICE_TABLE(pci, skge_id_table);
91
92static int skge_up(struct net_device *dev);
93static int skge_down(struct net_device *dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -080094static void skge_phy_reset(struct skge_port *skge);
Stephen Hemminger513f5332006-09-01 15:53:49 -070095static void skge_tx_clean(struct net_device *dev);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080096static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
97static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040098static void genesis_get_stats(struct skge_port *skge, u64 *data);
99static void yukon_get_stats(struct skge_port *skge, u64 *data);
100static void yukon_init(struct skge_hw *hw, int port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400101static void genesis_mac_init(struct skge_hw *hw, int port);
Stephen Hemminger45bada62005-06-27 11:33:12 -0700102static void genesis_link_up(struct skge_port *skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400103
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700104/* Avoid conditionals by using array */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400105static const int txqaddr[] = { Q_XA1, Q_XA2 };
106static const int rxqaddr[] = { Q_R1, Q_R2 };
107static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
108static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
Stephen Hemminger513f5332006-09-01 15:53:49 -0700109static const u32 irqmask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400110
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400111static int skge_get_regs_len(struct net_device *dev)
112{
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700113 return 0x4000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400114}
115
116/*
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700117 * Returns copy of whole control register region
118 * Note: skip RAM address register because accessing it will
119 * cause bus hangs!
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400120 */
121static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
122 void *p)
123{
124 const struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400125 const void __iomem *io = skge->hw->regs;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400126
127 regs->version = 1;
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700128 memset(p, 0, regs->len);
129 memcpy_fromio(p, io, B3_RAM_ADDR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400130
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700131 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
132 regs->len - B3_RI_WTO_R1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400133}
134
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800135/* Wake on Lan only supported on Yukon chips with rev 1 or above */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400136static int wol_supported(const struct skge_hw *hw)
137{
138 return !((hw->chip_id == CHIP_ID_GENESIS ||
Stephen Hemminger981d0372005-06-27 11:33:06 -0700139 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400140}
141
142static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
143{
144 struct skge_port *skge = netdev_priv(dev);
145
146 wol->supported = wol_supported(skge->hw) ? WAKE_MAGIC : 0;
147 wol->wolopts = skge->wol ? WAKE_MAGIC : 0;
148}
149
150static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
151{
152 struct skge_port *skge = netdev_priv(dev);
153 struct skge_hw *hw = skge->hw;
154
Stephen Hemminger95566062005-06-27 11:33:02 -0700155 if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400156 return -EOPNOTSUPP;
157
158 if (wol->wolopts == WAKE_MAGIC && !wol_supported(hw))
159 return -EOPNOTSUPP;
160
161 skge->wol = wol->wolopts == WAKE_MAGIC;
162
163 if (skge->wol) {
164 memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
165
166 skge_write16(hw, WOL_CTRL_STAT,
167 WOL_CTL_ENA_PME_ON_MAGIC_PKT |
168 WOL_CTL_ENA_MAGIC_PKT_UNIT);
169 } else
170 skge_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
171
172 return 0;
173}
174
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800175/* Determine supported/advertised modes based on hardware.
176 * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700177 */
178static u32 skge_supported_modes(const struct skge_hw *hw)
179{
180 u32 supported;
181
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700182 if (hw->copper) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700183 supported = SUPPORTED_10baseT_Half
184 | SUPPORTED_10baseT_Full
185 | SUPPORTED_100baseT_Half
186 | SUPPORTED_100baseT_Full
187 | SUPPORTED_1000baseT_Half
188 | SUPPORTED_1000baseT_Full
189 | SUPPORTED_Autoneg| SUPPORTED_TP;
190
191 if (hw->chip_id == CHIP_ID_GENESIS)
192 supported &= ~(SUPPORTED_10baseT_Half
193 | SUPPORTED_10baseT_Full
194 | SUPPORTED_100baseT_Half
195 | SUPPORTED_100baseT_Full);
196
197 else if (hw->chip_id == CHIP_ID_YUKON)
198 supported &= ~SUPPORTED_1000baseT_Half;
199 } else
200 supported = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
201 | SUPPORTED_Autoneg;
202
203 return supported;
204}
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400205
206static int skge_get_settings(struct net_device *dev,
207 struct ethtool_cmd *ecmd)
208{
209 struct skge_port *skge = netdev_priv(dev);
210 struct skge_hw *hw = skge->hw;
211
212 ecmd->transceiver = XCVR_INTERNAL;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700213 ecmd->supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400214
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700215 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400216 ecmd->port = PORT_TP;
217 ecmd->phy_address = hw->phy_addr;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700218 } else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400219 ecmd->port = PORT_FIBRE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400220
221 ecmd->advertising = skge->advertising;
222 ecmd->autoneg = skge->autoneg;
223 ecmd->speed = skge->speed;
224 ecmd->duplex = skge->duplex;
225 return 0;
226}
227
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400228static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
229{
230 struct skge_port *skge = netdev_priv(dev);
231 const struct skge_hw *hw = skge->hw;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700232 u32 supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400233
234 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700235 ecmd->advertising = supported;
236 skge->duplex = -1;
237 skge->speed = -1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400238 } else {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700239 u32 setting;
240
Stephen Hemminger2c668512005-07-22 16:26:07 -0700241 switch (ecmd->speed) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400242 case SPEED_1000:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700243 if (ecmd->duplex == DUPLEX_FULL)
244 setting = SUPPORTED_1000baseT_Full;
245 else if (ecmd->duplex == DUPLEX_HALF)
246 setting = SUPPORTED_1000baseT_Half;
247 else
248 return -EINVAL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400249 break;
250 case SPEED_100:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700251 if (ecmd->duplex == DUPLEX_FULL)
252 setting = SUPPORTED_100baseT_Full;
253 else if (ecmd->duplex == DUPLEX_HALF)
254 setting = SUPPORTED_100baseT_Half;
255 else
256 return -EINVAL;
257 break;
258
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400259 case SPEED_10:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700260 if (ecmd->duplex == DUPLEX_FULL)
261 setting = SUPPORTED_10baseT_Full;
262 else if (ecmd->duplex == DUPLEX_HALF)
263 setting = SUPPORTED_10baseT_Half;
264 else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400265 return -EINVAL;
266 break;
267 default:
268 return -EINVAL;
269 }
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700270
271 if ((setting & supported) == 0)
272 return -EINVAL;
273
274 skge->speed = ecmd->speed;
275 skge->duplex = ecmd->duplex;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400276 }
277
278 skge->autoneg = ecmd->autoneg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400279 skge->advertising = ecmd->advertising;
280
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800281 if (netif_running(dev))
282 skge_phy_reset(skge);
283
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400284 return (0);
285}
286
287static void skge_get_drvinfo(struct net_device *dev,
288 struct ethtool_drvinfo *info)
289{
290 struct skge_port *skge = netdev_priv(dev);
291
292 strcpy(info->driver, DRV_NAME);
293 strcpy(info->version, DRV_VERSION);
294 strcpy(info->fw_version, "N/A");
295 strcpy(info->bus_info, pci_name(skge->hw->pdev));
296}
297
298static const struct skge_stat {
299 char name[ETH_GSTRING_LEN];
300 u16 xmac_offset;
301 u16 gma_offset;
302} skge_stats[] = {
303 { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
304 { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
305
306 { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
307 { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
308 { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
309 { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
310 { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
311 { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
312 { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
313 { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
314
315 { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
316 { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
317 { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
318 { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
319 { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
320 { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
321
322 { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
323 { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
324 { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
325 { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
326 { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
327};
328
329static int skge_get_stats_count(struct net_device *dev)
330{
331 return ARRAY_SIZE(skge_stats);
332}
333
334static void skge_get_ethtool_stats(struct net_device *dev,
335 struct ethtool_stats *stats, u64 *data)
336{
337 struct skge_port *skge = netdev_priv(dev);
338
339 if (skge->hw->chip_id == CHIP_ID_GENESIS)
340 genesis_get_stats(skge, data);
341 else
342 yukon_get_stats(skge, data);
343}
344
345/* Use hardware MIB variables for critical path statistics and
346 * transmit feedback not reported at interrupt.
347 * Other errors are accounted for in interrupt handler.
348 */
349static struct net_device_stats *skge_get_stats(struct net_device *dev)
350{
351 struct skge_port *skge = netdev_priv(dev);
352 u64 data[ARRAY_SIZE(skge_stats)];
353
354 if (skge->hw->chip_id == CHIP_ID_GENESIS)
355 genesis_get_stats(skge, data);
356 else
357 yukon_get_stats(skge, data);
358
359 skge->net_stats.tx_bytes = data[0];
360 skge->net_stats.rx_bytes = data[1];
361 skge->net_stats.tx_packets = data[2] + data[4] + data[6];
362 skge->net_stats.rx_packets = data[3] + data[5] + data[7];
Stephen Hemminger4c180fc2006-03-23 11:07:26 -0800363 skge->net_stats.multicast = data[3] + data[5];
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400364 skge->net_stats.collisions = data[10];
365 skge->net_stats.tx_aborted_errors = data[12];
366
367 return &skge->net_stats;
368}
369
370static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
371{
372 int i;
373
Stephen Hemminger95566062005-06-27 11:33:02 -0700374 switch (stringset) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400375 case ETH_SS_STATS:
376 for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
377 memcpy(data + i * ETH_GSTRING_LEN,
378 skge_stats[i].name, ETH_GSTRING_LEN);
379 break;
380 }
381}
382
383static void skge_get_ring_param(struct net_device *dev,
384 struct ethtool_ringparam *p)
385{
386 struct skge_port *skge = netdev_priv(dev);
387
388 p->rx_max_pending = MAX_RX_RING_SIZE;
389 p->tx_max_pending = MAX_TX_RING_SIZE;
390 p->rx_mini_max_pending = 0;
391 p->rx_jumbo_max_pending = 0;
392
393 p->rx_pending = skge->rx_ring.count;
394 p->tx_pending = skge->tx_ring.count;
395 p->rx_mini_pending = 0;
396 p->rx_jumbo_pending = 0;
397}
398
399static int skge_set_ring_param(struct net_device *dev,
400 struct ethtool_ringparam *p)
401{
402 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800403 int err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400404
405 if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
Stephen Hemminger9db96472006-06-06 10:11:12 -0700406 p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400407 return -EINVAL;
408
409 skge->rx_ring.count = p->rx_pending;
410 skge->tx_ring.count = p->tx_pending;
411
412 if (netif_running(dev)) {
413 skge_down(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800414 err = skge_up(dev);
415 if (err)
416 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400417 }
418
419 return 0;
420}
421
422static u32 skge_get_msglevel(struct net_device *netdev)
423{
424 struct skge_port *skge = netdev_priv(netdev);
425 return skge->msg_enable;
426}
427
428static void skge_set_msglevel(struct net_device *netdev, u32 value)
429{
430 struct skge_port *skge = netdev_priv(netdev);
431 skge->msg_enable = value;
432}
433
434static int skge_nway_reset(struct net_device *dev)
435{
436 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400437
438 if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
439 return -EINVAL;
440
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800441 skge_phy_reset(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400442 return 0;
443}
444
445static int skge_set_sg(struct net_device *dev, u32 data)
446{
447 struct skge_port *skge = netdev_priv(dev);
448 struct skge_hw *hw = skge->hw;
449
450 if (hw->chip_id == CHIP_ID_GENESIS && data)
451 return -EOPNOTSUPP;
452 return ethtool_op_set_sg(dev, data);
453}
454
455static int skge_set_tx_csum(struct net_device *dev, u32 data)
456{
457 struct skge_port *skge = netdev_priv(dev);
458 struct skge_hw *hw = skge->hw;
459
460 if (hw->chip_id == CHIP_ID_GENESIS && data)
461 return -EOPNOTSUPP;
462
463 return ethtool_op_set_tx_csum(dev, data);
464}
465
466static u32 skge_get_rx_csum(struct net_device *dev)
467{
468 struct skge_port *skge = netdev_priv(dev);
469
470 return skge->rx_csum;
471}
472
473/* Only Yukon supports checksum offload. */
474static int skge_set_rx_csum(struct net_device *dev, u32 data)
475{
476 struct skge_port *skge = netdev_priv(dev);
477
478 if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
479 return -EOPNOTSUPP;
480
481 skge->rx_csum = data;
482 return 0;
483}
484
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400485static void skge_get_pauseparam(struct net_device *dev,
486 struct ethtool_pauseparam *ecmd)
487{
488 struct skge_port *skge = netdev_priv(dev);
489
490 ecmd->tx_pause = (skge->flow_control == FLOW_MODE_LOC_SEND)
491 || (skge->flow_control == FLOW_MODE_SYMMETRIC);
492 ecmd->rx_pause = (skge->flow_control == FLOW_MODE_REM_SEND)
493 || (skge->flow_control == FLOW_MODE_SYMMETRIC);
494
495 ecmd->autoneg = skge->autoneg;
496}
497
498static int skge_set_pauseparam(struct net_device *dev,
499 struct ethtool_pauseparam *ecmd)
500{
501 struct skge_port *skge = netdev_priv(dev);
502
503 skge->autoneg = ecmd->autoneg;
504 if (ecmd->rx_pause && ecmd->tx_pause)
505 skge->flow_control = FLOW_MODE_SYMMETRIC;
Stephen Hemminger95566062005-06-27 11:33:02 -0700506 else if (ecmd->rx_pause && !ecmd->tx_pause)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400507 skge->flow_control = FLOW_MODE_REM_SEND;
Stephen Hemminger95566062005-06-27 11:33:02 -0700508 else if (!ecmd->rx_pause && ecmd->tx_pause)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400509 skge->flow_control = FLOW_MODE_LOC_SEND;
510 else
511 skge->flow_control = FLOW_MODE_NONE;
512
Stephen Hemmingere8df8552005-12-14 15:47:45 -0800513 if (netif_running(dev))
514 skge_phy_reset(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400515 return 0;
516}
517
518/* Chip internal frequency for clock calculations */
519static inline u32 hwkhz(const struct skge_hw *hw)
520{
Stephen Hemminger187ff3b2006-07-19 14:08:42 -0700521 return (hw->chip_id == CHIP_ID_GENESIS) ? 53125 : 78125;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400522}
523
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800524/* Chip HZ to microseconds */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400525static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
526{
527 return (ticks * 1000) / hwkhz(hw);
528}
529
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800530/* Microseconds to chip HZ */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400531static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
532{
533 return hwkhz(hw) * usec / 1000;
534}
535
536static int skge_get_coalesce(struct net_device *dev,
537 struct ethtool_coalesce *ecmd)
538{
539 struct skge_port *skge = netdev_priv(dev);
540 struct skge_hw *hw = skge->hw;
541 int port = skge->port;
542
543 ecmd->rx_coalesce_usecs = 0;
544 ecmd->tx_coalesce_usecs = 0;
545
546 if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
547 u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
548 u32 msk = skge_read32(hw, B2_IRQM_MSK);
549
550 if (msk & rxirqmask[port])
551 ecmd->rx_coalesce_usecs = delay;
552 if (msk & txirqmask[port])
553 ecmd->tx_coalesce_usecs = delay;
554 }
555
556 return 0;
557}
558
559/* Note: interrupt timer is per board, but can turn on/off per port */
560static int skge_set_coalesce(struct net_device *dev,
561 struct ethtool_coalesce *ecmd)
562{
563 struct skge_port *skge = netdev_priv(dev);
564 struct skge_hw *hw = skge->hw;
565 int port = skge->port;
566 u32 msk = skge_read32(hw, B2_IRQM_MSK);
567 u32 delay = 25;
568
569 if (ecmd->rx_coalesce_usecs == 0)
570 msk &= ~rxirqmask[port];
571 else if (ecmd->rx_coalesce_usecs < 25 ||
572 ecmd->rx_coalesce_usecs > 33333)
573 return -EINVAL;
574 else {
575 msk |= rxirqmask[port];
576 delay = ecmd->rx_coalesce_usecs;
577 }
578
579 if (ecmd->tx_coalesce_usecs == 0)
580 msk &= ~txirqmask[port];
581 else if (ecmd->tx_coalesce_usecs < 25 ||
582 ecmd->tx_coalesce_usecs > 33333)
583 return -EINVAL;
584 else {
585 msk |= txirqmask[port];
586 delay = min(delay, ecmd->rx_coalesce_usecs);
587 }
588
589 skge_write32(hw, B2_IRQM_MSK, msk);
590 if (msk == 0)
591 skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
592 else {
593 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
594 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
595 }
596 return 0;
597}
598
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700599enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
600static void skge_led(struct skge_port *skge, enum led_mode mode)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400601{
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400602 struct skge_hw *hw = skge->hw;
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700603 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400604
Stephen Hemmingerd85b5142006-06-06 10:11:11 -0700605 mutex_lock(&hw->phy_mutex);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700606 if (hw->chip_id == CHIP_ID_GENESIS) {
607 switch (mode) {
608 case LED_MODE_OFF:
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700609 if (hw->phy_type == SK_PHY_BCOM)
610 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
611 else {
612 skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
613 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
614 }
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700615 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
616 skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
617 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
618 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400619
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700620 case LED_MODE_ON:
621 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
622 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
623
624 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
625 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
626
627 break;
628
629 case LED_MODE_TST:
630 skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
631 skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
632 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
633
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700634 if (hw->phy_type == SK_PHY_BCOM)
635 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
636 else {
637 skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
638 skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
639 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
640 }
641
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700642 }
643 } else {
644 switch (mode) {
645 case LED_MODE_OFF:
646 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
647 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
648 PHY_M_LED_MO_DUP(MO_LED_OFF) |
649 PHY_M_LED_MO_10(MO_LED_OFF) |
650 PHY_M_LED_MO_100(MO_LED_OFF) |
651 PHY_M_LED_MO_1000(MO_LED_OFF) |
652 PHY_M_LED_MO_RX(MO_LED_OFF));
653 break;
654 case LED_MODE_ON:
655 gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
656 PHY_M_LED_PULS_DUR(PULS_170MS) |
657 PHY_M_LED_BLINK_RT(BLINK_84MS) |
658 PHY_M_LEDC_TX_CTRL |
659 PHY_M_LEDC_DP_CTRL);
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700660
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700661 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
662 PHY_M_LED_MO_RX(MO_LED_OFF) |
663 (skge->speed == SPEED_100 ?
664 PHY_M_LED_MO_100(MO_LED_ON) : 0));
665 break;
666 case LED_MODE_TST:
667 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
668 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
669 PHY_M_LED_MO_DUP(MO_LED_ON) |
670 PHY_M_LED_MO_10(MO_LED_ON) |
671 PHY_M_LED_MO_100(MO_LED_ON) |
672 PHY_M_LED_MO_1000(MO_LED_ON) |
673 PHY_M_LED_MO_RX(MO_LED_ON));
674 }
675 }
Stephen Hemmingerd85b5142006-06-06 10:11:11 -0700676 mutex_unlock(&hw->phy_mutex);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400677}
678
679/* blink LED's for finding board */
680static int skge_phys_id(struct net_device *dev, u32 data)
681{
682 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700683 unsigned long ms;
684 enum led_mode mode = LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400685
Stephen Hemminger95566062005-06-27 11:33:02 -0700686 if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700687 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
688 else
689 ms = data * 1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400690
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700691 while (ms > 0) {
692 skge_led(skge, mode);
693 mode ^= LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400694
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700695 if (msleep_interruptible(BLINK_MS))
696 break;
697 ms -= BLINK_MS;
698 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400699
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700700 /* back to regular LED state */
701 skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400702
703 return 0;
704}
705
Jeff Garzik7282d492006-09-13 14:30:00 -0400706static const struct ethtool_ops skge_ethtool_ops = {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400707 .get_settings = skge_get_settings,
708 .set_settings = skge_set_settings,
709 .get_drvinfo = skge_get_drvinfo,
710 .get_regs_len = skge_get_regs_len,
711 .get_regs = skge_get_regs,
712 .get_wol = skge_get_wol,
713 .set_wol = skge_set_wol,
714 .get_msglevel = skge_get_msglevel,
715 .set_msglevel = skge_set_msglevel,
716 .nway_reset = skge_nway_reset,
717 .get_link = ethtool_op_get_link,
718 .get_ringparam = skge_get_ring_param,
719 .set_ringparam = skge_set_ring_param,
720 .get_pauseparam = skge_get_pauseparam,
721 .set_pauseparam = skge_set_pauseparam,
722 .get_coalesce = skge_get_coalesce,
723 .set_coalesce = skge_set_coalesce,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400724 .get_sg = ethtool_op_get_sg,
725 .set_sg = skge_set_sg,
726 .get_tx_csum = ethtool_op_get_tx_csum,
727 .set_tx_csum = skge_set_tx_csum,
728 .get_rx_csum = skge_get_rx_csum,
729 .set_rx_csum = skge_set_rx_csum,
730 .get_strings = skge_get_strings,
731 .phys_id = skge_phys_id,
732 .get_stats_count = skge_get_stats_count,
733 .get_ethtool_stats = skge_get_ethtool_stats,
John W. Linville56230d52005-09-12 10:48:57 -0400734 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400735};
736
737/*
738 * Allocate ring elements and chain them together
739 * One-to-one association of board descriptors with ring elements
740 */
Stephen Hemmingerc3da1442006-03-21 10:57:01 -0800741static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400742{
743 struct skge_tx_desc *d;
744 struct skge_element *e;
745 int i;
746
Stephen Hemmingerff7907a2006-03-21 10:57:03 -0800747 ring->start = kcalloc(sizeof(*e), ring->count, GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400748 if (!ring->start)
749 return -ENOMEM;
750
751 for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
752 e->desc = d;
753 if (i == ring->count - 1) {
754 e->next = ring->start;
755 d->next_offset = base;
756 } else {
757 e->next = e + 1;
758 d->next_offset = base + (i+1) * sizeof(*d);
759 }
760 }
761 ring->to_use = ring->to_clean = ring->start;
762
763 return 0;
764}
765
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700766/* Allocate and setup a new buffer for receiving */
767static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
768 struct sk_buff *skb, unsigned int bufsize)
769{
770 struct skge_rx_desc *rd = e->desc;
771 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400772
773 map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
774 PCI_DMA_FROMDEVICE);
775
776 rd->dma_lo = map;
777 rd->dma_hi = map >> 32;
778 e->skb = skb;
779 rd->csum1_start = ETH_HLEN;
780 rd->csum2_start = ETH_HLEN;
781 rd->csum1 = 0;
782 rd->csum2 = 0;
783
784 wmb();
785
786 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
787 pci_unmap_addr_set(e, mapaddr, map);
788 pci_unmap_len_set(e, maplen, bufsize);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400789}
790
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700791/* Resume receiving using existing skb,
792 * Note: DMA address is not changed by chip.
793 * MTU not changed while receiver active.
794 */
Stephen Hemminger5a011442006-03-23 11:07:25 -0800795static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700796{
797 struct skge_rx_desc *rd = e->desc;
798
799 rd->csum2 = 0;
800 rd->csum2_start = ETH_HLEN;
801
802 wmb();
803
804 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
805}
806
807
808/* Free all buffers in receive ring, assumes receiver stopped */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400809static void skge_rx_clean(struct skge_port *skge)
810{
811 struct skge_hw *hw = skge->hw;
812 struct skge_ring *ring = &skge->rx_ring;
813 struct skge_element *e;
814
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700815 e = ring->start;
816 do {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400817 struct skge_rx_desc *rd = e->desc;
818 rd->control = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700819 if (e->skb) {
820 pci_unmap_single(hw->pdev,
821 pci_unmap_addr(e, mapaddr),
822 pci_unmap_len(e, maplen),
823 PCI_DMA_FROMDEVICE);
824 dev_kfree_skb(e->skb);
825 e->skb = NULL;
826 }
827 } while ((e = e->next) != ring->start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400828}
829
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700830
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400831/* Allocate buffers for receive ring
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700832 * For receive: to_clean is next received frame.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400833 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -0700834static int skge_rx_fill(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400835{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -0700836 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400837 struct skge_ring *ring = &skge->rx_ring;
838 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400839
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700840 e = ring->start;
841 do {
Stephen Hemminger383181a2005-09-19 15:37:16 -0700842 struct sk_buff *skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400843
Stephen Hemmingerc54f9762006-09-01 15:53:47 -0700844 skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
845 GFP_KERNEL);
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700846 if (!skb)
847 return -ENOMEM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400848
Stephen Hemminger383181a2005-09-19 15:37:16 -0700849 skb_reserve(skb, NET_IP_ALIGN);
850 skge_rx_setup(skge, e, skb, skge->rx_buf_size);
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700851 } while ( (e = e->next) != ring->start);
852
853 ring->to_clean = ring->start;
854 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400855}
856
857static void skge_link_up(struct skge_port *skge)
858{
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700859 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -0700860 LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
861
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400862 netif_carrier_on(skge->netdev);
Stephen Hemminger29b4e882006-03-23 11:07:28 -0800863 netif_wake_queue(skge->netdev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400864
865 if (netif_msg_link(skge))
866 printk(KERN_INFO PFX
867 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
868 skge->netdev->name, skge->speed,
869 skge->duplex == DUPLEX_FULL ? "full" : "half",
870 (skge->flow_control == FLOW_MODE_NONE) ? "none" :
871 (skge->flow_control == FLOW_MODE_LOC_SEND) ? "tx only" :
872 (skge->flow_control == FLOW_MODE_REM_SEND) ? "rx only" :
873 (skge->flow_control == FLOW_MODE_SYMMETRIC) ? "tx and rx" :
874 "unknown");
875}
876
877static void skge_link_down(struct skge_port *skge)
878{
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -0700879 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400880 netif_carrier_off(skge->netdev);
881 netif_stop_queue(skge->netdev);
882
883 if (netif_msg_link(skge))
884 printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
885}
886
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -0700887
888static void xm_link_down(struct skge_hw *hw, int port)
889{
890 struct net_device *dev = hw->dev[port];
891 struct skge_port *skge = netdev_priv(dev);
892 u16 cmd, msk;
893
894 if (hw->phy_type == SK_PHY_XMAC) {
895 msk = xm_read16(hw, port, XM_IMSK);
896 msk |= XM_IS_INP_ASS | XM_IS_LIPA_RC | XM_IS_RX_PAGE | XM_IS_AND;
897 xm_write16(hw, port, XM_IMSK, msk);
898 }
899
900 cmd = xm_read16(hw, port, XM_MMU_CMD);
901 cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
902 xm_write16(hw, port, XM_MMU_CMD, cmd);
903 /* dummy read to ensure writing */
904 (void) xm_read16(hw, port, XM_MMU_CMD);
905
906 if (netif_carrier_ok(dev))
907 skge_link_down(skge);
908}
909
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800910static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400911{
912 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400913
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700914 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemminger07811912006-02-22 10:28:34 -0800915 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400916
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700917 if (hw->phy_type == SK_PHY_XMAC)
918 goto ready;
919
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700920 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800921 if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700922 goto ready;
Stephen Hemminger07811912006-02-22 10:28:34 -0800923 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400924 }
925
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800926 return -ETIMEDOUT;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700927 ready:
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800928 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700929
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800930 return 0;
931}
932
933static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
934{
935 u16 v = 0;
936 if (__xm_phy_read(hw, port, reg, &v))
937 printk(KERN_WARNING PFX "%s: phy read timed out\n",
938 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400939 return v;
940}
941
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800942static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400943{
944 int i;
945
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700946 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400947 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700948 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400949 goto ready;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -0700950 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400951 }
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800952 return -EIO;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400953
954 ready:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700955 xm_write16(hw, port, XM_PHY_DATA, val);
Stephen Hemminger07811912006-02-22 10:28:34 -0800956 for (i = 0; i < PHY_RETRIES; i++) {
957 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
958 return 0;
959 udelay(1);
960 }
961 return -ETIMEDOUT;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400962}
963
964static void genesis_init(struct skge_hw *hw)
965{
966 /* set blink source counter */
967 skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
968 skge_write8(hw, B2_BSC_CTRL, BSC_START);
969
970 /* configure mac arbiter */
971 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
972
973 /* configure mac arbiter timeout values */
974 skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
975 skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
976 skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
977 skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
978
979 skge_write8(hw, B3_MA_RCINI_RX1, 0);
980 skge_write8(hw, B3_MA_RCINI_RX2, 0);
981 skge_write8(hw, B3_MA_RCINI_TX1, 0);
982 skge_write8(hw, B3_MA_RCINI_TX2, 0);
983
984 /* configure packet arbiter timeout */
985 skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
986 skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
987 skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
988 skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
989 skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
990}
991
992static void genesis_reset(struct skge_hw *hw, int port)
993{
Stephen Hemminger45bada62005-06-27 11:33:12 -0700994 const u8 zero[8] = { 0 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400995
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700996 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
997
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400998 /* reset the statistics module */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -0700999 xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
1000 xm_write16(hw, port, XM_IMSK, 0xffff); /* disable XMAC IRQs */
1001 xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
1002 xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
1003 xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001004
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001005 /* disable Broadcom PHY IRQ */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001006 if (hw->phy_type == SK_PHY_BCOM)
1007 xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001008
Stephen Hemminger45bada62005-06-27 11:33:12 -07001009 xm_outhash(hw, port, XM_HSM, zero);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001010}
1011
1012
Stephen Hemminger45bada62005-06-27 11:33:12 -07001013/* Convert mode to MII values */
1014static const u16 phy_pause_map[] = {
1015 [FLOW_MODE_NONE] = 0,
1016 [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
1017 [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
1018 [FLOW_MODE_REM_SEND] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
1019};
1020
1021
1022/* Check status of Broadcom phy link */
1023static void bcom_check_link(struct skge_hw *hw, int port)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001024{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001025 struct net_device *dev = hw->dev[port];
1026 struct skge_port *skge = netdev_priv(dev);
1027 u16 status;
1028
1029 /* read twice because of latch */
1030 (void) xm_phy_read(hw, port, PHY_BCOM_STAT);
1031 status = xm_phy_read(hw, port, PHY_BCOM_STAT);
1032
Stephen Hemminger45bada62005-06-27 11:33:12 -07001033 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001034 xm_link_down(hw, port);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001035 return;
1036 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07001037
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001038 if (skge->autoneg == AUTONEG_ENABLE) {
1039 u16 lpa, aux;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001040
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001041 if (!(status & PHY_ST_AN_OVER))
1042 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001043
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001044 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1045 if (lpa & PHY_B_AN_RF) {
1046 printk(KERN_NOTICE PFX "%s: remote fault\n",
1047 dev->name);
1048 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001049 }
1050
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001051 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
1052
1053 /* Check Duplex mismatch */
1054 switch (aux & PHY_B_AS_AN_RES_MSK) {
1055 case PHY_B_RES_1000FD:
1056 skge->duplex = DUPLEX_FULL;
1057 break;
1058 case PHY_B_RES_1000HD:
1059 skge->duplex = DUPLEX_HALF;
1060 break;
1061 default:
1062 printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
1063 dev->name);
1064 return;
1065 }
1066
1067
1068 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1069 switch (aux & PHY_B_AS_PAUSE_MSK) {
1070 case PHY_B_AS_PAUSE_MSK:
1071 skge->flow_control = FLOW_MODE_SYMMETRIC;
1072 break;
1073 case PHY_B_AS_PRR:
1074 skge->flow_control = FLOW_MODE_REM_SEND;
1075 break;
1076 case PHY_B_AS_PRT:
1077 skge->flow_control = FLOW_MODE_LOC_SEND;
1078 break;
1079 default:
1080 skge->flow_control = FLOW_MODE_NONE;
1081 }
1082 skge->speed = SPEED_1000;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001083 }
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001084
1085 if (!netif_carrier_ok(dev))
1086 genesis_link_up(skge);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001087}
1088
1089/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
1090 * Phy on for 100 or 10Mbit operation
1091 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001092static void bcom_phy_init(struct skge_port *skge)
Stephen Hemminger45bada62005-06-27 11:33:12 -07001093{
1094 struct skge_hw *hw = skge->hw;
1095 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001096 int i;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001097 u16 id1, r, ext, ctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001098
1099 /* magic workaround patterns for Broadcom */
1100 static const struct {
1101 u16 reg;
1102 u16 val;
1103 } A1hack[] = {
1104 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
1105 { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
1106 { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
1107 { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
1108 }, C0hack[] = {
1109 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
1110 { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
1111 };
1112
Stephen Hemminger45bada62005-06-27 11:33:12 -07001113 /* read Id from external PHY (all have the same address) */
1114 id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
1115
1116 /* Optimize MDIO transfer by suppressing preamble. */
1117 r = xm_read16(hw, port, XM_MMU_CMD);
1118 r |= XM_MMU_NO_PRE;
1119 xm_write16(hw, port, XM_MMU_CMD,r);
1120
Stephen Hemminger2c668512005-07-22 16:26:07 -07001121 switch (id1) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001122 case PHY_BCOM_ID1_C0:
1123 /*
1124 * Workaround BCOM Errata for the C0 type.
1125 * Write magic patterns to reserved registers.
1126 */
1127 for (i = 0; i < ARRAY_SIZE(C0hack); i++)
1128 xm_phy_write(hw, port,
1129 C0hack[i].reg, C0hack[i].val);
1130
1131 break;
1132 case PHY_BCOM_ID1_A1:
1133 /*
1134 * Workaround BCOM Errata for the A1 type.
1135 * Write magic patterns to reserved registers.
1136 */
1137 for (i = 0; i < ARRAY_SIZE(A1hack); i++)
1138 xm_phy_write(hw, port,
1139 A1hack[i].reg, A1hack[i].val);
1140 break;
1141 }
1142
1143 /*
1144 * Workaround BCOM Errata (#10523) for all BCom PHYs.
1145 * Disable Power Management after reset.
1146 */
1147 r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
1148 r |= PHY_B_AC_DIS_PM;
1149 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
1150
1151 /* Dummy read */
1152 xm_read16(hw, port, XM_ISRC);
1153
1154 ext = PHY_B_PEC_EN_LTR; /* enable tx led */
1155 ctl = PHY_CT_SP1000; /* always 1000mbit */
1156
1157 if (skge->autoneg == AUTONEG_ENABLE) {
1158 /*
1159 * Workaround BCOM Errata #1 for the C5 type.
1160 * 1000Base-T Link Acquisition Failure in Slave Mode
1161 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
1162 */
1163 u16 adv = PHY_B_1000C_RD;
1164 if (skge->advertising & ADVERTISED_1000baseT_Half)
1165 adv |= PHY_B_1000C_AHD;
1166 if (skge->advertising & ADVERTISED_1000baseT_Full)
1167 adv |= PHY_B_1000C_AFD;
1168 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
1169
1170 ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1171 } else {
1172 if (skge->duplex == DUPLEX_FULL)
1173 ctl |= PHY_CT_DUP_MD;
1174 /* Force to slave */
1175 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
1176 }
1177
1178 /* Set autonegotiation pause parameters */
1179 xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
1180 phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
1181
1182 /* Handle Jumbo frames */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001183 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001184 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1185 PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
1186
1187 ext |= PHY_B_PEC_HIGH_LA;
1188
1189 }
1190
1191 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
1192 xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
1193
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001194 /* Use link status change interrupt */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001195 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001196}
Stephen Hemminger45bada62005-06-27 11:33:12 -07001197
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001198static void xm_phy_init(struct skge_port *skge)
1199{
1200 struct skge_hw *hw = skge->hw;
1201 int port = skge->port;
1202 u16 ctrl = 0;
1203
1204 if (skge->autoneg == AUTONEG_ENABLE) {
1205 if (skge->advertising & ADVERTISED_1000baseT_Half)
1206 ctrl |= PHY_X_AN_HD;
1207 if (skge->advertising & ADVERTISED_1000baseT_Full)
1208 ctrl |= PHY_X_AN_FD;
1209
1210 switch(skge->flow_control) {
1211 case FLOW_MODE_NONE:
1212 ctrl |= PHY_X_P_NO_PAUSE;
1213 break;
1214 case FLOW_MODE_LOC_SEND:
1215 ctrl |= PHY_X_P_ASYM_MD;
1216 break;
1217 case FLOW_MODE_SYMMETRIC:
1218 ctrl |= PHY_X_P_BOTH_MD;
1219 break;
1220 }
1221
1222 xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);
1223
1224 /* Restart Auto-negotiation */
1225 ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
1226 } else {
1227 /* Set DuplexMode in Config register */
1228 if (skge->duplex == DUPLEX_FULL)
1229 ctrl |= PHY_CT_DUP_MD;
1230 /*
1231 * Do NOT enable Auto-negotiation here. This would hold
1232 * the link down because no IDLEs are transmitted
1233 */
1234 }
1235
1236 xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);
1237
1238 /* Poll PHY for status changes */
1239 schedule_delayed_work(&skge->link_thread, LINK_HZ);
1240}
1241
1242static void xm_check_link(struct net_device *dev)
1243{
1244 struct skge_port *skge = netdev_priv(dev);
1245 struct skge_hw *hw = skge->hw;
1246 int port = skge->port;
1247 u16 status;
1248
1249 /* read twice because of latch */
1250 (void) xm_phy_read(hw, port, PHY_XMAC_STAT);
1251 status = xm_phy_read(hw, port, PHY_XMAC_STAT);
1252
1253 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001254 xm_link_down(hw, port);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001255 return;
1256 }
1257
1258 if (skge->autoneg == AUTONEG_ENABLE) {
1259 u16 lpa, res;
1260
1261 if (!(status & PHY_ST_AN_OVER))
1262 return;
1263
1264 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1265 if (lpa & PHY_B_AN_RF) {
1266 printk(KERN_NOTICE PFX "%s: remote fault\n",
1267 dev->name);
1268 return;
1269 }
1270
1271 res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);
1272
1273 /* Check Duplex mismatch */
1274 switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
1275 case PHY_X_RS_FD:
1276 skge->duplex = DUPLEX_FULL;
1277 break;
1278 case PHY_X_RS_HD:
1279 skge->duplex = DUPLEX_HALF;
1280 break;
1281 default:
1282 printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
1283 dev->name);
1284 return;
1285 }
1286
1287 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1288 if (lpa & PHY_X_P_SYM_MD)
1289 skge->flow_control = FLOW_MODE_SYMMETRIC;
1290 else if ((lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
1291 skge->flow_control = FLOW_MODE_REM_SEND;
1292 else if ((lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
1293 skge->flow_control = FLOW_MODE_LOC_SEND;
1294 else
1295 skge->flow_control = FLOW_MODE_NONE;
1296
1297
1298 skge->speed = SPEED_1000;
1299 }
1300
1301 if (!netif_carrier_ok(dev))
1302 genesis_link_up(skge);
1303}
1304
1305/* Poll to check for link coming up.
1306 * Since internal PHY is wired to a level triggered pin, can't
1307 * get an interrupt when carrier is detected.
1308 */
1309static void xm_link_timer(void *arg)
1310{
1311 struct net_device *dev = arg;
1312 struct skge_port *skge = netdev_priv(arg);
1313 struct skge_hw *hw = skge->hw;
1314 int port = skge->port;
1315
1316 if (!netif_running(dev))
1317 return;
1318
1319 if (netif_carrier_ok(dev)) {
1320 xm_read16(hw, port, XM_ISRC);
1321 if (!(xm_read16(hw, port, XM_ISRC) & XM_IS_INP_ASS))
1322 goto nochange;
1323 } else {
1324 if (xm_read32(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
1325 goto nochange;
1326 xm_read16(hw, port, XM_ISRC);
1327 if (xm_read16(hw, port, XM_ISRC) & XM_IS_INP_ASS)
1328 goto nochange;
1329 }
1330
1331 mutex_lock(&hw->phy_mutex);
1332 xm_check_link(dev);
1333 mutex_unlock(&hw->phy_mutex);
1334
1335nochange:
1336 schedule_delayed_work(&skge->link_thread, LINK_HZ);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001337}
1338
1339static void genesis_mac_init(struct skge_hw *hw, int port)
1340{
1341 struct net_device *dev = hw->dev[port];
1342 struct skge_port *skge = netdev_priv(dev);
1343 int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
1344 int i;
1345 u32 r;
1346 const u8 zero[6] = { 0 };
1347
Stephen Hemminger07811912006-02-22 10:28:34 -08001348 for (i = 0; i < 10; i++) {
1349 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
1350 MFF_SET_MAC_RST);
1351 if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
1352 goto reset_ok;
1353 udelay(1);
1354 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001355
Stephen Hemminger07811912006-02-22 10:28:34 -08001356 printk(KERN_WARNING PFX "%s: genesis reset failed\n", dev->name);
1357
1358 reset_ok:
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001359 /* Unreset the XMAC. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001360 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001361
1362 /*
1363 * Perform additional initialization for external PHYs,
1364 * namely for the 1000baseTX cards that use the XMAC's
1365 * GMII mode.
1366 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001367 if (hw->phy_type != SK_PHY_XMAC) {
1368 /* Take external Phy out of reset */
1369 r = skge_read32(hw, B2_GP_IO);
1370 if (port == 0)
1371 r |= GP_DIR_0|GP_IO_0;
1372 else
1373 r |= GP_DIR_2|GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001374
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001375 skge_write32(hw, B2_GP_IO, r);
1376
1377 /* Enable GMII interface */
1378 xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
1379 }
Stephen Hemminger07811912006-02-22 10:28:34 -08001380
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001381
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001382 switch(hw->phy_type) {
1383 case SK_PHY_XMAC:
1384 xm_phy_init(skge);
1385 break;
1386 case SK_PHY_BCOM:
1387 bcom_phy_init(skge);
1388 bcom_check_link(hw, port);
1389 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001390
Stephen Hemminger45bada62005-06-27 11:33:12 -07001391 /* Set Station Address */
1392 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001393
Stephen Hemminger45bada62005-06-27 11:33:12 -07001394 /* We don't use match addresses so clear */
1395 for (i = 1; i < 16; i++)
1396 xm_outaddr(hw, port, XM_EXM(i), zero);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001397
Stephen Hemminger07811912006-02-22 10:28:34 -08001398 /* Clear MIB counters */
1399 xm_write16(hw, port, XM_STAT_CMD,
1400 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1401 /* Clear two times according to Errata #3 */
1402 xm_write16(hw, port, XM_STAT_CMD,
1403 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1404
Stephen Hemminger45bada62005-06-27 11:33:12 -07001405 /* configure Rx High Water Mark (XM_RX_HI_WM) */
1406 xm_write16(hw, port, XM_RX_HI_WM, 1450);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001407
1408 /* We don't need the FCS appended to the packet. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001409 r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
1410 if (jumbo)
1411 r |= XM_RX_BIG_PK_OK;
1412
1413 if (skge->duplex == DUPLEX_HALF) {
1414 /*
1415 * If in manual half duplex mode the other side might be in
1416 * full duplex mode, so ignore if a carrier extension is not seen
1417 * on frames received
1418 */
1419 r |= XM_RX_DIS_CEXT;
1420 }
1421 xm_write16(hw, port, XM_RX_CMD, r);
1422
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001423
1424 /* We want short frames padded to 60 bytes. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001425 xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
1426
1427 /*
1428 * Bump up the transmit threshold. This helps hold off transmit
1429 * underruns when we're blasting traffic from both ports at once.
1430 */
1431 xm_write16(hw, port, XM_TX_THR, 512);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001432
1433 /*
1434 * Enable the reception of all error frames. This is is
1435 * a necessary evil due to the design of the XMAC. The
1436 * XMAC's receive FIFO is only 8K in size, however jumbo
1437 * frames can be up to 9000 bytes in length. When bad
1438 * frame filtering is enabled, the XMAC's RX FIFO operates
1439 * in 'store and forward' mode. For this to work, the
1440 * entire frame has to fit into the FIFO, but that means
1441 * that jumbo frames larger than 8192 bytes will be
1442 * truncated. Disabling all bad frame filtering causes
1443 * the RX FIFO to operate in streaming mode, in which
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001444 * case the XMAC will start transferring frames out of the
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001445 * RX FIFO as soon as the FIFO threshold is reached.
1446 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001447 xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001448
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001449
1450 /*
Stephen Hemminger45bada62005-06-27 11:33:12 -07001451 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
1452 * - Enable all bits excepting 'Octets Rx OK Low CntOv'
1453 * and 'Octets Rx OK Hi Cnt Ov'.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001454 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001455 xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
1456
1457 /*
1458 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
1459 * - Enable all bits excepting 'Octets Tx OK Low CntOv'
1460 * and 'Octets Tx OK Hi Cnt Ov'.
1461 */
1462 xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001463
1464 /* Configure MAC arbiter */
1465 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1466
1467 /* configure timeout values */
1468 skge_write8(hw, B3_MA_TOINI_RX1, 72);
1469 skge_write8(hw, B3_MA_TOINI_RX2, 72);
1470 skge_write8(hw, B3_MA_TOINI_TX1, 72);
1471 skge_write8(hw, B3_MA_TOINI_TX2, 72);
1472
1473 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1474 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1475 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1476 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1477
1478 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001479 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
1480 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
1481 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001482
1483 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001484 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
1485 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
1486 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001487
Stephen Hemminger45bada62005-06-27 11:33:12 -07001488 if (jumbo) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001489 /* Enable frame flushing if jumbo frames used */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001490 skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001491 } else {
1492 /* enable timeout timers if normal frames */
1493 skge_write16(hw, B3_PA_CTRL,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001494 (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001495 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001496}
1497
1498static void genesis_stop(struct skge_port *skge)
1499{
1500 struct skge_hw *hw = skge->hw;
1501 int port = skge->port;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001502 u32 reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001503
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001504 genesis_reset(hw, port);
1505
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001506 /* Clear Tx packet arbiter timeout IRQ */
1507 skge_write16(hw, B3_PA_CTRL,
1508 port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
1509
1510 /*
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001511 * If the transfer sticks at the MAC the STOP command will not
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001512 * terminate if we don't flush the XMAC's transmit FIFO !
1513 */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001514 xm_write32(hw, port, XM_MODE,
1515 xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001516
1517
1518 /* Reset the MAC */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001519 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001520
1521 /* For external PHYs there must be special handling */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001522 if (hw->phy_type != SK_PHY_XMAC) {
1523 reg = skge_read32(hw, B2_GP_IO);
1524 if (port == 0) {
1525 reg |= GP_DIR_0;
1526 reg &= ~GP_IO_0;
1527 } else {
1528 reg |= GP_DIR_2;
1529 reg &= ~GP_IO_2;
1530 }
1531 skge_write32(hw, B2_GP_IO, reg);
1532 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001533 }
1534
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001535 xm_write16(hw, port, XM_MMU_CMD,
1536 xm_read16(hw, port, XM_MMU_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001537 & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
1538
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001539 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001540}
1541
1542
1543static void genesis_get_stats(struct skge_port *skge, u64 *data)
1544{
1545 struct skge_hw *hw = skge->hw;
1546 int port = skge->port;
1547 int i;
1548 unsigned long timeout = jiffies + HZ;
1549
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001550 xm_write16(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001551 XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
1552
1553 /* wait for update to complete */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001554 while (xm_read16(hw, port, XM_STAT_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001555 & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
1556 if (time_after(jiffies, timeout))
1557 break;
1558 udelay(10);
1559 }
1560
1561 /* special case for 64 bit octet counter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001562 data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
1563 | xm_read32(hw, port, XM_TXO_OK_LO);
1564 data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
1565 | xm_read32(hw, port, XM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001566
1567 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001568 data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001569}
1570
1571static void genesis_mac_intr(struct skge_hw *hw, int port)
1572{
1573 struct skge_port *skge = netdev_priv(hw->dev[port]);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001574 u16 status = xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001575
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001576 if (netif_msg_intr(skge))
1577 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
1578 skge->netdev->name, status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001579
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001580 if (hw->phy_type == SK_PHY_XMAC &&
1581 (status & (XM_IS_INP_ASS | XM_IS_LIPA_RC)))
1582 xm_link_down(hw, port);
1583
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001584 if (status & XM_IS_TXF_UR) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001585 xm_write32(hw, port, XM_MODE, XM_MD_FTF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001586 ++skge->net_stats.tx_fifo_errors;
1587 }
1588 if (status & XM_IS_RXF_OV) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001589 xm_write32(hw, port, XM_MODE, XM_MD_FRF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001590 ++skge->net_stats.rx_fifo_errors;
1591 }
1592}
1593
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001594static void genesis_link_up(struct skge_port *skge)
1595{
1596 struct skge_hw *hw = skge->hw;
1597 int port = skge->port;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001598 u16 cmd, msk;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001599 u32 mode;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001600
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001601 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001602
1603 /*
1604 * enabling pause frame reception is required for 1000BT
1605 * because the XMAC is not reset if the link is going down
1606 */
1607 if (skge->flow_control == FLOW_MODE_NONE ||
1608 skge->flow_control == FLOW_MODE_LOC_SEND)
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001609 /* Disable Pause Frame Reception */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001610 cmd |= XM_MMU_IGN_PF;
1611 else
1612 /* Enable Pause Frame Reception */
1613 cmd &= ~XM_MMU_IGN_PF;
1614
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001615 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001616
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001617 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001618 if (skge->flow_control == FLOW_MODE_SYMMETRIC ||
1619 skge->flow_control == FLOW_MODE_LOC_SEND) {
1620 /*
1621 * Configure Pause Frame Generation
1622 * Use internal and external Pause Frame Generation.
1623 * Sending pause frames is edge triggered.
1624 * Send a Pause frame with the maximum pause time if
1625 * internal oder external FIFO full condition occurs.
1626 * Send a zero pause time frame to re-start transmission.
1627 */
1628 /* XM_PAUSE_DA = '010000C28001' (default) */
1629 /* XM_MAC_PTIME = 0xffff (maximum) */
1630 /* remember this value is defined in big endian (!) */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001631 xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001632
1633 mode |= XM_PAUSE_MODE;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001634 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001635 } else {
1636 /*
1637 * disable pause frame generation is required for 1000BT
1638 * because the XMAC is not reset if the link is going down
1639 */
1640 /* Disable Pause Mode in Mode Register */
1641 mode &= ~XM_PAUSE_MODE;
1642
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001643 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001644 }
1645
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001646 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001647 msk = XM_DEF_MSK;
1648 if (hw->phy_type != SK_PHY_XMAC)
1649 msk |= XM_IS_INP_ASS; /* disable GP0 interrupt bit */
1650
1651 xm_write16(hw, port, XM_IMSK, msk);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001652 xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001653
1654 /* get MMU Command Reg. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001655 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001656 if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001657 cmd |= XM_MMU_GMII_FD;
1658
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001659 /*
1660 * Workaround BCOM Errata (#10523) for all BCom Phys
1661 * Enable Power Management after link up
1662 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001663 if (hw->phy_type == SK_PHY_BCOM) {
1664 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1665 xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
1666 & ~PHY_B_AC_DIS_PM);
1667 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
1668 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001669
1670 /* enable Rx/Tx */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001671 xm_write16(hw, port, XM_MMU_CMD,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001672 cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1673 skge_link_up(skge);
1674}
1675
1676
Stephen Hemminger45bada62005-06-27 11:33:12 -07001677static inline void bcom_phy_intr(struct skge_port *skge)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001678{
1679 struct skge_hw *hw = skge->hw;
1680 int port = skge->port;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001681 u16 isrc;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001682
Stephen Hemminger45bada62005-06-27 11:33:12 -07001683 isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001684 if (netif_msg_intr(skge))
1685 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
1686 skge->netdev->name, isrc);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001687
1688 if (isrc & PHY_B_IS_PSE)
1689 printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
1690 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001691
1692 /* Workaround BCom Errata:
1693 * enable and disable loopback mode if "NO HCD" occurs.
1694 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001695 if (isrc & PHY_B_IS_NO_HDCL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001696 u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
1697 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001698 ctrl | PHY_CT_LOOP);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001699 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001700 ctrl & ~PHY_CT_LOOP);
1701 }
1702
Stephen Hemminger45bada62005-06-27 11:33:12 -07001703 if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
1704 bcom_check_link(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001705
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001706}
1707
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001708static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
1709{
1710 int i;
1711
1712 gma_write16(hw, port, GM_SMI_DATA, val);
1713 gma_write16(hw, port, GM_SMI_CTRL,
1714 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
1715 for (i = 0; i < PHY_RETRIES; i++) {
1716 udelay(1);
1717
1718 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
1719 return 0;
1720 }
1721
1722 printk(KERN_WARNING PFX "%s: phy write timeout\n",
1723 hw->dev[port]->name);
1724 return -EIO;
1725}
1726
1727static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
1728{
1729 int i;
1730
1731 gma_write16(hw, port, GM_SMI_CTRL,
1732 GM_SMI_CT_PHY_AD(hw->phy_addr)
1733 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
1734
1735 for (i = 0; i < PHY_RETRIES; i++) {
1736 udelay(1);
1737 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
1738 goto ready;
1739 }
1740
1741 return -ETIMEDOUT;
1742 ready:
1743 *val = gma_read16(hw, port, GM_SMI_DATA);
1744 return 0;
1745}
1746
1747static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
1748{
1749 u16 v = 0;
1750 if (__gm_phy_read(hw, port, reg, &v))
1751 printk(KERN_WARNING PFX "%s: phy read timeout\n",
1752 hw->dev[port]->name);
1753 return v;
1754}
1755
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001756/* Marvell Phy Initialization */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001757static void yukon_init(struct skge_hw *hw, int port)
1758{
1759 struct skge_port *skge = netdev_priv(hw->dev[port]);
1760 u16 ctrl, ct1000, adv;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001761
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001762 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001763 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001764
1765 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
1766 PHY_M_EC_MAC_S_MSK);
1767 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
1768
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001769 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001770
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001771 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001772 }
1773
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001774 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001775 if (skge->autoneg == AUTONEG_DISABLE)
1776 ctrl &= ~PHY_CT_ANE;
1777
1778 ctrl |= PHY_CT_RESET;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001779 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001780
1781 ctrl = 0;
1782 ct1000 = 0;
Stephen Hemmingerb18f2092005-06-27 11:33:08 -07001783 adv = PHY_AN_CSMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001784
1785 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001786 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001787 if (skge->advertising & ADVERTISED_1000baseT_Full)
1788 ct1000 |= PHY_M_1000C_AFD;
1789 if (skge->advertising & ADVERTISED_1000baseT_Half)
1790 ct1000 |= PHY_M_1000C_AHD;
1791 if (skge->advertising & ADVERTISED_100baseT_Full)
1792 adv |= PHY_M_AN_100_FD;
1793 if (skge->advertising & ADVERTISED_100baseT_Half)
1794 adv |= PHY_M_AN_100_HD;
1795 if (skge->advertising & ADVERTISED_10baseT_Full)
1796 adv |= PHY_M_AN_10_FD;
1797 if (skge->advertising & ADVERTISED_10baseT_Half)
1798 adv |= PHY_M_AN_10_HD;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001799 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001800 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
1801
Stephen Hemminger45bada62005-06-27 11:33:12 -07001802 /* Set Flow-control capabilities */
1803 adv |= phy_pause_map[skge->flow_control];
1804
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001805 /* Restart Auto-negotiation */
1806 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1807 } else {
1808 /* forced speed/duplex settings */
1809 ct1000 = PHY_M_1000C_MSE;
1810
1811 if (skge->duplex == DUPLEX_FULL)
1812 ctrl |= PHY_CT_DUP_MD;
1813
1814 switch (skge->speed) {
1815 case SPEED_1000:
1816 ctrl |= PHY_CT_SP1000;
1817 break;
1818 case SPEED_100:
1819 ctrl |= PHY_CT_SP100;
1820 break;
1821 }
1822
1823 ctrl |= PHY_CT_RESET;
1824 }
1825
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001826 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001827
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001828 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
1829 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001830
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001831 /* Enable phy interrupt on autonegotiation complete (or link up) */
1832 if (skge->autoneg == AUTONEG_ENABLE)
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001833 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001834 else
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001835 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001836}
1837
1838static void yukon_reset(struct skge_hw *hw, int port)
1839{
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001840 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
1841 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
1842 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
1843 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
1844 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001845
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001846 gma_write16(hw, port, GM_RX_CTRL,
1847 gma_read16(hw, port, GM_RX_CTRL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001848 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
1849}
1850
Stephen Hemmingerc8868612005-09-23 09:08:30 -07001851/* Apparently, early versions of Yukon-Lite had wrong chip_id? */
1852static int is_yukon_lite_a0(struct skge_hw *hw)
1853{
1854 u32 reg;
1855 int ret;
1856
1857 if (hw->chip_id != CHIP_ID_YUKON)
1858 return 0;
1859
1860 reg = skge_read32(hw, B2_FAR);
1861 skge_write8(hw, B2_FAR + 3, 0xff);
1862 ret = (skge_read8(hw, B2_FAR + 3) != 0);
1863 skge_write32(hw, B2_FAR, reg);
1864 return ret;
1865}
1866
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001867static void yukon_mac_init(struct skge_hw *hw, int port)
1868{
1869 struct skge_port *skge = netdev_priv(hw->dev[port]);
1870 int i;
1871 u32 reg;
1872 const u8 *addr = hw->dev[port]->dev_addr;
1873
1874 /* WA code for COMA mode -- set PHY reset */
1875 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001876 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
1877 reg = skge_read32(hw, B2_GP_IO);
1878 reg |= GP_DIR_9 | GP_IO_9;
1879 skge_write32(hw, B2_GP_IO, reg);
1880 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001881
1882 /* hard reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001883 skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1884 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001885
1886 /* WA code for COMA mode -- clear PHY reset */
1887 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001888 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
1889 reg = skge_read32(hw, B2_GP_IO);
1890 reg |= GP_DIR_9;
1891 reg &= ~GP_IO_9;
1892 skge_write32(hw, B2_GP_IO, reg);
1893 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001894
1895 /* Set hardware config mode */
1896 reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
1897 GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001898 reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001899
1900 /* Clear GMC reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001901 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
1902 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
1903 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08001904
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001905 if (skge->autoneg == AUTONEG_DISABLE) {
1906 reg = GM_GPCR_AU_ALL_DIS;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001907 gma_write16(hw, port, GM_GP_CTRL,
1908 gma_read16(hw, port, GM_GP_CTRL) | reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001909
1910 switch (skge->speed) {
1911 case SPEED_1000:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08001912 reg &= ~GM_GPCR_SPEED_100;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001913 reg |= GM_GPCR_SPEED_1000;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08001914 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001915 case SPEED_100:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08001916 reg &= ~GM_GPCR_SPEED_1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001917 reg |= GM_GPCR_SPEED_100;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08001918 break;
1919 case SPEED_10:
1920 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
1921 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001922 }
1923
1924 if (skge->duplex == DUPLEX_FULL)
1925 reg |= GM_GPCR_DUP_FULL;
1926 } else
1927 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08001928
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001929 switch (skge->flow_control) {
1930 case FLOW_MODE_NONE:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001931 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001932 reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
1933 break;
1934 case FLOW_MODE_LOC_SEND:
1935 /* disable Rx flow-control */
1936 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
1937 }
1938
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001939 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001940 skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001941
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001942 yukon_init(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001943
1944 /* MIB clear */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001945 reg = gma_read16(hw, port, GM_PHY_ADDR);
1946 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001947
1948 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001949 gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
1950 gma_write16(hw, port, GM_PHY_ADDR, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001951
1952 /* transmit control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001953 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001954
1955 /* receive control reg: unicast + multicast + no FCS */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001956 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001957 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
1958
1959 /* transmit flow control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001960 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001961
1962 /* transmit parameter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001963 gma_write16(hw, port, GM_TX_PARAM,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001964 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
1965 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
1966 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
1967
1968 /* serial mode register */
1969 reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
1970 if (hw->dev[port]->mtu > 1500)
1971 reg |= GM_SMOD_JUMBO_ENA;
1972
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001973 gma_write16(hw, port, GM_SERIAL_MODE, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001974
1975 /* physical address: used for pause frames */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001976 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001977 /* virtual address for data */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001978 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001979
1980 /* enable interrupt mask for counter overflows */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001981 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
1982 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
1983 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001984
1985 /* Initialize Mac Fifo */
1986
1987 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001988 skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001989 reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07001990
1991 /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
1992 if (is_yukon_lite_a0(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001993 reg &= ~GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07001994
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001995 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
1996 skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
Stephen Hemmingerc5923082005-08-16 14:01:02 -07001997 /*
1998 * because Pause Packet Truncation in GMAC is not working
1999 * we have to increase the Flush Threshold to 64 bytes
2000 * in order to flush pause packets in Rx FIFO on Yukon-1
2001 */
2002 skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002003
2004 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002005 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
2006 skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002007}
2008
Stephen Hemminger355ec572005-11-08 10:33:43 -08002009/* Go into power down mode */
2010static void yukon_suspend(struct skge_hw *hw, int port)
2011{
2012 u16 ctrl;
2013
2014 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2015 ctrl |= PHY_M_PC_POL_R_DIS;
2016 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
2017
2018 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2019 ctrl |= PHY_CT_RESET;
2020 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2021
2022 /* switch IEEE compatible power down mode on */
2023 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2024 ctrl |= PHY_CT_PDOWN;
2025 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2026}
2027
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002028static void yukon_stop(struct skge_port *skge)
2029{
2030 struct skge_hw *hw = skge->hw;
2031 int port = skge->port;
2032
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002033 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
2034 yukon_reset(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002035
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002036 gma_write16(hw, port, GM_GP_CTRL,
2037 gma_read16(hw, port, GM_GP_CTRL)
Stephen Hemminger0eedf4a2005-07-22 16:26:04 -07002038 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002039 gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002040
Stephen Hemminger355ec572005-11-08 10:33:43 -08002041 yukon_suspend(hw, port);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002042
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002043 /* set GPHY Control reset */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002044 skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2045 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002046}
2047
2048static void yukon_get_stats(struct skge_port *skge, u64 *data)
2049{
2050 struct skge_hw *hw = skge->hw;
2051 int port = skge->port;
2052 int i;
2053
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002054 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
2055 | gma_read32(hw, port, GM_TXO_OK_LO);
2056 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
2057 | gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002058
2059 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002060 data[i] = gma_read32(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002061 skge_stats[i].gma_offset);
2062}
2063
2064static void yukon_mac_intr(struct skge_hw *hw, int port)
2065{
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002066 struct net_device *dev = hw->dev[port];
2067 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002068 u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002069
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002070 if (netif_msg_intr(skge))
2071 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
2072 dev->name, status);
2073
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002074 if (status & GM_IS_RX_FF_OR) {
2075 ++skge->net_stats.rx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002076 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002077 }
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002078
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002079 if (status & GM_IS_TX_FF_UR) {
2080 ++skge->net_stats.tx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002081 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002082 }
2083
2084}
2085
2086static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
2087{
Stephen Hemminger95566062005-06-27 11:33:02 -07002088 switch (aux & PHY_M_PS_SPEED_MSK) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002089 case PHY_M_PS_SPEED_1000:
2090 return SPEED_1000;
2091 case PHY_M_PS_SPEED_100:
2092 return SPEED_100;
2093 default:
2094 return SPEED_10;
2095 }
2096}
2097
2098static void yukon_link_up(struct skge_port *skge)
2099{
2100 struct skge_hw *hw = skge->hw;
2101 int port = skge->port;
2102 u16 reg;
2103
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002104 /* Enable Transmit FIFO Underrun */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002105 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002106
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002107 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002108 if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
2109 reg |= GM_GPCR_DUP_FULL;
2110
2111 /* enable Rx/Tx */
2112 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002113 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002114
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002115 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002116 skge_link_up(skge);
2117}
2118
2119static void yukon_link_down(struct skge_port *skge)
2120{
2121 struct skge_hw *hw = skge->hw;
2122 int port = skge->port;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002123 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002124
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002125 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002126
2127 ctrl = gma_read16(hw, port, GM_GP_CTRL);
2128 ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2129 gma_write16(hw, port, GM_GP_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002130
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002131 if (skge->flow_control == FLOW_MODE_REM_SEND) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002132 /* restore Asymmetric Pause bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002133 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
2134 gm_phy_read(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002135 PHY_MARV_AUNE_ADV)
2136 | PHY_M_AN_ASP);
2137
2138 }
2139
2140 yukon_reset(hw, port);
2141 skge_link_down(skge);
2142
2143 yukon_init(hw, port);
2144}
2145
2146static void yukon_phy_intr(struct skge_port *skge)
2147{
2148 struct skge_hw *hw = skge->hw;
2149 int port = skge->port;
2150 const char *reason = NULL;
2151 u16 istatus, phystat;
2152
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002153 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2154 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002155
2156 if (netif_msg_intr(skge))
2157 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
2158 skge->netdev->name, istatus, phystat);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002159
2160 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002161 if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002162 & PHY_M_AN_RF) {
2163 reason = "remote fault";
2164 goto failed;
2165 }
2166
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002167 if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002168 reason = "master/slave fault";
2169 goto failed;
2170 }
2171
2172 if (!(phystat & PHY_M_PS_SPDUP_RES)) {
2173 reason = "speed/duplex";
2174 goto failed;
2175 }
2176
2177 skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
2178 ? DUPLEX_FULL : DUPLEX_HALF;
2179 skge->speed = yukon_speed(hw, phystat);
2180
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002181 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
2182 switch (phystat & PHY_M_PS_PAUSE_MSK) {
2183 case PHY_M_PS_PAUSE_MSK:
2184 skge->flow_control = FLOW_MODE_SYMMETRIC;
2185 break;
2186 case PHY_M_PS_RX_P_EN:
2187 skge->flow_control = FLOW_MODE_REM_SEND;
2188 break;
2189 case PHY_M_PS_TX_P_EN:
2190 skge->flow_control = FLOW_MODE_LOC_SEND;
2191 break;
2192 default:
2193 skge->flow_control = FLOW_MODE_NONE;
2194 }
2195
2196 if (skge->flow_control == FLOW_MODE_NONE ||
2197 (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002198 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002199 else
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002200 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002201 yukon_link_up(skge);
2202 return;
2203 }
2204
2205 if (istatus & PHY_M_IS_LSP_CHANGE)
2206 skge->speed = yukon_speed(hw, phystat);
2207
2208 if (istatus & PHY_M_IS_DUP_CHANGE)
2209 skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2210 if (istatus & PHY_M_IS_LST_CHANGE) {
2211 if (phystat & PHY_M_PS_LINK_UP)
2212 yukon_link_up(skge);
2213 else
2214 yukon_link_down(skge);
2215 }
2216 return;
2217 failed:
2218 printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
2219 skge->netdev->name, reason);
2220
2221 /* XXX restart autonegotiation? */
2222}
2223
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002224static void skge_phy_reset(struct skge_port *skge)
2225{
2226 struct skge_hw *hw = skge->hw;
2227 int port = skge->port;
2228
2229 netif_stop_queue(skge->netdev);
2230 netif_carrier_off(skge->netdev);
2231
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002232 mutex_lock(&hw->phy_mutex);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002233 if (hw->chip_id == CHIP_ID_GENESIS) {
2234 genesis_reset(hw, port);
2235 genesis_mac_init(hw, port);
2236 } else {
2237 yukon_reset(hw, port);
2238 yukon_init(hw, port);
2239 }
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002240 mutex_unlock(&hw->phy_mutex);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002241}
2242
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002243/* Basic MII support */
2244static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2245{
2246 struct mii_ioctl_data *data = if_mii(ifr);
2247 struct skge_port *skge = netdev_priv(dev);
2248 struct skge_hw *hw = skge->hw;
2249 int err = -EOPNOTSUPP;
2250
2251 if (!netif_running(dev))
2252 return -ENODEV; /* Phy still in reset */
2253
2254 switch(cmd) {
2255 case SIOCGMIIPHY:
2256 data->phy_id = hw->phy_addr;
2257
2258 /* fallthru */
2259 case SIOCGMIIREG: {
2260 u16 val = 0;
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002261 mutex_lock(&hw->phy_mutex);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002262 if (hw->chip_id == CHIP_ID_GENESIS)
2263 err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2264 else
2265 err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002266 mutex_unlock(&hw->phy_mutex);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002267 data->val_out = val;
2268 break;
2269 }
2270
2271 case SIOCSMIIREG:
2272 if (!capable(CAP_NET_ADMIN))
2273 return -EPERM;
2274
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002275 mutex_lock(&hw->phy_mutex);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002276 if (hw->chip_id == CHIP_ID_GENESIS)
2277 err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2278 data->val_in);
2279 else
2280 err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2281 data->val_in);
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002282 mutex_unlock(&hw->phy_mutex);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002283 break;
2284 }
2285 return err;
2286}
2287
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002288static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
2289{
2290 u32 end;
2291
2292 start /= 8;
2293 len /= 8;
2294 end = start + len - 1;
2295
2296 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
2297 skge_write32(hw, RB_ADDR(q, RB_START), start);
2298 skge_write32(hw, RB_ADDR(q, RB_WP), start);
2299 skge_write32(hw, RB_ADDR(q, RB_RP), start);
2300 skge_write32(hw, RB_ADDR(q, RB_END), end);
2301
2302 if (q == Q_R1 || q == Q_R2) {
2303 /* Set thresholds on receive queue's */
2304 skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
2305 start + (2*len)/3);
2306 skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
2307 start + (len/3));
2308 } else {
2309 /* Enable store & forward on Tx queue's because
2310 * Tx FIFO is only 4K on Genesis and 1K on Yukon
2311 */
2312 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
2313 }
2314
2315 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
2316}
2317
2318/* Setup Bus Memory Interface */
2319static void skge_qset(struct skge_port *skge, u16 q,
2320 const struct skge_element *e)
2321{
2322 struct skge_hw *hw = skge->hw;
2323 u32 watermark = 0x600;
2324 u64 base = skge->dma + (e->desc - skge->mem);
2325
2326 /* optimization to reduce window on 32bit/33mhz */
2327 if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
2328 watermark /= 2;
2329
2330 skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
2331 skge_write32(hw, Q_ADDR(q, Q_F), watermark);
2332 skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
2333 skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
2334}
2335
2336static int skge_up(struct net_device *dev)
2337{
2338 struct skge_port *skge = netdev_priv(dev);
2339 struct skge_hw *hw = skge->hw;
2340 int port = skge->port;
2341 u32 chunk, ram_addr;
2342 size_t rx_size, tx_size;
2343 int err;
2344
2345 if (netif_msg_ifup(skge))
2346 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
2347
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002348 if (dev->mtu > RX_BUF_SIZE)
Stephen Hemminger901ccefb2006-03-23 11:07:23 -08002349 skge->rx_buf_size = dev->mtu + ETH_HLEN;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002350 else
2351 skge->rx_buf_size = RX_BUF_SIZE;
2352
2353
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002354 rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
2355 tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
2356 skge->mem_size = tx_size + rx_size;
2357 skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
2358 if (!skge->mem)
2359 return -ENOMEM;
2360
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002361 BUG_ON(skge->dma & 7);
2362
2363 if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
2364 printk(KERN_ERR PFX "pci_alloc_consistent region crosses 4G boundary\n");
2365 err = -EINVAL;
2366 goto free_pci_mem;
2367 }
2368
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002369 memset(skge->mem, 0, skge->mem_size);
2370
Stephen Hemminger203babb2006-03-21 10:57:05 -08002371 err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
2372 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002373 goto free_pci_mem;
2374
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002375 err = skge_rx_fill(dev);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002376 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002377 goto free_rx_ring;
2378
Stephen Hemminger203babb2006-03-21 10:57:05 -08002379 err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
2380 skge->dma + rx_size);
2381 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002382 goto free_rx_ring;
2383
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002384 /* Initialize MAC */
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002385 mutex_lock(&hw->phy_mutex);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002386 if (hw->chip_id == CHIP_ID_GENESIS)
2387 genesis_mac_init(hw, port);
2388 else
2389 yukon_mac_init(hw, port);
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07002390 mutex_unlock(&hw->phy_mutex);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002391
2392 /* Configure RAMbuffers */
Stephen Hemminger981d0372005-06-27 11:33:06 -07002393 chunk = hw->ram_size / ((hw->ports + 1)*2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002394 ram_addr = hw->ram_offset + 2 * chunk * port;
2395
2396 skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
2397 skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
2398
2399 BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
2400 skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
2401 skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
2402
2403 /* Start receiver BMU */
2404 wmb();
2405 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002406 skge_led(skge, LED_MODE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002407
Edgar E. Iglesias239e44e2006-08-14 23:00:24 -07002408 netif_poll_enable(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002409 return 0;
2410
2411 free_rx_ring:
2412 skge_rx_clean(skge);
2413 kfree(skge->rx_ring.start);
2414 free_pci_mem:
2415 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002416 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002417
2418 return err;
2419}
2420
2421static int skge_down(struct net_device *dev)
2422{
2423 struct skge_port *skge = netdev_priv(dev);
2424 struct skge_hw *hw = skge->hw;
2425 int port = skge->port;
2426
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002427 if (skge->mem == NULL)
2428 return 0;
2429
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002430 if (netif_msg_ifdown(skge))
2431 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
2432
2433 netif_stop_queue(dev);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07002434 if (hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC)
2435 cancel_rearming_delayed_work(&skge->link_thread);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002436
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002437 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
2438 if (hw->chip_id == CHIP_ID_GENESIS)
2439 genesis_stop(skge);
2440 else
2441 yukon_stop(skge);
2442
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002443 /* Stop transmitter */
2444 skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
2445 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2446 RB_RST_SET|RB_DIS_OP_MD);
2447
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002448
2449 /* Disable Force Sync bit and Enable Alloc bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002450 skge_write8(hw, SK_REG(port, TXA_CTRL),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002451 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2452
2453 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002454 skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2455 skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002456
2457 /* Reset PCI FIFO */
2458 skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
2459 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2460
2461 /* Reset the RAM Buffer async Tx queue */
2462 skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
2463 /* stop receiver */
2464 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
2465 skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
2466 RB_RST_SET|RB_DIS_OP_MD);
2467 skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
2468
2469 if (hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002470 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
2471 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002472 } else {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002473 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2474 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002475 }
2476
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002477 skge_led(skge, LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002478
Edgar E. Iglesias239e44e2006-08-14 23:00:24 -07002479 netif_poll_disable(dev);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002480 skge_tx_clean(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002481 skge_rx_clean(skge);
2482
2483 kfree(skge->rx_ring.start);
2484 kfree(skge->tx_ring.start);
2485 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002486 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002487 return 0;
2488}
2489
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002490static inline int skge_avail(const struct skge_ring *ring)
2491{
2492 return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
2493 + (ring->to_clean - ring->to_use) - 1;
2494}
2495
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002496static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
2497{
2498 struct skge_port *skge = netdev_priv(dev);
2499 struct skge_hw *hw = skge->hw;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002500 struct skge_element *e;
2501 struct skge_tx_desc *td;
2502 int i;
2503 u32 control, len;
2504 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002505
Herbert Xu5b057c62006-06-23 02:06:41 -07002506 if (skb_padto(skb, ETH_ZLEN))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002507 return NETDEV_TX_OK;
2508
Stephen Hemminger513f5332006-09-01 15:53:49 -07002509 if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002510 return NETDEV_TX_BUSY;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002511
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002512 e = skge->tx_ring.to_use;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002513 td = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002514 BUG_ON(td->control & BMU_OWN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002515 e->skb = skb;
2516 len = skb_headlen(skb);
2517 map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
2518 pci_unmap_addr_set(e, mapaddr, map);
2519 pci_unmap_len_set(e, maplen, len);
2520
2521 td->dma_lo = map;
2522 td->dma_hi = map >> 32;
2523
Patrick McHardy84fa7932006-08-29 16:44:56 -07002524 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002525 int offset = skb->h.raw - skb->data;
2526
2527 /* This seems backwards, but it is what the sk98lin
2528 * does. Looks like hardware is wrong?
2529 */
Jeff Garzikea182d42005-12-01 04:31:32 -05002530 if (skb->h.ipiph->protocol == IPPROTO_UDP
Stephen Hemminger981d0372005-06-27 11:33:06 -07002531 && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002532 control = BMU_TCP_CHECK;
2533 else
2534 control = BMU_UDP_CHECK;
2535
2536 td->csum_offs = 0;
2537 td->csum_start = offset;
2538 td->csum_write = offset + skb->csum;
2539 } else
2540 control = BMU_CHECK;
2541
2542 if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
2543 control |= BMU_EOF| BMU_IRQ_EOF;
2544 else {
2545 struct skge_tx_desc *tf = td;
2546
2547 control |= BMU_STFWD;
2548 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2549 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2550
2551 map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
2552 frag->size, PCI_DMA_TODEVICE);
2553
2554 e = e->next;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002555 e->skb = skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002556 tf = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002557 BUG_ON(tf->control & BMU_OWN);
2558
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002559 tf->dma_lo = map;
2560 tf->dma_hi = (u64) map >> 32;
2561 pci_unmap_addr_set(e, mapaddr, map);
2562 pci_unmap_len_set(e, maplen, frag->size);
2563
2564 tf->control = BMU_OWN | BMU_SW | control | frag->size;
2565 }
2566 tf->control |= BMU_EOF | BMU_IRQ_EOF;
2567 }
2568 /* Make sure all the descriptors written */
2569 wmb();
2570 td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
2571 wmb();
2572
2573 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
2574
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002575 if (unlikely(netif_msg_tx_queued(skge)))
Al Viro0b2d7fe2005-04-03 09:15:52 +01002576 printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002577 dev->name, e - skge->tx_ring.start, skb->len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002578
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002579 skge->tx_ring.to_use = e->next;
Stephen Hemminger9db96472006-06-06 10:11:12 -07002580 if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002581 pr_debug("%s: transmit queue full\n", dev->name);
2582 netif_stop_queue(dev);
2583 }
2584
Stephen Hemmingerc68ce712006-03-21 10:57:04 -08002585 dev->trans_start = jiffies;
2586
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002587 return NETDEV_TX_OK;
2588}
2589
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002590
2591/* Free resources associated with this reing element */
2592static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
2593 u32 control)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002594{
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002595 struct pci_dev *pdev = skge->hw->pdev;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002596
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002597 BUG_ON(!e->skb);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002598
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002599 /* skb header vs. fragment */
2600 if (control & BMU_STF)
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002601 pci_unmap_single(pdev, pci_unmap_addr(e, mapaddr),
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002602 pci_unmap_len(e, maplen),
2603 PCI_DMA_TODEVICE);
2604 else
2605 pci_unmap_page(pdev, pci_unmap_addr(e, mapaddr),
2606 pci_unmap_len(e, maplen),
2607 PCI_DMA_TODEVICE);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002608
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002609 if (control & BMU_EOF) {
2610 if (unlikely(netif_msg_tx_done(skge)))
2611 printk(KERN_DEBUG PFX "%s: tx done slot %td\n",
2612 skge->netdev->name, e - skge->tx_ring.start);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002613
Stephen Hemminger513f5332006-09-01 15:53:49 -07002614 dev_kfree_skb(e->skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002615 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002616 e->skb = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002617}
2618
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002619/* Free all buffers in transmit ring */
Stephen Hemminger513f5332006-09-01 15:53:49 -07002620static void skge_tx_clean(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002621{
Stephen Hemminger513f5332006-09-01 15:53:49 -07002622 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002623 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002624
Stephen Hemminger513f5332006-09-01 15:53:49 -07002625 netif_tx_lock_bh(dev);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002626 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
2627 struct skge_tx_desc *td = e->desc;
2628 skge_tx_free(skge, e, td->control);
2629 td->control = 0;
2630 }
2631
2632 skge->tx_ring.to_clean = e;
Stephen Hemminger513f5332006-09-01 15:53:49 -07002633 netif_wake_queue(dev);
2634 netif_tx_unlock_bh(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002635}
2636
2637static void skge_tx_timeout(struct net_device *dev)
2638{
2639 struct skge_port *skge = netdev_priv(dev);
2640
2641 if (netif_msg_timer(skge))
2642 printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
2643
2644 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002645 skge_tx_clean(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002646}
2647
2648static int skge_change_mtu(struct net_device *dev, int new_mtu)
2649{
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002650 int err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002651
Stephen Hemminger95566062005-06-27 11:33:02 -07002652 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002653 return -EINVAL;
2654
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002655 if (!netif_running(dev)) {
2656 dev->mtu = new_mtu;
2657 return 0;
2658 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002659
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002660 skge_down(dev);
2661
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002662 dev->mtu = new_mtu;
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002663
2664 err = skge_up(dev);
2665 if (err)
2666 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002667
2668 return err;
2669}
2670
2671static void genesis_set_multicast(struct net_device *dev)
2672{
2673 struct skge_port *skge = netdev_priv(dev);
2674 struct skge_hw *hw = skge->hw;
2675 int port = skge->port;
2676 int i, count = dev->mc_count;
2677 struct dev_mc_list *list = dev->mc_list;
2678 u32 mode;
2679 u8 filter[8];
2680
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002681 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002682 mode |= XM_MD_ENA_HASH;
2683 if (dev->flags & IFF_PROMISC)
2684 mode |= XM_MD_ENA_PROM;
2685 else
2686 mode &= ~XM_MD_ENA_PROM;
2687
2688 if (dev->flags & IFF_ALLMULTI)
2689 memset(filter, 0xff, sizeof(filter));
2690 else {
2691 memset(filter, 0, sizeof(filter));
Stephen Hemminger95566062005-06-27 11:33:02 -07002692 for (i = 0; list && i < count; i++, list = list->next) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07002693 u32 crc, bit;
2694 crc = ether_crc_le(ETH_ALEN, list->dmi_addr);
2695 bit = ~crc & 0x3f;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002696 filter[bit/8] |= 1 << (bit%8);
2697 }
2698 }
2699
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002700 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemminger45bada62005-06-27 11:33:12 -07002701 xm_outhash(hw, port, XM_HSM, filter);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002702}
2703
2704static void yukon_set_multicast(struct net_device *dev)
2705{
2706 struct skge_port *skge = netdev_priv(dev);
2707 struct skge_hw *hw = skge->hw;
2708 int port = skge->port;
2709 struct dev_mc_list *list = dev->mc_list;
2710 u16 reg;
2711 u8 filter[8];
2712
2713 memset(filter, 0, sizeof(filter));
2714
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002715 reg = gma_read16(hw, port, GM_RX_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002716 reg |= GM_RXCR_UCF_ENA;
2717
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002718 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002719 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2720 else if (dev->flags & IFF_ALLMULTI) /* all multicast */
2721 memset(filter, 0xff, sizeof(filter));
2722 else if (dev->mc_count == 0) /* no multicast */
2723 reg &= ~GM_RXCR_MCF_ENA;
2724 else {
2725 int i;
2726 reg |= GM_RXCR_MCF_ENA;
2727
Stephen Hemminger95566062005-06-27 11:33:02 -07002728 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002729 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
2730 filter[bit/8] |= 1 << (bit%8);
2731 }
2732 }
2733
2734
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002735 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002736 (u16)filter[0] | ((u16)filter[1] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002737 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002738 (u16)filter[2] | ((u16)filter[3] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002739 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002740 (u16)filter[4] | ((u16)filter[5] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002741 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002742 (u16)filter[6] | ((u16)filter[7] << 8));
2743
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002744 gma_write16(hw, port, GM_RX_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002745}
2746
Stephen Hemminger383181a2005-09-19 15:37:16 -07002747static inline u16 phy_length(const struct skge_hw *hw, u32 status)
2748{
2749 if (hw->chip_id == CHIP_ID_GENESIS)
2750 return status >> XMR_FS_LEN_SHIFT;
2751 else
2752 return status >> GMR_FS_LEN_SHIFT;
2753}
2754
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002755static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
2756{
2757 if (hw->chip_id == CHIP_ID_GENESIS)
2758 return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
2759 else
2760 return (status & GMR_FS_ANY_ERR) ||
2761 (status & GMR_FS_RX_OK) == 0;
2762}
2763
Stephen Hemminger383181a2005-09-19 15:37:16 -07002764
2765/* Get receive buffer from descriptor.
2766 * Handles copy of small buffers and reallocation failures
2767 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002768static struct sk_buff *skge_rx_get(struct net_device *dev,
2769 struct skge_element *e,
2770 u32 control, u32 status, u16 csum)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002771{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002772 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002773 struct sk_buff *skb;
2774 u16 len = control & BMU_BBC;
2775
2776 if (unlikely(netif_msg_rx_status(skge)))
2777 printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002778 dev->name, e - skge->rx_ring.start,
Stephen Hemminger383181a2005-09-19 15:37:16 -07002779 status, len);
2780
2781 if (len > skge->rx_buf_size)
2782 goto error;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002783
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002784 if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
Stephen Hemminger383181a2005-09-19 15:37:16 -07002785 goto error;
2786
2787 if (bad_phy_status(skge->hw, status))
2788 goto error;
2789
2790 if (phy_length(skge->hw, status) != len)
2791 goto error;
2792
2793 if (len < RX_COPY_THRESHOLD) {
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002794 skb = netdev_alloc_skb(dev, len + 2);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002795 if (!skb)
2796 goto resubmit;
2797
2798 skb_reserve(skb, 2);
2799 pci_dma_sync_single_for_cpu(skge->hw->pdev,
2800 pci_unmap_addr(e, mapaddr),
2801 len, PCI_DMA_FROMDEVICE);
2802 memcpy(skb->data, e->skb->data, len);
2803 pci_dma_sync_single_for_device(skge->hw->pdev,
2804 pci_unmap_addr(e, mapaddr),
2805 len, PCI_DMA_FROMDEVICE);
2806 skge_rx_reuse(e, skge->rx_buf_size);
2807 } else {
2808 struct sk_buff *nskb;
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002809 nskb = netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002810 if (!nskb)
2811 goto resubmit;
2812
Stephen Hemminger901ccefb2006-03-23 11:07:23 -08002813 skb_reserve(nskb, NET_IP_ALIGN);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002814 pci_unmap_single(skge->hw->pdev,
2815 pci_unmap_addr(e, mapaddr),
2816 pci_unmap_len(e, maplen),
2817 PCI_DMA_FROMDEVICE);
2818 skb = e->skb;
2819 prefetch(skb->data);
2820 skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
2821 }
2822
2823 skb_put(skb, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002824 if (skge->rx_csum) {
2825 skb->csum = csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -07002826 skb->ip_summed = CHECKSUM_COMPLETE;
Stephen Hemminger383181a2005-09-19 15:37:16 -07002827 }
2828
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002829 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002830
2831 return skb;
2832error:
2833
2834 if (netif_msg_rx_err(skge))
2835 printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n",
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002836 dev->name, e - skge->rx_ring.start,
Stephen Hemminger383181a2005-09-19 15:37:16 -07002837 control, status);
2838
2839 if (skge->hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002840 if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
2841 skge->net_stats.rx_length_errors++;
2842 if (status & XMR_FS_FRA_ERR)
2843 skge->net_stats.rx_frame_errors++;
2844 if (status & XMR_FS_FCS_ERR)
2845 skge->net_stats.rx_crc_errors++;
2846 } else {
2847 if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
2848 skge->net_stats.rx_length_errors++;
2849 if (status & GMR_FS_FRAGMENT)
2850 skge->net_stats.rx_frame_errors++;
2851 if (status & GMR_FS_CRC_ERR)
2852 skge->net_stats.rx_crc_errors++;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002853 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002854
Stephen Hemminger383181a2005-09-19 15:37:16 -07002855resubmit:
2856 skge_rx_reuse(e, skge->rx_buf_size);
2857 return NULL;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002858}
2859
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002860/* Free all buffers in Tx ring which are no longer owned by device */
Stephen Hemminger513f5332006-09-01 15:53:49 -07002861static void skge_tx_done(struct net_device *dev)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08002862{
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002863 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08002864 struct skge_ring *ring = &skge->tx_ring;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002865 struct skge_element *e;
2866
Stephen Hemminger513f5332006-09-01 15:53:49 -07002867 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08002868
Stephen Hemminger513f5332006-09-01 15:53:49 -07002869 netif_tx_lock(dev);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002870 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08002871 struct skge_tx_desc *td = e->desc;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08002872
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002873 if (td->control & BMU_OWN)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08002874 break;
2875
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002876 skge_tx_free(skge, e, td->control);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08002877 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002878 skge->tx_ring.to_clean = e;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002879
Stephen Hemminger513f5332006-09-01 15:53:49 -07002880 if (skge_avail(&skge->tx_ring) > TX_LOW_WATER)
2881 netif_wake_queue(dev);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08002882
Stephen Hemminger513f5332006-09-01 15:53:49 -07002883 netif_tx_unlock(dev);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08002884}
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002885
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002886static int skge_poll(struct net_device *dev, int *budget)
2887{
2888 struct skge_port *skge = netdev_priv(dev);
2889 struct skge_hw *hw = skge->hw;
2890 struct skge_ring *ring = &skge->rx_ring;
2891 struct skge_element *e;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08002892 int to_do = min(dev->quota, *budget);
2893 int work_done = 0;
2894
Stephen Hemminger513f5332006-09-01 15:53:49 -07002895 skge_tx_done(dev);
2896
2897 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
2898
Stephen Hemminger1631aef2005-11-08 10:33:44 -08002899 for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002900 struct skge_rx_desc *rd = e->desc;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002901 struct sk_buff *skb;
Stephen Hemminger383181a2005-09-19 15:37:16 -07002902 u32 control;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002903
2904 rmb();
2905 control = rd->control;
2906 if (control & BMU_OWN)
2907 break;
2908
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002909 skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002910 if (likely(skb)) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002911 dev->last_rx = jiffies;
2912 netif_receive_skb(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002913
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002914 ++work_done;
Stephen Hemminger5a011442006-03-23 11:07:25 -08002915 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002916 }
2917 ring->to_clean = e;
2918
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002919 /* restart receiver */
2920 wmb();
Stephen Hemmingera9cdab82006-02-22 10:28:33 -08002921 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002922
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002923 *budget -= work_done;
2924 dev->quota -= work_done;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002925
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002926 if (work_done >= to_do)
2927 return 1; /* not done */
2928
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002929 spin_lock_irq(&hw->hw_lock);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002930 __netif_rx_complete(dev);
2931 hw->intr_mask |= irqmask[skge->port];
Stephen Hemminger80dd8572006-02-22 10:28:35 -08002932 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07002933 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002934 spin_unlock_irq(&hw->hw_lock);
Stephen Hemminger1631aef2005-11-08 10:33:44 -08002935
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002936 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002937}
2938
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07002939/* Parity errors seem to happen when Genesis is connected to a switch
2940 * with no other ports present. Heartbeat error??
2941 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002942static void skge_mac_parity(struct skge_hw *hw, int port)
2943{
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07002944 struct net_device *dev = hw->dev[port];
2945
2946 if (dev) {
2947 struct skge_port *skge = netdev_priv(dev);
2948 ++skge->net_stats.tx_heartbeat_errors;
2949 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002950
2951 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002952 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002953 MFF_CLR_PERR);
2954 else
2955 /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002956 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger981d0372005-06-27 11:33:06 -07002957 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002958 ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
2959}
2960
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002961static void skge_mac_intr(struct skge_hw *hw, int port)
2962{
Stephen Hemminger95566062005-06-27 11:33:02 -07002963 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002964 genesis_mac_intr(hw, port);
2965 else
2966 yukon_mac_intr(hw, port);
2967}
2968
2969/* Handle device specific framing and timeout interrupts */
2970static void skge_error_irq(struct skge_hw *hw)
2971{
2972 u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
2973
2974 if (hw->chip_id == CHIP_ID_GENESIS) {
2975 /* clear xmac errors */
2976 if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002977 skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002978 if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002979 skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002980 } else {
2981 /* Timestamp (unused) overflow */
2982 if (hwstatus & IS_IRQ_TIST_OV)
2983 skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002984 }
2985
2986 if (hwstatus & IS_RAM_RD_PAR) {
2987 printk(KERN_ERR PFX "Ram read data parity error\n");
2988 skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
2989 }
2990
2991 if (hwstatus & IS_RAM_WR_PAR) {
2992 printk(KERN_ERR PFX "Ram write data parity error\n");
2993 skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
2994 }
2995
2996 if (hwstatus & IS_M1_PAR_ERR)
2997 skge_mac_parity(hw, 0);
2998
2999 if (hwstatus & IS_M2_PAR_ERR)
3000 skge_mac_parity(hw, 1);
3001
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003002 if (hwstatus & IS_R1_PAR_ERR) {
3003 printk(KERN_ERR PFX "%s: receive queue parity error\n",
3004 hw->dev[0]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003005 skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003006 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003007
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003008 if (hwstatus & IS_R2_PAR_ERR) {
3009 printk(KERN_ERR PFX "%s: receive queue parity error\n",
3010 hw->dev[1]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003011 skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003012 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003013
3014 if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003015 u16 pci_status, pci_cmd;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003016
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003017 pci_read_config_word(hw->pdev, PCI_COMMAND, &pci_cmd);
3018 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
3019
3020 printk(KERN_ERR PFX "%s: PCI error cmd=%#x status=%#x\n",
3021 pci_name(hw->pdev), pci_cmd, pci_status);
3022
3023 /* Write the error bits back to clear them. */
3024 pci_status &= PCI_STATUS_ERROR_BITS;
3025 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3026 pci_write_config_word(hw->pdev, PCI_COMMAND,
3027 pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
3028 pci_write_config_word(hw->pdev, PCI_STATUS, pci_status);
3029 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003030
Stephen Hemminger050ec18a2005-08-16 14:00:54 -07003031 /* if error still set then just ignore it */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003032 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3033 if (hwstatus & IS_IRQ_STAT) {
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003034 printk(KERN_INFO PFX "unable to clear error (so ignoring them)\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003035 hw->intr_mask &= ~IS_HW_ERR;
3036 }
3037 }
3038}
3039
3040/*
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07003041 * Interrupt from PHY are handled in work queue
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003042 * because accessing phy registers requires spin wait which might
3043 * cause excess interrupt latency.
3044 */
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07003045static void skge_extirq(void *arg)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003046{
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07003047 struct skge_hw *hw = arg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003048 int port;
3049
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07003050 mutex_lock(&hw->phy_mutex);
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003051 for (port = 0; port < hw->ports; port++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003052 struct net_device *dev = hw->dev[port];
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003053 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003054
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003055 if (netif_running(dev)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003056 if (hw->chip_id != CHIP_ID_GENESIS)
3057 yukon_phy_intr(skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003058 else if (hw->phy_type == SK_PHY_BCOM)
Stephen Hemminger45bada62005-06-27 11:33:12 -07003059 bcom_phy_intr(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003060 }
3061 }
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07003062 mutex_unlock(&hw->phy_mutex);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003063
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003064 spin_lock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003065 hw->intr_mask |= IS_EXT_REG;
3066 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003067 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003068 spin_unlock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003069}
3070
David Howells7d12e782006-10-05 14:55:46 +01003071static irqreturn_t skge_intr(int irq, void *dev_id)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003072{
3073 struct skge_hw *hw = dev_id;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003074 u32 status;
Stephen Hemminger29365c92006-09-01 15:53:48 -07003075 int handled = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003076
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003077 spin_lock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003078 /* Reading this register masks IRQ */
3079 status = skge_read32(hw, B0_SP_ISRC);
Stephen Hemminger0486a8c2006-09-06 11:06:10 -07003080 if (status == 0 || status == ~0)
Stephen Hemminger29365c92006-09-01 15:53:48 -07003081 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003082
Stephen Hemminger29365c92006-09-01 15:53:48 -07003083 handled = 1;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003084 status &= hw->intr_mask;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003085 if (status & IS_EXT_REG) {
3086 hw->intr_mask &= ~IS_EXT_REG;
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07003087 schedule_work(&hw->phy_work);
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003088 }
3089
Stephen Hemminger513f5332006-09-01 15:53:49 -07003090 if (status & (IS_XA1_F|IS_R1_F)) {
3091 hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
Stephen Hemmingera9cdab82006-02-22 10:28:33 -08003092 netif_rx_schedule(hw->dev[0]);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003093 }
3094
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003095 if (status & IS_PA_TO_TX1)
3096 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
3097
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003098 if (status & IS_PA_TO_RX1) {
3099 struct skge_port *skge = netdev_priv(hw->dev[0]);
3100
3101 ++skge->net_stats.rx_over_errors;
3102 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
3103 }
3104
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003105
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003106 if (status & IS_MAC1)
3107 skge_mac_intr(hw, 0);
Stephen Hemminger95566062005-06-27 11:33:02 -07003108
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003109 if (hw->dev[1]) {
Stephen Hemminger513f5332006-09-01 15:53:49 -07003110 if (status & (IS_XA2_F|IS_R2_F)) {
3111 hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003112 netif_rx_schedule(hw->dev[1]);
3113 }
3114
3115 if (status & IS_PA_TO_RX2) {
3116 struct skge_port *skge = netdev_priv(hw->dev[1]);
3117 ++skge->net_stats.rx_over_errors;
3118 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
3119 }
3120
3121 if (status & IS_PA_TO_TX2)
3122 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
3123
3124 if (status & IS_MAC2)
3125 skge_mac_intr(hw, 1);
3126 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003127
3128 if (status & IS_HW_ERR)
3129 skge_error_irq(hw);
3130
Stephen Hemminger7e676d92005-06-27 11:33:13 -07003131 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003132 skge_read32(hw, B0_IMSK);
Stephen Hemminger29365c92006-09-01 15:53:48 -07003133out:
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003134 spin_unlock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003135
Stephen Hemminger29365c92006-09-01 15:53:48 -07003136 return IRQ_RETVAL(handled);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003137}
3138
3139#ifdef CONFIG_NET_POLL_CONTROLLER
3140static void skge_netpoll(struct net_device *dev)
3141{
3142 struct skge_port *skge = netdev_priv(dev);
3143
3144 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +01003145 skge_intr(dev->irq, skge->hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003146 enable_irq(dev->irq);
3147}
3148#endif
3149
3150static int skge_set_mac_address(struct net_device *dev, void *p)
3151{
3152 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003153 struct skge_hw *hw = skge->hw;
3154 unsigned port = skge->port;
3155 const struct sockaddr *addr = p;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003156
3157 if (!is_valid_ether_addr(addr->sa_data))
3158 return -EADDRNOTAVAIL;
3159
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07003160 mutex_lock(&hw->phy_mutex);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003161 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003162 memcpy_toio(hw->regs + B2_MAC_1 + port*8,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003163 dev->dev_addr, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003164 memcpy_toio(hw->regs + B2_MAC_2 + port*8,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003165 dev->dev_addr, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003166
3167 if (hw->chip_id == CHIP_ID_GENESIS)
3168 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
3169 else {
3170 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3171 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3172 }
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07003173 mutex_unlock(&hw->phy_mutex);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003174
3175 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003176}
3177
3178static const struct {
3179 u8 id;
3180 const char *name;
3181} skge_chips[] = {
3182 { CHIP_ID_GENESIS, "Genesis" },
3183 { CHIP_ID_YUKON, "Yukon" },
3184 { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
3185 { CHIP_ID_YUKON_LP, "Yukon-LP"},
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003186};
3187
3188static const char *skge_board_name(const struct skge_hw *hw)
3189{
3190 int i;
3191 static char buf[16];
3192
3193 for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
3194 if (skge_chips[i].id == hw->chip_id)
3195 return skge_chips[i].name;
3196
3197 snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
3198 return buf;
3199}
3200
3201
3202/*
3203 * Setup the board data structure, but don't bring up
3204 * the port(s)
3205 */
3206static int skge_reset(struct skge_hw *hw)
3207{
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003208 u32 reg;
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003209 u16 ctst, pci_status;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003210 u8 t8, mac_cfg, pmd_type;
Stephen Hemminger981d0372005-06-27 11:33:06 -07003211 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003212
3213 ctst = skge_read16(hw, B0_CTST);
3214
3215 /* do a SW reset */
3216 skge_write8(hw, B0_CTST, CS_RST_SET);
3217 skge_write8(hw, B0_CTST, CS_RST_CLR);
3218
3219 /* clear PCI errors, if any */
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003220 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3221 skge_write8(hw, B2_TST_CTRL2, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003222
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003223 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
3224 pci_write_config_word(hw->pdev, PCI_STATUS,
3225 pci_status | PCI_STATUS_ERROR_BITS);
3226 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003227 skge_write8(hw, B0_CTST, CS_MRST_CLR);
3228
3229 /* restore CLK_RUN bits (for Yukon-Lite) */
3230 skge_write16(hw, B0_CTST,
3231 ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
3232
3233 hw->chip_id = skge_read8(hw, B2_CHIP_ID);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003234 hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003235 pmd_type = skge_read8(hw, B2_PMD_TYP);
3236 hw->copper = (pmd_type == 'T' || pmd_type == '1');
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003237
Stephen Hemminger95566062005-06-27 11:33:02 -07003238 switch (hw->chip_id) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003239 case CHIP_ID_GENESIS:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003240 switch (hw->phy_type) {
3241 case SK_PHY_XMAC:
3242 hw->phy_addr = PHY_ADDR_XMAC;
3243 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003244 case SK_PHY_BCOM:
3245 hw->phy_addr = PHY_ADDR_BCOM;
3246 break;
3247 default:
3248 printk(KERN_ERR PFX "%s: unsupported phy type 0x%x\n",
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003249 pci_name(hw->pdev), hw->phy_type);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003250 return -EOPNOTSUPP;
3251 }
3252 break;
3253
3254 case CHIP_ID_YUKON:
3255 case CHIP_ID_YUKON_LITE:
3256 case CHIP_ID_YUKON_LP:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003257 if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003258 hw->copper = 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003259
3260 hw->phy_addr = PHY_ADDR_MARV;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003261 break;
3262
3263 default:
3264 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
3265 pci_name(hw->pdev), hw->chip_id);
3266 return -EOPNOTSUPP;
3267 }
3268
Stephen Hemminger981d0372005-06-27 11:33:06 -07003269 mac_cfg = skge_read8(hw, B2_MAC_CFG);
3270 hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
3271 hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003272
3273 /* read the adapters RAM size */
3274 t8 = skge_read8(hw, B2_E_0);
3275 if (hw->chip_id == CHIP_ID_GENESIS) {
3276 if (t8 == 3) {
3277 /* special case: 4 x 64k x 36, offset = 0x80000 */
3278 hw->ram_size = 0x100000;
3279 hw->ram_offset = 0x80000;
3280 } else
3281 hw->ram_size = t8 * 512;
3282 }
3283 else if (t8 == 0)
3284 hw->ram_size = 0x20000;
3285 else
3286 hw->ram_size = t8 * 4096;
3287
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003288 hw->intr_mask = IS_HW_ERR | IS_PORT_1;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003289 if (hw->ports > 1)
3290 hw->intr_mask |= IS_PORT_2;
3291
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003292 if (!(hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC))
3293 hw->intr_mask |= IS_EXT_REG;
3294
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003295 if (hw->chip_id == CHIP_ID_GENESIS)
3296 genesis_init(hw);
3297 else {
3298 /* switch power to VCC (WA for VAUX problem) */
3299 skge_write8(hw, B0_POWER_CTRL,
3300 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003301
Stephen Hemminger050ec18a2005-08-16 14:00:54 -07003302 /* avoid boards with stuck Hardware error bits */
3303 if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
3304 (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
3305 printk(KERN_WARNING PFX "stuck hardware sensor bit\n");
3306 hw->intr_mask &= ~IS_HW_ERR;
3307 }
3308
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003309 /* Clear PHY COMA */
3310 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3311 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
3312 reg &= ~PCI_PHY_COMA;
3313 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
3314 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3315
3316
Stephen Hemminger981d0372005-06-27 11:33:06 -07003317 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003318 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3319 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003320 }
3321 }
3322
3323 /* turn off hardware timer (unused) */
3324 skge_write8(hw, B2_TI_CTRL, TIM_STOP);
3325 skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3326 skge_write8(hw, B0_LED, LED_STAT_ON);
3327
3328 /* enable the Tx Arbiters */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003329 for (i = 0; i < hw->ports; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003330 skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003331
3332 /* Initialize ram interface */
3333 skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
3334
3335 skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
3336 skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
3337 skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
3338 skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
3339 skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
3340 skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
3341 skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
3342 skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
3343 skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
3344 skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
3345 skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
3346 skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
3347
3348 skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
3349
3350 /* Set interrupt moderation for Transmit only
3351 * Receive interrupts avoided by NAPI
3352 */
3353 skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
3354 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
3355 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
3356
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003357 skge_write32(hw, B0_IMSK, hw->intr_mask);
3358
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07003359 mutex_lock(&hw->phy_mutex);
Stephen Hemminger981d0372005-06-27 11:33:06 -07003360 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003361 if (hw->chip_id == CHIP_ID_GENESIS)
3362 genesis_reset(hw, i);
3363 else
3364 yukon_reset(hw, i);
3365 }
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07003366 mutex_unlock(&hw->phy_mutex);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003367
3368 return 0;
3369}
3370
3371/* Initialize network device */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003372static struct net_device *skge_devinit(struct skge_hw *hw, int port,
3373 int highmem)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003374{
3375 struct skge_port *skge;
3376 struct net_device *dev = alloc_etherdev(sizeof(*skge));
3377
3378 if (!dev) {
3379 printk(KERN_ERR "skge etherdev alloc failed");
3380 return NULL;
3381 }
3382
3383 SET_MODULE_OWNER(dev);
3384 SET_NETDEV_DEV(dev, &hw->pdev->dev);
3385 dev->open = skge_up;
3386 dev->stop = skge_down;
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08003387 dev->do_ioctl = skge_ioctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003388 dev->hard_start_xmit = skge_xmit_frame;
3389 dev->get_stats = skge_get_stats;
3390 if (hw->chip_id == CHIP_ID_GENESIS)
3391 dev->set_multicast_list = genesis_set_multicast;
3392 else
3393 dev->set_multicast_list = yukon_set_multicast;
3394
3395 dev->set_mac_address = skge_set_mac_address;
3396 dev->change_mtu = skge_change_mtu;
3397 SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
3398 dev->tx_timeout = skge_tx_timeout;
3399 dev->watchdog_timeo = TX_WATCHDOG;
3400 dev->poll = skge_poll;
3401 dev->weight = NAPI_WEIGHT;
3402#ifdef CONFIG_NET_POLL_CONTROLLER
3403 dev->poll_controller = skge_netpoll;
3404#endif
3405 dev->irq = hw->pdev->irq;
Stephen Hemminger513f5332006-09-01 15:53:49 -07003406
Stephen Hemminger981d0372005-06-27 11:33:06 -07003407 if (highmem)
3408 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003409
3410 skge = netdev_priv(dev);
3411 skge->netdev = dev;
3412 skge->hw = hw;
3413 skge->msg_enable = netif_msg_init(debug, default_msg);
3414 skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
3415 skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
3416
3417 /* Auto speed and flow control */
3418 skge->autoneg = AUTONEG_ENABLE;
3419 skge->flow_control = FLOW_MODE_SYMMETRIC;
3420 skge->duplex = -1;
3421 skge->speed = -1;
Stephen Hemminger31b619c2005-06-27 11:33:11 -07003422 skge->advertising = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003423
3424 hw->dev[port] = dev;
3425
3426 skge->port = port;
3427
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003428 /* Only used for Genesis XMAC */
3429 INIT_WORK(&skge->link_thread, xm_link_timer, dev);
3430
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003431 if (hw->chip_id != CHIP_ID_GENESIS) {
3432 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
3433 skge->rx_csum = 1;
3434 }
3435
3436 /* read the mac address */
3437 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
John W. Linville56230d52005-09-12 10:48:57 -04003438 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003439
3440 /* device is off until link detection */
3441 netif_carrier_off(dev);
3442 netif_stop_queue(dev);
3443
3444 return dev;
3445}
3446
3447static void __devinit skge_show_addr(struct net_device *dev)
3448{
3449 const struct skge_port *skge = netdev_priv(dev);
3450
3451 if (netif_msg_probe(skge))
3452 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3453 dev->name,
3454 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3455 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3456}
3457
3458static int __devinit skge_probe(struct pci_dev *pdev,
3459 const struct pci_device_id *ent)
3460{
3461 struct net_device *dev, *dev1;
3462 struct skge_hw *hw;
3463 int err, using_dac = 0;
3464
Stephen Hemminger203babb2006-03-21 10:57:05 -08003465 err = pci_enable_device(pdev);
3466 if (err) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003467 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3468 pci_name(pdev));
3469 goto err_out;
3470 }
3471
Stephen Hemminger203babb2006-03-21 10:57:05 -08003472 err = pci_request_regions(pdev, DRV_NAME);
3473 if (err) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003474 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3475 pci_name(pdev));
3476 goto err_out_disable_pdev;
3477 }
3478
3479 pci_set_master(pdev);
3480
Stephen Hemminger93aea712006-03-21 10:57:02 -08003481 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003482 using_dac = 1;
Stephen Hemminger77783a72006-01-05 16:26:05 -08003483 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
Stephen Hemminger93aea712006-03-21 10:57:02 -08003484 } else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
3485 using_dac = 0;
3486 err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3487 }
3488
3489 if (err) {
3490 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3491 pci_name(pdev));
3492 goto err_out_free_regions;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003493 }
3494
3495#ifdef __BIG_ENDIAN
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08003496 /* byte swap descriptors in hardware */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003497 {
3498 u32 reg;
3499
3500 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3501 reg |= PCI_REV_DESC;
3502 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3503 }
3504#endif
3505
3506 err = -ENOMEM;
Stephen Hemminger7e863062005-11-08 10:33:41 -08003507 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003508 if (!hw) {
3509 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
3510 pci_name(pdev));
3511 goto err_out_free_regions;
3512 }
3513
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003514 hw->pdev = pdev;
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07003515 mutex_init(&hw->phy_mutex);
3516 INIT_WORK(&hw->phy_work, skge_extirq, hw);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003517 spin_lock_init(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003518
3519 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3520 if (!hw->regs) {
3521 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3522 pci_name(pdev));
3523 goto err_out_free_hw;
3524 }
3525
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003526 err = skge_reset(hw);
3527 if (err)
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003528 goto err_out_iounmap;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003529
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003530 printk(KERN_INFO PFX DRV_VERSION " addr 0x%llx irq %d chip %s rev %d\n",
3531 (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger981d0372005-06-27 11:33:06 -07003532 skge_board_name(hw), hw->chip_rev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003533
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003534 dev = skge_devinit(hw, 0, using_dac);
3535 if (!dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003536 goto err_out_led_off;
3537
Stephen Hemminger631ae322006-06-06 10:11:14 -07003538 if (!is_valid_ether_addr(dev->dev_addr)) {
3539 printk(KERN_ERR PFX "%s: bad (zero?) ethernet address in rom\n",
3540 pci_name(pdev));
3541 err = -EIO;
3542 goto err_out_free_netdev;
3543 }
3544
Stephen Hemminger203babb2006-03-21 10:57:05 -08003545 err = register_netdev(dev);
3546 if (err) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003547 printk(KERN_ERR PFX "%s: cannot register net device\n",
3548 pci_name(pdev));
3549 goto err_out_free_netdev;
3550 }
3551
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003552 err = request_irq(pdev->irq, skge_intr, IRQF_SHARED, dev->name, hw);
3553 if (err) {
3554 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3555 dev->name, pdev->irq);
3556 goto err_out_unregister;
3557 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003558 skge_show_addr(dev);
3559
Stephen Hemminger981d0372005-06-27 11:33:06 -07003560 if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003561 if (register_netdev(dev1) == 0)
3562 skge_show_addr(dev1);
3563 else {
3564 /* Failure to register second port need not be fatal */
3565 printk(KERN_WARNING PFX "register of second port failed\n");
3566 hw->dev[1] = NULL;
3567 free_netdev(dev1);
3568 }
3569 }
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003570 pci_set_drvdata(pdev, hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003571
3572 return 0;
3573
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003574err_out_unregister:
3575 unregister_netdev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003576err_out_free_netdev:
3577 free_netdev(dev);
3578err_out_led_off:
3579 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003580err_out_iounmap:
3581 iounmap(hw->regs);
3582err_out_free_hw:
3583 kfree(hw);
3584err_out_free_regions:
3585 pci_release_regions(pdev);
3586err_out_disable_pdev:
3587 pci_disable_device(pdev);
3588 pci_set_drvdata(pdev, NULL);
3589err_out:
3590 return err;
3591}
3592
3593static void __devexit skge_remove(struct pci_dev *pdev)
3594{
3595 struct skge_hw *hw = pci_get_drvdata(pdev);
3596 struct net_device *dev0, *dev1;
3597
Stephen Hemminger95566062005-06-27 11:33:02 -07003598 if (!hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003599 return;
3600
3601 if ((dev1 = hw->dev[1]))
3602 unregister_netdev(dev1);
3603 dev0 = hw->dev[0];
3604 unregister_netdev(dev0);
3605
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003606 spin_lock_irq(&hw->hw_lock);
3607 hw->intr_mask = 0;
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003608 skge_write32(hw, B0_IMSK, 0);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003609 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003610 spin_unlock_irq(&hw->hw_lock);
3611
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003612 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003613 skge_write8(hw, B0_CTST, CS_RST_SET);
3614
Stephen Hemmingerd85b5142006-06-06 10:11:11 -07003615 flush_scheduled_work();
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003616
3617 free_irq(pdev->irq, hw);
3618 pci_release_regions(pdev);
3619 pci_disable_device(pdev);
3620 if (dev1)
3621 free_netdev(dev1);
3622 free_netdev(dev0);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003623
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003624 iounmap(hw->regs);
3625 kfree(hw);
3626 pci_set_drvdata(pdev, NULL);
3627}
3628
3629#ifdef CONFIG_PM
Pavel Machek2a569572005-07-07 17:56:40 -07003630static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003631{
3632 struct skge_hw *hw = pci_get_drvdata(pdev);
3633 int i, wol = 0;
3634
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003635 pci_save_state(pdev);
3636 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003637 struct net_device *dev = hw->dev[i];
3638
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003639 if (netif_running(dev)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003640 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003641
3642 netif_carrier_off(dev);
3643 if (skge->wol)
3644 netif_stop_queue(dev);
3645 else
3646 skge_down(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003647 wol |= skge->wol;
3648 }
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003649 netif_device_detach(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003650 }
3651
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003652 skge_write32(hw, B0_IMSK, 0);
Pavel Machek2a569572005-07-07 17:56:40 -07003653 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003654 pci_set_power_state(pdev, pci_choose_state(pdev, state));
3655
3656 return 0;
3657}
3658
3659static int skge_resume(struct pci_dev *pdev)
3660{
3661 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003662 int i, err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003663
3664 pci_set_power_state(pdev, PCI_D0);
3665 pci_restore_state(pdev);
3666 pci_enable_wake(pdev, PCI_D0, 0);
3667
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003668 err = skge_reset(hw);
3669 if (err)
3670 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003671
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003672 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003673 struct net_device *dev = hw->dev[i];
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003674
3675 netif_device_attach(dev);
3676 if (netif_running(dev)) {
3677 err = skge_up(dev);
3678
3679 if (err) {
3680 printk(KERN_ERR PFX "%s: could not up: %d\n",
3681 dev->name, err);
Stephen Hemmingeredd702e2005-12-15 12:18:00 -08003682 dev_close(dev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003683 goto out;
3684 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003685 }
3686 }
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003687out:
3688 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003689}
3690#endif
3691
3692static struct pci_driver skge_driver = {
3693 .name = DRV_NAME,
3694 .id_table = skge_id_table,
3695 .probe = skge_probe,
3696 .remove = __devexit_p(skge_remove),
3697#ifdef CONFIG_PM
3698 .suspend = skge_suspend,
3699 .resume = skge_resume,
3700#endif
3701};
3702
3703static int __init skge_init_module(void)
3704{
Jeff Garzik29917622006-08-19 17:48:59 -04003705 return pci_register_driver(&skge_driver);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003706}
3707
3708static void __exit skge_cleanup_module(void)
3709{
3710 pci_unregister_driver(&skge_driver);
3711}
3712
3713module_init(skge_init_module);
3714module_exit(skge_cleanup_module);