blob: 04d32bdb5a95b573d3c3cac5d724b86969e574b9 [file] [log] [blame]
Rafael J. Wysockif58b0822013-03-06 23:46:20 +01001/*
2 * ACPI support for Intel Lynxpoint LPSS.
3 *
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +01004 * Copyright (C) 2013, Intel Corporation
Rafael J. Wysockif58b0822013-03-06 23:46:20 +01005 * Authors: Mika Westerberg <mika.westerberg@linux.intel.com>
6 * Rafael J. Wysocki <rafael.j.wysocki@intel.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/acpi.h>
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010014#include <linux/clkdev.h>
15#include <linux/clk-provider.h>
16#include <linux/err.h>
17#include <linux/io.h>
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +010018#include <linux/mutex.h>
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010019#include <linux/platform_device.h>
20#include <linux/platform_data/clk-lpss.h>
Irina Tirdea80a75812017-01-23 12:07:43 -060021#include <linux/platform_data/x86/pmc_atom.h>
Tomeu Vizoso989561d2016-01-07 16:46:13 +010022#include <linux/pm_domain.h>
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +010023#include <linux/pm_runtime.h>
Hans de Goedebf7696a2017-01-22 17:14:09 +010024#include <linux/pwm.h>
Heikki Krogerusc78b0832014-05-23 16:15:09 +030025#include <linux/delay.h>
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010026
27#include "internal.h"
28
29ACPI_MODULE_NAME("acpi_lpss");
30
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +020031#ifdef CONFIG_X86_INTEL_LPSS
32
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +010033#include <asm/cpu_device_id.h>
Dave Hansen4626d842016-06-02 17:19:46 -070034#include <asm/intel-family.h>
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +010035#include <asm/iosf_mbi.h>
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +010036
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +020037#define LPSS_ADDR(desc) ((unsigned long)&desc)
38
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010039#define LPSS_CLK_SIZE 0x04
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +010040#define LPSS_LTR_SIZE 0x18
41
42/* Offsets relative to LPSS_PRIVATE_OFFSET */
Heikki Krogerused3a8722014-05-19 14:42:07 +030043#define LPSS_CLK_DIVIDER_DEF_MASK (BIT(1) | BIT(16))
Mika Westerberg765bdd42014-06-17 14:33:39 +030044#define LPSS_RESETS 0x04
45#define LPSS_RESETS_RESET_FUNC BIT(0)
46#define LPSS_RESETS_RESET_APB BIT(1)
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +010047#define LPSS_GENERAL 0x08
48#define LPSS_GENERAL_LTR_MODE_SW BIT(2)
Heikki Krogerus088f1fd2013-10-09 09:49:20 +030049#define LPSS_GENERAL_UART_RTS_OVRD BIT(3)
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +010050#define LPSS_SW_LTR 0x10
51#define LPSS_AUTO_LTR 0x14
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +010052#define LPSS_LTR_SNOOP_REQ BIT(15)
53#define LPSS_LTR_SNOOP_MASK 0x0000FFFF
54#define LPSS_LTR_SNOOP_LAT_1US 0x800
55#define LPSS_LTR_SNOOP_LAT_32US 0xC00
56#define LPSS_LTR_SNOOP_LAT_SHIFT 5
57#define LPSS_LTR_SNOOP_LAT_CUTOFF 3000
58#define LPSS_LTR_MAX_VAL 0x3FF
Heikki Krogerus06d86412013-06-17 13:25:46 +030059#define LPSS_TX_INT 0x20
60#define LPSS_TX_INT_MASK BIT(1)
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010061
Heikki Krogerusc78b0832014-05-23 16:15:09 +030062#define LPSS_PRV_REG_COUNT 9
63
Heikki Krogerusff8c1af2014-09-02 10:55:07 +030064/* LPSS Flags */
65#define LPSS_CLK BIT(0)
66#define LPSS_CLK_GATE BIT(1)
67#define LPSS_CLK_DIVIDER BIT(2)
68#define LPSS_LTR BIT(3)
69#define LPSS_SAVE_CTX BIT(4)
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +053070#define LPSS_NO_D3_DELAY BIT(5)
Mika Westerbergf6272172013-05-13 12:42:44 +000071
Heikki Krogerus06d86412013-06-17 13:25:46 +030072struct lpss_private_data;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010073
74struct lpss_device_desc {
Heikki Krogerusff8c1af2014-09-02 10:55:07 +030075 unsigned int flags;
Heikki Krogerusfcf07892015-03-06 15:48:38 +020076 const char *clk_con_id;
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +010077 unsigned int prv_offset;
Mika Westerberg958c4eb2013-06-18 16:51:35 +030078 size_t prv_size_override;
Heikki Krogerusa5565cf2016-08-23 11:33:27 +030079 struct property_entry *properties;
Heikki Krogerus06d86412013-06-17 13:25:46 +030080 void (*setup)(struct lpss_private_data *pdata);
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010081};
82
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +010083static const struct lpss_device_desc lpss_dma_desc = {
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +010084 .flags = LPSS_CLK,
Rafael J. Wysockib59cc202013-05-08 11:55:49 +030085};
86
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010087struct lpss_private_data {
Hans de Goededd242a02017-07-06 18:49:27 +020088 struct acpi_device *adev;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010089 void __iomem *mmio_base;
90 resource_size_t mmio_size;
Heikki Krogerus03f09f72014-09-02 10:55:09 +030091 unsigned int fixed_clk_rate;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010092 struct clk *clk;
93 const struct lpss_device_desc *dev_desc;
Heikki Krogerusc78b0832014-05-23 16:15:09 +030094 u32 prv_reg_ctx[LPSS_PRV_REG_COUNT];
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010095};
96
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +010097/* LPSS run time quirks */
98static unsigned int lpss_quirks;
99
100/*
101 * LPSS_QUIRK_ALWAYS_POWER_ON: override power state for LPSS DMA device.
102 *
Andy Shevchenkofa9e93b2015-12-21 22:31:09 +0200103 * The LPSS DMA controller has neither _PS0 nor _PS3 method. Moreover
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100104 * it can be powered off automatically whenever the last LPSS device goes down.
105 * In case of no power any access to the DMA controller will hang the system.
106 * The behaviour is reproduced on some HP laptops based on Intel BayTrail as
107 * well as on ASuS T100TA transformer.
108 *
109 * This quirk overrides power state of entire LPSS island to keep DMA powered
110 * on whenever we have at least one other device in use.
111 */
112#define LPSS_QUIRK_ALWAYS_POWER_ON BIT(0)
113
Heikki Krogerus1f47a772014-09-11 15:19:33 +0300114/* UART Component Parameter Register */
115#define LPSS_UART_CPR 0xF4
116#define LPSS_UART_CPR_AFCE BIT(4)
117
Heikki Krogerus06d86412013-06-17 13:25:46 +0300118static void lpss_uart_setup(struct lpss_private_data *pdata)
119{
Heikki Krogerus088f1fd2013-10-09 09:49:20 +0300120 unsigned int offset;
Heikki Krogerus1f47a772014-09-11 15:19:33 +0300121 u32 val;
Heikki Krogerus06d86412013-06-17 13:25:46 +0300122
Heikki Krogerus088f1fd2013-10-09 09:49:20 +0300123 offset = pdata->dev_desc->prv_offset + LPSS_TX_INT;
Heikki Krogerus1f47a772014-09-11 15:19:33 +0300124 val = readl(pdata->mmio_base + offset);
125 writel(val | LPSS_TX_INT_MASK, pdata->mmio_base + offset);
Heikki Krogerus088f1fd2013-10-09 09:49:20 +0300126
Heikki Krogerus1f47a772014-09-11 15:19:33 +0300127 val = readl(pdata->mmio_base + LPSS_UART_CPR);
128 if (!(val & LPSS_UART_CPR_AFCE)) {
129 offset = pdata->dev_desc->prv_offset + LPSS_GENERAL;
130 val = readl(pdata->mmio_base + offset);
131 val |= LPSS_GENERAL_UART_RTS_OVRD;
132 writel(val, pdata->mmio_base + offset);
133 }
Heikki Krogerus06d86412013-06-17 13:25:46 +0300134}
135
Mika Westerberg30957942015-02-18 13:50:17 +0200136static void lpss_deassert_reset(struct lpss_private_data *pdata)
Mika Westerberg765bdd42014-06-17 14:33:39 +0300137{
138 unsigned int offset;
139 u32 val;
140
141 offset = pdata->dev_desc->prv_offset + LPSS_RESETS;
142 val = readl(pdata->mmio_base + offset);
143 val |= LPSS_RESETS_RESET_APB | LPSS_RESETS_RESET_FUNC;
144 writel(val, pdata->mmio_base + offset);
Mika Westerberg30957942015-02-18 13:50:17 +0200145}
146
Hans de Goede04434ab2017-04-21 09:35:07 +0200147/*
148 * BYT PWM used for backlight control by the i915 driver on systems without
149 * the Crystal Cove PMIC.
150 */
151static struct pwm_lookup byt_pwm_lookup[] = {
152 PWM_LOOKUP_WITH_MODULE("80860F09:00", 0, "0000:00:02.0",
153 "pwm_backlight", 0, PWM_POLARITY_NORMAL,
154 "pwm-lpss-platform"),
155};
156
157static void byt_pwm_setup(struct lpss_private_data *pdata)
158{
Hans de Goededd242a02017-07-06 18:49:27 +0200159 struct acpi_device *adev = pdata->adev;
160
161 /* Only call pwm_add_table for the first PWM controller */
162 if (!adev->pnp.unique_id || strcmp(adev->pnp.unique_id, "1"))
163 return;
164
Hans de Goede04434ab2017-04-21 09:35:07 +0200165 if (!acpi_dev_present("INT33FD", NULL, -1))
166 pwm_add_table(byt_pwm_lookup, ARRAY_SIZE(byt_pwm_lookup));
167}
168
Mika Westerberg30957942015-02-18 13:50:17 +0200169#define LPSS_I2C_ENABLE 0x6c
170
171static void byt_i2c_setup(struct lpss_private_data *pdata)
172{
173 lpss_deassert_reset(pdata);
Heikki Krogerus03f09f72014-09-02 10:55:09 +0300174
175 if (readl(pdata->mmio_base + pdata->dev_desc->prv_offset))
176 pdata->fixed_clk_rate = 133000000;
Mika Westerberg3293c7b2015-02-18 13:50:16 +0200177
178 writel(0, pdata->mmio_base + LPSS_I2C_ENABLE);
Mika Westerberg765bdd42014-06-17 14:33:39 +0300179}
180
Hans de Goedebf7696a2017-01-22 17:14:09 +0100181/* BSW PWM used for backlight control by the i915 driver */
182static struct pwm_lookup bsw_pwm_lookup[] = {
183 PWM_LOOKUP_WITH_MODULE("80862288:00", 0, "0000:00:02.0",
184 "pwm_backlight", 0, PWM_POLARITY_NORMAL,
185 "pwm-lpss-platform"),
186};
187
188static void bsw_pwm_setup(struct lpss_private_data *pdata)
189{
Hans de Goededd242a02017-07-06 18:49:27 +0200190 struct acpi_device *adev = pdata->adev;
191
192 /* Only call pwm_add_table for the first PWM controller */
193 if (!adev->pnp.unique_id || strcmp(adev->pnp.unique_id, "1"))
194 return;
195
Hans de Goedebf7696a2017-01-22 17:14:09 +0100196 pwm_add_table(bsw_pwm_lookup, ARRAY_SIZE(bsw_pwm_lookup));
197}
198
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200199static const struct lpss_device_desc lpt_dev_desc = {
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300200 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR,
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100201 .prv_offset = 0x800,
Heikki Krogerused3a8722014-05-19 14:42:07 +0300202};
203
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200204static const struct lpss_device_desc lpt_i2c_dev_desc = {
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300205 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_LTR,
Heikki Krogerused3a8722014-05-19 14:42:07 +0300206 .prv_offset = 0x800,
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100207};
208
Heikki Krogerusa5565cf2016-08-23 11:33:27 +0300209static struct property_entry uart_properties[] = {
210 PROPERTY_ENTRY_U32("reg-io-width", 4),
211 PROPERTY_ENTRY_U32("reg-shift", 2),
212 PROPERTY_ENTRY_BOOL("snps,uart-16550-compatible"),
213 { },
214};
215
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200216static const struct lpss_device_desc lpt_uart_dev_desc = {
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300217 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR,
Heikki Krogerusfcf07892015-03-06 15:48:38 +0200218 .clk_con_id = "baudclk",
Heikki Krogerus06d86412013-06-17 13:25:46 +0300219 .prv_offset = 0x800,
Heikki Krogerus06d86412013-06-17 13:25:46 +0300220 .setup = lpss_uart_setup,
Heikki Krogerusa5565cf2016-08-23 11:33:27 +0300221 .properties = uart_properties,
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100222};
223
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200224static const struct lpss_device_desc lpt_sdio_dev_desc = {
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300225 .flags = LPSS_LTR,
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100226 .prv_offset = 0x1000,
Mika Westerberg958c4eb2013-06-18 16:51:35 +0300227 .prv_size_override = 0x1018,
Chew, Chiau Eee1c74812014-02-19 02:24:29 +0800228};
229
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200230static const struct lpss_device_desc byt_pwm_dev_desc = {
Heikki Krogerus3f56bf32014-09-02 10:55:10 +0300231 .flags = LPSS_SAVE_CTX,
Hans de Goede04434ab2017-04-21 09:35:07 +0200232 .setup = byt_pwm_setup,
Chew, Chiau Eee1c74812014-02-19 02:24:29 +0800233};
234
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530235static const struct lpss_device_desc bsw_pwm_dev_desc = {
236 .flags = LPSS_SAVE_CTX | LPSS_NO_D3_DELAY,
Hans de Goedebf7696a2017-01-22 17:14:09 +0100237 .setup = bsw_pwm_setup,
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530238};
239
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200240static const struct lpss_device_desc byt_uart_dev_desc = {
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +0100241 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
Heikki Krogerusfcf07892015-03-06 15:48:38 +0200242 .clk_con_id = "baudclk",
Mika Westerbergf6272172013-05-13 12:42:44 +0000243 .prv_offset = 0x800,
Heikki Krogerus06d86412013-06-17 13:25:46 +0300244 .setup = lpss_uart_setup,
Heikki Krogerusa5565cf2016-08-23 11:33:27 +0300245 .properties = uart_properties,
Mika Westerbergf6272172013-05-13 12:42:44 +0000246};
247
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530248static const struct lpss_device_desc bsw_uart_dev_desc = {
249 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX
250 | LPSS_NO_D3_DELAY,
251 .clk_con_id = "baudclk",
252 .prv_offset = 0x800,
253 .setup = lpss_uart_setup,
Heikki Krogerusa5565cf2016-08-23 11:33:27 +0300254 .properties = uart_properties,
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530255};
256
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200257static const struct lpss_device_desc byt_spi_dev_desc = {
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +0100258 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
Mika Westerbergf6272172013-05-13 12:42:44 +0000259 .prv_offset = 0x400,
Mika Westerbergf6272172013-05-13 12:42:44 +0000260};
261
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200262static const struct lpss_device_desc byt_sdio_dev_desc = {
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +0100263 .flags = LPSS_CLK,
Mika Westerbergf6272172013-05-13 12:42:44 +0000264};
265
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200266static const struct lpss_device_desc byt_i2c_dev_desc = {
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +0100267 .flags = LPSS_CLK | LPSS_SAVE_CTX,
Mika Westerbergf6272172013-05-13 12:42:44 +0000268 .prv_offset = 0x800,
Heikki Krogerus03f09f72014-09-02 10:55:09 +0300269 .setup = byt_i2c_setup,
Alan Cox1bfbd8e2014-08-19 15:55:22 +0300270};
271
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530272static const struct lpss_device_desc bsw_i2c_dev_desc = {
273 .flags = LPSS_CLK | LPSS_SAVE_CTX | LPSS_NO_D3_DELAY,
274 .prv_offset = 0x800,
275 .setup = byt_i2c_setup,
276};
277
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100278static const struct lpss_device_desc bsw_spi_dev_desc = {
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530279 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX
280 | LPSS_NO_D3_DELAY,
Mika Westerberg30957942015-02-18 13:50:17 +0200281 .prv_offset = 0x400,
282 .setup = lpss_deassert_reset,
283};
284
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100285#define ICPU(model) { X86_VENDOR_INTEL, 6, model, X86_FEATURE_ANY, }
286
287static const struct x86_cpu_id lpss_cpu_ids[] = {
Dave Hansen4626d842016-06-02 17:19:46 -0700288 ICPU(INTEL_FAM6_ATOM_SILVERMONT1), /* Valleyview, Bay Trail */
289 ICPU(INTEL_FAM6_ATOM_AIRMONT), /* Braswell, Cherry Trail */
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100290 {}
291};
292
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200293#else
294
295#define LPSS_ADDR(desc) (0UL)
296
297#endif /* CONFIG_X86_INTEL_LPSS */
298
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100299static const struct acpi_device_id acpi_lpss_device_ids[] = {
Rafael J. Wysockib59cc202013-05-08 11:55:49 +0300300 /* Generic LPSS devices */
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200301 { "INTL9C60", LPSS_ADDR(lpss_dma_desc) },
Rafael J. Wysockib59cc202013-05-08 11:55:49 +0300302
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100303 /* Lynxpoint LPSS devices */
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200304 { "INT33C0", LPSS_ADDR(lpt_dev_desc) },
305 { "INT33C1", LPSS_ADDR(lpt_dev_desc) },
306 { "INT33C2", LPSS_ADDR(lpt_i2c_dev_desc) },
307 { "INT33C3", LPSS_ADDR(lpt_i2c_dev_desc) },
308 { "INT33C4", LPSS_ADDR(lpt_uart_dev_desc) },
309 { "INT33C5", LPSS_ADDR(lpt_uart_dev_desc) },
310 { "INT33C6", LPSS_ADDR(lpt_sdio_dev_desc) },
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100311 { "INT33C7", },
312
Mika Westerbergf6272172013-05-13 12:42:44 +0000313 /* BayTrail LPSS devices */
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200314 { "80860F09", LPSS_ADDR(byt_pwm_dev_desc) },
315 { "80860F0A", LPSS_ADDR(byt_uart_dev_desc) },
316 { "80860F0E", LPSS_ADDR(byt_spi_dev_desc) },
317 { "80860F14", LPSS_ADDR(byt_sdio_dev_desc) },
318 { "80860F41", LPSS_ADDR(byt_i2c_dev_desc) },
Mika Westerbergf6272172013-05-13 12:42:44 +0000319 { "INT33B2", },
Jin Yao20482d32014-05-15 18:28:46 +0300320 { "INT33FC", },
Mika Westerbergf6272172013-05-13 12:42:44 +0000321
Alan Cox1bfbd8e2014-08-19 15:55:22 +0300322 /* Braswell LPSS devices */
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530323 { "80862288", LPSS_ADDR(bsw_pwm_dev_desc) },
324 { "8086228A", LPSS_ADDR(bsw_uart_dev_desc) },
Mika Westerberg30957942015-02-18 13:50:17 +0200325 { "8086228E", LPSS_ADDR(bsw_spi_dev_desc) },
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530326 { "808622C1", LPSS_ADDR(bsw_i2c_dev_desc) },
Alan Cox1bfbd8e2014-08-19 15:55:22 +0300327
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530328 /* Broadwell LPSS devices */
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200329 { "INT3430", LPSS_ADDR(lpt_dev_desc) },
330 { "INT3431", LPSS_ADDR(lpt_dev_desc) },
331 { "INT3432", LPSS_ADDR(lpt_i2c_dev_desc) },
332 { "INT3433", LPSS_ADDR(lpt_i2c_dev_desc) },
333 { "INT3434", LPSS_ADDR(lpt_uart_dev_desc) },
334 { "INT3435", LPSS_ADDR(lpt_uart_dev_desc) },
335 { "INT3436", LPSS_ADDR(lpt_sdio_dev_desc) },
Mika Westerberga4d97532013-11-12 11:48:19 +0200336 { "INT3437", },
337
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300338 /* Wildcat Point LPSS devices */
339 { "INT3438", LPSS_ADDR(lpt_dev_desc) },
Jie Yang43218a12014-08-01 09:06:35 +0800340
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100341 { }
342};
343
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200344#ifdef CONFIG_X86_INTEL_LPSS
345
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100346static int is_memory(struct acpi_resource *res, void *not_used)
347{
348 struct resource r;
349 return !acpi_dev_resource_memory(res, &r);
350}
351
352/* LPSS main clock device. */
353static struct platform_device *lpss_clk_dev;
354
355static inline void lpt_register_clock_device(void)
356{
357 lpss_clk_dev = platform_device_register_simple("clk-lpt", -1, NULL, 0);
358}
359
360static int register_device_clock(struct acpi_device *adev,
361 struct lpss_private_data *pdata)
362{
363 const struct lpss_device_desc *dev_desc = pdata->dev_desc;
Heikki Krogerused3a8722014-05-19 14:42:07 +0300364 const char *devname = dev_name(&adev->dev);
Mika Westerbergf6272172013-05-13 12:42:44 +0000365 struct clk *clk = ERR_PTR(-ENODEV);
Rafael J. Wysockib59cc202013-05-08 11:55:49 +0300366 struct lpss_clk_data *clk_data;
Heikki Krogerused3a8722014-05-19 14:42:07 +0300367 const char *parent, *clk_name;
368 void __iomem *prv_base;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100369
370 if (!lpss_clk_dev)
371 lpt_register_clock_device();
372
Rafael J. Wysockib59cc202013-05-08 11:55:49 +0300373 clk_data = platform_get_drvdata(lpss_clk_dev);
374 if (!clk_data)
375 return -ENODEV;
Heikki Krogerusb0d00f82014-09-02 10:55:08 +0300376 clk = clk_data->clk;
Rafael J. Wysockib59cc202013-05-08 11:55:49 +0300377
378 if (!pdata->mmio_base
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100379 || pdata->mmio_size < dev_desc->prv_offset + LPSS_CLK_SIZE)
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100380 return -ENODATA;
381
Mika Westerbergf6272172013-05-13 12:42:44 +0000382 parent = clk_data->name;
Heikki Krogerused3a8722014-05-19 14:42:07 +0300383 prv_base = pdata->mmio_base + dev_desc->prv_offset;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100384
Heikki Krogerus03f09f72014-09-02 10:55:09 +0300385 if (pdata->fixed_clk_rate) {
386 clk = clk_register_fixed_rate(NULL, devname, parent, 0,
387 pdata->fixed_clk_rate);
388 goto out;
Mika Westerbergf6272172013-05-13 12:42:44 +0000389 }
390
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300391 if (dev_desc->flags & LPSS_CLK_GATE) {
Heikki Krogerused3a8722014-05-19 14:42:07 +0300392 clk = clk_register_gate(NULL, devname, parent, 0,
393 prv_base, 0, 0, NULL);
394 parent = devname;
395 }
396
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300397 if (dev_desc->flags & LPSS_CLK_DIVIDER) {
Heikki Krogerused3a8722014-05-19 14:42:07 +0300398 /* Prevent division by zero */
399 if (!readl(prv_base))
400 writel(LPSS_CLK_DIVIDER_DEF_MASK, prv_base);
401
402 clk_name = kasprintf(GFP_KERNEL, "%s-div", devname);
403 if (!clk_name)
404 return -ENOMEM;
405 clk = clk_register_fractional_divider(NULL, clk_name, parent,
406 0, prv_base,
407 1, 15, 16, 15, 0, NULL);
408 parent = clk_name;
409
410 clk_name = kasprintf(GFP_KERNEL, "%s-update", devname);
411 if (!clk_name) {
412 kfree(parent);
413 return -ENOMEM;
414 }
415 clk = clk_register_gate(NULL, clk_name, parent,
416 CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE,
417 prv_base, 31, 0, NULL);
418 kfree(parent);
419 kfree(clk_name);
Mika Westerbergf6272172013-05-13 12:42:44 +0000420 }
Heikki Krogerus03f09f72014-09-02 10:55:09 +0300421out:
Mika Westerbergf6272172013-05-13 12:42:44 +0000422 if (IS_ERR(clk))
423 return PTR_ERR(clk);
424
Heikki Krogerused3a8722014-05-19 14:42:07 +0300425 pdata->clk = clk;
Heikki Krogerusfcf07892015-03-06 15:48:38 +0200426 clk_register_clkdev(clk, dev_desc->clk_con_id, devname);
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100427 return 0;
428}
429
430static int acpi_lpss_create_device(struct acpi_device *adev,
431 const struct acpi_device_id *id)
432{
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200433 const struct lpss_device_desc *dev_desc;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100434 struct lpss_private_data *pdata;
Jiang Liu90e97822015-02-05 13:44:43 +0800435 struct resource_entry *rentry;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100436 struct list_head resource_list;
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200437 struct platform_device *pdev;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100438 int ret;
439
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200440 dev_desc = (const struct lpss_device_desc *)id->driver_data;
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200441 if (!dev_desc) {
Heikki Krogerus15718752016-11-03 16:21:26 +0200442 pdev = acpi_create_platform_device(adev, NULL);
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200443 return IS_ERR_OR_NULL(pdev) ? PTR_ERR(pdev) : 1;
444 }
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100445 pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
446 if (!pdata)
447 return -ENOMEM;
448
449 INIT_LIST_HEAD(&resource_list);
450 ret = acpi_dev_get_resources(adev, &resource_list, is_memory, NULL);
451 if (ret < 0)
452 goto err_out;
453
454 list_for_each_entry(rentry, &resource_list, node)
Jiang Liu90e97822015-02-05 13:44:43 +0800455 if (resource_type(rentry->res) == IORESOURCE_MEM) {
Mika Westerberg958c4eb2013-06-18 16:51:35 +0300456 if (dev_desc->prv_size_override)
457 pdata->mmio_size = dev_desc->prv_size_override;
458 else
Jiang Liu90e97822015-02-05 13:44:43 +0800459 pdata->mmio_size = resource_size(rentry->res);
460 pdata->mmio_base = ioremap(rentry->res->start,
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100461 pdata->mmio_size);
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100462 break;
463 }
464
465 acpi_dev_free_resource_list(&resource_list);
466
Rafael J. Wysockid3e13ff2015-07-07 00:31:47 +0200467 if (!pdata->mmio_base) {
Ronald Tschalära4bb2b42017-08-09 01:15:42 -0700468 /* Skip the device, but continue the namespace scan. */
469 ret = 0;
Rafael J. Wysockid3e13ff2015-07-07 00:31:47 +0200470 goto err_out;
471 }
472
Hans de Goededd242a02017-07-06 18:49:27 +0200473 pdata->adev = adev;
Mika Westerbergaf65cfe2013-09-02 13:30:25 +0300474 pdata->dev_desc = dev_desc;
475
Heikki Krogerus03f09f72014-09-02 10:55:09 +0300476 if (dev_desc->setup)
477 dev_desc->setup(pdata);
478
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300479 if (dev_desc->flags & LPSS_CLK) {
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100480 ret = register_device_clock(adev, pdata);
481 if (ret) {
Rafael J. Wysockib9e95fc2013-06-19 00:45:34 +0200482 /* Skip the device, but continue the namespace scan. */
483 ret = 0;
484 goto err_out;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100485 }
486 }
487
Rafael J. Wysockib9e95fc2013-06-19 00:45:34 +0200488 /*
489 * This works around a known issue in ACPI tables where LPSS devices
490 * have _PS0 and _PS3 without _PSC (and no power resources), so
491 * acpi_bus_init_power() will assume that the BIOS has put them into D0.
492 */
493 ret = acpi_device_fix_up_power(adev);
494 if (ret) {
495 /* Skip the device, but continue the namespace scan. */
496 ret = 0;
497 goto err_out;
498 }
499
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100500 adev->driver_data = pdata;
Heikki Krogerus15718752016-11-03 16:21:26 +0200501 pdev = acpi_create_platform_device(adev, dev_desc->properties);
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200502 if (!IS_ERR_OR_NULL(pdev)) {
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200503 return 1;
504 }
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100505
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200506 ret = PTR_ERR(pdev);
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100507 adev->driver_data = NULL;
508
509 err_out:
510 kfree(pdata);
511 return ret;
512}
513
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100514static u32 __lpss_reg_read(struct lpss_private_data *pdata, unsigned int reg)
515{
516 return readl(pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
517}
518
519static void __lpss_reg_write(u32 val, struct lpss_private_data *pdata,
520 unsigned int reg)
521{
522 writel(val, pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
523}
524
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100525static int lpss_reg_read(struct device *dev, unsigned int reg, u32 *val)
526{
527 struct acpi_device *adev;
528 struct lpss_private_data *pdata;
529 unsigned long flags;
530 int ret;
531
532 ret = acpi_bus_get_device(ACPI_HANDLE(dev), &adev);
533 if (WARN_ON(ret))
534 return ret;
535
536 spin_lock_irqsave(&dev->power.lock, flags);
537 if (pm_runtime_suspended(dev)) {
538 ret = -EAGAIN;
539 goto out;
540 }
541 pdata = acpi_driver_data(adev);
542 if (WARN_ON(!pdata || !pdata->mmio_base)) {
543 ret = -ENODEV;
544 goto out;
545 }
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100546 *val = __lpss_reg_read(pdata, reg);
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100547
548 out:
549 spin_unlock_irqrestore(&dev->power.lock, flags);
550 return ret;
551}
552
553static ssize_t lpss_ltr_show(struct device *dev, struct device_attribute *attr,
554 char *buf)
555{
556 u32 ltr_value = 0;
557 unsigned int reg;
558 int ret;
559
560 reg = strcmp(attr->attr.name, "auto_ltr") ? LPSS_SW_LTR : LPSS_AUTO_LTR;
561 ret = lpss_reg_read(dev, reg, &ltr_value);
562 if (ret)
563 return ret;
564
565 return snprintf(buf, PAGE_SIZE, "%08x\n", ltr_value);
566}
567
568static ssize_t lpss_ltr_mode_show(struct device *dev,
569 struct device_attribute *attr, char *buf)
570{
571 u32 ltr_mode = 0;
572 char *outstr;
573 int ret;
574
575 ret = lpss_reg_read(dev, LPSS_GENERAL, &ltr_mode);
576 if (ret)
577 return ret;
578
579 outstr = (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) ? "sw" : "auto";
580 return sprintf(buf, "%s\n", outstr);
581}
582
583static DEVICE_ATTR(auto_ltr, S_IRUSR, lpss_ltr_show, NULL);
584static DEVICE_ATTR(sw_ltr, S_IRUSR, lpss_ltr_show, NULL);
585static DEVICE_ATTR(ltr_mode, S_IRUSR, lpss_ltr_mode_show, NULL);
586
587static struct attribute *lpss_attrs[] = {
588 &dev_attr_auto_ltr.attr,
589 &dev_attr_sw_ltr.attr,
590 &dev_attr_ltr_mode.attr,
591 NULL,
592};
593
Arvind Yadav31945d02017-06-30 18:23:50 +0530594static const struct attribute_group lpss_attr_group = {
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100595 .attrs = lpss_attrs,
596 .name = "lpss_ltr",
597};
598
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100599static void acpi_lpss_set_ltr(struct device *dev, s32 val)
600{
601 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
602 u32 ltr_mode, ltr_val;
603
604 ltr_mode = __lpss_reg_read(pdata, LPSS_GENERAL);
605 if (val < 0) {
606 if (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) {
607 ltr_mode &= ~LPSS_GENERAL_LTR_MODE_SW;
608 __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
609 }
610 return;
611 }
612 ltr_val = __lpss_reg_read(pdata, LPSS_SW_LTR) & ~LPSS_LTR_SNOOP_MASK;
613 if (val >= LPSS_LTR_SNOOP_LAT_CUTOFF) {
614 ltr_val |= LPSS_LTR_SNOOP_LAT_32US;
615 val = LPSS_LTR_MAX_VAL;
616 } else if (val > LPSS_LTR_MAX_VAL) {
617 ltr_val |= LPSS_LTR_SNOOP_LAT_32US | LPSS_LTR_SNOOP_REQ;
618 val >>= LPSS_LTR_SNOOP_LAT_SHIFT;
619 } else {
620 ltr_val |= LPSS_LTR_SNOOP_LAT_1US | LPSS_LTR_SNOOP_REQ;
621 }
622 ltr_val |= val;
623 __lpss_reg_write(ltr_val, pdata, LPSS_SW_LTR);
624 if (!(ltr_mode & LPSS_GENERAL_LTR_MODE_SW)) {
625 ltr_mode |= LPSS_GENERAL_LTR_MODE_SW;
626 __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
627 }
628}
629
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300630#ifdef CONFIG_PM
631/**
632 * acpi_lpss_save_ctx() - Save the private registers of LPSS device
633 * @dev: LPSS device
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200634 * @pdata: pointer to the private data of the LPSS device
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300635 *
636 * Most LPSS devices have private registers which may loose their context when
637 * the device is powered down. acpi_lpss_save_ctx() saves those registers into
638 * prv_reg_ctx array.
639 */
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200640static void acpi_lpss_save_ctx(struct device *dev,
641 struct lpss_private_data *pdata)
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300642{
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300643 unsigned int i;
644
645 for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
646 unsigned long offset = i * sizeof(u32);
647
648 pdata->prv_reg_ctx[i] = __lpss_reg_read(pdata, offset);
649 dev_dbg(dev, "saving 0x%08x from LPSS reg at offset 0x%02lx\n",
650 pdata->prv_reg_ctx[i], offset);
651 }
652}
653
654/**
655 * acpi_lpss_restore_ctx() - Restore the private registers of LPSS device
656 * @dev: LPSS device
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200657 * @pdata: pointer to the private data of the LPSS device
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300658 *
659 * Restores the registers that were previously stored with acpi_lpss_save_ctx().
660 */
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200661static void acpi_lpss_restore_ctx(struct device *dev,
662 struct lpss_private_data *pdata)
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300663{
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300664 unsigned int i;
665
Andy Shevchenko02b98542015-12-04 23:49:21 +0200666 for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
667 unsigned long offset = i * sizeof(u32);
668
669 __lpss_reg_write(pdata->prv_reg_ctx[i], pdata, offset);
670 dev_dbg(dev, "restoring 0x%08x to LPSS reg at offset 0x%02lx\n",
671 pdata->prv_reg_ctx[i], offset);
672 }
673}
674
675static void acpi_lpss_d3_to_d0_delay(struct lpss_private_data *pdata)
676{
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300677 /*
678 * The following delay is needed or the subsequent write operations may
679 * fail. The LPSS devices are actually PCI devices and the PCI spec
680 * expects 10ms delay before the device can be accessed after D3 to D0
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530681 * transition. However some platforms like BSW does not need this delay.
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300682 */
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530683 unsigned int delay = 10; /* default 10ms delay */
684
685 if (pdata->dev_desc->flags & LPSS_NO_D3_DELAY)
686 delay = 0;
687
688 msleep(delay);
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300689}
690
Andy Shevchenkoc3a49cf2015-12-04 23:49:20 +0200691static int acpi_lpss_activate(struct device *dev)
692{
693 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
694 int ret;
695
Rafael J. Wysocki63705c42017-10-10 18:49:22 +0200696 ret = acpi_dev_resume(dev);
Andy Shevchenkoc3a49cf2015-12-04 23:49:20 +0200697 if (ret)
698 return ret;
699
700 acpi_lpss_d3_to_d0_delay(pdata);
701
702 /*
703 * This is called only on ->probe() stage where a device is either in
704 * known state defined by BIOS or most likely powered off. Due to this
705 * we have to deassert reset line to be sure that ->probe() will
706 * recognize the device.
707 */
708 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
709 lpss_deassert_reset(pdata);
710
711 return 0;
712}
713
714static void acpi_lpss_dismiss(struct device *dev)
715{
Rafael J. Wysockicbe25ce2017-10-14 17:43:15 +0200716 acpi_dev_suspend(dev, false);
Andy Shevchenkoc3a49cf2015-12-04 23:49:20 +0200717}
718
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100719/* IOSF SB for LPSS island */
720#define LPSS_IOSF_UNIT_LPIOEP 0xA0
721#define LPSS_IOSF_UNIT_LPIO1 0xAB
722#define LPSS_IOSF_UNIT_LPIO2 0xAC
723
724#define LPSS_IOSF_PMCSR 0x84
725#define LPSS_PMCSR_D0 0
726#define LPSS_PMCSR_D3hot 3
727#define LPSS_PMCSR_Dx_MASK GENMASK(1, 0)
728
729#define LPSS_IOSF_GPIODEF0 0x154
730#define LPSS_GPIODEF0_DMA1_D3 BIT(2)
731#define LPSS_GPIODEF0_DMA2_D3 BIT(3)
732#define LPSS_GPIODEF0_DMA_D3_MASK GENMASK(3, 2)
Andy Shevchenkod132d6d2016-11-17 16:30:06 +0200733#define LPSS_GPIODEF0_DMA_LLP BIT(13)
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100734
735static DEFINE_MUTEX(lpss_iosf_mutex);
736
737static void lpss_iosf_enter_d3_state(void)
738{
739 u32 value1 = 0;
Andy Shevchenkod132d6d2016-11-17 16:30:06 +0200740 u32 mask1 = LPSS_GPIODEF0_DMA_D3_MASK | LPSS_GPIODEF0_DMA_LLP;
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100741 u32 value2 = LPSS_PMCSR_D3hot;
742 u32 mask2 = LPSS_PMCSR_Dx_MASK;
743 /*
744 * PMC provides an information about actual status of the LPSS devices.
745 * Here we read the values related to LPSS power island, i.e. LPSS
746 * devices, excluding both LPSS DMA controllers, along with SCC domain.
747 */
748 u32 func_dis, d3_sts_0, pmc_status, pmc_mask = 0xfe000ffe;
749 int ret;
750
751 ret = pmc_atom_read(PMC_FUNC_DIS, &func_dis);
752 if (ret)
753 return;
754
755 mutex_lock(&lpss_iosf_mutex);
756
757 ret = pmc_atom_read(PMC_D3_STS_0, &d3_sts_0);
758 if (ret)
759 goto exit;
760
761 /*
762 * Get the status of entire LPSS power island per device basis.
763 * Shutdown both LPSS DMA controllers if and only if all other devices
764 * are already in D3hot.
765 */
766 pmc_status = (~(d3_sts_0 | func_dis)) & pmc_mask;
767 if (pmc_status)
768 goto exit;
769
770 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO1, MBI_CFG_WRITE,
771 LPSS_IOSF_PMCSR, value2, mask2);
772
773 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO2, MBI_CFG_WRITE,
774 LPSS_IOSF_PMCSR, value2, mask2);
775
776 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIOEP, MBI_CR_WRITE,
777 LPSS_IOSF_GPIODEF0, value1, mask1);
778exit:
779 mutex_unlock(&lpss_iosf_mutex);
780}
781
782static void lpss_iosf_exit_d3_state(void)
783{
Andy Shevchenkod132d6d2016-11-17 16:30:06 +0200784 u32 value1 = LPSS_GPIODEF0_DMA1_D3 | LPSS_GPIODEF0_DMA2_D3 |
785 LPSS_GPIODEF0_DMA_LLP;
786 u32 mask1 = LPSS_GPIODEF0_DMA_D3_MASK | LPSS_GPIODEF0_DMA_LLP;
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100787 u32 value2 = LPSS_PMCSR_D0;
788 u32 mask2 = LPSS_PMCSR_Dx_MASK;
789
790 mutex_lock(&lpss_iosf_mutex);
791
792 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIOEP, MBI_CR_WRITE,
793 LPSS_IOSF_GPIODEF0, value1, mask1);
794
795 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO2, MBI_CFG_WRITE,
796 LPSS_IOSF_PMCSR, value2, mask2);
797
798 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO1, MBI_CFG_WRITE,
799 LPSS_IOSF_PMCSR, value2, mask2);
800
801 mutex_unlock(&lpss_iosf_mutex);
802}
803
Rafael J. Wysockia192aa92017-10-16 03:29:55 +0200804static int acpi_lpss_suspend(struct device *dev, bool wakeup)
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300805{
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200806 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
807 int ret;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300808
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200809 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
810 acpi_lpss_save_ctx(dev, pdata);
811
Rafael J. Wysockia192aa92017-10-16 03:29:55 +0200812 ret = acpi_dev_suspend(dev, wakeup);
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100813
814 /*
815 * This call must be last in the sequence, otherwise PMC will return
816 * wrong status for devices being about to be powered off. See
817 * lpss_iosf_enter_d3_state() for further information.
818 */
819 if (lpss_quirks & LPSS_QUIRK_ALWAYS_POWER_ON && iosf_mbi_available())
820 lpss_iosf_enter_d3_state();
821
822 return ret;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300823}
824
Rafael J. Wysockia192aa92017-10-16 03:29:55 +0200825static int acpi_lpss_resume(struct device *dev)
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300826{
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200827 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
828 int ret;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300829
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100830 /*
831 * This call is kept first to be in symmetry with
832 * acpi_lpss_runtime_suspend() one.
833 */
834 if (lpss_quirks & LPSS_QUIRK_ALWAYS_POWER_ON && iosf_mbi_available())
835 lpss_iosf_exit_d3_state();
836
Rafael J. Wysocki63705c42017-10-10 18:49:22 +0200837 ret = acpi_dev_resume(dev);
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300838 if (ret)
839 return ret;
840
Andy Shevchenko02b98542015-12-04 23:49:21 +0200841 acpi_lpss_d3_to_d0_delay(pdata);
842
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200843 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
844 acpi_lpss_restore_ctx(dev, pdata);
845
Rafael J. Wysockia192aa92017-10-16 03:29:55 +0200846 return 0;
847}
848
849#ifdef CONFIG_PM_SLEEP
850static int acpi_lpss_suspend_late(struct device *dev)
851{
852 int ret = pm_generic_suspend_late(dev);
853
854 return ret ? ret : acpi_lpss_suspend(dev, device_may_wakeup(dev));
855}
856
857static int acpi_lpss_resume_early(struct device *dev)
858{
859 int ret = acpi_lpss_resume(dev);
860
861 return ret ? ret : pm_generic_resume_early(dev);
862}
863#endif /* CONFIG_PM_SLEEP */
864
865static int acpi_lpss_runtime_suspend(struct device *dev)
866{
867 int ret = pm_generic_runtime_suspend(dev);
868
869 return ret ? ret : acpi_lpss_suspend(dev, true);
870}
871
872static int acpi_lpss_runtime_resume(struct device *dev)
873{
874 int ret = acpi_lpss_resume(dev);
875
876 return ret ? ret : pm_generic_runtime_resume(dev);
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300877}
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300878#endif /* CONFIG_PM */
879
880static struct dev_pm_domain acpi_lpss_pm_domain = {
Andy Shevchenkoc3a49cf2015-12-04 23:49:20 +0200881#ifdef CONFIG_PM
882 .activate = acpi_lpss_activate,
883 .dismiss = acpi_lpss_dismiss,
884#endif
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300885 .ops = {
Rafael J. Wysocki5de21bb92014-11-27 22:38:23 +0100886#ifdef CONFIG_PM
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300887#ifdef CONFIG_PM_SLEEP
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300888 .prepare = acpi_subsys_prepare,
Ulf Hanssone4da8172017-10-03 09:11:06 +0200889 .complete = acpi_subsys_complete,
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300890 .suspend = acpi_subsys_suspend,
Fu Zhonghuif4168b62014-09-09 16:30:06 +0200891 .suspend_late = acpi_lpss_suspend_late,
892 .resume_early = acpi_lpss_resume_early,
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300893 .freeze = acpi_subsys_freeze,
894 .poweroff = acpi_subsys_suspend,
Fu Zhonghuif4168b62014-09-09 16:30:06 +0200895 .poweroff_late = acpi_lpss_suspend_late,
896 .restore_early = acpi_lpss_resume_early,
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300897#endif
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300898 .runtime_suspend = acpi_lpss_runtime_suspend,
899 .runtime_resume = acpi_lpss_runtime_resume,
900#endif
901 },
902};
903
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100904static int acpi_lpss_platform_notify(struct notifier_block *nb,
905 unsigned long action, void *data)
906{
907 struct platform_device *pdev = to_platform_device(data);
908 struct lpss_private_data *pdata;
909 struct acpi_device *adev;
910 const struct acpi_device_id *id;
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100911
912 id = acpi_match_device(acpi_lpss_device_ids, &pdev->dev);
913 if (!id || !id->driver_data)
914 return 0;
915
916 if (acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
917 return 0;
918
919 pdata = acpi_driver_data(adev);
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200920 if (!pdata)
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100921 return 0;
922
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200923 if (pdata->mmio_base &&
924 pdata->mmio_size < pdata->dev_desc->prv_offset + LPSS_LTR_SIZE) {
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100925 dev_err(&pdev->dev, "MMIO size insufficient to access LTR\n");
926 return 0;
927 }
928
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300929 switch (action) {
Andy Shevchenkode16d552015-12-04 23:49:19 +0200930 case BUS_NOTIFY_BIND_DRIVER:
Tomeu Vizoso989561d2016-01-07 16:46:13 +0100931 dev_pm_domain_set(&pdev->dev, &acpi_lpss_pm_domain);
Andy Shevchenkob5f88dd2015-12-04 23:49:18 +0200932 break;
Andy Shevchenkode16d552015-12-04 23:49:19 +0200933 case BUS_NOTIFY_DRIVER_NOT_BOUND:
Andy Shevchenkob5f88dd2015-12-04 23:49:18 +0200934 case BUS_NOTIFY_UNBOUND_DRIVER:
Andy Shevchenko5be6ada2016-02-01 16:17:38 +0200935 dev_pm_domain_set(&pdev->dev, NULL);
Andy Shevchenkob5f88dd2015-12-04 23:49:18 +0200936 break;
937 case BUS_NOTIFY_ADD_DEVICE:
Tomeu Vizoso989561d2016-01-07 16:46:13 +0100938 dev_pm_domain_set(&pdev->dev, &acpi_lpss_pm_domain);
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300939 if (pdata->dev_desc->flags & LPSS_LTR)
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300940 return sysfs_create_group(&pdev->dev.kobj,
941 &lpss_attr_group);
Andy Shevchenko01ac1702014-11-05 18:34:46 +0200942 break;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300943 case BUS_NOTIFY_DEL_DEVICE:
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300944 if (pdata->dev_desc->flags & LPSS_LTR)
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300945 sysfs_remove_group(&pdev->dev.kobj, &lpss_attr_group);
Tomeu Vizoso989561d2016-01-07 16:46:13 +0100946 dev_pm_domain_set(&pdev->dev, NULL);
Andy Shevchenko01ac1702014-11-05 18:34:46 +0200947 break;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300948 default:
949 break;
950 }
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100951
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300952 return 0;
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100953}
954
955static struct notifier_block acpi_lpss_nb = {
956 .notifier_call = acpi_lpss_platform_notify,
957};
958
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100959static void acpi_lpss_bind(struct device *dev)
960{
961 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
962
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300963 if (!pdata || !pdata->mmio_base || !(pdata->dev_desc->flags & LPSS_LTR))
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100964 return;
965
966 if (pdata->mmio_size >= pdata->dev_desc->prv_offset + LPSS_LTR_SIZE)
967 dev->power.set_latency_tolerance = acpi_lpss_set_ltr;
968 else
969 dev_err(dev, "MMIO size insufficient to access LTR\n");
970}
971
972static void acpi_lpss_unbind(struct device *dev)
973{
974 dev->power.set_latency_tolerance = NULL;
975}
976
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100977static struct acpi_scan_handler lpss_handler = {
978 .ids = acpi_lpss_device_ids,
979 .attach = acpi_lpss_create_device,
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100980 .bind = acpi_lpss_bind,
981 .unbind = acpi_lpss_unbind,
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100982};
983
984void __init acpi_lpss_init(void)
985{
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100986 const struct x86_cpu_id *id;
987 int ret;
988
989 ret = lpt_clk_init();
990 if (ret)
991 return;
992
993 id = x86_match_cpu(lpss_cpu_ids);
994 if (id)
995 lpss_quirks |= LPSS_QUIRK_ALWAYS_POWER_ON;
996
997 bus_register_notifier(&platform_bus_type, &acpi_lpss_nb);
998 acpi_scan_add_handler(&lpss_handler);
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100999}
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +02001000
1001#else
1002
1003static struct acpi_scan_handler lpss_handler = {
1004 .ids = acpi_lpss_device_ids,
1005};
1006
1007void __init acpi_lpss_init(void)
1008{
1009 acpi_scan_add_handler(&lpss_handler);
1010}
1011
1012#endif /* CONFIG_X86_INTEL_LPSS */