blob: 8f30fa1af2abc1177c9386290ececf2338f4c84f [file] [log] [blame]
Rostislav Lisovy06849fa2013-08-30 14:58:02 +02001/*
2 * UIO driver fo Humusoft MF624 DAQ card.
3 * Copyright (C) 2011 Rostislav Lisovy <lisovy@gmail.com>,
4 * Czech Technical University in Prague
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
20
21#include <linux/init.h>
22#include <linux/module.h>
23#include <linux/device.h>
24#include <linux/pci.h>
25#include <linux/slab.h>
26#include <linux/io.h>
27#include <linux/kernel.h>
28#include <linux/uio_driver.h>
29
30#define PCI_VENDOR_ID_HUMUSOFT 0x186c
31#define PCI_DEVICE_ID_MF624 0x0624
32#define PCI_SUBVENDOR_ID_HUMUSOFT 0x186c
33#define PCI_SUBDEVICE_DEVICE 0x0624
34
35/* BAR0 Interrupt control/status register */
36#define INTCSR 0x4C
37#define INTCSR_ADINT_ENABLE (1 << 0)
38#define INTCSR_CTR4INT_ENABLE (1 << 3)
39#define INTCSR_PCIINT_ENABLE (1 << 6)
40#define INTCSR_ADINT_STATUS (1 << 2)
41#define INTCSR_CTR4INT_STATUS (1 << 5)
42
43enum mf624_interrupt_source {ADC, CTR4, ALL};
44
Fengguang Wu497b46d2013-09-02 10:38:33 +020045static void mf624_disable_interrupt(enum mf624_interrupt_source source,
Rostislav Lisovy06849fa2013-08-30 14:58:02 +020046 struct uio_info *info)
47{
48 void __iomem *INTCSR_reg = info->mem[0].internal_addr + INTCSR;
49
50 switch (source) {
51 case ADC:
52 iowrite32(ioread32(INTCSR_reg)
53 & ~(INTCSR_ADINT_ENABLE | INTCSR_PCIINT_ENABLE),
54 INTCSR_reg);
55 break;
56
57 case CTR4:
58 iowrite32(ioread32(INTCSR_reg)
59 & ~(INTCSR_CTR4INT_ENABLE | INTCSR_PCIINT_ENABLE),
60 INTCSR_reg);
61 break;
62
63 case ALL:
64 default:
65 iowrite32(ioread32(INTCSR_reg)
66 & ~(INTCSR_ADINT_ENABLE | INTCSR_CTR4INT_ENABLE
67 | INTCSR_PCIINT_ENABLE),
68 INTCSR_reg);
69 break;
70 }
71}
72
Fengguang Wu497b46d2013-09-02 10:38:33 +020073static void mf624_enable_interrupt(enum mf624_interrupt_source source,
Rostislav Lisovy06849fa2013-08-30 14:58:02 +020074 struct uio_info *info)
75{
76 void __iomem *INTCSR_reg = info->mem[0].internal_addr + INTCSR;
77
78 switch (source) {
79 case ADC:
80 iowrite32(ioread32(INTCSR_reg)
81 | INTCSR_ADINT_ENABLE | INTCSR_PCIINT_ENABLE,
82 INTCSR_reg);
83 break;
84
85 case CTR4:
86 iowrite32(ioread32(INTCSR_reg)
87 | INTCSR_CTR4INT_ENABLE | INTCSR_PCIINT_ENABLE,
88 INTCSR_reg);
89 break;
90
91 case ALL:
92 default:
93 iowrite32(ioread32(INTCSR_reg)
94 | INTCSR_ADINT_ENABLE | INTCSR_CTR4INT_ENABLE
95 | INTCSR_PCIINT_ENABLE,
96 INTCSR_reg);
97 break;
98 }
99}
100
101static irqreturn_t mf624_irq_handler(int irq, struct uio_info *info)
102{
103 void __iomem *INTCSR_reg = info->mem[0].internal_addr + INTCSR;
104
105 if ((ioread32(INTCSR_reg) & INTCSR_ADINT_ENABLE)
106 && (ioread32(INTCSR_reg) & INTCSR_ADINT_STATUS)) {
107 mf624_disable_interrupt(ADC, info);
108 return IRQ_HANDLED;
109 }
110
111 if ((ioread32(INTCSR_reg) & INTCSR_CTR4INT_ENABLE)
112 && (ioread32(INTCSR_reg) & INTCSR_CTR4INT_STATUS)) {
113 mf624_disable_interrupt(CTR4, info);
114 return IRQ_HANDLED;
115 }
116
117 return IRQ_NONE;
118}
119
120static int mf624_irqcontrol(struct uio_info *info, s32 irq_on)
121{
122 if (irq_on == 0)
123 mf624_disable_interrupt(ALL, info);
124 else if (irq_on == 1)
125 mf624_enable_interrupt(ALL, info);
126
127 return 0;
128}
129
Michal Sojkaa15d2dd2017-03-16 14:50:09 +0100130static int mf624_setup_mem(struct pci_dev *dev, int bar, struct uio_mem *mem, const char *name)
131{
132 mem->name = name;
133 mem->addr = pci_resource_start(dev, bar);
134 if (!mem->addr)
135 return -ENODEV;
136 mem->size = pci_resource_len(dev, bar);
137 mem->memtype = UIO_MEM_PHYS;
138 mem->internal_addr = pci_ioremap_bar(dev, bar);
139 if (!mem->internal_addr)
140 return -ENODEV;
141 return 0;
142}
143
Rostislav Lisovy06849fa2013-08-30 14:58:02 +0200144static int mf624_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
145{
146 struct uio_info *info;
147
148 info = kzalloc(sizeof(struct uio_info), GFP_KERNEL);
149 if (!info)
150 return -ENOMEM;
151
152 if (pci_enable_device(dev))
153 goto out_free;
154
155 if (pci_request_regions(dev, "mf624"))
156 goto out_disable;
157
158 info->name = "mf624";
159 info->version = "0.0.1";
160
161 /* Note: Datasheet says device uses BAR0, BAR1, BAR2 -- do not trust it */
162
163 /* BAR0 */
Michal Sojkaa15d2dd2017-03-16 14:50:09 +0100164 if (mf624_setup_mem(dev, 0, &info->mem[0], "PCI chipset, interrupts, status "
165 "bits, special functions"))
Rostislav Lisovy06849fa2013-08-30 14:58:02 +0200166 goto out_release;
Rostislav Lisovy06849fa2013-08-30 14:58:02 +0200167 /* BAR2 */
Michal Sojkaa15d2dd2017-03-16 14:50:09 +0100168 if (mf624_setup_mem(dev, 2, &info->mem[1], "ADC, DAC, DIO"))
Rostislav Lisovy06849fa2013-08-30 14:58:02 +0200169 goto out_unmap0;
170
171 /* BAR4 */
Michal Sojkaa15d2dd2017-03-16 14:50:09 +0100172 if (mf624_setup_mem(dev, 4, &info->mem[2], "Counter/timer chip"))
Rostislav Lisovy06849fa2013-08-30 14:58:02 +0200173 goto out_unmap1;
174
175 info->irq = dev->irq;
176 info->irq_flags = IRQF_SHARED;
177 info->handler = mf624_irq_handler;
178
179 info->irqcontrol = mf624_irqcontrol;
180
181 if (uio_register_device(&dev->dev, info))
182 goto out_unmap2;
183
184 pci_set_drvdata(dev, info);
185
186 return 0;
187
188out_unmap2:
189 iounmap(info->mem[2].internal_addr);
190out_unmap1:
191 iounmap(info->mem[1].internal_addr);
192out_unmap0:
193 iounmap(info->mem[0].internal_addr);
194
195out_release:
196 pci_release_regions(dev);
197
198out_disable:
199 pci_disable_device(dev);
200
201out_free:
202 kfree(info);
203 return -ENODEV;
204}
205
206static void mf624_pci_remove(struct pci_dev *dev)
207{
208 struct uio_info *info = pci_get_drvdata(dev);
209
210 mf624_disable_interrupt(ALL, info);
211
212 uio_unregister_device(info);
213 pci_release_regions(dev);
214 pci_disable_device(dev);
Rostislav Lisovy06849fa2013-08-30 14:58:02 +0200215
216 iounmap(info->mem[0].internal_addr);
217 iounmap(info->mem[1].internal_addr);
218 iounmap(info->mem[2].internal_addr);
219
220 kfree(info);
221}
222
Jingoo Han0f4054d2013-12-03 08:27:13 +0900223static const struct pci_device_id mf624_pci_id[] = {
Rostislav Lisovy06849fa2013-08-30 14:58:02 +0200224 { PCI_DEVICE(PCI_VENDOR_ID_HUMUSOFT, PCI_DEVICE_ID_MF624) },
225 { 0, }
226};
227
228static struct pci_driver mf624_pci_driver = {
229 .name = "mf624",
230 .id_table = mf624_pci_id,
231 .probe = mf624_pci_probe,
232 .remove = mf624_pci_remove,
233};
234MODULE_DEVICE_TABLE(pci, mf624_pci_id);
235
236module_pci_driver(mf624_pci_driver);
237MODULE_LICENSE("GPL v2");
238MODULE_AUTHOR("Rostislav Lisovy <lisovy@gmail.com>");