blob: b89d14c0352c500cf7cf4b6cc5b13b7db8ec4f77 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * This program is used to generate definitions needed by
3 * assembly language modules.
4 *
5 * We use the technique used in the OSF Mach kernel code:
6 * generate asm statements containing #defines,
7 * compile this file to assembler, and then extract the
8 * #defines from the assembly-language output.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
14 */
15
Paul Mackerras14cf11a2005-09-26 16:04:21 +100016#include <linux/signal.h>
17#include <linux/sched.h>
18#include <linux/kernel.h>
19#include <linux/errno.h>
20#include <linux/string.h>
21#include <linux/types.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100022#include <linux/mman.h>
23#include <linux/mm.h>
Johannes Berg543b9fd2007-05-03 22:31:38 +100024#include <linux/suspend.h>
Tony Breedsad7f7162008-02-05 16:16:48 +110025#include <linux/hrtimer.h>
Stephen Rothwelld1dead52005-09-29 00:35:31 +100026#ifdef CONFIG_PPC64
Paul Mackerras14cf11a2005-09-26 16:04:21 +100027#include <linux/time.h>
28#include <linux/hardirq.h>
Stephen Rothwelld1dead52005-09-29 00:35:31 +100029#endif
Christoph Lameterd4d298f2008-04-29 01:04:08 -070030#include <linux/kbuild.h>
Stephen Rothwelld1dead52005-09-29 00:35:31 +100031
Paul Mackerras14cf11a2005-09-26 16:04:21 +100032#include <asm/io.h>
33#include <asm/page.h>
34#include <asm/pgtable.h>
35#include <asm/processor.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100036#include <asm/cputable.h>
37#include <asm/thread_info.h>
Paul Mackerras033ef332005-10-26 17:05:24 +100038#include <asm/rtas.h>
Benjamin Herrenschmidta7f290d2005-11-11 21:15:21 +110039#include <asm/vdso_datapage.h>
Paul Mackerras66feed62015-03-28 14:21:12 +110040#include <asm/dbell.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100041#ifdef CONFIG_PPC64
42#include <asm/paca.h>
43#include <asm/lppaca.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100044#include <asm/cache.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100045#include <asm/compat.h>
Michael Neuling11a27ad2006-08-09 17:00:30 +100046#include <asm/mmu.h>
Olof Johanssonf04da0bc2006-09-13 13:32:39 -050047#include <asm/hvcall.h>
Paul Mackerras19ccb762011-07-23 17:42:46 +100048#include <asm/xics.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100049#endif
Benjamin Herrenschmidted79ba92011-09-19 17:45:04 +000050#ifdef CONFIG_PPC_POWERNV
51#include <asm/opal.h>
52#endif
Alexander Graf989044e2010-08-30 12:01:56 +020053#if defined(CONFIG_KVM) || defined(CONFIG_KVM_GUEST)
Hollis Blanchard366d4b92009-01-03 16:23:08 -060054#include <linux/kvm_host.h>
Alexander Graf06046752010-04-16 00:11:44 +020055#endif
Alexander Graf989044e2010-08-30 12:01:56 +020056#if defined(CONFIG_KVM) && defined(CONFIG_PPC_BOOK3S)
57#include <asm/kvm_book3s.h>
Alexander Graf5deb8e72014-04-24 13:46:24 +020058#include <asm/kvm_ppc.h>
Hollis Blancharddb93f572008-11-05 09:36:18 -060059#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100060
Benjamin Herrenschmidt57e2a992009-07-28 11:59:34 +100061#ifdef CONFIG_PPC32
Kumar Galafca622c2008-04-30 05:23:21 -050062#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
63#include "head_booke.h"
64#endif
Benjamin Herrenschmidt57e2a992009-07-28 11:59:34 +100065#endif
Kumar Galafca622c2008-04-30 05:23:21 -050066
Kumar Gala55fd7662009-10-16 18:48:40 -050067#if defined(CONFIG_PPC_FSL_BOOK3E)
Trent Piepho19f54652008-12-08 19:34:55 -080068#include "../mm/mmu_decl.h"
69#endif
70
Christophe Leroyf86ef742016-05-17 09:02:43 +020071#ifdef CONFIG_PPC_8xx
72#include <asm/fixmap.h>
73#endif
74
Paul Mackerras14cf11a2005-09-26 16:04:21 +100075int main(void)
76{
Paul Mackerras14cf11a2005-09-26 16:04:21 +100077 DEFINE(THREAD, offsetof(struct task_struct, thread));
Paul Mackerras14cf11a2005-09-26 16:04:21 +100078 DEFINE(MM, offsetof(struct task_struct, mm));
Benjamin Herrenschmidt5e696612008-12-18 19:13:24 +000079 DEFINE(MMCONTEXTID, offsetof(struct mm_struct, context.id));
Stephen Rothwelld1dead52005-09-29 00:35:31 +100080#ifdef CONFIG_PPC64
Paul Mackerras9c1e1052009-08-17 15:17:54 +100081 DEFINE(SIGSEGV, SIGSEGV);
82 DEFINE(NMI_MASK, NMI_MASK);
Haren Myneni92779242012-12-06 21:49:56 +000083 DEFINE(TASKTHREADPPR, offsetof(struct task_struct, thread.ppr));
Stephen Rothwelld1dead52005-09-29 00:35:31 +100084#else
Roman Zippelf7e42172007-05-09 02:35:17 -070085 DEFINE(THREAD_INFO, offsetof(struct task_struct, stack));
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +100086 DEFINE(THREAD_INFO_GAP, _ALIGN_UP(sizeof(struct thread_info), 16));
87 DEFINE(KSP_LIMIT, offsetof(struct thread_struct, ksp_limit));
Stephen Rothwelld1dead52005-09-29 00:35:31 +100088#endif /* CONFIG_PPC64 */
89
Michael Ellerman85baa092016-03-24 22:04:05 +110090#ifdef CONFIG_LIVEPATCH
91 DEFINE(TI_livepatch_sp, offsetof(struct thread_info, livepatch_sp));
92#endif
93
Paul Mackerras14cf11a2005-09-26 16:04:21 +100094 DEFINE(KSP, offsetof(struct thread_struct, ksp));
Paul Mackerras14cf11a2005-09-26 16:04:21 +100095 DEFINE(PT_REGS, offsetof(struct thread_struct, regs));
Ashish Kalra1325a682011-04-22 16:48:27 -050096#ifdef CONFIG_BOOKE
97 DEFINE(THREAD_NORMSAVES, offsetof(struct thread_struct, normsave[0]));
98#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100099 DEFINE(THREAD_FPEXC_MODE, offsetof(struct thread_struct, fpexc_mode));
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000100 DEFINE(THREAD_FPSTATE, offsetof(struct thread_struct, fp_state));
Paul Mackerras18461962013-09-10 20:21:10 +1000101 DEFINE(THREAD_FPSAVEAREA, offsetof(struct thread_struct, fp_save_area));
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000102 DEFINE(FPSTATE_FPSCR, offsetof(struct thread_fp_state, fpscr));
Cyril Bur70fe3d92016-02-29 17:53:47 +1100103 DEFINE(THREAD_LOAD_FP, offsetof(struct thread_struct, load_fp));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000104#ifdef CONFIG_ALTIVEC
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000105 DEFINE(THREAD_VRSTATE, offsetof(struct thread_struct, vr_state));
Paul Mackerras18461962013-09-10 20:21:10 +1000106 DEFINE(THREAD_VRSAVEAREA, offsetof(struct thread_struct, vr_save_area));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000107 DEFINE(THREAD_VRSAVE, offsetof(struct thread_struct, vrsave));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000108 DEFINE(THREAD_USED_VR, offsetof(struct thread_struct, used_vr));
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000109 DEFINE(VRSTATE_VSCR, offsetof(struct thread_vr_state, vscr));
Cyril Bur70fe3d92016-02-29 17:53:47 +1100110 DEFINE(THREAD_LOAD_VEC, offsetof(struct thread_struct, load_vec));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000111#endif /* CONFIG_ALTIVEC */
Michael Neulingc6e67712008-06-25 14:07:18 +1000112#ifdef CONFIG_VSX
Michael Neulingc6e67712008-06-25 14:07:18 +1000113 DEFINE(THREAD_USED_VSR, offsetof(struct thread_struct, used_vsr));
114#endif /* CONFIG_VSX */
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000115#ifdef CONFIG_PPC64
116 DEFINE(KSP_VSID, offsetof(struct thread_struct, ksp_vsid));
117#else /* CONFIG_PPC64 */
118 DEFINE(PGDIR, offsetof(struct thread_struct, pgdir));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000119#ifdef CONFIG_SPE
120 DEFINE(THREAD_EVR0, offsetof(struct thread_struct, evr[0]));
121 DEFINE(THREAD_ACC, offsetof(struct thread_struct, acc));
122 DEFINE(THREAD_SPEFSCR, offsetof(struct thread_struct, spefscr));
123 DEFINE(THREAD_USED_SPE, offsetof(struct thread_struct, used_spe));
124#endif /* CONFIG_SPE */
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000125#endif /* CONFIG_PPC64 */
Bharat Bhushan13d543c2013-05-22 09:50:59 +0530126#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530127 DEFINE(THREAD_DBCR0, offsetof(struct thread_struct, debug.dbcr0));
Bharat Bhushan13d543c2013-05-22 09:50:59 +0530128#endif
Alexander Graf97e49252010-04-16 00:11:51 +0200129#ifdef CONFIG_KVM_BOOK3S_32_HANDLER
130 DEFINE(THREAD_KVM_SVCPU, offsetof(struct thread_struct, kvm_shadow_vcpu));
131#endif
Bharat Bhushanffe129e2013-01-15 22:20:42 +0000132#if defined(CONFIG_KVM) && defined(CONFIG_BOOKE)
Scott Woodd30f6e42011-12-20 15:34:43 +0000133 DEFINE(THREAD_KVM_VCPU, offsetof(struct thread_struct, kvm_vcpu));
134#endif
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000135
Michael Neuling8b3c34c2013-02-13 16:21:32 +0000136#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Neulingafc07702013-02-13 16:21:34 +0000137 DEFINE(PACATMSCRATCH, offsetof(struct paca_struct, tm_scratch));
Michael Neuling8b3c34c2013-02-13 16:21:32 +0000138 DEFINE(THREAD_TM_TFHAR, offsetof(struct thread_struct, tm_tfhar));
139 DEFINE(THREAD_TM_TEXASR, offsetof(struct thread_struct, tm_texasr));
140 DEFINE(THREAD_TM_TFIAR, offsetof(struct thread_struct, tm_tfiar));
Michael Neuling28e61cc2013-08-09 17:29:31 +1000141 DEFINE(THREAD_TM_TAR, offsetof(struct thread_struct, tm_tar));
142 DEFINE(THREAD_TM_PPR, offsetof(struct thread_struct, tm_ppr));
143 DEFINE(THREAD_TM_DSCR, offsetof(struct thread_struct, tm_dscr));
Michael Neuling8b3c34c2013-02-13 16:21:32 +0000144 DEFINE(PT_CKPT_REGS, offsetof(struct thread_struct, ckpt_regs));
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000145 DEFINE(THREAD_TRANSACT_VRSTATE, offsetof(struct thread_struct,
146 transact_vr));
Michael Neuling8b3c34c2013-02-13 16:21:32 +0000147 DEFINE(THREAD_TRANSACT_VRSAVE, offsetof(struct thread_struct,
148 transact_vrsave));
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000149 DEFINE(THREAD_TRANSACT_FPSTATE, offsetof(struct thread_struct,
150 transact_fp));
Michael Neuling8b3c34c2013-02-13 16:21:32 +0000151 /* Local pt_regs on stack for Transactional Memory funcs. */
152 DEFINE(TM_FRAME_SIZE, STACK_FRAME_OVERHEAD +
153 sizeof(struct pt_regs) + 16);
154#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Ian Munsie2468dcf2013-02-07 15:46:58 +0000155
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000156 DEFINE(TI_FLAGS, offsetof(struct thread_info, flags));
Paul Mackerrasf39224a2006-04-18 21:49:11 +1000157 DEFINE(TI_LOCAL_FLAGS, offsetof(struct thread_info, local_flags));
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000158 DEFINE(TI_PREEMPT, offsetof(struct thread_info, preempt_count));
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000159 DEFINE(TI_TASK, offsetof(struct thread_info, task));
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000160 DEFINE(TI_CPU, offsetof(struct thread_info, cpu));
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000161
162#ifdef CONFIG_PPC64
163 DEFINE(DCACHEL1LINESIZE, offsetof(struct ppc64_caches, dline_size));
164 DEFINE(DCACHEL1LOGLINESIZE, offsetof(struct ppc64_caches, log_dline_size));
165 DEFINE(DCACHEL1LINESPERPAGE, offsetof(struct ppc64_caches, dlines_per_page));
166 DEFINE(ICACHEL1LINESIZE, offsetof(struct ppc64_caches, iline_size));
167 DEFINE(ICACHEL1LOGLINESIZE, offsetof(struct ppc64_caches, log_iline_size));
168 DEFINE(ICACHEL1LINESPERPAGE, offsetof(struct ppc64_caches, ilines_per_page));
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000169 /* paca */
170 DEFINE(PACA_SIZE, sizeof(struct paca_struct));
171 DEFINE(PACAPACAINDEX, offsetof(struct paca_struct, paca_index));
172 DEFINE(PACAPROCSTART, offsetof(struct paca_struct, cpu_start));
173 DEFINE(PACAKSAVE, offsetof(struct paca_struct, kstack));
174 DEFINE(PACACURRENT, offsetof(struct paca_struct, __current));
175 DEFINE(PACASAVEDMSR, offsetof(struct paca_struct, saved_msr));
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000176 DEFINE(PACASTABRR, offsetof(struct paca_struct, stab_rr));
177 DEFINE(PACAR1, offsetof(struct paca_struct, saved_r1));
178 DEFINE(PACATOC, offsetof(struct paca_struct, kernel_toc));
Paul Mackerras1f6a93e2008-08-30 11:40:24 +1000179 DEFINE(PACAKBASE, offsetof(struct paca_struct, kernelbase));
180 DEFINE(PACAKMSR, offsetof(struct paca_struct, kernel_msr));
Paul Mackerrasd04c56f2006-10-04 16:47:49 +1000181 DEFINE(PACASOFTIRQEN, offsetof(struct paca_struct, soft_enabled));
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100182 DEFINE(PACAIRQHAPPENED, offsetof(struct paca_struct, irq_happened));
Michael Neulingc395465da62015-10-28 15:54:06 +1100183#ifdef CONFIG_PPC_BOOK3S
Michael Neuling2fc251a2015-12-11 09:34:42 +1100184 DEFINE(PACACONTEXTID, offsetof(struct paca_struct, mm_ctx_id));
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +1000185#ifdef CONFIG_PPC_MM_SLICES
186 DEFINE(PACALOWSLICESPSIZE, offsetof(struct paca_struct,
Michael Neuling2fc251a2015-12-11 09:34:42 +1100187 mm_ctx_low_slices_psize));
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +1000188 DEFINE(PACAHIGHSLICEPSIZE, offsetof(struct paca_struct,
Michael Neuling2fc251a2015-12-11 09:34:42 +1100189 mm_ctx_high_slices_psize));
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +1000190 DEFINE(MMUPSIZEDEFSIZE, sizeof(struct mmu_psize_def));
Benjamin Herrenschmidt91c60b52009-06-02 21:17:41 +0000191#endif /* CONFIG_PPC_MM_SLICES */
Michael Neulingc395465da62015-10-28 15:54:06 +1100192#endif
Benjamin Herrenschmidtdce66702009-07-23 23:15:42 +0000193
194#ifdef CONFIG_PPC_BOOK3E
195 DEFINE(PACAPGD, offsetof(struct paca_struct, pgd));
196 DEFINE(PACA_KERNELPGD, offsetof(struct paca_struct, kernel_pgd));
197 DEFINE(PACA_EXGEN, offsetof(struct paca_struct, exgen));
198 DEFINE(PACA_EXTLB, offsetof(struct paca_struct, extlb));
199 DEFINE(PACA_EXMC, offsetof(struct paca_struct, exmc));
200 DEFINE(PACA_EXCRIT, offsetof(struct paca_struct, excrit));
201 DEFINE(PACA_EXDBG, offsetof(struct paca_struct, exdbg));
202 DEFINE(PACA_MC_STACK, offsetof(struct paca_struct, mc_kstack));
203 DEFINE(PACA_CRIT_STACK, offsetof(struct paca_struct, crit_kstack));
204 DEFINE(PACA_DBG_STACK, offsetof(struct paca_struct, dbg_kstack));
Scott Wood28efc352013-10-11 19:22:38 -0500205 DEFINE(PACA_TCD_PTR, offsetof(struct paca_struct, tcd_ptr));
206
207 DEFINE(TCD_ESEL_NEXT,
208 offsetof(struct tlb_core_data, esel_next));
209 DEFINE(TCD_ESEL_MAX,
210 offsetof(struct tlb_core_data, esel_max));
211 DEFINE(TCD_ESEL_FIRST,
212 offsetof(struct tlb_core_data, esel_first));
Benjamin Herrenschmidtdce66702009-07-23 23:15:42 +0000213#endif /* CONFIG_PPC_BOOK3E */
214
Benjamin Herrenschmidt91c60b52009-06-02 21:17:41 +0000215#ifdef CONFIG_PPC_STD_MMU_64
Benjamin Herrenschmidt91c60b52009-06-02 21:17:41 +0000216 DEFINE(PACASLBCACHE, offsetof(struct paca_struct, slb_cache));
217 DEFINE(PACASLBCACHEPTR, offsetof(struct paca_struct, slb_cache_ptr));
218 DEFINE(PACAVMALLOCSLLP, offsetof(struct paca_struct, vmalloc_sllp));
219#ifdef CONFIG_PPC_MM_SLICES
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +1000220 DEFINE(MMUPSIZESLLP, offsetof(struct mmu_psize_def, sllp));
221#else
Michael Neuling2fc251a2015-12-11 09:34:42 +1100222 DEFINE(PACACONTEXTSLLP, offsetof(struct paca_struct, mm_ctx_sllp));
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +1000223#endif /* CONFIG_PPC_MM_SLICES */
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000224 DEFINE(PACA_EXGEN, offsetof(struct paca_struct, exgen));
225 DEFINE(PACA_EXMC, offsetof(struct paca_struct, exmc));
226 DEFINE(PACA_EXSLB, offsetof(struct paca_struct, exslb));
David Gibson3356bb9f72006-01-13 10:26:42 +1100227 DEFINE(PACALPPACAPTR, offsetof(struct paca_struct, lppaca_ptr));
Michael Neuling2f6093c2006-08-07 16:19:19 +1000228 DEFINE(PACA_SLBSHADOWPTR, offsetof(struct paca_struct, slb_shadow_ptr));
Michael Neuling11a27ad2006-08-09 17:00:30 +1000229 DEFINE(SLBSHADOW_STACKVSID,
230 offsetof(struct slb_shadow, save_area[SLB_NUM_BOLTED - 1].vsid));
231 DEFINE(SLBSHADOW_STACKESID,
232 offsetof(struct slb_shadow, save_area[SLB_NUM_BOLTED - 1].esid));
Paul Mackerrascf9efce2010-08-26 19:56:43 +0000233 DEFINE(SLBSHADOW_SAVEAREA, offsetof(struct slb_shadow, save_area));
Paul Mackerrasde56a942011-06-29 00:21:34 +0000234 DEFINE(LPPACA_PMCINUSE, offsetof(struct lppaca, pmcregs_in_use));
Paul Mackerrascf9efce2010-08-26 19:56:43 +0000235 DEFINE(LPPACA_DTLIDX, offsetof(struct lppaca, dtl_idx));
Paul Mackerrasa8606e22011-06-29 00:22:05 +0000236 DEFINE(LPPACA_YIELDCOUNT, offsetof(struct lppaca, yield_count));
Paul Mackerrascf9efce2010-08-26 19:56:43 +0000237 DEFINE(PACA_DTL_RIDX, offsetof(struct paca_struct, dtl_ridx));
Benjamin Herrenschmidt91c60b52009-06-02 21:17:41 +0000238#endif /* CONFIG_PPC_STD_MMU_64 */
239 DEFINE(PACAEMERGSP, offsetof(struct paca_struct, emergency_sp));
Mahesh Salgaonkar1e9b4502013-10-30 20:04:08 +0530240#ifdef CONFIG_PPC_BOOK3S_64
241 DEFINE(PACAMCEMERGSP, offsetof(struct paca_struct, mc_emergency_sp));
242 DEFINE(PACA_IN_MCE, offsetof(struct paca_struct, in_mce));
243#endif
Benjamin Herrenschmidt91c60b52009-06-02 21:17:41 +0000244 DEFINE(PACAHWCPUID, offsetof(struct paca_struct, hw_cpu_id));
Michael Neuling1fc711f2010-05-13 19:40:11 +0000245 DEFINE(PACAKEXECSTATE, offsetof(struct paca_struct, kexec_state));
Anshuman Khandual1db36522015-05-21 12:13:03 +0530246 DEFINE(PACA_DSCR_DEFAULT, offsetof(struct paca_struct, dscr_default));
Christophe Leroyc223c902016-05-17 08:33:46 +0200247 DEFINE(ACCOUNT_STARTTIME,
248 offsetof(struct paca_struct, accounting.starttime));
249 DEFINE(ACCOUNT_STARTTIME_USER,
250 offsetof(struct paca_struct, accounting.starttime_user));
251 DEFINE(ACCOUNT_USER_TIME,
252 offsetof(struct paca_struct, accounting.user_time));
253 DEFINE(ACCOUNT_SYSTEM_TIME,
254 offsetof(struct paca_struct, accounting.system_time));
Benjamin Herrenschmidt91c60b52009-06-02 21:17:41 +0000255 DEFINE(PACA_TRAP_SAVE, offsetof(struct paca_struct, trap_save));
Paul Mackerras2fde6d22011-12-05 19:47:26 +0000256 DEFINE(PACA_NAPSTATELOST, offsetof(struct paca_struct, nap_state_lost));
Scott Wood9d378df2014-03-10 17:29:38 -0500257 DEFINE(PACA_SPRG_VDSO, offsetof(struct paca_struct, sprg_vdso));
Christophe Leroyc223c902016-05-17 08:33:46 +0200258#else /* CONFIG_PPC64 */
259#ifdef CONFIG_VIRT_CPU_ACCOUNTING_NATIVE
260 DEFINE(ACCOUNT_STARTTIME,
261 offsetof(struct thread_info, accounting.starttime));
262 DEFINE(ACCOUNT_STARTTIME_USER,
263 offsetof(struct thread_info, accounting.starttime_user));
264 DEFINE(ACCOUNT_USER_TIME,
265 offsetof(struct thread_info, accounting.user_time));
266 DEFINE(ACCOUNT_SYSTEM_TIME,
267 offsetof(struct thread_info, accounting.system_time));
268#endif
Paul Mackerras033ef332005-10-26 17:05:24 +1000269#endif /* CONFIG_PPC64 */
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000270
271 /* RTAS */
272 DEFINE(RTASBASE, offsetof(struct rtas_t, base));
273 DEFINE(RTASENTRY, offsetof(struct rtas_t, entry));
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000274
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000275 /* Interrupt register frame */
Kumar Gala91120cc2008-04-24 06:33:49 +1000276 DEFINE(INT_FRAME_SIZE, STACK_INT_FRAME_SIZE);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000277 DEFINE(SWITCH_FRAME_SIZE, STACK_FRAME_OVERHEAD + sizeof(struct pt_regs));
Alexander Graf218d1692010-04-16 00:11:55 +0200278#ifdef CONFIG_PPC64
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000279 /* Create extra stack space for SRR0 and SRR1 when calling prom/rtas. */
280 DEFINE(PROM_FRAME_SIZE, STACK_FRAME_OVERHEAD + sizeof(struct pt_regs) + 16);
281 DEFINE(RTAS_FRAME_SIZE, STACK_FRAME_OVERHEAD + sizeof(struct pt_regs) + 16);
282#endif /* CONFIG_PPC64 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000283 DEFINE(GPR0, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[0]));
284 DEFINE(GPR1, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[1]));
285 DEFINE(GPR2, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[2]));
286 DEFINE(GPR3, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[3]));
287 DEFINE(GPR4, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[4]));
288 DEFINE(GPR5, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[5]));
289 DEFINE(GPR6, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[6]));
290 DEFINE(GPR7, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[7]));
291 DEFINE(GPR8, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[8]));
292 DEFINE(GPR9, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[9]));
293 DEFINE(GPR10, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[10]));
294 DEFINE(GPR11, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[11]));
295 DEFINE(GPR12, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[12]));
296 DEFINE(GPR13, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[13]));
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000297#ifndef CONFIG_PPC64
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000298 DEFINE(GPR14, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, gpr[14]));
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000299#endif /* CONFIG_PPC64 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000300 /*
301 * Note: these symbols include _ because they overlap with special
302 * register names
303 */
304 DEFINE(_NIP, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, nip));
305 DEFINE(_MSR, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, msr));
306 DEFINE(_CTR, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, ctr));
307 DEFINE(_LINK, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, link));
308 DEFINE(_CCR, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, ccr));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000309 DEFINE(_XER, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, xer));
310 DEFINE(_DAR, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, dar));
311 DEFINE(_DSISR, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, dsisr));
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000312 DEFINE(ORIG_GPR3, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, orig_gpr3));
313 DEFINE(RESULT, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, result));
Paul Mackerrasd73e0c92005-10-28 22:45:25 +1000314 DEFINE(_TRAP, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, trap));
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000315#ifndef CONFIG_PPC64
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000316 /*
317 * The PowerPC 400-class & Book-E processors have neither the DAR
318 * nor the DSISR SPRs. Hence, we overload them to hold the similar
319 * DEAR and ESR SPRs for such processors. For critical interrupts
320 * we use them to hold SRR0 and SRR1.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000321 */
322 DEFINE(_DEAR, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, dar));
323 DEFINE(_ESR, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, dsisr));
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000324#else /* CONFIG_PPC64 */
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000325 DEFINE(SOFTE, STACK_FRAME_OVERHEAD+offsetof(struct pt_regs, softe));
326
327 /* These _only_ to be used with {PROM,RTAS}_FRAME_SIZE!!! */
328 DEFINE(_SRR0, STACK_FRAME_OVERHEAD+sizeof(struct pt_regs));
329 DEFINE(_SRR1, STACK_FRAME_OVERHEAD+sizeof(struct pt_regs)+8);
330#endif /* CONFIG_PPC64 */
331
Benjamin Herrenschmidt57e2a992009-07-28 11:59:34 +1000332#if defined(CONFIG_PPC32)
Kumar Galafca622c2008-04-30 05:23:21 -0500333#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
334 DEFINE(EXC_LVL_SIZE, STACK_EXC_LVL_FRAME_SIZE);
335 DEFINE(MAS0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas0));
336 /* we overload MMUCR for 44x on MAS0 since they are mutually exclusive */
337 DEFINE(MMUCR, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas0));
338 DEFINE(MAS1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas1));
339 DEFINE(MAS2, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas2));
340 DEFINE(MAS3, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas3));
341 DEFINE(MAS6, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas6));
342 DEFINE(MAS7, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas7));
343 DEFINE(_SRR0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, srr0));
344 DEFINE(_SRR1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, srr1));
345 DEFINE(_CSRR0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, csrr0));
346 DEFINE(_CSRR1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, csrr1));
347 DEFINE(_DSRR0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, dsrr0));
348 DEFINE(_DSRR1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, dsrr1));
349 DEFINE(SAVED_KSP_LIMIT, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, saved_ksp_limit));
350#endif
Benjamin Herrenschmidt57e2a992009-07-28 11:59:34 +1000351#endif
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000352
353#ifndef CONFIG_PPC64
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000354 DEFINE(MM_PGD, offsetof(struct mm_struct, pgd));
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000355#endif /* ! CONFIG_PPC64 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000356
357 /* About the CPU features table */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000358 DEFINE(CPU_SPEC_FEATURES, offsetof(struct cpu_spec, cpu_features));
359 DEFINE(CPU_SPEC_SETUP, offsetof(struct cpu_spec, cpu_setup));
Olof Johanssonf39b7a52006-08-11 00:07:08 -0500360 DEFINE(CPU_SPEC_RESTORE, offsetof(struct cpu_spec, cpu_restore));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000361
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000362 DEFINE(pbe_address, offsetof(struct pbe, address));
363 DEFINE(pbe_orig_address, offsetof(struct pbe, orig_address));
364 DEFINE(pbe_next, offsetof(struct pbe, next));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000365
Johannes Berg543b9fd2007-05-03 22:31:38 +1000366#ifndef CONFIG_PPC64
Paul Mackerrasfd582ec2005-10-11 22:08:12 +1000367 DEFINE(TASK_SIZE, TASK_SIZE);
Stephen Rothwelld1dead52005-09-29 00:35:31 +1000368 DEFINE(NUM_USER_SEGMENTS, TASK_SIZE>>28);
Benjamin Herrenschmidta7f290d2005-11-11 21:15:21 +1100369#endif /* ! CONFIG_PPC64 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000370
Benjamin Herrenschmidta7f290d2005-11-11 21:15:21 +1100371 /* datapage offsets for use by vdso */
372 DEFINE(CFG_TB_ORIG_STAMP, offsetof(struct vdso_data, tb_orig_stamp));
373 DEFINE(CFG_TB_TICKS_PER_SEC, offsetof(struct vdso_data, tb_ticks_per_sec));
374 DEFINE(CFG_TB_TO_XS, offsetof(struct vdso_data, tb_to_xs));
Benjamin Herrenschmidta7f290d2005-11-11 21:15:21 +1100375 DEFINE(CFG_TB_UPDATE_COUNT, offsetof(struct vdso_data, tb_update_count));
376 DEFINE(CFG_TZ_MINUTEWEST, offsetof(struct vdso_data, tz_minuteswest));
377 DEFINE(CFG_TZ_DSTTIME, offsetof(struct vdso_data, tz_dsttime));
378 DEFINE(CFG_SYSCALL_MAP32, offsetof(struct vdso_data, syscall_map_32));
379 DEFINE(WTOM_CLOCK_SEC, offsetof(struct vdso_data, wtom_clock_sec));
380 DEFINE(WTOM_CLOCK_NSEC, offsetof(struct vdso_data, wtom_clock_nsec));
Paul Mackerras597bc5c2008-10-27 23:56:03 +0000381 DEFINE(STAMP_XTIME, offsetof(struct vdso_data, stamp_xtime));
Paul Mackerras8fd63a92010-06-20 19:03:08 +0000382 DEFINE(STAMP_SEC_FRAC, offsetof(struct vdso_data, stamp_sec_fraction));
Olof Johanssonfbe48172007-11-20 12:24:45 +1100383 DEFINE(CFG_ICACHE_BLOCKSZ, offsetof(struct vdso_data, icache_block_size));
384 DEFINE(CFG_DCACHE_BLOCKSZ, offsetof(struct vdso_data, dcache_block_size));
385 DEFINE(CFG_ICACHE_LOGBLOCKSZ, offsetof(struct vdso_data, icache_log_block_size));
386 DEFINE(CFG_DCACHE_LOGBLOCKSZ, offsetof(struct vdso_data, dcache_log_block_size));
Benjamin Herrenschmidta7f290d2005-11-11 21:15:21 +1100387#ifdef CONFIG_PPC64
388 DEFINE(CFG_SYSCALL_MAP64, offsetof(struct vdso_data, syscall_map_64));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000389 DEFINE(TVAL64_TV_SEC, offsetof(struct timeval, tv_sec));
390 DEFINE(TVAL64_TV_USEC, offsetof(struct timeval, tv_usec));
391 DEFINE(TVAL32_TV_SEC, offsetof(struct compat_timeval, tv_sec));
392 DEFINE(TVAL32_TV_USEC, offsetof(struct compat_timeval, tv_usec));
Benjamin Herrenschmidt0c37ec22005-11-14 14:55:58 +1100393 DEFINE(TSPC64_TV_SEC, offsetof(struct timespec, tv_sec));
394 DEFINE(TSPC64_TV_NSEC, offsetof(struct timespec, tv_nsec));
Benjamin Herrenschmidta7f290d2005-11-11 21:15:21 +1100395 DEFINE(TSPC32_TV_SEC, offsetof(struct compat_timespec, tv_sec));
396 DEFINE(TSPC32_TV_NSEC, offsetof(struct compat_timespec, tv_nsec));
397#else
398 DEFINE(TVAL32_TV_SEC, offsetof(struct timeval, tv_sec));
399 DEFINE(TVAL32_TV_USEC, offsetof(struct timeval, tv_usec));
Benjamin Herrenschmidt0c37ec22005-11-14 14:55:58 +1100400 DEFINE(TSPC32_TV_SEC, offsetof(struct timespec, tv_sec));
401 DEFINE(TSPC32_TV_NSEC, offsetof(struct timespec, tv_nsec));
Benjamin Herrenschmidta7f290d2005-11-11 21:15:21 +1100402#endif
403 /* timeval/timezone offsets for use by vdso */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000404 DEFINE(TZONE_TZ_MINWEST, offsetof(struct timezone, tz_minuteswest));
405 DEFINE(TZONE_TZ_DSTTIME, offsetof(struct timezone, tz_dsttime));
Benjamin Herrenschmidta7f290d2005-11-11 21:15:21 +1100406
407 /* Other bits used by the vdso */
408 DEFINE(CLOCK_REALTIME, CLOCK_REALTIME);
409 DEFINE(CLOCK_MONOTONIC, CLOCK_MONOTONIC);
410 DEFINE(NSEC_PER_SEC, NSEC_PER_SEC);
Tony Breeds151db1f2008-02-08 09:24:52 +1100411 DEFINE(CLOCK_REALTIME_RES, MONOTONIC_RES_NSEC);
Benjamin Herrenschmidta7f290d2005-11-11 21:15:21 +1100412
David Woodhouse007d88d2007-01-01 18:45:34 +0000413#ifdef CONFIG_BUG
414 DEFINE(BUG_ENTRY_SIZE, sizeof(struct bug_entry));
415#endif
Stephen Rothwell16a15a32007-08-20 14:58:36 +1000416
Aneesh Kumar K.Vdd1842a2016-04-29 23:25:49 +1000417#ifdef MAX_PGD_TABLE_SIZE
418 DEFINE(PGD_TABLE_SIZE, MAX_PGD_TABLE_SIZE);
419#else
Stephen Rothwellee7a76d2007-09-18 17:22:59 +1000420 DEFINE(PGD_TABLE_SIZE, PGD_TABLE_SIZE);
Aneesh Kumar K.Vdd1842a2016-04-29 23:25:49 +1000421#endif
Becky Bruce4ee70842008-09-24 11:01:24 -0500422 DEFINE(PTE_SIZE, sizeof(pte_t));
Kumar Galabee86f12007-12-06 13:11:04 -0600423
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500424#ifdef CONFIG_KVM
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500425 DEFINE(VCPU_HOST_STACK, offsetof(struct kvm_vcpu, arch.host_stack));
426 DEFINE(VCPU_HOST_PID, offsetof(struct kvm_vcpu, arch.host_pid));
Scott Woodd30f6e42011-12-20 15:34:43 +0000427 DEFINE(VCPU_GUEST_PID, offsetof(struct kvm_vcpu, arch.pid));
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500428 DEFINE(VCPU_GPRS, offsetof(struct kvm_vcpu, arch.gpr));
Scott Woodeab17672011-04-27 17:24:10 -0500429 DEFINE(VCPU_VRSAVE, offsetof(struct kvm_vcpu, arch.vrsave));
Paul Mackerrasefff1912013-10-15 20:43:02 +1100430 DEFINE(VCPU_FPRS, offsetof(struct kvm_vcpu, arch.fp.fpr));
Paul Mackerrasde56a942011-06-29 00:21:34 +0000431#ifdef CONFIG_ALTIVEC
Paul Mackerrasefff1912013-10-15 20:43:02 +1100432 DEFINE(VCPU_VRS, offsetof(struct kvm_vcpu, arch.vr.vr));
Paul Mackerrasde56a942011-06-29 00:21:34 +0000433#endif
434 DEFINE(VCPU_XER, offsetof(struct kvm_vcpu, arch.xer));
435 DEFINE(VCPU_CTR, offsetof(struct kvm_vcpu, arch.ctr));
436 DEFINE(VCPU_LR, offsetof(struct kvm_vcpu, arch.lr));
Alexander Grafe14e7a12014-04-22 12:26:58 +0200437#ifdef CONFIG_PPC_BOOK3S
Michael Neulingb005255e2014-01-08 21:25:21 +1100438 DEFINE(VCPU_TAR, offsetof(struct kvm_vcpu, arch.tar));
Alexander Grafe14e7a12014-04-22 12:26:58 +0200439#endif
Paul Mackerrasde56a942011-06-29 00:21:34 +0000440 DEFINE(VCPU_CR, offsetof(struct kvm_vcpu, arch.cr));
441 DEFINE(VCPU_PC, offsetof(struct kvm_vcpu, arch.pc));
Aneesh Kumar K.V9975f5e2013-10-07 22:17:52 +0530442#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
Paul Mackerrasde56a942011-06-29 00:21:34 +0000443 DEFINE(VCPU_MSR, offsetof(struct kvm_vcpu, arch.shregs.msr));
444 DEFINE(VCPU_SRR0, offsetof(struct kvm_vcpu, arch.shregs.srr0));
445 DEFINE(VCPU_SRR1, offsetof(struct kvm_vcpu, arch.shregs.srr1));
446 DEFINE(VCPU_SPRG0, offsetof(struct kvm_vcpu, arch.shregs.sprg0));
447 DEFINE(VCPU_SPRG1, offsetof(struct kvm_vcpu, arch.shregs.sprg1));
448 DEFINE(VCPU_SPRG2, offsetof(struct kvm_vcpu, arch.shregs.sprg2));
449 DEFINE(VCPU_SPRG3, offsetof(struct kvm_vcpu, arch.shregs.sprg3));
450#endif
Paul Mackerrasb6c295d2015-03-28 14:21:02 +1100451#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
452 DEFINE(VCPU_TB_RMENTRY, offsetof(struct kvm_vcpu, arch.rm_entry));
453 DEFINE(VCPU_TB_RMINTR, offsetof(struct kvm_vcpu, arch.rm_intr));
454 DEFINE(VCPU_TB_RMEXIT, offsetof(struct kvm_vcpu, arch.rm_exit));
455 DEFINE(VCPU_TB_GUEST, offsetof(struct kvm_vcpu, arch.guest_time));
456 DEFINE(VCPU_TB_CEDE, offsetof(struct kvm_vcpu, arch.cede_time));
457 DEFINE(VCPU_CUR_ACTIVITY, offsetof(struct kvm_vcpu, arch.cur_activity));
458 DEFINE(VCPU_ACTIVITY_START, offsetof(struct kvm_vcpu, arch.cur_tb_start));
459 DEFINE(TAS_SEQCOUNT, offsetof(struct kvmhv_tb_accumulator, seqcount));
460 DEFINE(TAS_TOTAL, offsetof(struct kvmhv_tb_accumulator, tb_total));
461 DEFINE(TAS_MIN, offsetof(struct kvmhv_tb_accumulator, tb_min));
462 DEFINE(TAS_MAX, offsetof(struct kvmhv_tb_accumulator, tb_max));
463#endif
Paul Mackerrasc8ae0ac2013-07-11 21:49:43 +1000464 DEFINE(VCPU_SHARED_SPRG3, offsetof(struct kvm_vcpu_arch_shared, sprg3));
Scott Woodb5904972011-11-08 18:23:30 -0600465 DEFINE(VCPU_SHARED_SPRG4, offsetof(struct kvm_vcpu_arch_shared, sprg4));
466 DEFINE(VCPU_SHARED_SPRG5, offsetof(struct kvm_vcpu_arch_shared, sprg5));
467 DEFINE(VCPU_SHARED_SPRG6, offsetof(struct kvm_vcpu_arch_shared, sprg6));
468 DEFINE(VCPU_SHARED_SPRG7, offsetof(struct kvm_vcpu_arch_shared, sprg7));
Hollis Blanchard49dd2c42008-07-25 13:54:53 -0500469 DEFINE(VCPU_SHADOW_PID, offsetof(struct kvm_vcpu, arch.shadow_pid));
Liu Yudd9ebf1f2011-06-14 18:35:14 -0500470 DEFINE(VCPU_SHADOW_PID1, offsetof(struct kvm_vcpu, arch.shadow_pid1));
Alexander Graf96bc4512010-07-29 14:47:42 +0200471 DEFINE(VCPU_SHARED, offsetof(struct kvm_vcpu, arch.shared));
Alexander Graf666e7252010-07-29 14:47:43 +0200472 DEFINE(VCPU_SHARED_MSR, offsetof(struct kvm_vcpu_arch_shared, msr));
Scott Woodecee2732011-06-14 18:34:29 -0500473 DEFINE(VCPU_SHADOW_MSR, offsetof(struct kvm_vcpu, arch.shadow_msr));
Alexander Graf5deb8e72014-04-24 13:46:24 +0200474#if defined(CONFIG_PPC_BOOK3S_64) && defined(CONFIG_KVM_BOOK3S_PR_POSSIBLE)
475 DEFINE(VCPU_SHAREDBE, offsetof(struct kvm_vcpu, arch.shared_big_endian));
476#endif
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500477
Scott Woodb5904972011-11-08 18:23:30 -0600478 DEFINE(VCPU_SHARED_MAS0, offsetof(struct kvm_vcpu_arch_shared, mas0));
479 DEFINE(VCPU_SHARED_MAS1, offsetof(struct kvm_vcpu_arch_shared, mas1));
480 DEFINE(VCPU_SHARED_MAS2, offsetof(struct kvm_vcpu_arch_shared, mas2));
481 DEFINE(VCPU_SHARED_MAS7_3, offsetof(struct kvm_vcpu_arch_shared, mas7_3));
482 DEFINE(VCPU_SHARED_MAS4, offsetof(struct kvm_vcpu_arch_shared, mas4));
483 DEFINE(VCPU_SHARED_MAS6, offsetof(struct kvm_vcpu_arch_shared, mas6));
484
Scott Woodd30f6e42011-12-20 15:34:43 +0000485 DEFINE(VCPU_KVM, offsetof(struct kvm_vcpu, kvm));
486 DEFINE(KVM_LPID, offsetof(struct kvm, arch.lpid));
487
Alexander Graf00c3a372010-04-16 00:11:42 +0200488 /* book3s */
Aneesh Kumar K.V9975f5e2013-10-07 22:17:52 +0530489#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
Paul Mackerrasde56a942011-06-29 00:21:34 +0000490 DEFINE(KVM_SDR1, offsetof(struct kvm, arch.sdr1));
491 DEFINE(KVM_HOST_LPID, offsetof(struct kvm, arch.host_lpid));
492 DEFINE(KVM_HOST_LPCR, offsetof(struct kvm, arch.host_lpcr));
493 DEFINE(KVM_HOST_SDR1, offsetof(struct kvm, arch.host_sdr1));
Paul Mackerras1b400ba2012-11-21 23:28:08 +0000494 DEFINE(KVM_NEED_FLUSH, offsetof(struct kvm, arch.need_tlb_flush.bits));
Paul Mackerras699a0ea2014-06-02 11:02:59 +1000495 DEFINE(KVM_ENABLED_HCALLS, offsetof(struct kvm, arch.enabled_hcalls));
Paul Mackerras697d3892011-12-12 12:36:37 +0000496 DEFINE(KVM_VRMA_SLB_V, offsetof(struct kvm, arch.vrma_slb_v));
Paul Mackerrasde56a942011-06-29 00:21:34 +0000497 DEFINE(VCPU_DSISR, offsetof(struct kvm_vcpu, arch.shregs.dsisr));
498 DEFINE(VCPU_DAR, offsetof(struct kvm_vcpu, arch.shregs.dar));
Paul Mackerras7657f402012-03-05 21:42:25 +0000499 DEFINE(VCPU_VPA, offsetof(struct kvm_vcpu, arch.vpa.pinned_addr));
Paul Mackerrasc35635e2013-04-18 19:51:04 +0000500 DEFINE(VCPU_VPA_DIRTY, offsetof(struct kvm_vcpu, arch.vpa.dirty));
Paul Mackerras4a157d62014-12-03 13:30:39 +1100501 DEFINE(VCPU_HEIR, offsetof(struct kvm_vcpu, arch.emul_inst));
Paul Mackerrasec257162015-06-24 21:18:03 +1000502 DEFINE(VCPU_CPU, offsetof(struct kvm_vcpu, cpu));
503 DEFINE(VCPU_THREAD_CPU, offsetof(struct kvm_vcpu, arch.thread_cpu));
Paul Mackerrasde56a942011-06-29 00:21:34 +0000504#endif
Alexander Graf00c3a372010-04-16 00:11:42 +0200505#ifdef CONFIG_PPC_BOOK3S
Paul Mackerrasde56a942011-06-29 00:21:34 +0000506 DEFINE(VCPU_PURR, offsetof(struct kvm_vcpu, arch.purr));
507 DEFINE(VCPU_SPURR, offsetof(struct kvm_vcpu, arch.spurr));
Michael Neulingb005255e2014-01-08 21:25:21 +1100508 DEFINE(VCPU_IC, offsetof(struct kvm_vcpu, arch.ic));
509 DEFINE(VCPU_VTB, offsetof(struct kvm_vcpu, arch.vtb));
Paul Mackerrasde56a942011-06-29 00:21:34 +0000510 DEFINE(VCPU_DSCR, offsetof(struct kvm_vcpu, arch.dscr));
511 DEFINE(VCPU_AMR, offsetof(struct kvm_vcpu, arch.amr));
512 DEFINE(VCPU_UAMOR, offsetof(struct kvm_vcpu, arch.uamor));
Michael Neulingb005255e2014-01-08 21:25:21 +1100513 DEFINE(VCPU_IAMR, offsetof(struct kvm_vcpu, arch.iamr));
Paul Mackerrasde56a942011-06-29 00:21:34 +0000514 DEFINE(VCPU_CTRL, offsetof(struct kvm_vcpu, arch.ctrl));
515 DEFINE(VCPU_DABR, offsetof(struct kvm_vcpu, arch.dabr));
Paul Mackerras8563bf52014-01-08 21:25:29 +1100516 DEFINE(VCPU_DABRX, offsetof(struct kvm_vcpu, arch.dabrx));
Michael Neulingb005255e2014-01-08 21:25:21 +1100517 DEFINE(VCPU_DAWR, offsetof(struct kvm_vcpu, arch.dawr));
518 DEFINE(VCPU_DAWRX, offsetof(struct kvm_vcpu, arch.dawrx));
519 DEFINE(VCPU_CIABR, offsetof(struct kvm_vcpu, arch.ciabr));
Alexander Graf62908902009-10-30 05:47:18 +0000520 DEFINE(VCPU_HFLAGS, offsetof(struct kvm_vcpu, arch.hflags));
Paul Mackerrasde56a942011-06-29 00:21:34 +0000521 DEFINE(VCPU_DEC, offsetof(struct kvm_vcpu, arch.dec));
522 DEFINE(VCPU_DEC_EXPIRES, offsetof(struct kvm_vcpu, arch.dec_expires));
Paul Mackerrasaa04b4c2011-06-29 00:25:44 +0000523 DEFINE(VCPU_PENDING_EXC, offsetof(struct kvm_vcpu, arch.pending_exceptions));
Paul Mackerras19ccb762011-07-23 17:42:46 +1000524 DEFINE(VCPU_CEDED, offsetof(struct kvm_vcpu, arch.ceded));
525 DEFINE(VCPU_PRODDED, offsetof(struct kvm_vcpu, arch.prodded));
Paul Mackerrasde56a942011-06-29 00:21:34 +0000526 DEFINE(VCPU_MMCR, offsetof(struct kvm_vcpu, arch.mmcr));
527 DEFINE(VCPU_PMC, offsetof(struct kvm_vcpu, arch.pmc));
Michael Neulingb005255e2014-01-08 21:25:21 +1100528 DEFINE(VCPU_SPMC, offsetof(struct kvm_vcpu, arch.spmc));
Paul Mackerras14941782013-09-06 13:11:18 +1000529 DEFINE(VCPU_SIAR, offsetof(struct kvm_vcpu, arch.siar));
530 DEFINE(VCPU_SDAR, offsetof(struct kvm_vcpu, arch.sdar));
Michael Neulingb005255e2014-01-08 21:25:21 +1100531 DEFINE(VCPU_SIER, offsetof(struct kvm_vcpu, arch.sier));
Paul Mackerrasde56a942011-06-29 00:21:34 +0000532 DEFINE(VCPU_SLB, offsetof(struct kvm_vcpu, arch.slb));
533 DEFINE(VCPU_SLB_MAX, offsetof(struct kvm_vcpu, arch.slb_max));
534 DEFINE(VCPU_SLB_NR, offsetof(struct kvm_vcpu, arch.slb_nr));
Paul Mackerrasde56a942011-06-29 00:21:34 +0000535 DEFINE(VCPU_FAULT_DSISR, offsetof(struct kvm_vcpu, arch.fault_dsisr));
536 DEFINE(VCPU_FAULT_DAR, offsetof(struct kvm_vcpu, arch.fault_dar));
Aneesh Kumar K.Ve5ee5422014-05-05 08:39:44 +0530537 DEFINE(VCPU_INTR_MSR, offsetof(struct kvm_vcpu, arch.intr_msr));
Paul Mackerrasde56a942011-06-29 00:21:34 +0000538 DEFINE(VCPU_LAST_INST, offsetof(struct kvm_vcpu, arch.last_inst));
539 DEFINE(VCPU_TRAP, offsetof(struct kvm_vcpu, arch.trap));
Paul Mackerras0acb9112013-02-04 18:10:51 +0000540 DEFINE(VCPU_CFAR, offsetof(struct kvm_vcpu, arch.cfar));
Paul Mackerras4b8473c2013-09-20 14:52:39 +1000541 DEFINE(VCPU_PPR, offsetof(struct kvm_vcpu, arch.ppr));
Michael Neulingb005255e2014-01-08 21:25:21 +1100542 DEFINE(VCPU_FSCR, offsetof(struct kvm_vcpu, arch.fscr));
543 DEFINE(VCPU_PSPB, offsetof(struct kvm_vcpu, arch.pspb));
Michael Neulingb005255e2014-01-08 21:25:21 +1100544 DEFINE(VCPU_EBBHR, offsetof(struct kvm_vcpu, arch.ebbhr));
545 DEFINE(VCPU_EBBRR, offsetof(struct kvm_vcpu, arch.ebbrr));
546 DEFINE(VCPU_BESCR, offsetof(struct kvm_vcpu, arch.bescr));
547 DEFINE(VCPU_CSIGR, offsetof(struct kvm_vcpu, arch.csigr));
548 DEFINE(VCPU_TACR, offsetof(struct kvm_vcpu, arch.tacr));
549 DEFINE(VCPU_TCSCR, offsetof(struct kvm_vcpu, arch.tcscr));
550 DEFINE(VCPU_ACOP, offsetof(struct kvm_vcpu, arch.acop));
551 DEFINE(VCPU_WORT, offsetof(struct kvm_vcpu, arch.wort));
Paul Mackerras7d6c40d2015-03-28 14:21:09 +1100552 DEFINE(VCORE_ENTRY_EXIT, offsetof(struct kvmppc_vcore, entry_exit_map));
Paul Mackerras371fefd2011-06-29 00:23:08 +0000553 DEFINE(VCORE_IN_GUEST, offsetof(struct kvmppc_vcore, in_guest));
Paul Mackerras19ccb762011-07-23 17:42:46 +1000554 DEFINE(VCORE_NAPPING_THREADS, offsetof(struct kvmppc_vcore, napping_threads));
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100555 DEFINE(VCORE_KVM, offsetof(struct kvmppc_vcore, kvm));
Paul Mackerras93b0f4d2013-09-06 13:17:46 +1000556 DEFINE(VCORE_TB_OFFSET, offsetof(struct kvmppc_vcore, tb_offset));
Paul Mackerrasa0144e22013-09-20 14:52:38 +1000557 DEFINE(VCORE_LPCR, offsetof(struct kvmppc_vcore, lpcr));
Paul Mackerras388cc6e2013-09-21 14:35:02 +1000558 DEFINE(VCORE_PCR, offsetof(struct kvmppc_vcore, pcr));
Michael Neulingb005255e2014-01-08 21:25:21 +1100559 DEFINE(VCORE_DPDES, offsetof(struct kvmppc_vcore, dpdes));
Paul Mackerrasde56a942011-06-29 00:21:34 +0000560 DEFINE(VCPU_SLB_E, offsetof(struct kvmppc_slb, orige));
561 DEFINE(VCPU_SLB_V, offsetof(struct kvmppc_slb, origv));
562 DEFINE(VCPU_SLB_SIZE, sizeof(struct kvmppc_slb));
Michael Neuling7b490412014-01-08 21:25:32 +1100563#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
564 DEFINE(VCPU_TFHAR, offsetof(struct kvm_vcpu, arch.tfhar));
565 DEFINE(VCPU_TFIAR, offsetof(struct kvm_vcpu, arch.tfiar));
566 DEFINE(VCPU_TEXASR, offsetof(struct kvm_vcpu, arch.texasr));
567 DEFINE(VCPU_GPR_TM, offsetof(struct kvm_vcpu, arch.gpr_tm));
568 DEFINE(VCPU_FPRS_TM, offsetof(struct kvm_vcpu, arch.fp_tm.fpr));
569 DEFINE(VCPU_VRS_TM, offsetof(struct kvm_vcpu, arch.vr_tm.vr));
570 DEFINE(VCPU_VRSAVE_TM, offsetof(struct kvm_vcpu, arch.vrsave_tm));
571 DEFINE(VCPU_CR_TM, offsetof(struct kvm_vcpu, arch.cr_tm));
572 DEFINE(VCPU_LR_TM, offsetof(struct kvm_vcpu, arch.lr_tm));
573 DEFINE(VCPU_CTR_TM, offsetof(struct kvm_vcpu, arch.ctr_tm));
574 DEFINE(VCPU_AMR_TM, offsetof(struct kvm_vcpu, arch.amr_tm));
575 DEFINE(VCPU_PPR_TM, offsetof(struct kvm_vcpu, arch.ppr_tm));
576 DEFINE(VCPU_DSCR_TM, offsetof(struct kvm_vcpu, arch.dscr_tm));
577 DEFINE(VCPU_TAR_TM, offsetof(struct kvm_vcpu, arch.tar_tm));
578#endif
Paul Mackerras3c42bf82011-06-29 00:20:58 +0000579
580#ifdef CONFIG_PPC_BOOK3S_64
Aneesh Kumar K.V7aa79932013-10-07 22:17:51 +0530581#ifdef CONFIG_KVM_BOOK3S_PR_POSSIBLE
Paul Mackerrasa2d56022013-09-20 14:52:43 +1000582 DEFINE(PACA_SVCPU, offsetof(struct paca_struct, shadow_vcpu));
Paul Mackerras3c42bf82011-06-29 00:20:58 +0000583# define SVCPU_FIELD(x, f) DEFINE(x, offsetof(struct paca_struct, shadow_vcpu.f))
Paul Mackerrasde56a942011-06-29 00:21:34 +0000584#else
585# define SVCPU_FIELD(x, f)
586#endif
Paul Mackerras3c42bf82011-06-29 00:20:58 +0000587# define HSTATE_FIELD(x, f) DEFINE(x, offsetof(struct paca_struct, kvm_hstate.f))
588#else /* 32-bit */
589# define SVCPU_FIELD(x, f) DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, f))
590# define HSTATE_FIELD(x, f) DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, hstate.f))
Alexander Graf06046752010-04-16 00:11:44 +0200591#endif
Paul Mackerras3c42bf82011-06-29 00:20:58 +0000592
593 SVCPU_FIELD(SVCPU_CR, cr);
594 SVCPU_FIELD(SVCPU_XER, xer);
595 SVCPU_FIELD(SVCPU_CTR, ctr);
596 SVCPU_FIELD(SVCPU_LR, lr);
597 SVCPU_FIELD(SVCPU_PC, pc);
598 SVCPU_FIELD(SVCPU_R0, gpr[0]);
599 SVCPU_FIELD(SVCPU_R1, gpr[1]);
600 SVCPU_FIELD(SVCPU_R2, gpr[2]);
601 SVCPU_FIELD(SVCPU_R3, gpr[3]);
602 SVCPU_FIELD(SVCPU_R4, gpr[4]);
603 SVCPU_FIELD(SVCPU_R5, gpr[5]);
604 SVCPU_FIELD(SVCPU_R6, gpr[6]);
605 SVCPU_FIELD(SVCPU_R7, gpr[7]);
606 SVCPU_FIELD(SVCPU_R8, gpr[8]);
607 SVCPU_FIELD(SVCPU_R9, gpr[9]);
608 SVCPU_FIELD(SVCPU_R10, gpr[10]);
609 SVCPU_FIELD(SVCPU_R11, gpr[11]);
610 SVCPU_FIELD(SVCPU_R12, gpr[12]);
611 SVCPU_FIELD(SVCPU_R13, gpr[13]);
612 SVCPU_FIELD(SVCPU_FAULT_DSISR, fault_dsisr);
613 SVCPU_FIELD(SVCPU_FAULT_DAR, fault_dar);
614 SVCPU_FIELD(SVCPU_LAST_INST, last_inst);
615 SVCPU_FIELD(SVCPU_SHADOW_SRR1, shadow_srr1);
616#ifdef CONFIG_PPC_BOOK3S_32
617 SVCPU_FIELD(SVCPU_SR, sr);
618#endif
619#ifdef CONFIG_PPC64
620 SVCPU_FIELD(SVCPU_SLB, slb);
621 SVCPU_FIELD(SVCPU_SLB_MAX, slb_max);
Alexander Graf616dff82014-04-29 16:48:44 +0200622 SVCPU_FIELD(SVCPU_SHADOW_FSCR, shadow_fscr);
Paul Mackerras3c42bf82011-06-29 00:20:58 +0000623#endif
624
625 HSTATE_FIELD(HSTATE_HOST_R1, host_r1);
626 HSTATE_FIELD(HSTATE_HOST_R2, host_r2);
Paul Mackerrasde56a942011-06-29 00:21:34 +0000627 HSTATE_FIELD(HSTATE_HOST_MSR, host_msr);
Paul Mackerras3c42bf82011-06-29 00:20:58 +0000628 HSTATE_FIELD(HSTATE_VMHANDLER, vmhandler);
629 HSTATE_FIELD(HSTATE_SCRATCH0, scratch0);
630 HSTATE_FIELD(HSTATE_SCRATCH1, scratch1);
Aneesh Kumar K.V36e7bb32013-11-11 19:29:47 +0530631 HSTATE_FIELD(HSTATE_SCRATCH2, scratch2);
Paul Mackerras3c42bf82011-06-29 00:20:58 +0000632 HSTATE_FIELD(HSTATE_IN_GUEST, in_guest);
Paul Mackerras02143942011-07-23 17:41:44 +1000633 HSTATE_FIELD(HSTATE_RESTORE_HID5, restore_hid5);
Paul Mackerras19ccb762011-07-23 17:42:46 +1000634 HSTATE_FIELD(HSTATE_NAPPING, napping);
Paul Mackerras3c42bf82011-06-29 00:20:58 +0000635
Aneesh Kumar K.V9975f5e2013-10-07 22:17:52 +0530636#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
Paul Mackerras7657f402012-03-05 21:42:25 +0000637 HSTATE_FIELD(HSTATE_HWTHREAD_REQ, hwthread_req);
638 HSTATE_FIELD(HSTATE_HWTHREAD_STATE, hwthread_state);
Paul Mackerrasde56a942011-06-29 00:21:34 +0000639 HSTATE_FIELD(HSTATE_KVM_VCPU, kvm_vcpu);
Paul Mackerras371fefd2011-06-29 00:23:08 +0000640 HSTATE_FIELD(HSTATE_KVM_VCORE, kvm_vcore);
641 HSTATE_FIELD(HSTATE_XICS_PHYS, xics_phys);
Benjamin Herrenschmidt54695c32013-04-17 20:30:50 +0000642 HSTATE_FIELD(HSTATE_SAVED_XIRR, saved_xirr);
643 HSTATE_FIELD(HSTATE_HOST_IPI, host_ipi);
Paul Mackerrase0b7ec02014-01-08 21:25:20 +1100644 HSTATE_FIELD(HSTATE_PTID, ptid);
Michael Ellerman9a4fc4e2014-07-10 19:34:31 +1000645 HSTATE_FIELD(HSTATE_MMCR0, host_mmcr[0]);
646 HSTATE_FIELD(HSTATE_MMCR1, host_mmcr[1]);
647 HSTATE_FIELD(HSTATE_MMCRA, host_mmcr[2]);
648 HSTATE_FIELD(HSTATE_SIAR, host_mmcr[3]);
649 HSTATE_FIELD(HSTATE_SDAR, host_mmcr[4]);
650 HSTATE_FIELD(HSTATE_MMCR2, host_mmcr[5]);
651 HSTATE_FIELD(HSTATE_SIER, host_mmcr[6]);
652 HSTATE_FIELD(HSTATE_PMC1, host_pmc[0]);
653 HSTATE_FIELD(HSTATE_PMC2, host_pmc[1]);
654 HSTATE_FIELD(HSTATE_PMC3, host_pmc[2]);
655 HSTATE_FIELD(HSTATE_PMC4, host_pmc[3]);
656 HSTATE_FIELD(HSTATE_PMC5, host_pmc[4]);
657 HSTATE_FIELD(HSTATE_PMC6, host_pmc[5]);
Paul Mackerrasde56a942011-06-29 00:21:34 +0000658 HSTATE_FIELD(HSTATE_PURR, host_purr);
659 HSTATE_FIELD(HSTATE_SPURR, host_spurr);
660 HSTATE_FIELD(HSTATE_DSCR, host_dscr);
661 HSTATE_FIELD(HSTATE_DABR, dabr);
662 HSTATE_FIELD(HSTATE_DECEXP, dec_expires);
Paul Mackerrasb4deba52015-07-02 20:38:16 +1000663 HSTATE_FIELD(HSTATE_SPLIT_MODE, kvm_split_mode);
Paul Mackerras19ccb762011-07-23 17:42:46 +1000664 DEFINE(IPI_PRIORITY, IPI_PRIORITY);
Paul Mackerrasb4deba52015-07-02 20:38:16 +1000665 DEFINE(KVM_SPLIT_RPR, offsetof(struct kvm_split_mode, rpr));
666 DEFINE(KVM_SPLIT_PMMAR, offsetof(struct kvm_split_mode, pmmar));
667 DEFINE(KVM_SPLIT_LDBAR, offsetof(struct kvm_split_mode, ldbar));
Paul Mackerrasb4deba52015-07-02 20:38:16 +1000668 DEFINE(KVM_SPLIT_DO_NAP, offsetof(struct kvm_split_mode, do_nap));
669 DEFINE(KVM_SPLIT_NAPPED, offsetof(struct kvm_split_mode, napped));
Aneesh Kumar K.V9975f5e2013-10-07 22:17:52 +0530670#endif /* CONFIG_KVM_BOOK3S_HV_POSSIBLE */
Paul Mackerrasde56a942011-06-29 00:21:34 +0000671
Paul Mackerras0acb9112013-02-04 18:10:51 +0000672#ifdef CONFIG_PPC_BOOK3S_64
673 HSTATE_FIELD(HSTATE_CFAR, cfar);
Paul Mackerras4b8473c2013-09-20 14:52:39 +1000674 HSTATE_FIELD(HSTATE_PPR, ppr);
Alexander Graf616dff82014-04-29 16:48:44 +0200675 HSTATE_FIELD(HSTATE_HOST_FSCR, host_fscr);
Paul Mackerras0acb9112013-02-04 18:10:51 +0000676#endif /* CONFIG_PPC_BOOK3S_64 */
677
Paul Mackerras3c42bf82011-06-29 00:20:58 +0000678#else /* CONFIG_PPC_BOOK3S */
Alexander Graf7e57cba2010-01-08 02:58:03 +0100679 DEFINE(VCPU_CR, offsetof(struct kvm_vcpu, arch.cr));
680 DEFINE(VCPU_XER, offsetof(struct kvm_vcpu, arch.xer));
Alexander Graf06046752010-04-16 00:11:44 +0200681 DEFINE(VCPU_LR, offsetof(struct kvm_vcpu, arch.lr));
682 DEFINE(VCPU_CTR, offsetof(struct kvm_vcpu, arch.ctr));
683 DEFINE(VCPU_PC, offsetof(struct kvm_vcpu, arch.pc));
Bharat Bhushan99e99d12014-07-21 11:23:26 +0530684 DEFINE(VCPU_SPRG9, offsetof(struct kvm_vcpu, arch.sprg9));
Alexander Graf06046752010-04-16 00:11:44 +0200685 DEFINE(VCPU_LAST_INST, offsetof(struct kvm_vcpu, arch.last_inst));
686 DEFINE(VCPU_FAULT_DEAR, offsetof(struct kvm_vcpu, arch.fault_dear));
687 DEFINE(VCPU_FAULT_ESR, offsetof(struct kvm_vcpu, arch.fault_esr));
Bharat Bhushan15b708b2013-02-27 18:13:10 +0000688 DEFINE(VCPU_CRIT_SAVE, offsetof(struct kvm_vcpu, arch.crit_save));
Alexander Graf00c3a372010-04-16 00:11:42 +0200689#endif /* CONFIG_PPC_BOOK3S */
Paul Mackerras3c42bf82011-06-29 00:20:58 +0000690#endif /* CONFIG_KVM */
Alexander Grafd17051c2010-07-29 14:47:57 +0200691
692#ifdef CONFIG_KVM_GUEST
693 DEFINE(KVM_MAGIC_SCRATCH1, offsetof(struct kvm_vcpu_arch_shared,
694 scratch1));
695 DEFINE(KVM_MAGIC_SCRATCH2, offsetof(struct kvm_vcpu_arch_shared,
696 scratch2));
697 DEFINE(KVM_MAGIC_SCRATCH3, offsetof(struct kvm_vcpu_arch_shared,
698 scratch3));
699 DEFINE(KVM_MAGIC_INT, offsetof(struct kvm_vcpu_arch_shared,
700 int_pending));
701 DEFINE(KVM_MAGIC_MSR, offsetof(struct kvm_vcpu_arch_shared, msr));
702 DEFINE(KVM_MAGIC_CRITICAL, offsetof(struct kvm_vcpu_arch_shared,
703 critical));
Alexander Grafcbe487f2010-08-03 10:39:35 +0200704 DEFINE(KVM_MAGIC_SR, offsetof(struct kvm_vcpu_arch_shared, sr));
Alexander Grafd17051c2010-07-29 14:47:57 +0200705#endif
706
Ilya Yanokca9153a2008-12-11 04:55:41 +0300707#ifdef CONFIG_44x
708 DEFINE(PGD_T_LOG2, PGD_T_LOG2);
709 DEFINE(PTE_T_LOG2, PTE_T_LOG2);
710#endif
Kumar Gala55fd7662009-10-16 18:48:40 -0500711#ifdef CONFIG_PPC_FSL_BOOK3E
Kumar Gala78f62232010-05-13 14:38:21 -0500712 DEFINE(TLBCAM_SIZE, sizeof(struct tlbcam));
713 DEFINE(TLBCAM_MAS0, offsetof(struct tlbcam, MAS0));
714 DEFINE(TLBCAM_MAS1, offsetof(struct tlbcam, MAS1));
715 DEFINE(TLBCAM_MAS2, offsetof(struct tlbcam, MAS2));
716 DEFINE(TLBCAM_MAS3, offsetof(struct tlbcam, MAS3));
717 DEFINE(TLBCAM_MAS7, offsetof(struct tlbcam, MAS7));
718#endif
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500719
Scott Wood4cd35f62011-06-14 18:34:31 -0500720#if defined(CONFIG_KVM) && defined(CONFIG_SPE)
721 DEFINE(VCPU_EVR, offsetof(struct kvm_vcpu, arch.evr[0]));
722 DEFINE(VCPU_ACC, offsetof(struct kvm_vcpu, arch.acc));
723 DEFINE(VCPU_SPEFSCR, offsetof(struct kvm_vcpu, arch.spefscr));
724 DEFINE(VCPU_HOST_SPEFSCR, offsetof(struct kvm_vcpu, arch.host_spefscr));
725#endif
726
Scott Woodd30f6e42011-12-20 15:34:43 +0000727#ifdef CONFIG_KVM_BOOKE_HV
728 DEFINE(VCPU_HOST_MAS4, offsetof(struct kvm_vcpu, arch.host_mas4));
729 DEFINE(VCPU_HOST_MAS6, offsetof(struct kvm_vcpu, arch.host_mas6));
Scott Woodd30f6e42011-12-20 15:34:43 +0000730#endif
731
Hollis Blanchard73e75b42008-12-02 15:51:57 -0600732#ifdef CONFIG_KVM_EXIT_TIMING
733 DEFINE(VCPU_TIMING_EXIT_TBU, offsetof(struct kvm_vcpu,
734 arch.timing_exit.tv32.tbu));
735 DEFINE(VCPU_TIMING_EXIT_TBL, offsetof(struct kvm_vcpu,
736 arch.timing_exit.tv32.tbl));
737 DEFINE(VCPU_TIMING_LAST_ENTER_TBU, offsetof(struct kvm_vcpu,
738 arch.timing_last_enter.tv32.tbu));
739 DEFINE(VCPU_TIMING_LAST_ENTER_TBL, offsetof(struct kvm_vcpu,
740 arch.timing_last_enter.tv32.tbl));
741#endif
742
Shreyas B. Prabhu7cba1602014-12-10 00:26:52 +0530743#ifdef CONFIG_PPC_POWERNV
744 DEFINE(PACA_CORE_IDLE_STATE_PTR,
745 offsetof(struct paca_struct, core_idle_state_ptr));
746 DEFINE(PACA_THREAD_IDLE_STATE,
747 offsetof(struct paca_struct, thread_idle_state));
748 DEFINE(PACA_THREAD_MASK,
749 offsetof(struct paca_struct, thread_mask));
Shreyas B. Prabhu77b54e9f2014-12-10 00:26:53 +0530750 DEFINE(PACA_SUBCORE_SIBLING_MASK,
751 offsetof(struct paca_struct, subcore_sibling_mask));
Shreyas B. Prabhu7cba1602014-12-10 00:26:52 +0530752#endif
753
Paul Mackerras66feed62015-03-28 14:21:12 +1100754 DEFINE(PPC_DBELL_SERVER, PPC_DBELL_SERVER);
755
Christophe Leroyf86ef742016-05-17 09:02:43 +0200756#ifdef CONFIG_PPC_8xx
Scott Wood9f595fd2016-07-09 03:22:39 -0500757 DEFINE(VIRT_IMMR_BASE, (u64)__fix_to_virt(FIX_IMMR_BASE));
Christophe Leroyf86ef742016-05-17 09:02:43 +0200758#endif
759
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000760 return 0;
761}