blob: b57b8b3cc26ecbed887c507b45563823f95f9c79 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Shadi Ammouri60cadec2008-08-05 13:01:09 -07002/*
Grant Likelyca632f52011-06-06 01:16:30 -06003 * Marvell Orion SPI controller driver
Shadi Ammouri60cadec2008-08-05 13:01:09 -07004 *
5 * Author: Shadi Ammouri <shadi@marvell.com>
6 * Copyright (C) 2007-2008 Marvell Ltd.
Shadi Ammouri60cadec2008-08-05 13:01:09 -07007 */
8
Shadi Ammouri60cadec2008-08-05 13:01:09 -07009#include <linux/interrupt.h>
10#include <linux/delay.h>
11#include <linux/platform_device.h>
12#include <linux/err.h>
13#include <linux/io.h>
14#include <linux/spi/spi.h>
Paul Gortmakerd7614de2011-07-03 15:44:29 -040015#include <linux/module.h>
Russell King5c678692014-06-21 12:22:37 +010016#include <linux/pm_runtime.h>
Andrew Lunnf814f9a2012-07-23 12:08:09 +020017#include <linux/of.h>
Stefan Roeseb3c195b2016-05-19 09:07:05 +020018#include <linux/of_address.h>
Greg Ungererdf59fa72014-09-28 23:24:04 +100019#include <linux/of_device.h>
Andrew Lunn4574b882012-04-06 17:17:26 +020020#include <linux/clk.h>
Mark Brown895248f2013-07-29 05:10:21 +010021#include <linux/sizes.h>
Shadi Ammouri60cadec2008-08-05 13:01:09 -070022#include <asm/unaligned.h>
23
24#define DRIVER_NAME "orion_spi"
25
Russell King5c678692014-06-21 12:22:37 +010026/* Runtime PM autosuspend timeout: PM is fairly light on this driver */
27#define SPI_AUTOSUSPEND_TIMEOUT 200
28
Ken Wilson23244402015-01-16 13:10:47 +100029/* Some SoCs using this driver support up to 8 chip selects.
30 * It is up to the implementer to only use the chip selects
31 * that are available.
32 */
33#define ORION_NUM_CHIPSELECTS 8
34
Shadi Ammouri60cadec2008-08-05 13:01:09 -070035#define ORION_SPI_WAIT_RDY_MAX_LOOP 2000 /* in usec */
36
37#define ORION_SPI_IF_CTRL_REG 0x00
38#define ORION_SPI_IF_CONFIG_REG 0x04
Bastian Stender1017f422017-04-07 15:52:33 +020039#define ORION_SPI_IF_RXLSBF BIT(14)
40#define ORION_SPI_IF_TXLSBF BIT(13)
Shadi Ammouri60cadec2008-08-05 13:01:09 -070041#define ORION_SPI_DATA_OUT_REG 0x08
42#define ORION_SPI_DATA_IN_REG 0x0c
43#define ORION_SPI_INT_CAUSE_REG 0x10
Nadav Haklai38d62112015-08-11 11:58:47 +020044#define ORION_SPI_TIMING_PARAMS_REG 0x18
45
Stefan Roeseb3c195b2016-05-19 09:07:05 +020046/* Register for the "Direct Mode" */
47#define SPI_DIRECT_WRITE_CONFIG_REG 0x20
48
Nadav Haklai38d62112015-08-11 11:58:47 +020049#define ORION_SPI_TMISO_SAMPLE_MASK (0x3 << 6)
50#define ORION_SPI_TMISO_SAMPLE_1 (1 << 6)
51#define ORION_SPI_TMISO_SAMPLE_2 (2 << 6)
Shadi Ammouri60cadec2008-08-05 13:01:09 -070052
Jason Gunthorpeb15d5d72012-11-21 12:23:35 -070053#define ORION_SPI_MODE_CPOL (1 << 11)
54#define ORION_SPI_MODE_CPHA (1 << 12)
Shadi Ammouri60cadec2008-08-05 13:01:09 -070055#define ORION_SPI_IF_8_16_BIT_MODE (1 << 5)
56#define ORION_SPI_CLK_PRESCALE_MASK 0x1F
Greg Ungererdf59fa72014-09-28 23:24:04 +100057#define ARMADA_SPI_CLK_PRESCALE_MASK 0xDF
Jason Gunthorpeb15d5d72012-11-21 12:23:35 -070058#define ORION_SPI_MODE_MASK (ORION_SPI_MODE_CPOL | \
59 ORION_SPI_MODE_CPHA)
Ken Wilson23244402015-01-16 13:10:47 +100060#define ORION_SPI_CS_MASK 0x1C
61#define ORION_SPI_CS_SHIFT 2
62#define ORION_SPI_CS(cs) ((cs << ORION_SPI_CS_SHIFT) & \
63 ORION_SPI_CS_MASK)
Shadi Ammouri60cadec2008-08-05 13:01:09 -070064
Greg Ungererdf59fa72014-09-28 23:24:04 +100065enum orion_spi_type {
66 ORION_SPI,
67 ARMADA_SPI,
68};
69
70struct orion_spi_dev {
71 enum orion_spi_type typ;
Gregory CLEMENTce2f6ea2015-05-26 11:44:42 +020072 /*
73 * min_divisor and max_hz should be exclusive, the only we can
74 * have both is for managing the armada-370-spi case with old
75 * device tree
76 */
77 unsigned long max_hz;
Greg Ungererdf59fa72014-09-28 23:24:04 +100078 unsigned int min_divisor;
79 unsigned int max_divisor;
80 u32 prescale_mask;
Nadav Haklai38d62112015-08-11 11:58:47 +020081 bool is_errata_50mhz_ac;
Greg Ungererdf59fa72014-09-28 23:24:04 +100082};
83
Stefan Roeseb3c195b2016-05-19 09:07:05 +020084struct orion_direct_acc {
85 void __iomem *vaddr;
86 u32 size;
87};
88
Jan Kundrát5c22af72018-02-10 12:20:23 +010089struct orion_child_options {
90 struct orion_direct_acc direct_access;
91};
92
Shadi Ammouri60cadec2008-08-05 13:01:09 -070093struct orion_spi {
Shadi Ammouri60cadec2008-08-05 13:01:09 -070094 struct spi_master *master;
95 void __iomem *base;
Andrew Lunn4574b882012-04-06 17:17:26 +020096 struct clk *clk;
Gregory CLEMENT92ae1122018-01-12 11:42:33 +010097 struct clk *axi_clk;
Greg Ungererdf59fa72014-09-28 23:24:04 +100098 const struct orion_spi_dev *devdata;
Stefan Roeseb3c195b2016-05-19 09:07:05 +020099
Jan Kundrát5c22af72018-02-10 12:20:23 +0100100 struct orion_child_options child[ORION_NUM_CHIPSELECTS];
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700101};
102
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700103static inline void __iomem *spi_reg(struct orion_spi *orion_spi, u32 reg)
104{
105 return orion_spi->base + reg;
106}
107
108static inline void
109orion_spi_setbits(struct orion_spi *orion_spi, u32 reg, u32 mask)
110{
111 void __iomem *reg_addr = spi_reg(orion_spi, reg);
112 u32 val;
113
114 val = readl(reg_addr);
115 val |= mask;
116 writel(val, reg_addr);
117}
118
119static inline void
120orion_spi_clrbits(struct orion_spi *orion_spi, u32 reg, u32 mask)
121{
122 void __iomem *reg_addr = spi_reg(orion_spi, reg);
123 u32 val;
124
125 val = readl(reg_addr);
126 val &= ~mask;
127 writel(val, reg_addr);
128}
129
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700130static int orion_spi_baudrate_set(struct spi_device *spi, unsigned int speed)
131{
132 u32 tclk_hz;
133 u32 rate;
134 u32 prescale;
135 u32 reg;
136 struct orion_spi *orion_spi;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000137 const struct orion_spi_dev *devdata;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700138
139 orion_spi = spi_master_get_devdata(spi->master);
Greg Ungererdf59fa72014-09-28 23:24:04 +1000140 devdata = orion_spi->devdata;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700141
Andrew Lunn4574b882012-04-06 17:17:26 +0200142 tclk_hz = clk_get_rate(orion_spi->clk);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700143
Greg Ungererdf59fa72014-09-28 23:24:04 +1000144 if (devdata->typ == ARMADA_SPI) {
Uwe Kleine-König7243e0b2016-12-08 17:37:08 +0100145 /*
146 * Given the core_clk (tclk_hz) and the target rate (speed) we
147 * determine the best values for SPR (in [0 .. 15]) and SPPR (in
148 * [0..7]) such that
149 *
150 * core_clk / (SPR * 2 ** SPPR)
151 *
152 * is as big as possible but not bigger than speed.
153 */
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700154
Uwe Kleine-König7243e0b2016-12-08 17:37:08 +0100155 /* best integer divider: */
156 unsigned divider = DIV_ROUND_UP(tclk_hz, speed);
157 unsigned spr, sppr;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700158
Uwe Kleine-König7243e0b2016-12-08 17:37:08 +0100159 if (divider < 16) {
160 /* This is the easy case, divider is less than 16 */
161 spr = divider;
162 sppr = 0;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700163
Uwe Kleine-König7243e0b2016-12-08 17:37:08 +0100164 } else {
165 unsigned two_pow_sppr;
166 /*
167 * Find the highest bit set in divider. This and the
168 * three next bits define SPR (apart from rounding).
169 * SPPR is then the number of zero bits that must be
170 * appended:
171 */
172 sppr = fls(divider) - 4;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000173
Uwe Kleine-König7243e0b2016-12-08 17:37:08 +0100174 /*
175 * As SPR only has 4 bits, we have to round divider up
176 * to the next multiple of 2 ** sppr.
177 */
178 two_pow_sppr = 1 << sppr;
179 divider = (divider + two_pow_sppr - 1) & -two_pow_sppr;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000180
Uwe Kleine-König7243e0b2016-12-08 17:37:08 +0100181 /*
182 * recalculate sppr as rounding up divider might have
183 * increased it enough to change the position of the
184 * highest set bit. In this case the bit that now
185 * doesn't make it into SPR is 0, so there is no need to
186 * round again.
187 */
188 sppr = fls(divider) - 4;
189 spr = divider >> sppr;
190
191 /*
192 * Now do range checking. SPR is constructed to have a
193 * width of 4 bits, so this is fine for sure. So we
194 * still need to check for sppr to fit into 3 bits:
195 */
196 if (sppr > 7)
197 return -EINVAL;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000198 }
199
Uwe Kleine-König7243e0b2016-12-08 17:37:08 +0100200 prescale = ((sppr & 0x6) << 5) | ((sppr & 0x1) << 4) | spr;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000201 } else {
202 /*
203 * the supported rates are: 4,6,8...30
204 * round up as we look for equal or less speed
205 */
206 rate = DIV_ROUND_UP(tclk_hz, speed);
207 rate = roundup(rate, 2);
208
209 /* check if requested speed is too small */
210 if (rate > 30)
211 return -EINVAL;
212
213 if (rate < 4)
214 rate = 4;
215
216 /* Convert the rate to SPI clock divisor value. */
217 prescale = 0x10 + rate/2;
218 }
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700219
220 reg = readl(spi_reg(orion_spi, ORION_SPI_IF_CONFIG_REG));
Greg Ungererdf59fa72014-09-28 23:24:04 +1000221 reg = ((reg & ~devdata->prescale_mask) | prescale);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700222 writel(reg, spi_reg(orion_spi, ORION_SPI_IF_CONFIG_REG));
223
224 return 0;
225}
226
Jason Gunthorpeb15d5d72012-11-21 12:23:35 -0700227static void
228orion_spi_mode_set(struct spi_device *spi)
229{
230 u32 reg;
231 struct orion_spi *orion_spi;
232
233 orion_spi = spi_master_get_devdata(spi->master);
234
235 reg = readl(spi_reg(orion_spi, ORION_SPI_IF_CONFIG_REG));
236 reg &= ~ORION_SPI_MODE_MASK;
237 if (spi->mode & SPI_CPOL)
238 reg |= ORION_SPI_MODE_CPOL;
239 if (spi->mode & SPI_CPHA)
240 reg |= ORION_SPI_MODE_CPHA;
Bastian Stender1017f422017-04-07 15:52:33 +0200241 if (spi->mode & SPI_LSB_FIRST)
242 reg |= ORION_SPI_IF_RXLSBF | ORION_SPI_IF_TXLSBF;
243 else
244 reg &= ~(ORION_SPI_IF_RXLSBF | ORION_SPI_IF_TXLSBF);
245
Jason Gunthorpeb15d5d72012-11-21 12:23:35 -0700246 writel(reg, spi_reg(orion_spi, ORION_SPI_IF_CONFIG_REG));
247}
248
Nadav Haklai38d62112015-08-11 11:58:47 +0200249static void
250orion_spi_50mhz_ac_timing_erratum(struct spi_device *spi, unsigned int speed)
251{
252 u32 reg;
253 struct orion_spi *orion_spi;
254
255 orion_spi = spi_master_get_devdata(spi->master);
256
257 /*
258 * Erratum description: (Erratum NO. FE-9144572) The device
259 * SPI interface supports frequencies of up to 50 MHz.
260 * However, due to this erratum, when the device core clock is
261 * 250 MHz and the SPI interfaces is configured for 50MHz SPI
262 * clock and CPOL=CPHA=1 there might occur data corruption on
263 * reads from the SPI device.
264 * Erratum Workaround:
265 * Work in one of the following configurations:
266 * 1. Set CPOL=CPHA=0 in "SPI Interface Configuration
267 * Register".
268 * 2. Set TMISO_SAMPLE value to 0x2 in "SPI Timing Parameters 1
269 * Register" before setting the interface.
270 */
271 reg = readl(spi_reg(orion_spi, ORION_SPI_TIMING_PARAMS_REG));
272 reg &= ~ORION_SPI_TMISO_SAMPLE_MASK;
273
274 if (clk_get_rate(orion_spi->clk) == 250000000 &&
275 speed == 50000000 && spi->mode & SPI_CPOL &&
276 spi->mode & SPI_CPHA)
277 reg |= ORION_SPI_TMISO_SAMPLE_2;
278 else
279 reg |= ORION_SPI_TMISO_SAMPLE_1; /* This is the default value */
280
281 writel(reg, spi_reg(orion_spi, ORION_SPI_TIMING_PARAMS_REG));
282}
283
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700284/*
285 * called only when no transfer is active on the bus
286 */
287static int
288orion_spi_setup_transfer(struct spi_device *spi, struct spi_transfer *t)
289{
290 struct orion_spi *orion_spi;
291 unsigned int speed = spi->max_speed_hz;
292 unsigned int bits_per_word = spi->bits_per_word;
293 int rc;
294
295 orion_spi = spi_master_get_devdata(spi->master);
296
297 if ((t != NULL) && t->speed_hz)
298 speed = t->speed_hz;
299
300 if ((t != NULL) && t->bits_per_word)
301 bits_per_word = t->bits_per_word;
302
Jason Gunthorpeb15d5d72012-11-21 12:23:35 -0700303 orion_spi_mode_set(spi);
304
Nadav Haklai38d62112015-08-11 11:58:47 +0200305 if (orion_spi->devdata->is_errata_50mhz_ac)
306 orion_spi_50mhz_ac_timing_erratum(spi, speed);
307
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700308 rc = orion_spi_baudrate_set(spi, speed);
309 if (rc)
310 return rc;
311
Axel Lin495b3352014-02-11 20:51:36 +0800312 if (bits_per_word == 16)
313 orion_spi_setbits(orion_spi, ORION_SPI_IF_CONFIG_REG,
314 ORION_SPI_IF_8_16_BIT_MODE);
315 else
316 orion_spi_clrbits(orion_spi, ORION_SPI_IF_CONFIG_REG,
317 ORION_SPI_IF_8_16_BIT_MODE);
318
319 return 0;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700320}
321
Ken Wilson75872eb2015-01-12 13:13:59 +1000322static void orion_spi_set_cs(struct spi_device *spi, bool enable)
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700323{
Ken Wilson75872eb2015-01-12 13:13:59 +1000324 struct orion_spi *orion_spi;
Chris Packhamb28b9142017-05-23 16:03:21 +1200325
Jan Kundrát544248622018-01-26 23:56:10 +0100326 orion_spi = spi_master_get_devdata(spi->master);
327
Linus Walleij66eb2282020-04-15 19:56:13 +0200328 /*
329 * If this line is using a GPIO to control chip select, this internal
330 * .set_cs() function will still be called, so we clear any previous
331 * chip select. The CS we activate will not have any elecrical effect,
332 * as it is handled by a GPIO, but that doesn't matter. What we need
333 * is to deassert the old chip select and assert some other chip select.
334 */
Ken Wilson23244402015-01-16 13:10:47 +1000335 orion_spi_clrbits(orion_spi, ORION_SPI_IF_CTRL_REG, ORION_SPI_CS_MASK);
336 orion_spi_setbits(orion_spi, ORION_SPI_IF_CTRL_REG,
Linus Walleij66eb2282020-04-15 19:56:13 +0200337 ORION_SPI_CS(spi->chip_select));
Ken Wilson23244402015-01-16 13:10:47 +1000338
Linus Walleij66eb2282020-04-15 19:56:13 +0200339 /*
340 * Chip select logic is inverted from spi_set_cs(). For lines using a
341 * GPIO to do chip select SPI_CS_HIGH is enforced and inversion happens
342 * in the GPIO library, but we don't care about that, because in those
343 * cases we are dealing with an unused native CS anyways so the polarity
344 * doesn't matter.
345 */
Ken Wilson75872eb2015-01-12 13:13:59 +1000346 if (!enable)
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700347 orion_spi_setbits(orion_spi, ORION_SPI_IF_CTRL_REG, 0x1);
348 else
349 orion_spi_clrbits(orion_spi, ORION_SPI_IF_CTRL_REG, 0x1);
350}
351
352static inline int orion_spi_wait_till_ready(struct orion_spi *orion_spi)
353{
354 int i;
355
356 for (i = 0; i < ORION_SPI_WAIT_RDY_MAX_LOOP; i++) {
357 if (readl(spi_reg(orion_spi, ORION_SPI_INT_CAUSE_REG)))
358 return 1;
Jingoo Hanb8434042014-09-02 11:51:39 +0900359
360 udelay(1);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700361 }
362
363 return -1;
364}
365
366static inline int
367orion_spi_write_read_8bit(struct spi_device *spi,
368 const u8 **tx_buf, u8 **rx_buf)
369{
370 void __iomem *tx_reg, *rx_reg, *int_reg;
371 struct orion_spi *orion_spi;
372
373 orion_spi = spi_master_get_devdata(spi->master);
374 tx_reg = spi_reg(orion_spi, ORION_SPI_DATA_OUT_REG);
375 rx_reg = spi_reg(orion_spi, ORION_SPI_DATA_IN_REG);
376 int_reg = spi_reg(orion_spi, ORION_SPI_INT_CAUSE_REG);
377
378 /* clear the interrupt cause register */
379 writel(0x0, int_reg);
380
381 if (tx_buf && *tx_buf)
382 writel(*(*tx_buf)++, tx_reg);
383 else
384 writel(0, tx_reg);
385
386 if (orion_spi_wait_till_ready(orion_spi) < 0) {
387 dev_err(&spi->dev, "TXS timed out\n");
388 return -1;
389 }
390
391 if (rx_buf && *rx_buf)
392 *(*rx_buf)++ = readl(rx_reg);
393
394 return 1;
395}
396
397static inline int
398orion_spi_write_read_16bit(struct spi_device *spi,
399 const u16 **tx_buf, u16 **rx_buf)
400{
401 void __iomem *tx_reg, *rx_reg, *int_reg;
402 struct orion_spi *orion_spi;
403
404 orion_spi = spi_master_get_devdata(spi->master);
405 tx_reg = spi_reg(orion_spi, ORION_SPI_DATA_OUT_REG);
406 rx_reg = spi_reg(orion_spi, ORION_SPI_DATA_IN_REG);
407 int_reg = spi_reg(orion_spi, ORION_SPI_INT_CAUSE_REG);
408
409 /* clear the interrupt cause register */
410 writel(0x0, int_reg);
411
412 if (tx_buf && *tx_buf)
413 writel(__cpu_to_le16(get_unaligned((*tx_buf)++)), tx_reg);
414 else
415 writel(0, tx_reg);
416
417 if (orion_spi_wait_till_ready(orion_spi) < 0) {
418 dev_err(&spi->dev, "TXS timed out\n");
419 return -1;
420 }
421
422 if (rx_buf && *rx_buf)
423 put_unaligned(__le16_to_cpu(readl(rx_reg)), (*rx_buf)++);
424
425 return 1;
426}
427
428static unsigned int
429orion_spi_write_read(struct spi_device *spi, struct spi_transfer *xfer)
430{
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700431 unsigned int count;
432 int word_len;
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200433 struct orion_spi *orion_spi;
434 int cs = spi->chip_select;
Kosta Zertsekelc7ba4732018-08-15 22:04:49 +0300435 void __iomem *vaddr;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700436
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700437 word_len = spi->bits_per_word;
438 count = xfer->len;
439
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200440 orion_spi = spi_master_get_devdata(spi->master);
441
442 /*
443 * Use SPI direct write mode if base address is available. Otherwise
444 * fall back to PIO mode for this transfer.
445 */
Kosta Zertsekelc7ba4732018-08-15 22:04:49 +0300446 vaddr = orion_spi->child[cs].direct_access.vaddr;
447
448 if (vaddr && xfer->tx_buf && word_len == 8) {
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200449 unsigned int cnt = count / 4;
450 unsigned int rem = count % 4;
451
452 /*
453 * Send the TX-data to the SPI device via the direct
454 * mapped address window
455 */
Kosta Zertsekelc7ba4732018-08-15 22:04:49 +0300456 iowrite32_rep(vaddr, xfer->tx_buf, cnt);
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200457 if (rem) {
458 u32 *buf = (u32 *)xfer->tx_buf;
459
Kosta Zertsekelc7ba4732018-08-15 22:04:49 +0300460 iowrite8_rep(vaddr, &buf[cnt], rem);
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200461 }
462
463 return count;
464 }
465
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700466 if (word_len == 8) {
467 const u8 *tx = xfer->tx_buf;
468 u8 *rx = xfer->rx_buf;
469
470 do {
471 if (orion_spi_write_read_8bit(spi, &tx, &rx) < 0)
472 goto out;
473 count--;
Alexandru Ardelean21e26062019-09-26 13:51:33 +0300474 spi_delay_exec(&xfer->word_delay, xfer);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700475 } while (count);
476 } else if (word_len == 16) {
477 const u16 *tx = xfer->tx_buf;
478 u16 *rx = xfer->rx_buf;
479
480 do {
481 if (orion_spi_write_read_16bit(spi, &tx, &rx) < 0)
482 goto out;
483 count -= 2;
Alexandru Ardelean21e26062019-09-26 13:51:33 +0300484 spi_delay_exec(&xfer->word_delay, xfer);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700485 } while (count);
486 }
487
488out:
489 return xfer->len - count;
490}
491
Ken Wilson75872eb2015-01-12 13:13:59 +1000492static int orion_spi_transfer_one(struct spi_master *master,
493 struct spi_device *spi,
494 struct spi_transfer *t)
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700495{
Andrew Lunnba59a802012-07-23 13:16:55 +0200496 int status = 0;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700497
Ken Wilson75872eb2015-01-12 13:13:59 +1000498 status = orion_spi_setup_transfer(spi, t);
Andrew Lunnba59a802012-07-23 13:16:55 +0200499 if (status < 0)
Ken Wilson75872eb2015-01-12 13:13:59 +1000500 return status;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700501
Ken Wilson75872eb2015-01-12 13:13:59 +1000502 if (t->len)
503 orion_spi_write_read(spi, t);
Andrew Lunnba59a802012-07-23 13:16:55 +0200504
Ken Wilson75872eb2015-01-12 13:13:59 +1000505 return status;
506}
Andrew Lunnba59a802012-07-23 13:16:55 +0200507
Ken Wilson75872eb2015-01-12 13:13:59 +1000508static int orion_spi_setup(struct spi_device *spi)
509{
510 return orion_spi_setup_transfer(spi, NULL);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700511}
512
Grant Likely2deff8d2013-02-05 13:27:35 +0000513static int orion_spi_reset(struct orion_spi *orion_spi)
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700514{
515 /* Verify that the CS is deasserted */
Ken Wilson75872eb2015-01-12 13:13:59 +1000516 orion_spi_clrbits(orion_spi, ORION_SPI_IF_CTRL_REG, 0x1);
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200517
518 /* Don't deassert CS between the direct mapped SPI transfers */
519 writel(0, spi_reg(orion_spi, SPI_DIRECT_WRITE_CONFIG_REG));
520
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700521 return 0;
522}
523
Greg Ungererdf59fa72014-09-28 23:24:04 +1000524static const struct orion_spi_dev orion_spi_dev_data = {
525 .typ = ORION_SPI,
526 .min_divisor = 4,
527 .max_divisor = 30,
528 .prescale_mask = ORION_SPI_CLK_PRESCALE_MASK,
529};
530
Gregory CLEMENT4dacccf2015-05-26 11:44:43 +0200531static const struct orion_spi_dev armada_370_spi_dev_data = {
Greg Ungererdf59fa72014-09-28 23:24:04 +1000532 .typ = ARMADA_SPI,
Gregory CLEMENTce2f6ea2015-05-26 11:44:42 +0200533 .min_divisor = 4,
Greg Ungererdf59fa72014-09-28 23:24:04 +1000534 .max_divisor = 1920,
Gregory CLEMENTce2f6ea2015-05-26 11:44:42 +0200535 .max_hz = 50000000,
Greg Ungererdf59fa72014-09-28 23:24:04 +1000536 .prescale_mask = ARMADA_SPI_CLK_PRESCALE_MASK,
537};
538
Gregory CLEMENT4dacccf2015-05-26 11:44:43 +0200539static const struct orion_spi_dev armada_xp_spi_dev_data = {
540 .typ = ARMADA_SPI,
541 .max_hz = 50000000,
542 .max_divisor = 1920,
543 .prescale_mask = ARMADA_SPI_CLK_PRESCALE_MASK,
544};
545
546static const struct orion_spi_dev armada_375_spi_dev_data = {
547 .typ = ARMADA_SPI,
548 .min_divisor = 15,
549 .max_divisor = 1920,
550 .prescale_mask = ARMADA_SPI_CLK_PRESCALE_MASK,
551};
552
Nadav Haklai38d62112015-08-11 11:58:47 +0200553static const struct orion_spi_dev armada_380_spi_dev_data = {
554 .typ = ARMADA_SPI,
555 .max_hz = 50000000,
556 .max_divisor = 1920,
557 .prescale_mask = ARMADA_SPI_CLK_PRESCALE_MASK,
558 .is_errata_50mhz_ac = true,
559};
560
Greg Ungererdf59fa72014-09-28 23:24:04 +1000561static const struct of_device_id orion_spi_of_match_table[] = {
Gregory CLEMENT4dacccf2015-05-26 11:44:43 +0200562 {
563 .compatible = "marvell,orion-spi",
564 .data = &orion_spi_dev_data,
565 },
566 {
567 .compatible = "marvell,armada-370-spi",
568 .data = &armada_370_spi_dev_data,
569 },
570 {
571 .compatible = "marvell,armada-375-spi",
572 .data = &armada_375_spi_dev_data,
573 },
574 {
575 .compatible = "marvell,armada-380-spi",
Nadav Haklai38d62112015-08-11 11:58:47 +0200576 .data = &armada_380_spi_dev_data,
Gregory CLEMENT4dacccf2015-05-26 11:44:43 +0200577 },
578 {
579 .compatible = "marvell,armada-390-spi",
580 .data = &armada_xp_spi_dev_data,
581 },
582 {
583 .compatible = "marvell,armada-xp-spi",
584 .data = &armada_xp_spi_dev_data,
585 },
586
Greg Ungererdf59fa72014-09-28 23:24:04 +1000587 {}
588};
589MODULE_DEVICE_TABLE(of, orion_spi_of_match_table);
590
Grant Likely2deff8d2013-02-05 13:27:35 +0000591static int orion_spi_probe(struct platform_device *pdev)
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700592{
Greg Ungererdf59fa72014-09-28 23:24:04 +1000593 const struct of_device_id *of_id;
594 const struct orion_spi_dev *devdata;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700595 struct spi_master *master;
596 struct orion_spi *spi;
597 struct resource *r;
Andrew Lunn4574b882012-04-06 17:17:26 +0200598 unsigned long tclk_hz;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700599 int status = 0;
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200600 struct device_node *np;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700601
Jingoo Han3fed8062013-10-14 10:35:08 +0900602 master = spi_alloc_master(&pdev->dev, sizeof(*spi));
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700603 if (master == NULL) {
604 dev_dbg(&pdev->dev, "master allocation failed\n");
605 return -ENOMEM;
606 }
607
608 if (pdev->id != -1)
609 master->bus_num = pdev->id;
Andrew Lunnf814f9a2012-07-23 12:08:09 +0200610 if (pdev->dev.of_node) {
Thomas Petazzonie06871c2014-07-27 23:53:19 +0200611 u32 cell_index;
Jingoo Hanb8434042014-09-02 11:51:39 +0900612
Thomas Petazzonie06871c2014-07-27 23:53:19 +0200613 if (!of_property_read_u32(pdev->dev.of_node, "cell-index",
614 &cell_index))
615 master->bus_num = cell_index;
Andrew Lunnf814f9a2012-07-23 12:08:09 +0200616 }
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700617
Bastian Stender1017f422017-04-07 15:52:33 +0200618 /* we support all 4 SPI modes and LSB first option */
619 master->mode_bits = SPI_CPHA | SPI_CPOL | SPI_LSB_FIRST;
Ken Wilson75872eb2015-01-12 13:13:59 +1000620 master->set_cs = orion_spi_set_cs;
621 master->transfer_one = orion_spi_transfer_one;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700622 master->num_chipselect = ORION_NUM_CHIPSELECTS;
Ken Wilson75872eb2015-01-12 13:13:59 +1000623 master->setup = orion_spi_setup;
Axel Lin495b3352014-02-11 20:51:36 +0800624 master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
Russell King5c678692014-06-21 12:22:37 +0100625 master->auto_runtime_pm = true;
Linus Walleij66eb2282020-04-15 19:56:13 +0200626 master->use_gpio_descriptors = true;
Chris Packhamb28b9142017-05-23 16:03:21 +1200627 master->flags = SPI_MASTER_GPIO_SS;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700628
Jingoo Han24b5a822013-05-23 19:20:40 +0900629 platform_set_drvdata(pdev, master);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700630
631 spi = spi_master_get_devdata(master);
632 spi->master = master;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700633
Greg Ungererdf59fa72014-09-28 23:24:04 +1000634 of_id = of_match_device(orion_spi_of_match_table, &pdev->dev);
Greg Ungerer9a2d3632014-10-21 15:57:48 +1000635 devdata = (of_id) ? of_id->data : &orion_spi_dev_data;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000636 spi->devdata = devdata;
637
Jingoo Hanbb489842013-12-09 19:21:22 +0900638 spi->clk = devm_clk_get(&pdev->dev, NULL);
Andrew Lunn4574b882012-04-06 17:17:26 +0200639 if (IS_ERR(spi->clk)) {
640 status = PTR_ERR(spi->clk);
641 goto out;
642 }
643
Russell Kingc85012a2014-06-21 11:32:23 +0100644 status = clk_prepare_enable(spi->clk);
645 if (status)
646 goto out;
647
Gregory CLEMENT92ae1122018-01-12 11:42:33 +0100648 /* The following clock is only used by some SoCs */
649 spi->axi_clk = devm_clk_get(&pdev->dev, "axi");
Masahiro Yamada45586c72020-02-03 17:37:45 -0800650 if (PTR_ERR(spi->axi_clk) == -EPROBE_DEFER) {
Christophe Jaillet479c03a2018-01-25 21:16:17 +0100651 status = -EPROBE_DEFER;
652 goto out_rel_clk;
653 }
Gregory CLEMENT92ae1122018-01-12 11:42:33 +0100654 if (!IS_ERR(spi->axi_clk))
655 clk_prepare_enable(spi->axi_clk);
656
Andrew Lunn4574b882012-04-06 17:17:26 +0200657 tclk_hz = clk_get_rate(spi->clk);
Gregory CLEMENTce2f6ea2015-05-26 11:44:42 +0200658
659 /*
660 * With old device tree, armada-370-spi could be used with
661 * Armada XP, however for this SoC the maximum frequency is
662 * 50MHz instead of tclk/4. On Armada 370, tclk cannot be
663 * higher than 200MHz. So, in order to be able to handle both
664 * SoCs, we can take the minimum of 50MHz and tclk/4.
665 */
666 if (of_device_is_compatible(pdev->dev.of_node,
667 "marvell,armada-370-spi"))
668 master->max_speed_hz = min(devdata->max_hz,
669 DIV_ROUND_UP(tclk_hz, devdata->min_divisor));
Gregory CLEMENT4dacccf2015-05-26 11:44:43 +0200670 else if (devdata->min_divisor)
Gregory CLEMENTce2f6ea2015-05-26 11:44:42 +0200671 master->max_speed_hz =
672 DIV_ROUND_UP(tclk_hz, devdata->min_divisor);
Gregory CLEMENT4dacccf2015-05-26 11:44:43 +0200673 else
674 master->max_speed_hz = devdata->max_hz;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000675 master->min_speed_hz = DIV_ROUND_UP(tclk_hz, devdata->max_divisor);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700676
677 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Mark Brown1729ce32013-07-28 14:38:06 +0100678 spi->base = devm_ioremap_resource(&pdev->dev, r);
679 if (IS_ERR(spi->base)) {
680 status = PTR_ERR(spi->base);
Christophe Jaillet479c03a2018-01-25 21:16:17 +0100681 goto out_rel_axi_clk;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700682 }
683
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200684 for_each_available_child_of_node(pdev->dev.of_node, np) {
Kosta Zertsekelc7ba4732018-08-15 22:04:49 +0300685 struct orion_direct_acc *dir_acc;
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200686 u32 cs;
687
688 /* Get chip-select number from the "reg" property */
689 status = of_property_read_u32(np, "reg", &cs);
690 if (status) {
691 dev_err(&pdev->dev,
Rob Herring25c56c82017-07-18 16:43:31 -0500692 "%pOF has no valid 'reg' property (%d)\n",
693 np, status);
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200694 continue;
695 }
696
697 /*
698 * Check if an address is configured for this SPI device. If
699 * not, the MBus mapping via the 'ranges' property in the 'soc'
700 * node is not configured and this device should not use the
701 * direct mode. In this case, just continue with the next
702 * device.
703 */
704 status = of_address_to_resource(pdev->dev.of_node, cs + 1, r);
705 if (status)
706 continue;
707
708 /*
709 * Only map one page for direct access. This is enough for the
710 * simple TX transfer which only writes to the first word.
Tudor Ambarus3e84cdd2020-07-16 08:11:44 +0300711 * This needs to get extended for the direct SPI NOR / SPI NAND
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200712 * support, once this gets implemented.
713 */
Kosta Zertsekelc7ba4732018-08-15 22:04:49 +0300714 dir_acc = &spi->child[cs].direct_access;
715 dir_acc->vaddr = devm_ioremap(&pdev->dev, r->start, PAGE_SIZE);
716 if (!dir_acc->vaddr) {
Wei Yongjun57c624a2016-06-13 14:32:23 +0000717 status = -ENOMEM;
Christophe Jaillet479c03a2018-01-25 21:16:17 +0100718 goto out_rel_axi_clk;
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200719 }
Kosta Zertsekelc7ba4732018-08-15 22:04:49 +0300720 dir_acc->size = PAGE_SIZE;
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200721
722 dev_info(&pdev->dev, "CS%d configured for direct access\n", cs);
723 }
724
Russell King5c678692014-06-21 12:22:37 +0100725 pm_runtime_set_active(&pdev->dev);
726 pm_runtime_use_autosuspend(&pdev->dev);
727 pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
728 pm_runtime_enable(&pdev->dev);
729
Wei Yongjun14033812014-07-20 22:03:14 +0800730 status = orion_spi_reset(spi);
731 if (status < 0)
Russell King5c678692014-06-21 12:22:37 +0100732 goto out_rel_pm;
733
Andrew Lunnf814f9a2012-07-23 12:08:09 +0200734 master->dev.of_node = pdev->dev.of_node;
Russell King5c678692014-06-21 12:22:37 +0100735 status = spi_register_master(master);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700736 if (status < 0)
Russell King5c678692014-06-21 12:22:37 +0100737 goto out_rel_pm;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700738
739 return status;
740
Russell King5c678692014-06-21 12:22:37 +0100741out_rel_pm:
742 pm_runtime_disable(&pdev->dev);
Christophe Jaillet479c03a2018-01-25 21:16:17 +0100743out_rel_axi_clk:
Gregory CLEMENT92ae1122018-01-12 11:42:33 +0100744 clk_disable_unprepare(spi->axi_clk);
Christophe Jaillet479c03a2018-01-25 21:16:17 +0100745out_rel_clk:
Andrew Lunn4574b882012-04-06 17:17:26 +0200746 clk_disable_unprepare(spi->clk);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700747out:
748 spi_master_put(master);
749 return status;
750}
751
752
Grant Likely2deff8d2013-02-05 13:27:35 +0000753static int orion_spi_remove(struct platform_device *pdev)
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700754{
Russell King5c678692014-06-21 12:22:37 +0100755 struct spi_master *master = platform_get_drvdata(pdev);
756 struct orion_spi *spi = spi_master_get_devdata(master);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700757
Russell King5c678692014-06-21 12:22:37 +0100758 pm_runtime_get_sync(&pdev->dev);
Gregory CLEMENT92ae1122018-01-12 11:42:33 +0100759 clk_disable_unprepare(spi->axi_clk);
Andrew Lunn4574b882012-04-06 17:17:26 +0200760 clk_disable_unprepare(spi->clk);
Andrew Lunn4574b882012-04-06 17:17:26 +0200761
Russell King5c678692014-06-21 12:22:37 +0100762 spi_unregister_master(master);
763 pm_runtime_disable(&pdev->dev);
764
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700765 return 0;
766}
767
768MODULE_ALIAS("platform:" DRIVER_NAME);
769
Rafael J. Wysockiec833052014-12-13 00:41:15 +0100770#ifdef CONFIG_PM
Russell King5c678692014-06-21 12:22:37 +0100771static int orion_spi_runtime_suspend(struct device *dev)
772{
773 struct spi_master *master = dev_get_drvdata(dev);
774 struct orion_spi *spi = spi_master_get_devdata(master);
775
Gregory CLEMENT92ae1122018-01-12 11:42:33 +0100776 clk_disable_unprepare(spi->axi_clk);
Russell King5c678692014-06-21 12:22:37 +0100777 clk_disable_unprepare(spi->clk);
778 return 0;
779}
780
781static int orion_spi_runtime_resume(struct device *dev)
782{
783 struct spi_master *master = dev_get_drvdata(dev);
784 struct orion_spi *spi = spi_master_get_devdata(master);
785
Gregory CLEMENT92ae1122018-01-12 11:42:33 +0100786 if (!IS_ERR(spi->axi_clk))
787 clk_prepare_enable(spi->axi_clk);
Russell King5c678692014-06-21 12:22:37 +0100788 return clk_prepare_enable(spi->clk);
789}
790#endif
791
792static const struct dev_pm_ops orion_spi_pm_ops = {
793 SET_RUNTIME_PM_OPS(orion_spi_runtime_suspend,
794 orion_spi_runtime_resume,
795 NULL)
796};
797
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700798static struct platform_driver orion_spi_driver = {
799 .driver = {
800 .name = DRIVER_NAME,
Russell King5c678692014-06-21 12:22:37 +0100801 .pm = &orion_spi_pm_ops,
Andrew Lunnf814f9a2012-07-23 12:08:09 +0200802 .of_match_table = of_match_ptr(orion_spi_of_match_table),
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700803 },
Ezequiel Garcia41ab7242013-02-04 09:26:26 -0300804 .probe = orion_spi_probe,
Grant Likely2deff8d2013-02-05 13:27:35 +0000805 .remove = orion_spi_remove,
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700806};
807
Ezequiel Garcia41ab7242013-02-04 09:26:26 -0300808module_platform_driver(orion_spi_driver);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700809
810MODULE_DESCRIPTION("Orion SPI driver");
811MODULE_AUTHOR("Shadi Ammouri <shadi@marvell.com>");
812MODULE_LICENSE("GPL");