blob: f526acee2eed6f696c92a0a84358872027b624fc [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
Avi Kivity56e82312009-08-12 15:04:37 +03002 * emulate.c
Avi Kivity6aa8b732006-12-10 02:21:36 -08003 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
Nicolas Kaiser9611c182010-10-06 14:23:22 +020012 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080013 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030024#include "kvm_cache_regs.h"
Avi Kivity56e82312009-08-12 15:04:37 +030025#include <asm/kvm_emulate.h>
Avi Kivityb7d491e2013-01-04 16:18:49 +020026#include <linux/stringify.h>
Nadav Amit3db176d2015-04-19 21:12:59 +030027#include <asm/debugreg.h>
Peter Zijlstra1a29b5b2018-01-25 10:58:13 +010028#include <asm/nospec-branch.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080029
Avi Kivity3eeb3282010-01-21 15:31:48 +020030#include "x86.h"
Gleb Natapov38ba30b2010-03-18 15:20:17 +020031#include "tss.h"
Yu Zhangd1cd3ce2017-08-24 20:27:53 +080032#include "mmu.h"
Arbel Moshe2d7921c2018-03-12 13:12:53 +020033#include "pmu.h"
Andre Przywarae99f0502009-06-17 15:50:33 +020034
Avi Kivity6aa8b732006-12-10 02:21:36 -080035/*
Avi Kivitya99455492011-09-13 10:45:41 +030036 * Operand types
37 */
Avi Kivityb1ea50b2011-09-13 10:45:42 +030038#define OpNone 0ull
39#define OpImplicit 1ull /* No generic decode */
40#define OpReg 2ull /* Register */
41#define OpMem 3ull /* Memory */
42#define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
43#define OpDI 5ull /* ES:DI/EDI/RDI */
44#define OpMem64 6ull /* Memory, 64-bit */
45#define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
46#define OpDX 8ull /* DX register */
Avi Kivity4dd6a572011-09-13 10:45:43 +030047#define OpCL 9ull /* CL register (for shifts) */
48#define OpImmByte 10ull /* 8-bit sign extended immediate */
49#define OpOne 11ull /* Implied 1 */
Nadav Amit5e2c6882012-12-06 21:55:10 -020050#define OpImm 12ull /* Sign extended up to 32-bit immediate */
Avi Kivity0fe59122011-09-13 10:45:47 +030051#define OpMem16 13ull /* Memory operand (16-bit). */
52#define OpMem32 14ull /* Memory operand (32-bit). */
53#define OpImmU 15ull /* Immediate operand, zero extended */
54#define OpSI 16ull /* SI/ESI/RSI */
55#define OpImmFAddr 17ull /* Immediate far address */
56#define OpMemFAddr 18ull /* Far address in memory */
57#define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
Avi Kivityc191a7a2011-09-13 10:45:49 +030058#define OpES 20ull /* ES */
59#define OpCS 21ull /* CS */
60#define OpSS 22ull /* SS */
61#define OpDS 23ull /* DS */
62#define OpFS 24ull /* FS */
63#define OpGS 25ull /* GS */
Avi Kivity28867ce2012-01-16 15:08:44 +020064#define OpMem8 26ull /* 8-bit zero extended memory operand */
Nadav Amit5e2c6882012-12-06 21:55:10 -020065#define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
Paolo Bonzini7fa57952013-05-09 11:32:50 +020066#define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
Avi Kivity820207c2013-02-09 11:31:45 +020067#define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
68#define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
Avi Kivitya99455492011-09-13 10:45:41 +030069
Avi Kivity0fe59122011-09-13 10:45:47 +030070#define OpBits 5 /* Width of operand field */
Avi Kivityb1ea50b2011-09-13 10:45:42 +030071#define OpMask ((1ull << OpBits) - 1)
Avi Kivitya99455492011-09-13 10:45:41 +030072
73/*
Avi Kivity6aa8b732006-12-10 02:21:36 -080074 * Opcode effective-address decode tables.
75 * Note that we only emulate instructions that have at least one memory
76 * operand (excluding implicit stack references). We assume that stack
77 * references and instruction fetches will never occur in special memory
78 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
79 * not be handled.
80 */
81
82/* Operand sizes: 8-bit operands or specified/overridden size. */
Avi Kivityab85b12b2010-07-29 15:11:49 +030083#define ByteOp (1<<0) /* 8-bit operands. */
Avi Kivity6aa8b732006-12-10 02:21:36 -080084/* Destination operand type. */
Avi Kivitya99455492011-09-13 10:45:41 +030085#define DstShift 1
86#define ImplicitOps (OpImplicit << DstShift)
87#define DstReg (OpReg << DstShift)
88#define DstMem (OpMem << DstShift)
89#define DstAcc (OpAcc << DstShift)
90#define DstDI (OpDI << DstShift)
91#define DstMem64 (OpMem64 << DstShift)
Nadav Amit16bebef2014-12-25 02:52:18 +020092#define DstMem16 (OpMem16 << DstShift)
Avi Kivitya99455492011-09-13 10:45:41 +030093#define DstImmUByte (OpImmUByte << DstShift)
94#define DstDX (OpDX << DstShift)
Avi Kivity820207c2013-02-09 11:31:45 +020095#define DstAccLo (OpAccLo << DstShift)
Avi Kivitya99455492011-09-13 10:45:41 +030096#define DstMask (OpMask << DstShift)
Avi Kivity6aa8b732006-12-10 02:21:36 -080097/* Source operand type. */
Avi Kivity0fe59122011-09-13 10:45:47 +030098#define SrcShift 6
99#define SrcNone (OpNone << SrcShift)
100#define SrcReg (OpReg << SrcShift)
101#define SrcMem (OpMem << SrcShift)
102#define SrcMem16 (OpMem16 << SrcShift)
103#define SrcMem32 (OpMem32 << SrcShift)
104#define SrcImm (OpImm << SrcShift)
105#define SrcImmByte (OpImmByte << SrcShift)
106#define SrcOne (OpOne << SrcShift)
107#define SrcImmUByte (OpImmUByte << SrcShift)
108#define SrcImmU (OpImmU << SrcShift)
109#define SrcSI (OpSI << SrcShift)
Paolo Bonzini7fa57952013-05-09 11:32:50 +0200110#define SrcXLat (OpXLat << SrcShift)
Avi Kivity0fe59122011-09-13 10:45:47 +0300111#define SrcImmFAddr (OpImmFAddr << SrcShift)
112#define SrcMemFAddr (OpMemFAddr << SrcShift)
113#define SrcAcc (OpAcc << SrcShift)
114#define SrcImmU16 (OpImmU16 << SrcShift)
Nadav Amit5e2c6882012-12-06 21:55:10 -0200115#define SrcImm64 (OpImm64 << SrcShift)
Avi Kivity0fe59122011-09-13 10:45:47 +0300116#define SrcDX (OpDX << SrcShift)
Avi Kivity28867ce2012-01-16 15:08:44 +0200117#define SrcMem8 (OpMem8 << SrcShift)
Avi Kivity820207c2013-02-09 11:31:45 +0200118#define SrcAccHi (OpAccHi << SrcShift)
Avi Kivity0fe59122011-09-13 10:45:47 +0300119#define SrcMask (OpMask << SrcShift)
Marcelo Tosatti221192b2011-05-30 15:23:14 -0300120#define BitOp (1<<11)
121#define MemAbs (1<<12) /* Memory operand is absolute displacement */
122#define String (1<<13) /* String instruction (rep capable) */
123#define Stack (1<<14) /* Stack instruction (push/pop) */
124#define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
125#define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
126#define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
127#define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
128#define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
Gleb Natapov045a2822012-12-20 16:57:43 +0200129#define Escape (5<<15) /* Escape to coprocessor instruction */
Nadav Amit39f062f2014-11-26 15:47:18 +0200130#define InstrDual (6<<15) /* Alternate instruction decoding of mod == 3 */
Nadav Amit2276b512015-01-26 09:32:24 +0200131#define ModeDual (7<<15) /* Different instruction for 32/64 bit */
Marcelo Tosatti221192b2011-05-30 15:23:14 -0300132#define Sse (1<<18) /* SSE Vector instruction */
Avi Kivity20c29ff2011-09-13 10:45:44 +0300133/* Generic ModRM decode. */
134#define ModRM (1<<19)
135/* Destination is only written; never read. */
136#define Mov (1<<20)
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300137/* Misc flags */
Joerg Roedel8ea7d6a2011-04-04 12:39:26 +0200138#define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
Borislav Petkovb51e9742013-09-22 16:44:52 +0200139#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
Avi Kivity5a506b12010-08-01 15:10:29 +0300140#define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
Avi Kivity7f9b4b72010-08-01 14:46:54 +0300141#define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
Avi Kivity047a4812010-07-26 14:37:47 +0300142#define Undefined (1<<25) /* No Such Instruction */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200143#define Lock (1<<26) /* lock prefix is allowed for the instruction */
Gleb Natapove92805a2010-02-10 14:21:35 +0200144#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300145#define No64 (1<<28)
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +0800146#define PageTable (1 << 29) /* instruction used to write page table */
Gleb Natapov0b789ee2013-04-11 11:59:55 +0300147#define NotImpl (1 << 30) /* instruction is not implemented */
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +0100148/* Source 2 operand type */
Gleb Natapov0b789ee2013-04-11 11:59:55 +0300149#define Src2Shift (31)
Avi Kivity4dd6a572011-09-13 10:45:43 +0300150#define Src2None (OpNone << Src2Shift)
Avi Kivityab2c5ce2013-02-09 11:31:46 +0200151#define Src2Mem (OpMem << Src2Shift)
Avi Kivity4dd6a572011-09-13 10:45:43 +0300152#define Src2CL (OpCL << Src2Shift)
153#define Src2ImmByte (OpImmByte << Src2Shift)
154#define Src2One (OpOne << Src2Shift)
155#define Src2Imm (OpImm << Src2Shift)
Avi Kivityc191a7a2011-09-13 10:45:49 +0300156#define Src2ES (OpES << Src2Shift)
157#define Src2CS (OpCS << Src2Shift)
158#define Src2SS (OpSS << Src2Shift)
159#define Src2DS (OpDS << Src2Shift)
160#define Src2FS (OpFS << Src2Shift)
161#define Src2GS (OpGS << Src2Shift)
Avi Kivity4dd6a572011-09-13 10:45:43 +0300162#define Src2Mask (OpMask << Src2Shift)
Avi Kivitycbe2c9d2012-04-09 18:40:02 +0300163#define Mmx ((u64)1 << 40) /* MMX Vector instruction */
Radim Krčmář48520182016-11-08 20:54:17 +0100164#define AlignMask ((u64)7 << 41)
Avi Kivity1c11b372012-04-09 18:39:59 +0300165#define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
Radim Krčmář48520182016-11-08 20:54:17 +0100166#define Unaligned ((u64)2 << 41) /* Explicitly unaligned (e.g. MOVDQU) */
167#define Avx ((u64)3 << 41) /* Advanced Vector Extensions */
168#define Aligned16 ((u64)4 << 41) /* Aligned to 16 byte boundary (e.g. FXSAVE) */
Avi Kivitye28bbd42013-01-04 16:18:48 +0200169#define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
Avi Kivityb6744dc2013-01-04 16:18:50 +0200170#define NoWrite ((u64)1 << 45) /* No writeback */
Avi Kivityfb32b1e2013-02-09 11:31:44 +0200171#define SrcWrite ((u64)1 << 46) /* Write back src operand */
Nadav Amit9b88ae92014-05-25 23:05:21 +0300172#define NoMod ((u64)1 << 47) /* Mod field is ignored */
Paolo Bonzinid40a6892014-03-27 11:58:02 +0100173#define Intercept ((u64)1 << 48) /* Has valid intercept field */
174#define CheckPerm ((u64)1 << 49) /* Has valid check_perm field */
Nadav Amit68efa762014-06-18 17:19:35 +0300175#define PrivUD ((u64)1 << 51) /* #UD instead of #GP on CPL > 0 */
Nadav Amit58b70752014-10-24 11:35:09 +0300176#define NearBranch ((u64)1 << 52) /* Near branches */
Nadav Amited9aad22014-11-02 11:55:00 +0200177#define No16 ((u64)1 << 53) /* No 16 bit operand */
Nadav Amitab708092014-12-25 02:52:21 +0200178#define IncSP ((u64)1 << 54) /* SP is incremented before ModRM calc */
Tom Lendacky0f89b202016-12-14 14:59:23 -0500179#define TwoMemOp ((u64)1 << 55) /* Instruction has two memory operand */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800180
Avi Kivity820207c2013-02-09 11:31:45 +0200181#define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800182
Avi Kivityd0e53322010-07-29 15:11:54 +0300183#define X2(x...) x, x
184#define X3(x...) X2(x), x
185#define X4(x...) X2(x), X2(x)
186#define X5(x...) X4(x), x
187#define X6(x...) X4(x), X2(x)
188#define X7(x...) X4(x), X3(x)
189#define X8(x...) X4(x), X4(x)
190#define X16(x...) X8(x), X8(x)
Avi Kivity83babbc2010-07-26 14:37:39 +0300191
Avi Kivitye28bbd42013-01-04 16:18:48 +0200192#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
193#define FASTOP_SIZE 8
194
195/*
196 * fastop functions have a special calling convention:
197 *
Avi Kivity017da7b2013-02-09 11:31:47 +0200198 * dst: rax (in/out)
199 * src: rdx (in/out)
Avi Kivitye28bbd42013-01-04 16:18:48 +0200200 * src2: rcx (in)
201 * flags: rflags (in/out)
Avi Kivityb8c0b6a2013-02-09 11:31:49 +0200202 * ex: rsi (in:fastop pointer, out:zero if exception)
Avi Kivitye28bbd42013-01-04 16:18:48 +0200203 *
204 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
205 * different operand sizes can be reached by calculation, rather than a jump
206 * table (which would be bigger than the code).
207 *
208 * fastop functions are declared as taking a never-defined fastop parameter,
209 * so they can't be called from C directly.
210 */
211
212struct fastop;
213
Avi Kivityd65b1de2010-07-29 15:11:35 +0300214struct opcode {
Avi Kivityb1ea50b2011-09-13 10:45:42 +0300215 u64 flags : 56;
216 u64 intercept : 8;
Avi Kivity120df892010-07-29 15:11:39 +0300217 union {
Avi Kivityef65c882010-07-29 15:11:51 +0300218 int (*execute)(struct x86_emulate_ctxt *ctxt);
Mathias Krausefd0a0d82012-08-30 01:30:15 +0200219 const struct opcode *group;
220 const struct group_dual *gdual;
221 const struct gprefix *gprefix;
Gleb Natapov045a2822012-12-20 16:57:43 +0200222 const struct escape *esc;
Nadav Amit39f062f2014-11-26 15:47:18 +0200223 const struct instr_dual *idual;
Nadav Amit2276b512015-01-26 09:32:24 +0200224 const struct mode_dual *mdual;
Avi Kivitye28bbd42013-01-04 16:18:48 +0200225 void (*fastop)(struct fastop *fake);
Avi Kivity120df892010-07-29 15:11:39 +0300226 } u;
Joerg Roedeld09beab2011-04-04 12:39:25 +0200227 int (*check_perm)(struct x86_emulate_ctxt *ctxt);
Avi Kivity120df892010-07-29 15:11:39 +0300228};
229
230struct group_dual {
231 struct opcode mod012[8];
232 struct opcode mod3[8];
Avi Kivityd65b1de2010-07-29 15:11:35 +0300233};
234
Avi Kivity0d7cdee2011-03-29 11:34:38 +0200235struct gprefix {
236 struct opcode pfx_no;
237 struct opcode pfx_66;
238 struct opcode pfx_f2;
239 struct opcode pfx_f3;
240};
241
Gleb Natapov045a2822012-12-20 16:57:43 +0200242struct escape {
243 struct opcode op[8];
244 struct opcode high[64];
245};
246
Nadav Amit39f062f2014-11-26 15:47:18 +0200247struct instr_dual {
248 struct opcode mod012;
249 struct opcode mod3;
250};
251
Nadav Amit2276b512015-01-26 09:32:24 +0200252struct mode_dual {
253 struct opcode mode32;
254 struct opcode mode64;
255};
256
Mohammed Gamal62bd4302010-07-28 12:38:40 +0300257#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
Mohammed Gamal62bd4302010-07-28 12:38:40 +0300258
Nadav Amit3dc4bc42014-12-25 02:52:19 +0200259enum x86_transfer_type {
260 X86_TRANSFER_NONE,
261 X86_TRANSFER_CALL_JMP,
262 X86_TRANSFER_RET,
263 X86_TRANSFER_TASK_SWITCH,
264};
265
Avi Kivitydd856ef2012-08-27 23:46:17 +0300266static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
267{
268 if (!(ctxt->regs_valid & (1 << nr))) {
269 ctxt->regs_valid |= 1 << nr;
270 ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
271 }
272 return ctxt->_regs[nr];
273}
274
275static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
276{
277 ctxt->regs_valid |= 1 << nr;
278 ctxt->regs_dirty |= 1 << nr;
279 return &ctxt->_regs[nr];
280}
281
282static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
283{
284 reg_read(ctxt, nr);
285 return reg_write(ctxt, nr);
286}
287
288static void writeback_registers(struct x86_emulate_ctxt *ctxt)
289{
290 unsigned reg;
291
292 for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
293 ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
294}
295
296static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
297{
298 ctxt->regs_dirty = 0;
299 ctxt->regs_valid = 0;
300}
301
Avi Kivity6aa8b732006-12-10 02:21:36 -0800302/*
Avi Kivity6aa8b732006-12-10 02:21:36 -0800303 * These EFLAGS bits are restored from saved value during emulation, and
304 * any changes are written back to the saved value after emulation.
305 */
Nadav Amit0efb0442015-03-29 16:33:03 +0300306#define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
307 X86_EFLAGS_PF|X86_EFLAGS_CF)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800308
Avi Kivitydda96d82008-11-26 15:14:10 +0200309#ifdef CONFIG_X86_64
310#define ON64(x) x
311#else
312#define ON64(x)
313#endif
314
Avi Kivity4d758342013-01-19 19:51:55 +0200315static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
316
Josh Poimboeuf1482a082016-01-21 16:49:29 -0600317#define FOP_FUNC(name) \
318 ".align " __stringify(FASTOP_SIZE) " \n\t" \
319 ".type " name ", @function \n\t" \
320 name ":\n\t"
321
Avi Kivityb7d491e2013-01-04 16:18:49 +0200322#define FOP_RET "ret \n\t"
323
324#define FOP_START(op) \
325 extern void em_##op(struct fastop *fake); \
326 asm(".pushsection .text, \"ax\" \n\t" \
327 ".global em_" #op " \n\t" \
Josh Poimboeuf1482a082016-01-21 16:49:29 -0600328 FOP_FUNC("em_" #op)
Avi Kivityb7d491e2013-01-04 16:18:49 +0200329
330#define FOP_END \
331 ".popsection")
332
Josh Poimboeuf1482a082016-01-21 16:49:29 -0600333#define FOPNOP() \
334 FOP_FUNC(__stringify(__UNIQUE_ID(nop))) \
335 FOP_RET
Avi Kivity0bdea062013-01-19 19:51:50 +0200336
Avi Kivityb7d491e2013-01-04 16:18:49 +0200337#define FOP1E(op, dst) \
Josh Poimboeuf1482a082016-01-21 16:49:29 -0600338 FOP_FUNC(#op "_" #dst) \
339 "10: " #op " %" #dst " \n\t" FOP_RET
Avi Kivityb8c0b6a2013-02-09 11:31:49 +0200340
341#define FOP1EEX(op, dst) \
342 FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
Avi Kivityb7d491e2013-01-04 16:18:49 +0200343
344#define FASTOP1(op) \
345 FOP_START(op) \
346 FOP1E(op##b, al) \
347 FOP1E(op##w, ax) \
348 FOP1E(op##l, eax) \
349 ON64(FOP1E(op##q, rax)) \
350 FOP_END
351
Avi Kivityb9fa4092013-02-09 11:31:48 +0200352/* 1-operand, using src2 (for MUL/DIV r/m) */
353#define FASTOP1SRC2(op, name) \
354 FOP_START(name) \
355 FOP1E(op, cl) \
356 FOP1E(op, cx) \
357 FOP1E(op, ecx) \
358 ON64(FOP1E(op, rcx)) \
359 FOP_END
360
Avi Kivityb8c0b6a2013-02-09 11:31:49 +0200361/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
362#define FASTOP1SRC2EX(op, name) \
363 FOP_START(name) \
364 FOP1EEX(op, cl) \
365 FOP1EEX(op, cx) \
366 FOP1EEX(op, ecx) \
367 ON64(FOP1EEX(op, rcx)) \
368 FOP_END
369
Avi Kivityf7857f32013-01-04 16:18:53 +0200370#define FOP2E(op, dst, src) \
Josh Poimboeuf1482a082016-01-21 16:49:29 -0600371 FOP_FUNC(#op "_" #dst "_" #src) \
372 #op " %" #src ", %" #dst " \n\t" FOP_RET
Avi Kivityf7857f32013-01-04 16:18:53 +0200373
374#define FASTOP2(op) \
375 FOP_START(op) \
Avi Kivity017da7b2013-02-09 11:31:47 +0200376 FOP2E(op##b, al, dl) \
377 FOP2E(op##w, ax, dx) \
378 FOP2E(op##l, eax, edx) \
379 ON64(FOP2E(op##q, rax, rdx)) \
Avi Kivityf7857f32013-01-04 16:18:53 +0200380 FOP_END
381
Avi Kivity11c363b2013-01-19 19:51:54 +0200382/* 2 operand, word only */
383#define FASTOP2W(op) \
384 FOP_START(op) \
385 FOPNOP() \
Avi Kivity017da7b2013-02-09 11:31:47 +0200386 FOP2E(op##w, ax, dx) \
387 FOP2E(op##l, eax, edx) \
388 ON64(FOP2E(op##q, rax, rdx)) \
Avi Kivity11c363b2013-01-19 19:51:54 +0200389 FOP_END
390
Avi Kivity007a3b52013-01-19 19:51:51 +0200391/* 2 operand, src is CL */
392#define FASTOP2CL(op) \
393 FOP_START(op) \
394 FOP2E(op##b, al, cl) \
395 FOP2E(op##w, ax, cl) \
396 FOP2E(op##l, eax, cl) \
397 ON64(FOP2E(op##q, rax, cl)) \
398 FOP_END
399
Nadav Amit5aca3722014-11-02 11:54:50 +0200400/* 2 operand, src and dest are reversed */
401#define FASTOP2R(op, name) \
402 FOP_START(name) \
403 FOP2E(op##b, dl, al) \
404 FOP2E(op##w, dx, ax) \
405 FOP2E(op##l, edx, eax) \
406 ON64(FOP2E(op##q, rdx, rax)) \
407 FOP_END
408
Avi Kivity0bdea062013-01-19 19:51:50 +0200409#define FOP3E(op, dst, src, src2) \
Josh Poimboeuf1482a082016-01-21 16:49:29 -0600410 FOP_FUNC(#op "_" #dst "_" #src "_" #src2) \
411 #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
Avi Kivity0bdea062013-01-19 19:51:50 +0200412
413/* 3-operand, word-only, src2=cl */
414#define FASTOP3WCL(op) \
415 FOP_START(op) \
416 FOPNOP() \
Avi Kivity017da7b2013-02-09 11:31:47 +0200417 FOP3E(op##w, ax, dx, cl) \
418 FOP3E(op##l, eax, edx, cl) \
419 ON64(FOP3E(op##q, rax, rdx, cl)) \
Avi Kivity0bdea062013-01-19 19:51:50 +0200420 FOP_END
421
Avi Kivity9ae9feb2013-01-19 19:51:52 +0200422/* Special case for SETcc - 1 instruction per cc */
Josh Poimboeuf1482a082016-01-21 16:49:29 -0600423#define FOP_SETCC(op) \
424 ".align 4 \n\t" \
425 ".type " #op ", @function \n\t" \
426 #op ": \n\t" \
427 #op " %al \n\t" \
428 FOP_RET
Avi Kivity9ae9feb2013-01-19 19:51:52 +0200429
Josh Poimboeuff26e6012017-10-04 10:39:05 -0500430asm(".pushsection .fixup, \"ax\"\n"
431 ".global kvm_fastop_exception \n"
432 "kvm_fastop_exception: xor %esi, %esi; ret\n"
433 ".popsection");
Avi Kivityb8c0b6a2013-02-09 11:31:49 +0200434
Avi Kivity9ae9feb2013-01-19 19:51:52 +0200435FOP_START(setcc)
436FOP_SETCC(seto)
437FOP_SETCC(setno)
438FOP_SETCC(setc)
439FOP_SETCC(setnc)
440FOP_SETCC(setz)
441FOP_SETCC(setnz)
442FOP_SETCC(setbe)
443FOP_SETCC(setnbe)
444FOP_SETCC(sets)
445FOP_SETCC(setns)
446FOP_SETCC(setp)
447FOP_SETCC(setnp)
448FOP_SETCC(setl)
449FOP_SETCC(setnl)
450FOP_SETCC(setle)
451FOP_SETCC(setnle)
452FOP_END;
453
Paolo Bonzini326f5782013-05-09 11:32:51 +0200454FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
455FOP_END;
456
Radim Krčmářaabba3c2016-11-08 20:54:18 +0100457/*
458 * XXX: inoutclob user must know where the argument is being expanded.
Masahiro Yamadae9666d12018-12-31 00:14:15 +0900459 * Relying on CONFIG_CC_HAS_ASM_GOTO would allow us to remove _fault.
Radim Krčmářaabba3c2016-11-08 20:54:18 +0100460 */
461#define asm_safe(insn, inoutclob...) \
462({ \
463 int _fault = 0; \
464 \
465 asm volatile("1:" insn "\n" \
466 "2:\n" \
467 ".pushsection .fixup, \"ax\"\n" \
468 "3: movl $1, %[_fault]\n" \
469 " jmp 2b\n" \
470 ".popsection\n" \
471 _ASM_EXTABLE(1b, 3b) \
472 : [_fault] "+qm"(_fault) inoutclob ); \
473 \
474 _fault ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE; \
475})
476
Joerg Roedel8a76d7f2011-04-04 12:39:27 +0200477static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
478 enum x86_intercept intercept,
479 enum x86_intercept_stage stage)
480{
481 struct x86_instruction_info info = {
482 .intercept = intercept,
Avi Kivity9dac77f2011-06-01 15:34:25 +0300483 .rep_prefix = ctxt->rep_prefix,
484 .modrm_mod = ctxt->modrm_mod,
485 .modrm_reg = ctxt->modrm_reg,
486 .modrm_rm = ctxt->modrm_rm,
487 .src_val = ctxt->src.val64,
Jan Kiszka6cbc5f52014-06-30 12:52:55 +0200488 .dst_val = ctxt->dst.val64,
Avi Kivity9dac77f2011-06-01 15:34:25 +0300489 .src_bytes = ctxt->src.bytes,
490 .dst_bytes = ctxt->dst.bytes,
491 .ad_bytes = ctxt->ad_bytes,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +0200492 .next_rip = ctxt->eip,
493 };
494
Avi Kivity29535382011-04-20 13:37:53 +0300495 return ctxt->ops->intercept(ctxt, &info, stage);
Joerg Roedel8a76d7f2011-04-04 12:39:27 +0200496}
497
Avi Kivityf47cfa32012-06-07 17:49:24 +0300498static void assign_masked(ulong *dest, ulong src, ulong mask)
499{
500 *dest = (*dest & ~mask) | (src & mask);
501}
502
Nadav Amit6fd8e122015-03-30 15:39:20 +0300503static void assign_register(unsigned long *reg, u64 val, int bytes)
504{
505 /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
506 switch (bytes) {
507 case 1:
508 *(u8 *)reg = (u8)val;
509 break;
510 case 2:
511 *(u16 *)reg = (u16)val;
512 break;
513 case 4:
514 *reg = (u32)val;
515 break; /* 64b: zero-extend */
516 case 8:
517 *reg = val;
518 break;
519 }
520}
521
Avi Kivity9dac77f2011-06-01 15:34:25 +0300522static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800523{
Avi Kivity9dac77f2011-06-01 15:34:25 +0300524 return (1UL << (ctxt->ad_bytes << 3)) - 1;
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800525}
526
Avi Kivityf47cfa32012-06-07 17:49:24 +0300527static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
528{
529 u16 sel;
530 struct desc_struct ss;
531
532 if (ctxt->mode == X86EMUL_MODE_PROT64)
533 return ~0UL;
534 ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
535 return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
536}
537
Avi Kivity612e89f2012-06-12 20:03:23 +0300538static int stack_size(struct x86_emulate_ctxt *ctxt)
539{
540 return (__fls(stack_mask(ctxt)) + 1) >> 3;
541}
542
Avi Kivity6aa8b732006-12-10 02:21:36 -0800543/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800544static inline unsigned long
Avi Kivity9dac77f2011-06-01 15:34:25 +0300545address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
Harvey Harrisone4706772008-02-19 07:40:38 -0800546{
Avi Kivity9dac77f2011-06-01 15:34:25 +0300547 if (ctxt->ad_bytes == sizeof(unsigned long))
Harvey Harrisone4706772008-02-19 07:40:38 -0800548 return reg;
549 else
Avi Kivity9dac77f2011-06-01 15:34:25 +0300550 return reg & ad_mask(ctxt);
Harvey Harrisone4706772008-02-19 07:40:38 -0800551}
552
553static inline unsigned long
Paolo Bonzini01485a22014-11-19 18:25:08 +0100554register_address(struct x86_emulate_ctxt *ctxt, int reg)
Harvey Harrisone4706772008-02-19 07:40:38 -0800555{
Paolo Bonzini01485a22014-11-19 18:25:08 +0100556 return address_mask(ctxt, reg_read(ctxt, reg));
Harvey Harrisone4706772008-02-19 07:40:38 -0800557}
558
Avi Kivity5ad105e2012-08-19 14:34:31 +0300559static void masked_increment(ulong *reg, ulong mask, int inc)
560{
561 assign_masked(reg, *reg + inc, mask);
562}
563
Harvey Harrison7a9572752008-02-19 07:40:41 -0800564static inline void
Paolo Bonzini01485a22014-11-19 18:25:08 +0100565register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
Harvey Harrison7a9572752008-02-19 07:40:41 -0800566{
Nadav Amitee122a72015-04-28 13:06:00 +0300567 ulong *preg = reg_rmw(ctxt, reg);
Avi Kivity5ad105e2012-08-19 14:34:31 +0300568
Nadav Amitee122a72015-04-28 13:06:00 +0300569 assign_register(preg, *preg + inc, ctxt->ad_bytes);
Avi Kivity5ad105e2012-08-19 14:34:31 +0300570}
571
572static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
573{
Avi Kivitydd856ef2012-08-27 23:46:17 +0300574 masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
Harvey Harrison7a9572752008-02-19 07:40:41 -0800575}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800576
Avi Kivity56697682011-04-03 14:08:51 +0300577static u32 desc_limit_scaled(struct desc_struct *desc)
578{
579 u32 limit = get_desc_limit(desc);
580
581 return desc->g ? (limit << 12) | 0xfff : limit;
582}
583
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +0900584static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300585{
586 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
587 return 0;
588
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +0900589 return ctxt->ops->get_cached_segment_base(ctxt, seg);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300590}
591
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200592static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
593 u32 error, bool valid)
Gleb Natapov54b84862010-04-28 19:15:44 +0300594{
Paolo Bonzinie0ad0b42014-08-20 10:08:23 +0200595 WARN_ON(vec > 0x1f);
Avi Kivityda9cb572010-11-22 17:53:21 +0200596 ctxt->exception.vector = vec;
597 ctxt->exception.error_code = error;
598 ctxt->exception.error_code_valid = valid;
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200599 return X86EMUL_PROPAGATE_FAULT;
Gleb Natapov54b84862010-04-28 19:15:44 +0300600}
601
Joerg Roedel3b88e412011-04-04 12:39:29 +0200602static int emulate_db(struct x86_emulate_ctxt *ctxt)
603{
604 return emulate_exception(ctxt, DB_VECTOR, 0, false);
605}
606
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200607static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
Gleb Natapov54b84862010-04-28 19:15:44 +0300608{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200609 return emulate_exception(ctxt, GP_VECTOR, err, true);
Gleb Natapov54b84862010-04-28 19:15:44 +0300610}
611
Avi Kivity618ff152011-04-03 12:32:09 +0300612static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
613{
614 return emulate_exception(ctxt, SS_VECTOR, err, true);
615}
616
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200617static int emulate_ud(struct x86_emulate_ctxt *ctxt)
Gleb Natapov54b84862010-04-28 19:15:44 +0300618{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200619 return emulate_exception(ctxt, UD_VECTOR, 0, false);
Gleb Natapov54b84862010-04-28 19:15:44 +0300620}
621
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200622static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
Gleb Natapov54b84862010-04-28 19:15:44 +0300623{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200624 return emulate_exception(ctxt, TS_VECTOR, err, true);
Gleb Natapov54b84862010-04-28 19:15:44 +0300625}
626
Avi Kivity34d1f492010-08-26 11:59:01 +0300627static int emulate_de(struct x86_emulate_ctxt *ctxt)
628{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200629 return emulate_exception(ctxt, DE_VECTOR, 0, false);
Avi Kivity34d1f492010-08-26 11:59:01 +0300630}
631
Avi Kivity1253791d2011-03-29 11:41:27 +0200632static int emulate_nm(struct x86_emulate_ctxt *ctxt)
633{
634 return emulate_exception(ctxt, NM_VECTOR, 0, false);
635}
636
Avi Kivity1aa36612011-04-27 13:20:30 +0300637static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
638{
639 u16 selector;
640 struct desc_struct desc;
641
642 ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
643 return selector;
644}
645
646static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
647 unsigned seg)
648{
649 u16 dummy;
650 u32 base3;
651 struct desc_struct desc;
652
653 ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
654 ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
655}
656
Avi Kivity1c11b372012-04-09 18:39:59 +0300657/*
658 * x86 defines three classes of vector instructions: explicitly
659 * aligned, explicitly unaligned, and the rest, which change behaviour
660 * depending on whether they're AVX encoded or not.
661 *
662 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
Radim Krčmářd3fe9592016-11-08 20:54:16 +0100663 * subject to the same check. FXSAVE and FXRSTOR are checked here too as their
664 * 512 bytes of data must be aligned to a 16 byte boundary.
Avi Kivity1c11b372012-04-09 18:39:59 +0300665 */
Radim Krčmářd3fe9592016-11-08 20:54:16 +0100666static unsigned insn_alignment(struct x86_emulate_ctxt *ctxt, unsigned size)
Avi Kivity1c11b372012-04-09 18:39:59 +0300667{
Radim Krčmář48520182016-11-08 20:54:17 +0100668 u64 alignment = ctxt->d & AlignMask;
Avi Kivity1c11b372012-04-09 18:39:59 +0300669
Avi Kivity1c11b372012-04-09 18:39:59 +0300670 if (likely(size < 16))
Radim Krčmářd3fe9592016-11-08 20:54:16 +0100671 return 1;
Avi Kivity1c11b372012-04-09 18:39:59 +0300672
Radim Krčmář48520182016-11-08 20:54:17 +0100673 switch (alignment) {
674 case Unaligned:
675 case Avx:
Radim Krčmářd3fe9592016-11-08 20:54:16 +0100676 return 1;
Radim Krčmář48520182016-11-08 20:54:17 +0100677 case Aligned16:
Radim Krčmářd3fe9592016-11-08 20:54:16 +0100678 return 16;
Radim Krčmář48520182016-11-08 20:54:17 +0100679 case Aligned:
680 default:
Radim Krčmářd3fe9592016-11-08 20:54:16 +0100681 return size;
Radim Krčmář48520182016-11-08 20:54:17 +0100682 }
Avi Kivity1c11b372012-04-09 18:39:59 +0300683}
684
Paolo Bonzinid09155d2014-10-27 14:54:44 +0100685static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
686 struct segmented_address addr,
687 unsigned *max_size, unsigned size,
688 bool write, bool fetch,
Nadav Amitd50eaa12014-11-19 17:43:11 +0200689 enum x86emul_mode mode, ulong *linear)
Avi Kivity52fd8b42011-04-03 12:33:12 +0300690{
Avi Kivity618ff152011-04-03 12:32:09 +0300691 struct desc_struct desc;
692 bool usable;
Avi Kivity52fd8b42011-04-03 12:33:12 +0300693 ulong la;
Avi Kivity618ff152011-04-03 12:32:09 +0300694 u32 lim;
Avi Kivity1aa36612011-04-27 13:20:30 +0300695 u16 sel;
Yu Zhangfd8cb432017-08-24 20:27:56 +0800696 u8 va_bits;
Avi Kivity52fd8b42011-04-03 12:33:12 +0300697
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +0900698 la = seg_base(ctxt, addr.seg) + addr.ea;
Paolo Bonzinifd56e152014-10-27 14:40:39 +0100699 *max_size = 0;
Nadav Amitd50eaa12014-11-19 17:43:11 +0200700 switch (mode) {
Avi Kivity618ff152011-04-03 12:32:09 +0300701 case X86EMUL_MODE_PROT64:
Paolo Bonzini0c1d77f2016-02-19 18:07:21 +0100702 *linear = la;
Yu Zhangfd8cb432017-08-24 20:27:56 +0800703 va_bits = ctxt_virt_addr_bits(ctxt);
704 if (get_canonical(la, va_bits) != la)
Nadav Amitabc7d8a2014-11-19 17:43:12 +0200705 goto bad;
Paolo Bonzinifd56e152014-10-27 14:40:39 +0100706
Yu Zhangfd8cb432017-08-24 20:27:56 +0800707 *max_size = min_t(u64, ~0u, (1ull << va_bits) - la);
Paolo Bonzinifd56e152014-10-27 14:40:39 +0100708 if (size > *max_size)
709 goto bad;
Avi Kivity618ff152011-04-03 12:32:09 +0300710 break;
711 default:
Paolo Bonzini0c1d77f2016-02-19 18:07:21 +0100712 *linear = la = (u32)la;
Avi Kivity1aa36612011-04-27 13:20:30 +0300713 usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
714 addr.seg);
Avi Kivity618ff152011-04-03 12:32:09 +0300715 if (!usable)
716 goto bad;
Gleb Natapov58b78252012-12-11 15:14:12 +0200717 /* code segment in protected mode or read-only data segment */
718 if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
719 || !(desc.type & 2)) && write)
Avi Kivity618ff152011-04-03 12:32:09 +0300720 goto bad;
721 /* unreadable code segment */
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400722 if (!fetch && (desc.type & 8) && !(desc.type & 2))
Avi Kivity618ff152011-04-03 12:32:09 +0300723 goto bad;
724 lim = desc_limit_scaled(&desc);
Paolo Bonzini997b0412014-11-19 18:33:38 +0100725 if (!(desc.type & 8) && (desc.type & 4)) {
Guo Chaofc058682012-06-28 15:19:51 +0800726 /* expand-down segment */
Paolo Bonzinifd56e152014-10-27 14:40:39 +0100727 if (addr.ea <= lim)
Avi Kivity618ff152011-04-03 12:32:09 +0300728 goto bad;
729 lim = desc.d ? 0xffffffff : 0xffff;
Avi Kivity618ff152011-04-03 12:32:09 +0300730 }
Paolo Bonzini997b0412014-11-19 18:33:38 +0100731 if (addr.ea > lim)
732 goto bad;
Nadav Amitbac155312015-01-26 09:32:26 +0200733 if (lim == 0xffffffff)
734 *max_size = ~0u;
735 else {
736 *max_size = (u64)lim + 1 - addr.ea;
737 if (size > *max_size)
738 goto bad;
739 }
Avi Kivity618ff152011-04-03 12:32:09 +0300740 break;
741 }
Radim Krčmářd3fe9592016-11-08 20:54:16 +0100742 if (la & (insn_alignment(ctxt, size) - 1))
Avi Kivity1c11b372012-04-09 18:39:59 +0300743 return emulate_gp(ctxt, 0);
Avi Kivity52fd8b42011-04-03 12:33:12 +0300744 return X86EMUL_CONTINUE;
Avi Kivity618ff152011-04-03 12:32:09 +0300745bad:
746 if (addr.seg == VCPU_SREG_SS)
Paolo Bonzini36061892014-10-27 14:40:49 +0100747 return emulate_ss(ctxt, 0);
Avi Kivity618ff152011-04-03 12:32:09 +0300748 else
Paolo Bonzini36061892014-10-27 14:40:49 +0100749 return emulate_gp(ctxt, 0);
Avi Kivity52fd8b42011-04-03 12:33:12 +0300750}
751
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400752static int linearize(struct x86_emulate_ctxt *ctxt,
753 struct segmented_address addr,
754 unsigned size, bool write,
755 ulong *linear)
756{
Paolo Bonzinifd56e152014-10-27 14:40:39 +0100757 unsigned max_size;
Nadav Amitd50eaa12014-11-19 17:43:11 +0200758 return __linearize(ctxt, addr, &max_size, size, write, false,
759 ctxt->mode, linear);
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400760}
761
Nadav Amitd50eaa12014-11-19 17:43:11 +0200762static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
763 enum x86emul_mode mode)
764{
765 ulong linear;
766 int rc;
767 unsigned max_size;
768 struct segmented_address addr = { .seg = VCPU_SREG_CS,
769 .ea = dst };
770
771 if (ctxt->op_bytes != sizeof(unsigned long))
772 addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
773 rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
774 if (rc == X86EMUL_CONTINUE)
775 ctxt->_eip = addr.ea;
776 return rc;
777}
778
779static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
780{
781 return assign_eip(ctxt, dst, ctxt->mode);
782}
783
784static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
785 const struct desc_struct *cs_desc)
786{
787 enum x86emul_mode mode = ctxt->mode;
Nadav Amit82268082015-01-26 09:32:27 +0200788 int rc;
Nadav Amitd50eaa12014-11-19 17:43:11 +0200789
790#ifdef CONFIG_X86_64
Nadav Amit82268082015-01-26 09:32:27 +0200791 if (ctxt->mode >= X86EMUL_MODE_PROT16) {
792 if (cs_desc->l) {
793 u64 efer = 0;
Nadav Amitd50eaa12014-11-19 17:43:11 +0200794
Nadav Amit82268082015-01-26 09:32:27 +0200795 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
796 if (efer & EFER_LMA)
797 mode = X86EMUL_MODE_PROT64;
798 } else
799 mode = X86EMUL_MODE_PROT32; /* temporary value */
Nadav Amitd50eaa12014-11-19 17:43:11 +0200800 }
801#endif
802 if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
803 mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
Nadav Amit82268082015-01-26 09:32:27 +0200804 rc = assign_eip(ctxt, dst, mode);
805 if (rc == X86EMUL_CONTINUE)
806 ctxt->mode = mode;
807 return rc;
Nadav Amitd50eaa12014-11-19 17:43:11 +0200808}
809
810static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
811{
812 return assign_eip_near(ctxt, ctxt->_eip + rel);
813}
Nelson Elhage3d9b9382011-04-18 12:05:53 -0400814
Paolo Bonzini79367a62018-06-06 16:43:02 +0200815static int linear_read_system(struct x86_emulate_ctxt *ctxt, ulong linear,
816 void *data, unsigned size)
817{
Paolo Bonzini3c9fa242018-06-06 17:38:09 +0200818 return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, true);
Paolo Bonzini79367a62018-06-06 16:43:02 +0200819}
820
821static int linear_write_system(struct x86_emulate_ctxt *ctxt,
822 ulong linear, void *data,
823 unsigned int size)
824{
Paolo Bonzini3c9fa242018-06-06 17:38:09 +0200825 return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, true);
Paolo Bonzini79367a62018-06-06 16:43:02 +0200826}
827
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200828static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
829 struct segmented_address addr,
830 void *data,
831 unsigned size)
832{
Avi Kivity9fa088f2011-03-31 18:54:30 +0200833 int rc;
834 ulong linear;
835
Avi Kivity83b87952011-04-03 11:31:19 +0300836 rc = linearize(ctxt, addr, size, false, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +0200837 if (rc != X86EMUL_CONTINUE)
838 return rc;
Paolo Bonzini3c9fa242018-06-06 17:38:09 +0200839 return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, false);
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200840}
841
Steve Rutherford129a72a2017-01-11 18:28:29 -0800842static int segmented_write_std(struct x86_emulate_ctxt *ctxt,
843 struct segmented_address addr,
844 void *data,
845 unsigned int size)
846{
847 int rc;
848 ulong linear;
849
850 rc = linearize(ctxt, addr, size, true, &linear);
851 if (rc != X86EMUL_CONTINUE)
852 return rc;
Paolo Bonzini3c9fa242018-06-06 17:38:09 +0200853 return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, false);
Steve Rutherford129a72a2017-01-11 18:28:29 -0800854}
855
Takuya Yoshikawa807941b2011-07-30 18:00:17 +0900856/*
Paolo Bonzini285ca9e2014-05-06 12:24:32 +0200857 * Prefetch the remaining bytes of the instruction without crossing page
Takuya Yoshikawa807941b2011-07-30 18:00:17 +0900858 * boundary if they are not in fetch_cache yet.
859 */
Paolo Bonzini9506d572014-05-06 13:05:25 +0200860static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
Avi Kivity62266862007-11-20 13:15:52 +0200861{
Avi Kivity62266862007-11-20 13:15:52 +0200862 int rc;
Paolo Bonzinifd56e152014-10-27 14:40:39 +0100863 unsigned size, max_size;
Paolo Bonzini285ca9e2014-05-06 12:24:32 +0200864 unsigned long linear;
Paolo Bonzini17052f12014-05-06 16:33:01 +0200865 int cur_size = ctxt->fetch.end - ctxt->fetch.data;
Paolo Bonzini285ca9e2014-05-06 12:24:32 +0200866 struct segmented_address addr = { .seg = VCPU_SREG_CS,
Paolo Bonzini17052f12014-05-06 16:33:01 +0200867 .ea = ctxt->eip + cur_size };
868
Paolo Bonzinifd56e152014-10-27 14:40:39 +0100869 /*
870 * We do not know exactly how many bytes will be needed, and
871 * __linearize is expensive, so fetch as much as possible. We
872 * just have to avoid going beyond the 15 byte limit, the end
873 * of the segment, or the end of the page.
874 *
875 * __linearize is called with size 0 so that it does not do any
876 * boundary check itself. Instead, we use max_size to check
877 * against op_size.
878 */
Nadav Amitd50eaa12014-11-19 17:43:11 +0200879 rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
880 &linear);
Paolo Bonzini719d5a92014-06-19 11:37:06 +0200881 if (unlikely(rc != X86EMUL_CONTINUE))
882 return rc;
883
Paolo Bonzinifd56e152014-10-27 14:40:39 +0100884 size = min_t(unsigned, 15UL ^ cur_size, max_size);
Paolo Bonzini719d5a92014-06-19 11:37:06 +0200885 size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
Paolo Bonzini5cfc7e02014-05-06 13:05:25 +0200886
887 /*
888 * One instruction can only straddle two pages,
889 * and one has been loaded at the beginning of
890 * x86_decode_insn. So, if not enough bytes
891 * still, we must have hit the 15-byte boundary.
892 */
893 if (unlikely(size < op_size))
Paolo Bonzinifd56e152014-10-27 14:40:39 +0100894 return emulate_gp(ctxt, 0);
895
Paolo Bonzini17052f12014-05-06 16:33:01 +0200896 rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
Paolo Bonzini285ca9e2014-05-06 12:24:32 +0200897 size, &ctxt->exception);
898 if (unlikely(rc != X86EMUL_CONTINUE))
899 return rc;
Paolo Bonzini17052f12014-05-06 16:33:01 +0200900 ctxt->fetch.end += size;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900901 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200902}
903
Paolo Bonzini9506d572014-05-06 13:05:25 +0200904static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
905 unsigned size)
Avi Kivity62266862007-11-20 13:15:52 +0200906{
Nadav Amit08da44a2014-10-03 01:10:04 +0300907 unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;
908
909 if (unlikely(done_size < size))
910 return __do_insn_fetch_bytes(ctxt, size - done_size);
Paolo Bonzini9506d572014-05-06 13:05:25 +0200911 else
912 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200913}
914
Takuya Yoshikawa67cbc902011-05-15 00:54:58 +0900915/* Fetch next part of the instruction being emulated. */
Takuya Yoshikawae85a1082011-07-30 18:01:26 +0900916#define insn_fetch(_type, _ctxt) \
Paolo Bonzini9506d572014-05-06 13:05:25 +0200917({ _type _x; \
Paolo Bonzini9506d572014-05-06 13:05:25 +0200918 \
919 rc = do_insn_fetch_bytes(_ctxt, sizeof(_type)); \
Takuya Yoshikawa67cbc902011-05-15 00:54:58 +0900920 if (rc != X86EMUL_CONTINUE) \
921 goto done; \
Paolo Bonzini9506d572014-05-06 13:05:25 +0200922 ctxt->_eip += sizeof(_type); \
Nick Desaulniers8616abc2017-06-27 19:37:14 -0700923 memcpy(&_x, ctxt->fetch.ptr, sizeof(_type)); \
Paolo Bonzini17052f12014-05-06 16:33:01 +0200924 ctxt->fetch.ptr += sizeof(_type); \
Paolo Bonzini9506d572014-05-06 13:05:25 +0200925 _x; \
Takuya Yoshikawa67cbc902011-05-15 00:54:58 +0900926})
927
Takuya Yoshikawa807941b2011-07-30 18:00:17 +0900928#define insn_fetch_arr(_arr, _size, _ctxt) \
Paolo Bonzini9506d572014-05-06 13:05:25 +0200929({ \
Paolo Bonzini9506d572014-05-06 13:05:25 +0200930 rc = do_insn_fetch_bytes(_ctxt, _size); \
Takuya Yoshikawa67cbc902011-05-15 00:54:58 +0900931 if (rc != X86EMUL_CONTINUE) \
932 goto done; \
Paolo Bonzini9506d572014-05-06 13:05:25 +0200933 ctxt->_eip += (_size); \
Paolo Bonzini17052f12014-05-06 16:33:01 +0200934 memcpy(_arr, ctxt->fetch.ptr, _size); \
935 ctxt->fetch.ptr += (_size); \
Takuya Yoshikawa67cbc902011-05-15 00:54:58 +0900936})
937
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000938/*
939 * Given the 'reg' portion of a ModRM byte, and a register block, return a
940 * pointer into the block that addresses the relevant register.
941 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
942 */
Avi Kivitydd856ef2012-08-27 23:46:17 +0300943static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
Gleb Natapovaa9ac1a2013-11-04 15:52:41 +0200944 int byteop)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800945{
946 void *p;
Gleb Natapovaa9ac1a2013-11-04 15:52:41 +0200947 int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800948
Avi Kivity6aa8b732006-12-10 02:21:36 -0800949 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
Avi Kivitydd856ef2012-08-27 23:46:17 +0300950 p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
951 else
952 p = reg_rmw(ctxt, modrm_reg);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800953 return p;
954}
955
956static int read_descriptor(struct x86_emulate_ctxt *ctxt,
Avi Kivity90de84f2010-11-17 15:28:21 +0200957 struct segmented_address addr,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800958 u16 *size, unsigned long *address, int op_bytes)
959{
960 int rc;
961
962 if (op_bytes == 2)
963 op_bytes = 3;
964 *address = 0;
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200965 rc = segmented_read_std(ctxt, addr, size, 2);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +0900966 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800967 return rc;
Avi Kivity30b31ab2010-11-17 15:28:22 +0200968 addr.ea += 2;
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200969 rc = segmented_read_std(ctxt, addr, address, op_bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800970 return rc;
971}
972
Avi Kivity34b77652013-01-19 19:51:56 +0200973FASTOP2(add);
974FASTOP2(or);
975FASTOP2(adc);
976FASTOP2(sbb);
977FASTOP2(and);
978FASTOP2(sub);
979FASTOP2(xor);
980FASTOP2(cmp);
981FASTOP2(test);
982
Avi Kivityb9fa4092013-02-09 11:31:48 +0200983FASTOP1SRC2(mul, mul_ex);
984FASTOP1SRC2(imul, imul_ex);
Avi Kivityb8c0b6a2013-02-09 11:31:49 +0200985FASTOP1SRC2EX(div, div_ex);
986FASTOP1SRC2EX(idiv, idiv_ex);
Avi Kivityb9fa4092013-02-09 11:31:48 +0200987
Avi Kivity34b77652013-01-19 19:51:56 +0200988FASTOP3WCL(shld);
989FASTOP3WCL(shrd);
990
991FASTOP2W(imul);
992
993FASTOP1(not);
994FASTOP1(neg);
995FASTOP1(inc);
996FASTOP1(dec);
997
998FASTOP2CL(rol);
999FASTOP2CL(ror);
1000FASTOP2CL(rcl);
1001FASTOP2CL(rcr);
1002FASTOP2CL(shl);
1003FASTOP2CL(shr);
1004FASTOP2CL(sar);
1005
1006FASTOP2W(bsf);
1007FASTOP2W(bsr);
1008FASTOP2W(bt);
1009FASTOP2W(bts);
1010FASTOP2W(btr);
1011FASTOP2W(btc);
1012
Avi Kivitye47a5f52013-02-09 11:31:51 +02001013FASTOP2(xadd);
1014
Nadav Amit5aca3722014-11-02 11:54:50 +02001015FASTOP2R(cmp, cmp_r);
1016
Nadav Amit900efe22015-03-30 15:39:21 +03001017static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
1018{
1019 /* If src is zero, do not writeback, but update flags */
1020 if (ctxt->src.val == 0)
1021 ctxt->dst.type = OP_NONE;
1022 return fastop(ctxt, em_bsf);
1023}
1024
1025static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
1026{
1027 /* If src is zero, do not writeback, but update flags */
1028 if (ctxt->src.val == 0)
1029 ctxt->dst.type = OP_NONE;
1030 return fastop(ctxt, em_bsr);
1031}
1032
Josh Poimboeufcb7390f2016-01-22 10:16:12 -06001033static __always_inline u8 test_cc(unsigned int condition, unsigned long flags)
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +03001034{
Avi Kivity9ae9feb2013-01-19 19:51:52 +02001035 u8 rc;
1036 void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +03001037
Avi Kivity9ae9feb2013-01-19 19:51:52 +02001038 flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
Peter Zijlstra1a29b5b2018-01-25 10:58:13 +01001039 asm("push %[flags]; popf; " CALL_NOSPEC
1040 : "=a"(rc) : [thunk_target]"r"(fop), [flags]"r"(flags));
Avi Kivity9ae9feb2013-01-19 19:51:52 +02001041 return rc;
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +03001042}
1043
Avi Kivity91ff3cb2010-08-01 12:53:09 +03001044static void fetch_register_operand(struct operand *op)
1045{
1046 switch (op->bytes) {
1047 case 1:
1048 op->val = *(u8 *)op->addr.reg;
1049 break;
1050 case 2:
1051 op->val = *(u16 *)op->addr.reg;
1052 break;
1053 case 4:
1054 op->val = *(u32 *)op->addr.reg;
1055 break;
1056 case 8:
1057 op->val = *(u64 *)op->addr.reg;
1058 break;
1059 }
1060}
1061
Avi Kivity1253791d2011-03-29 11:41:27 +02001062static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
1063{
Avi Kivity1253791d2011-03-29 11:41:27 +02001064 switch (reg) {
Mathias Krause89a87c62012-08-30 01:30:14 +02001065 case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
1066 case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
1067 case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
1068 case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
1069 case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
1070 case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
1071 case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
1072 case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
Avi Kivity1253791d2011-03-29 11:41:27 +02001073#ifdef CONFIG_X86_64
Mathias Krause89a87c62012-08-30 01:30:14 +02001074 case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
1075 case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
1076 case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
1077 case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
1078 case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
1079 case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
1080 case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
1081 case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
Avi Kivity1253791d2011-03-29 11:41:27 +02001082#endif
1083 default: BUG();
1084 }
Avi Kivity1253791d2011-03-29 11:41:27 +02001085}
1086
1087static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
1088 int reg)
1089{
Avi Kivity1253791d2011-03-29 11:41:27 +02001090 switch (reg) {
Mathias Krause89a87c62012-08-30 01:30:14 +02001091 case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
1092 case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
1093 case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
1094 case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
1095 case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
1096 case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
1097 case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
1098 case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
Avi Kivity1253791d2011-03-29 11:41:27 +02001099#ifdef CONFIG_X86_64
Mathias Krause89a87c62012-08-30 01:30:14 +02001100 case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
1101 case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
1102 case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
1103 case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
1104 case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
1105 case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
1106 case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
1107 case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
Avi Kivity1253791d2011-03-29 11:41:27 +02001108#endif
1109 default: BUG();
1110 }
Avi Kivity1253791d2011-03-29 11:41:27 +02001111}
1112
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03001113static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
1114{
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03001115 switch (reg) {
1116 case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
1117 case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
1118 case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
1119 case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
1120 case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
1121 case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
1122 case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
1123 case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
1124 default: BUG();
1125 }
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03001126}
1127
1128static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
1129{
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03001130 switch (reg) {
1131 case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
1132 case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
1133 case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
1134 case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
1135 case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
1136 case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
1137 case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
1138 case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
1139 default: BUG();
1140 }
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03001141}
1142
Gleb Natapov045a2822012-12-20 16:57:43 +02001143static int em_fninit(struct x86_emulate_ctxt *ctxt)
1144{
1145 if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1146 return emulate_nm(ctxt);
1147
Gleb Natapov045a2822012-12-20 16:57:43 +02001148 asm volatile("fninit");
Gleb Natapov045a2822012-12-20 16:57:43 +02001149 return X86EMUL_CONTINUE;
1150}
1151
1152static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
1153{
1154 u16 fcw;
1155
1156 if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1157 return emulate_nm(ctxt);
1158
Gleb Natapov045a2822012-12-20 16:57:43 +02001159 asm volatile("fnstcw %0": "+m"(fcw));
Gleb Natapov045a2822012-12-20 16:57:43 +02001160
Gleb Natapov045a2822012-12-20 16:57:43 +02001161 ctxt->dst.val = fcw;
1162
1163 return X86EMUL_CONTINUE;
1164}
1165
1166static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
1167{
1168 u16 fsw;
1169
1170 if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1171 return emulate_nm(ctxt);
1172
Gleb Natapov045a2822012-12-20 16:57:43 +02001173 asm volatile("fnstsw %0": "+m"(fsw));
Gleb Natapov045a2822012-12-20 16:57:43 +02001174
Gleb Natapov045a2822012-12-20 16:57:43 +02001175 ctxt->dst.val = fsw;
1176
1177 return X86EMUL_CONTINUE;
1178}
1179
Avi Kivity1253791d2011-03-29 11:41:27 +02001180static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
Avi Kivity2adb5ad2012-01-16 15:08:45 +02001181 struct operand *op)
Avi Kivity3c118e22007-10-31 10:27:04 +02001182{
Avi Kivity9dac77f2011-06-01 15:34:25 +03001183 unsigned reg = ctxt->modrm_reg;
Avi Kivity33615aa2007-10-31 11:15:56 +02001184
Avi Kivity9dac77f2011-06-01 15:34:25 +03001185 if (!(ctxt->d & ModRM))
1186 reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
Avi Kivity1253791d2011-03-29 11:41:27 +02001187
Avi Kivity9dac77f2011-06-01 15:34:25 +03001188 if (ctxt->d & Sse) {
Avi Kivity1253791d2011-03-29 11:41:27 +02001189 op->type = OP_XMM;
1190 op->bytes = 16;
1191 op->addr.xmm = reg;
1192 read_sse_reg(ctxt, &op->vec_val, reg);
1193 return;
1194 }
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03001195 if (ctxt->d & Mmx) {
1196 reg &= 7;
1197 op->type = OP_MM;
1198 op->bytes = 8;
1199 op->addr.mm = reg;
1200 return;
1201 }
Avi Kivity1253791d2011-03-29 11:41:27 +02001202
Avi Kivity3c118e22007-10-31 10:27:04 +02001203 op->type = OP_REG;
Gleb Natapov6d4d85e2013-11-04 15:52:42 +02001204 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1205 op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
1206
Avi Kivity91ff3cb2010-08-01 12:53:09 +03001207 fetch_register_operand(op);
Avi Kivity3c118e22007-10-31 10:27:04 +02001208 op->orig_val = op->val;
1209}
1210
Avi Kivitya6e34072012-06-10 17:15:39 +03001211static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
1212{
1213 if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
1214 ctxt->modrm_seg = VCPU_SREG_SS;
1215}
1216
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001217static int decode_modrm(struct x86_emulate_ctxt *ctxt,
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001218 struct operand *op)
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001219{
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001220 u8 sib;
Bandan Das02357bd2014-04-16 12:46:11 -04001221 int index_reg, base_reg, scale;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +09001222 int rc = X86EMUL_CONTINUE;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001223 ulong modrm_ea = 0;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001224
Bandan Das02357bd2014-04-16 12:46:11 -04001225 ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
1226 index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
1227 base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001228
Bandan Das02357bd2014-04-16 12:46:11 -04001229 ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
Avi Kivity9dac77f2011-06-01 15:34:25 +03001230 ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
Bandan Das02357bd2014-04-16 12:46:11 -04001231 ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
Avi Kivity9dac77f2011-06-01 15:34:25 +03001232 ctxt->modrm_seg = VCPU_SREG_DS;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001233
Nadav Amit9b88ae92014-05-25 23:05:21 +03001234 if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001235 op->type = OP_REG;
Avi Kivity9dac77f2011-06-01 15:34:25 +03001236 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
Paolo Bonzini8acb42072013-05-30 16:35:55 +02001237 op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
Gleb Natapovaa9ac1a2013-11-04 15:52:41 +02001238 ctxt->d & ByteOp);
Avi Kivity9dac77f2011-06-01 15:34:25 +03001239 if (ctxt->d & Sse) {
Avi Kivity1253791d2011-03-29 11:41:27 +02001240 op->type = OP_XMM;
1241 op->bytes = 16;
Avi Kivity9dac77f2011-06-01 15:34:25 +03001242 op->addr.xmm = ctxt->modrm_rm;
1243 read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
Avi Kivity1253791d2011-03-29 11:41:27 +02001244 return rc;
1245 }
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03001246 if (ctxt->d & Mmx) {
1247 op->type = OP_MM;
1248 op->bytes = 8;
Paolo Bonzinibdc90722014-05-06 14:03:29 +02001249 op->addr.mm = ctxt->modrm_rm & 7;
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03001250 return rc;
1251 }
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001252 fetch_register_operand(op);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001253 return rc;
1254 }
1255
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001256 op->type = OP_MEM;
1257
Avi Kivity9dac77f2011-06-01 15:34:25 +03001258 if (ctxt->ad_bytes == 2) {
Avi Kivitydd856ef2012-08-27 23:46:17 +03001259 unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
1260 unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
1261 unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
1262 unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001263
1264 /* 16-bit ModR/M decode. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03001265 switch (ctxt->modrm_mod) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001266 case 0:
Avi Kivity9dac77f2011-06-01 15:34:25 +03001267 if (ctxt->modrm_rm == 6)
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001268 modrm_ea += insn_fetch(u16, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001269 break;
1270 case 1:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001271 modrm_ea += insn_fetch(s8, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001272 break;
1273 case 2:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001274 modrm_ea += insn_fetch(u16, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001275 break;
1276 }
Avi Kivity9dac77f2011-06-01 15:34:25 +03001277 switch (ctxt->modrm_rm) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001278 case 0:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001279 modrm_ea += bx + si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001280 break;
1281 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001282 modrm_ea += bx + di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001283 break;
1284 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001285 modrm_ea += bp + si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001286 break;
1287 case 3:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001288 modrm_ea += bp + di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001289 break;
1290 case 4:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001291 modrm_ea += si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001292 break;
1293 case 5:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001294 modrm_ea += di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001295 break;
1296 case 6:
Avi Kivity9dac77f2011-06-01 15:34:25 +03001297 if (ctxt->modrm_mod != 0)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001298 modrm_ea += bp;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001299 break;
1300 case 7:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001301 modrm_ea += bx;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001302 break;
1303 }
Avi Kivity9dac77f2011-06-01 15:34:25 +03001304 if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
1305 (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
1306 ctxt->modrm_seg = VCPU_SREG_SS;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001307 modrm_ea = (u16)modrm_ea;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001308 } else {
1309 /* 32/64-bit ModR/M decode. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03001310 if ((ctxt->modrm_rm & 7) == 4) {
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001311 sib = insn_fetch(u8, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001312 index_reg |= (sib >> 3) & 7;
1313 base_reg |= sib & 7;
1314 scale = sib >> 6;
1315
Avi Kivity9dac77f2011-06-01 15:34:25 +03001316 if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001317 modrm_ea += insn_fetch(s32, ctxt);
Avi Kivitya6e34072012-06-10 17:15:39 +03001318 else {
Avi Kivitydd856ef2012-08-27 23:46:17 +03001319 modrm_ea += reg_read(ctxt, base_reg);
Avi Kivitya6e34072012-06-10 17:15:39 +03001320 adjust_modrm_seg(ctxt, base_reg);
Nadav Amitab708092014-12-25 02:52:21 +02001321 /* Increment ESP on POP [ESP] */
1322 if ((ctxt->d & IncSP) &&
1323 base_reg == VCPU_REGS_RSP)
1324 modrm_ea += ctxt->op_bytes;
Avi Kivitya6e34072012-06-10 17:15:39 +03001325 }
Avi Kivitydc71d0f2008-06-15 21:23:17 -07001326 if (index_reg != 4)
Avi Kivitydd856ef2012-08-27 23:46:17 +03001327 modrm_ea += reg_read(ctxt, index_reg) << scale;
Avi Kivity9dac77f2011-06-01 15:34:25 +03001328 } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
Nadav Amit5b38ab82014-11-02 11:54:41 +02001329 modrm_ea += insn_fetch(s32, ctxt);
Avi Kivity84411d82008-06-15 21:53:26 -07001330 if (ctxt->mode == X86EMUL_MODE_PROT64)
Avi Kivity9dac77f2011-06-01 15:34:25 +03001331 ctxt->rip_relative = 1;
Avi Kivitya6e34072012-06-10 17:15:39 +03001332 } else {
1333 base_reg = ctxt->modrm_rm;
Avi Kivitydd856ef2012-08-27 23:46:17 +03001334 modrm_ea += reg_read(ctxt, base_reg);
Avi Kivitya6e34072012-06-10 17:15:39 +03001335 adjust_modrm_seg(ctxt, base_reg);
1336 }
Avi Kivity9dac77f2011-06-01 15:34:25 +03001337 switch (ctxt->modrm_mod) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001338 case 1:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001339 modrm_ea += insn_fetch(s8, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001340 break;
1341 case 2:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001342 modrm_ea += insn_fetch(s32, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001343 break;
1344 }
1345 }
Avi Kivity90de84f2010-11-17 15:28:21 +02001346 op->addr.mem.ea = modrm_ea;
Bandan Das41061cd2014-04-16 12:46:14 -04001347 if (ctxt->ad_bytes != 8)
1348 ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
1349
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001350done:
1351 return rc;
1352}
1353
1354static int decode_abs(struct x86_emulate_ctxt *ctxt,
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001355 struct operand *op)
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001356{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +09001357 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001358
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03001359 op->type = OP_MEM;
Avi Kivity9dac77f2011-06-01 15:34:25 +03001360 switch (ctxt->ad_bytes) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001361 case 2:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001362 op->addr.mem.ea = insn_fetch(u16, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001363 break;
1364 case 4:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001365 op->addr.mem.ea = insn_fetch(u32, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001366 break;
1367 case 8:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09001368 op->addr.mem.ea = insn_fetch(u64, ctxt);
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001369 break;
1370 }
1371done:
1372 return rc;
1373}
1374
Avi Kivity9dac77f2011-06-01 15:34:25 +03001375static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
Wei Yongjun35c843c2010-08-09 11:34:56 +08001376{
Sheng Yang7129eec2010-09-28 16:33:32 +08001377 long sv = 0, mask;
Wei Yongjun35c843c2010-08-09 11:34:56 +08001378
Avi Kivity9dac77f2011-06-01 15:34:25 +03001379 if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
Nadav Amit7dec5602014-06-15 16:12:57 +03001380 mask = ~((long)ctxt->dst.bytes * 8 - 1);
Wei Yongjun35c843c2010-08-09 11:34:56 +08001381
Avi Kivity9dac77f2011-06-01 15:34:25 +03001382 if (ctxt->src.bytes == 2)
1383 sv = (s16)ctxt->src.val & (s16)mask;
1384 else if (ctxt->src.bytes == 4)
1385 sv = (s32)ctxt->src.val & (s32)mask;
Nadav Amit7dec5602014-06-15 16:12:57 +03001386 else
1387 sv = (s64)ctxt->src.val & (s64)mask;
Wei Yongjun35c843c2010-08-09 11:34:56 +08001388
Nadav Amit1c1c35a2014-11-19 17:43:09 +02001389 ctxt->dst.addr.mem.ea = address_mask(ctxt,
1390 ctxt->dst.addr.mem.ea + (sv >> 3));
Wei Yongjun35c843c2010-08-09 11:34:56 +08001391 }
Wei Yongjunba7ff2b2010-08-09 11:39:14 +08001392
1393 /* only subword offset */
Avi Kivity9dac77f2011-06-01 15:34:25 +03001394 ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
Wei Yongjun35c843c2010-08-09 11:34:56 +08001395}
1396
Gleb Natapov9de41572010-04-28 19:15:22 +03001397static int read_emulated(struct x86_emulate_ctxt *ctxt,
Gleb Natapov9de41572010-04-28 19:15:22 +03001398 unsigned long addr, void *dest, unsigned size)
1399{
1400 int rc;
Avi Kivity9dac77f2011-06-01 15:34:25 +03001401 struct read_cache *mc = &ctxt->mem_read;
Gleb Natapov9de41572010-04-28 19:15:22 +03001402
Xiao Guangrongf23b0702012-07-26 13:12:22 +08001403 if (mc->pos < mc->end)
1404 goto read_cached;
Gleb Natapov9de41572010-04-28 19:15:22 +03001405
Xiao Guangrongf23b0702012-07-26 13:12:22 +08001406 WARN_ON((mc->end + size) >= sizeof(mc->data));
Gleb Natapov9de41572010-04-28 19:15:22 +03001407
Xiao Guangrongf23b0702012-07-26 13:12:22 +08001408 rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
1409 &ctxt->exception);
1410 if (rc != X86EMUL_CONTINUE)
1411 return rc;
1412
1413 mc->end += size;
1414
1415read_cached:
1416 memcpy(dest, mc->data + mc->pos, size);
1417 mc->pos += size;
Gleb Natapov9de41572010-04-28 19:15:22 +03001418 return X86EMUL_CONTINUE;
1419}
1420
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001421static int segmented_read(struct x86_emulate_ctxt *ctxt,
1422 struct segmented_address addr,
1423 void *data,
1424 unsigned size)
1425{
Avi Kivity9fa088f2011-03-31 18:54:30 +02001426 int rc;
1427 ulong linear;
1428
Avi Kivity83b87952011-04-03 11:31:19 +03001429 rc = linearize(ctxt, addr, size, false, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +02001430 if (rc != X86EMUL_CONTINUE)
1431 return rc;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001432 return read_emulated(ctxt, linear, data, size);
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001433}
1434
1435static int segmented_write(struct x86_emulate_ctxt *ctxt,
1436 struct segmented_address addr,
1437 const void *data,
1438 unsigned size)
1439{
Avi Kivity9fa088f2011-03-31 18:54:30 +02001440 int rc;
1441 ulong linear;
1442
Avi Kivity83b87952011-04-03 11:31:19 +03001443 rc = linearize(ctxt, addr, size, true, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +02001444 if (rc != X86EMUL_CONTINUE)
1445 return rc;
Avi Kivity0f65dd72011-04-20 13:37:53 +03001446 return ctxt->ops->write_emulated(ctxt, linear, data, size,
1447 &ctxt->exception);
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001448}
1449
1450static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
1451 struct segmented_address addr,
1452 const void *orig_data, const void *data,
1453 unsigned size)
1454{
Avi Kivity9fa088f2011-03-31 18:54:30 +02001455 int rc;
1456 ulong linear;
1457
Avi Kivity83b87952011-04-03 11:31:19 +03001458 rc = linearize(ctxt, addr, size, true, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +02001459 if (rc != X86EMUL_CONTINUE)
1460 return rc;
Avi Kivity0f65dd72011-04-20 13:37:53 +03001461 return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
1462 size, &ctxt->exception);
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001463}
1464
Gleb Natapov7b262e92010-03-18 15:20:27 +02001465static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
Gleb Natapov7b262e92010-03-18 15:20:27 +02001466 unsigned int size, unsigned short port,
1467 void *dest)
1468{
Avi Kivity9dac77f2011-06-01 15:34:25 +03001469 struct read_cache *rc = &ctxt->io_read;
Gleb Natapov7b262e92010-03-18 15:20:27 +02001470
1471 if (rc->pos == rc->end) { /* refill pio read ahead */
Gleb Natapov7b262e92010-03-18 15:20:27 +02001472 unsigned int in_page, n;
Avi Kivity9dac77f2011-06-01 15:34:25 +03001473 unsigned int count = ctxt->rep_prefix ?
Avi Kivitydd856ef2012-08-27 23:46:17 +03001474 address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
Nadav Amit0efb0442015-03-29 16:33:03 +03001475 in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
Avi Kivitydd856ef2012-08-27 23:46:17 +03001476 offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
1477 PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
Mark Rustadb55a8142014-07-25 06:27:05 -07001478 n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
Gleb Natapov7b262e92010-03-18 15:20:27 +02001479 if (n == 0)
1480 n = 1;
1481 rc->pos = rc->end = 0;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001482 if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
Gleb Natapov7b262e92010-03-18 15:20:27 +02001483 return 0;
1484 rc->end = n * size;
1485 }
1486
Nadav Amite6e39f02014-04-18 03:35:10 +03001487 if (ctxt->rep_prefix && (ctxt->d & String) &&
Nadav Amit0efb0442015-03-29 16:33:03 +03001488 !(ctxt->eflags & X86_EFLAGS_DF)) {
Gleb Natapovb3356bf2012-09-03 15:24:29 +03001489 ctxt->dst.data = rc->data + rc->pos;
1490 ctxt->dst.type = OP_MEM_STR;
1491 ctxt->dst.count = (rc->end - rc->pos) / size;
1492 rc->pos = rc->end;
1493 } else {
1494 memcpy(dest, rc->data + rc->pos, size);
1495 rc->pos += size;
1496 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02001497 return 1;
1498}
1499
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01001500static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
1501 u16 index, struct desc_struct *desc)
1502{
1503 struct desc_ptr dt;
1504 ulong addr;
1505
1506 ctxt->ops->get_idt(ctxt, &dt);
1507
1508 if (dt.size < index * 8 + 7)
1509 return emulate_gp(ctxt, index << 3 | 0x2);
1510
1511 addr = dt.address + index * 8;
Jordan Borgner0e96f312018-10-28 12:58:28 +00001512 return linear_read_system(ctxt, addr, desc, sizeof(*desc));
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01001513}
1514
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001515static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001516 u16 selector, struct desc_ptr *dt)
1517{
Mathias Krause0225fb52012-08-30 01:30:16 +02001518 const struct x86_emulate_ops *ops = ctxt->ops;
Nadav Amit2eedcac2014-06-02 18:34:05 +03001519 u32 base3 = 0;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001520
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001521 if (selector & 1 << 2) {
1522 struct desc_struct desc;
Avi Kivity1aa36612011-04-27 13:20:30 +03001523 u16 sel;
1524
Jordan Borgner0e96f312018-10-28 12:58:28 +00001525 memset(dt, 0, sizeof(*dt));
Nadav Amit2eedcac2014-06-02 18:34:05 +03001526 if (!ops->get_segment(ctxt, &sel, &desc, &base3,
1527 VCPU_SREG_LDTR))
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001528 return;
1529
1530 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
Nadav Amit2eedcac2014-06-02 18:34:05 +03001531 dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001532 } else
Avi Kivity4bff1e862011-04-20 13:37:53 +03001533 ops->get_gdt(ctxt, dt);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001534}
1535
Nadav Amitedccda72014-12-25 02:52:23 +02001536static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
1537 u16 selector, ulong *desc_addr_p)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001538{
1539 struct desc_ptr dt;
1540 u16 index = selector >> 3;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001541 ulong addr;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001542
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001543 get_descriptor_table_ptr(ctxt, selector, &dt);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001544
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001545 if (dt.size < index * 8 + 7)
1546 return emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001547
1548 addr = dt.address + index * 8;
Nadav Amitedccda72014-12-25 02:52:23 +02001549
1550#ifdef CONFIG_X86_64
1551 if (addr >> 32 != 0) {
1552 u64 efer = 0;
1553
1554 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
1555 if (!(efer & EFER_LMA))
1556 addr &= (u32)-1;
1557 }
1558#endif
1559
1560 *desc_addr_p = addr;
1561 return X86EMUL_CONTINUE;
1562}
1563
1564/* allowed just for 8 bytes segments */
1565static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1566 u16 selector, struct desc_struct *desc,
1567 ulong *desc_addr_p)
1568{
1569 int rc;
1570
1571 rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
1572 if (rc != X86EMUL_CONTINUE)
1573 return rc;
1574
Paolo Bonzini79367a62018-06-06 16:43:02 +02001575 return linear_read_system(ctxt, *desc_addr_p, desc, sizeof(*desc));
Nadav Amitedccda72014-12-25 02:52:23 +02001576}
1577
1578/* allowed just for 8 bytes segments */
1579static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1580 u16 selector, struct desc_struct *desc)
1581{
1582 int rc;
1583 ulong addr;
1584
1585 rc = get_descriptor_ptr(ctxt, selector, &addr);
1586 if (rc != X86EMUL_CONTINUE)
1587 return rc;
1588
Jordan Borgner0e96f312018-10-28 12:58:28 +00001589 return linear_write_system(ctxt, addr, desc, sizeof(*desc));
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001590}
1591
Paolo Bonzini2356aae2014-05-15 17:56:57 +02001592static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
Nadav Amitd1442d82014-09-18 22:39:39 +03001593 u16 selector, int seg, u8 cpl,
Nadav Amit3dc4bc42014-12-25 02:52:19 +02001594 enum x86_transfer_type transfer,
Nadav Amitd1442d82014-09-18 22:39:39 +03001595 struct desc_struct *desc)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001596{
Avi Kivity869be992012-06-13 16:30:53 +03001597 struct desc_struct seg_desc, old_desc;
Paolo Bonzini2356aae2014-05-15 17:56:57 +02001598 u8 dpl, rpl;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001599 unsigned err_vec = GP_VECTOR;
1600 u32 err_code = 0;
1601 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
Avi Kivitye9194642012-06-13 16:29:39 +03001602 ulong desc_addr;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001603 int ret;
Avi Kivity03ebebe2012-08-21 17:07:04 +03001604 u16 dummy;
Nadav Amite37a75a2014-06-02 18:34:04 +03001605 u32 base3 = 0;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001606
Jordan Borgner0e96f312018-10-28 12:58:28 +00001607 memset(&seg_desc, 0, sizeof(seg_desc));
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001608
Kevin Wolff8da94e2013-04-11 14:06:03 +02001609 if (ctxt->mode == X86EMUL_MODE_REAL) {
1610 /* set real mode segment descriptor (keep limit etc. for
1611 * unreal mode) */
Avi Kivity03ebebe2012-08-21 17:07:04 +03001612 ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001613 set_desc_base(&seg_desc, selector << 4);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001614 goto load;
Kevin Wolff8da94e2013-04-11 14:06:03 +02001615 } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
1616 /* VM86 needs a clean new segment descriptor */
1617 set_desc_base(&seg_desc, selector << 4);
1618 set_desc_limit(&seg_desc, 0xffff);
1619 seg_desc.type = 3;
1620 seg_desc.p = 1;
1621 seg_desc.s = 1;
1622 seg_desc.dpl = 3;
1623 goto load;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001624 }
1625
Avi Kivity79d5b4c2012-06-07 17:03:42 +03001626 rpl = selector & 3;
Avi Kivity79d5b4c2012-06-07 17:03:42 +03001627
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001628 /* TR should be in GDT only */
1629 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1630 goto exception;
1631
Paolo Bonzini33ab9112017-01-12 15:02:32 +01001632 /* NULL selector is not valid for TR, CS and (except for long mode) SS */
1633 if (null_selector) {
1634 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_TR)
1635 goto exception;
1636
1637 if (seg == VCPU_SREG_SS) {
1638 if (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl)
1639 goto exception;
1640
1641 /*
1642 * ctxt->ops->set_segment expects the CPL to be in
1643 * SS.DPL, so fake an expand-up 32-bit data segment.
1644 */
1645 seg_desc.type = 3;
1646 seg_desc.p = 1;
1647 seg_desc.s = 1;
1648 seg_desc.dpl = cpl;
1649 seg_desc.d = 1;
1650 seg_desc.g = 1;
1651 }
1652
1653 /* Skip all following checks */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001654 goto load;
Paolo Bonzini33ab9112017-01-12 15:02:32 +01001655 }
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001656
Avi Kivitye9194642012-06-13 16:29:39 +03001657 ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001658 if (ret != X86EMUL_CONTINUE)
1659 return ret;
1660
1661 err_code = selector & 0xfffc;
Nadav Amit3dc4bc42014-12-25 02:52:19 +02001662 err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
1663 GP_VECTOR;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001664
Guo Chaofc058682012-06-28 15:19:51 +08001665 /* can't load system descriptor into segment selector */
Nadav Amit3dc4bc42014-12-25 02:52:19 +02001666 if (seg <= VCPU_SREG_GS && !seg_desc.s) {
1667 if (transfer == X86_TRANSFER_CALL_JMP)
1668 return X86EMUL_UNHANDLEABLE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001669 goto exception;
Nadav Amit3dc4bc42014-12-25 02:52:19 +02001670 }
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001671
1672 if (!seg_desc.p) {
1673 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1674 goto exception;
1675 }
1676
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001677 dpl = seg_desc.dpl;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001678
1679 switch (seg) {
1680 case VCPU_SREG_SS:
1681 /*
1682 * segment is not a writable data segment or segment
1683 * selector's RPL != CPL or segment selector's RPL != CPL
1684 */
1685 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1686 goto exception;
1687 break;
1688 case VCPU_SREG_CS:
1689 if (!(seg_desc.type & 8))
1690 goto exception;
1691
1692 if (seg_desc.type & 4) {
1693 /* conforming */
1694 if (dpl > cpl)
1695 goto exception;
1696 } else {
1697 /* nonconforming */
1698 if (rpl > cpl || dpl != cpl)
1699 goto exception;
1700 }
Nadav Amit040c8dc2014-09-18 22:39:43 +03001701 /* in long-mode d/b must be clear if l is set */
1702 if (seg_desc.d && seg_desc.l) {
1703 u64 efer = 0;
1704
1705 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
1706 if (efer & EFER_LMA)
1707 goto exception;
1708 }
1709
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001710 /* CS(RPL) <- CPL */
1711 selector = (selector & 0xfffc) | cpl;
1712 break;
1713 case VCPU_SREG_TR:
1714 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1715 goto exception;
Avi Kivity869be992012-06-13 16:30:53 +03001716 old_desc = seg_desc;
1717 seg_desc.type |= 2; /* busy */
1718 ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
1719 sizeof(seg_desc), &ctxt->exception);
1720 if (ret != X86EMUL_CONTINUE)
1721 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001722 break;
1723 case VCPU_SREG_LDTR:
1724 if (seg_desc.s || seg_desc.type != 2)
1725 goto exception;
1726 break;
1727 default: /* DS, ES, FS, or GS */
1728 /*
1729 * segment is not a data or readable code segment or
1730 * ((segment is a data or nonconforming code segment)
1731 * and (both RPL and CPL > DPL))
1732 */
1733 if ((seg_desc.type & 0xa) == 0x8 ||
1734 (((seg_desc.type & 0xc) != 0xc) &&
1735 (rpl > dpl && cpl > dpl)))
1736 goto exception;
1737 break;
1738 }
1739
1740 if (seg_desc.s) {
1741 /* mark segment as accessed */
Nadav Amite2cefa72014-12-25 02:52:22 +02001742 if (!(seg_desc.type & 1)) {
1743 seg_desc.type |= 1;
1744 ret = write_segment_descriptor(ctxt, selector,
1745 &seg_desc);
1746 if (ret != X86EMUL_CONTINUE)
1747 return ret;
1748 }
Nadav Amite37a75a2014-06-02 18:34:04 +03001749 } else if (ctxt->mode == X86EMUL_MODE_PROT64) {
Paolo Bonzini79367a62018-06-06 16:43:02 +02001750 ret = linear_read_system(ctxt, desc_addr+8, &base3, sizeof(base3));
Nadav Amite37a75a2014-06-02 18:34:04 +03001751 if (ret != X86EMUL_CONTINUE)
1752 return ret;
Yu Zhangfd8cb432017-08-24 20:27:56 +08001753 if (emul_is_noncanonical_address(get_desc_base(&seg_desc) |
1754 ((u64)base3 << 32), ctxt))
Nadav Amit9a9abf62014-11-02 11:54:56 +02001755 return emulate_gp(ctxt, 0);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001756 }
1757load:
Nadav Amite37a75a2014-06-02 18:34:04 +03001758 ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
Nadav Amitd1442d82014-09-18 22:39:39 +03001759 if (desc)
1760 *desc = seg_desc;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001761 return X86EMUL_CONTINUE;
1762exception:
Paolo Bonzini592f0852014-08-20 10:05:08 +02001763 return emulate_exception(ctxt, err_vec, err_code, true);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001764}
1765
Paolo Bonzini2356aae2014-05-15 17:56:57 +02001766static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1767 u16 selector, int seg)
1768{
1769 u8 cpl = ctxt->ops->cpl(ctxt);
Paolo Bonzini33ab9112017-01-12 15:02:32 +01001770
1771 /*
1772 * None of MOV, POP and LSS can load a NULL selector in CPL=3, but
1773 * they can load it at CPL<3 (Intel's manual says only LSS can,
1774 * but it's wrong).
1775 *
1776 * However, the Intel manual says that putting IST=1/DPL=3 in
1777 * an interrupt gate will result in SS=3 (the AMD manual instead
1778 * says it doesn't), so allow SS=3 in __load_segment_descriptor
1779 * and only forbid it here.
1780 */
1781 if (seg == VCPU_SREG_SS && selector == 3 &&
1782 ctxt->mode == X86EMUL_MODE_PROT64)
1783 return emulate_exception(ctxt, GP_VECTOR, 0, true);
1784
Nadav Amit3dc4bc42014-12-25 02:52:19 +02001785 return __load_segment_descriptor(ctxt, selector, seg, cpl,
1786 X86_TRANSFER_NONE, NULL);
Paolo Bonzini2356aae2014-05-15 17:56:57 +02001787}
1788
Wei Yongjun31be40b2010-08-17 09:17:30 +08001789static void write_register_operand(struct operand *op)
1790{
Nadav Amit6fd8e122015-03-30 15:39:20 +03001791 return assign_register(op->addr.reg, op->val, op->bytes);
Wei Yongjun31be40b2010-08-17 09:17:30 +08001792}
1793
Avi Kivityfb32b1e2013-02-09 11:31:44 +02001794static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
Wei Yongjunc37eda12010-06-15 09:03:33 +08001795{
Avi Kivityfb32b1e2013-02-09 11:31:44 +02001796 switch (op->type) {
Wei Yongjunc37eda12010-06-15 09:03:33 +08001797 case OP_REG:
Avi Kivityfb32b1e2013-02-09 11:31:44 +02001798 write_register_operand(op);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001799 break;
1800 case OP_MEM:
Avi Kivity9dac77f2011-06-01 15:34:25 +03001801 if (ctxt->lock_prefix)
Paolo Bonzinif5f87df2014-04-01 13:23:24 +02001802 return segmented_cmpxchg(ctxt,
1803 op->addr.mem,
1804 &op->orig_val,
1805 &op->val,
1806 op->bytes);
1807 else
1808 return segmented_write(ctxt,
Avi Kivityfb32b1e2013-02-09 11:31:44 +02001809 op->addr.mem,
Avi Kivityfb32b1e2013-02-09 11:31:44 +02001810 &op->val,
1811 op->bytes);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001812 break;
Gleb Natapovb3356bf2012-09-03 15:24:29 +03001813 case OP_MEM_STR:
Paolo Bonzinif5f87df2014-04-01 13:23:24 +02001814 return segmented_write(ctxt,
1815 op->addr.mem,
1816 op->data,
1817 op->bytes * op->count);
Gleb Natapovb3356bf2012-09-03 15:24:29 +03001818 break;
Avi Kivity1253791d2011-03-29 11:41:27 +02001819 case OP_XMM:
Avi Kivityfb32b1e2013-02-09 11:31:44 +02001820 write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
Avi Kivity1253791d2011-03-29 11:41:27 +02001821 break;
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03001822 case OP_MM:
Avi Kivityfb32b1e2013-02-09 11:31:44 +02001823 write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03001824 break;
Wei Yongjunc37eda12010-06-15 09:03:33 +08001825 case OP_NONE:
1826 /* no writeback */
1827 break;
1828 default:
1829 break;
1830 }
1831 return X86EMUL_CONTINUE;
1832}
1833
Avi Kivity51ddff52012-06-12 20:19:40 +03001834static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001835{
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09001836 struct segmented_address addr;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001837
Avi Kivity5ad105e2012-08-19 14:34:31 +03001838 rsp_increment(ctxt, -bytes);
Avi Kivitydd856ef2012-08-27 23:46:17 +03001839 addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09001840 addr.seg = VCPU_SREG_SS;
1841
Avi Kivity51ddff52012-06-12 20:19:40 +03001842 return segmented_write(ctxt, addr, data, bytes);
1843}
1844
1845static int em_push(struct x86_emulate_ctxt *ctxt)
1846{
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09001847 /* Disable writeback. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03001848 ctxt->dst.type = OP_NONE;
Avi Kivity51ddff52012-06-12 20:19:40 +03001849 return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001850}
1851
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001852static int emulate_pop(struct x86_emulate_ctxt *ctxt,
Avi Kivity350f69d2009-01-05 11:12:40 +02001853 void *dest, int len)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001854{
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001855 int rc;
Avi Kivity90de84f2010-11-17 15:28:21 +02001856 struct segmented_address addr;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001857
Avi Kivitydd856ef2012-08-27 23:46:17 +03001858 addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
Avi Kivity90de84f2010-11-17 15:28:21 +02001859 addr.seg = VCPU_SREG_SS;
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001860 rc = segmented_read(ctxt, addr, dest, len);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001861 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001862 return rc;
1863
Avi Kivity5ad105e2012-08-19 14:34:31 +03001864 rsp_increment(ctxt, len);
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001865 return rc;
1866}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001867
Takuya Yoshikawac54fe502011-04-23 18:49:40 +09001868static int em_pop(struct x86_emulate_ctxt *ctxt)
1869{
Avi Kivity9dac77f2011-06-01 15:34:25 +03001870 return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
Takuya Yoshikawac54fe502011-04-23 18:49:40 +09001871}
1872
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001873static int emulate_popf(struct x86_emulate_ctxt *ctxt,
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001874 void *dest, int len)
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001875{
1876 int rc;
1877 unsigned long val, change_mask;
Nadav Amit0efb0442015-03-29 16:33:03 +03001878 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001879 int cpl = ctxt->ops->cpl(ctxt);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001880
Takuya Yoshikawa3b9be3b2011-05-02 02:27:55 +09001881 rc = emulate_pop(ctxt, &val, len);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001882 if (rc != X86EMUL_CONTINUE)
1883 return rc;
1884
Nadav Amit0efb0442015-03-29 16:33:03 +03001885 change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
1886 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
1887 X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
1888 X86_EFLAGS_AC | X86_EFLAGS_ID;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001889
1890 switch(ctxt->mode) {
1891 case X86EMUL_MODE_PROT64:
1892 case X86EMUL_MODE_PROT32:
1893 case X86EMUL_MODE_PROT16:
1894 if (cpl == 0)
Nadav Amit0efb0442015-03-29 16:33:03 +03001895 change_mask |= X86_EFLAGS_IOPL;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001896 if (cpl <= iopl)
Nadav Amit0efb0442015-03-29 16:33:03 +03001897 change_mask |= X86_EFLAGS_IF;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001898 break;
1899 case X86EMUL_MODE_VM86:
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001900 if (iopl < 3)
1901 return emulate_gp(ctxt, 0);
Nadav Amit0efb0442015-03-29 16:33:03 +03001902 change_mask |= X86_EFLAGS_IF;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001903 break;
1904 default: /* real mode */
Nadav Amit0efb0442015-03-29 16:33:03 +03001905 change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001906 break;
1907 }
1908
1909 *(unsigned long *)dest =
1910 (ctxt->eflags & ~change_mask) | (val & change_mask);
1911
1912 return rc;
1913}
1914
Takuya Yoshikawa62aaa2f2011-04-23 18:52:56 +09001915static int em_popf(struct x86_emulate_ctxt *ctxt)
1916{
Avi Kivity9dac77f2011-06-01 15:34:25 +03001917 ctxt->dst.type = OP_REG;
1918 ctxt->dst.addr.reg = &ctxt->eflags;
1919 ctxt->dst.bytes = ctxt->op_bytes;
1920 return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
Takuya Yoshikawa62aaa2f2011-04-23 18:52:56 +09001921}
1922
Avi Kivity612e89f2012-06-12 20:03:23 +03001923static int em_enter(struct x86_emulate_ctxt *ctxt)
1924{
1925 int rc;
1926 unsigned frame_size = ctxt->src.val;
1927 unsigned nesting_level = ctxt->src2.val & 31;
Avi Kivitydd856ef2012-08-27 23:46:17 +03001928 ulong rbp;
Avi Kivity612e89f2012-06-12 20:03:23 +03001929
1930 if (nesting_level)
1931 return X86EMUL_UNHANDLEABLE;
1932
Avi Kivitydd856ef2012-08-27 23:46:17 +03001933 rbp = reg_read(ctxt, VCPU_REGS_RBP);
1934 rc = push(ctxt, &rbp, stack_size(ctxt));
Avi Kivity612e89f2012-06-12 20:03:23 +03001935 if (rc != X86EMUL_CONTINUE)
1936 return rc;
Avi Kivitydd856ef2012-08-27 23:46:17 +03001937 assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
Avi Kivity612e89f2012-06-12 20:03:23 +03001938 stack_mask(ctxt));
Avi Kivitydd856ef2012-08-27 23:46:17 +03001939 assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
1940 reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
Avi Kivity612e89f2012-06-12 20:03:23 +03001941 stack_mask(ctxt));
1942 return X86EMUL_CONTINUE;
1943}
1944
Avi Kivityf47cfa32012-06-07 17:49:24 +03001945static int em_leave(struct x86_emulate_ctxt *ctxt)
1946{
Avi Kivitydd856ef2012-08-27 23:46:17 +03001947 assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
Avi Kivityf47cfa32012-06-07 17:49:24 +03001948 stack_mask(ctxt));
Avi Kivitydd856ef2012-08-27 23:46:17 +03001949 return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
Avi Kivityf47cfa32012-06-07 17:49:24 +03001950}
1951
Avi Kivity1cd196e2011-09-13 10:45:51 +03001952static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001953{
Avi Kivity1cd196e2011-09-13 10:45:51 +03001954 int seg = ctxt->src2.val;
1955
Avi Kivity9dac77f2011-06-01 15:34:25 +03001956 ctxt->src.val = get_segment_selector(ctxt, seg);
Nadav Amit0fcc2072014-11-02 11:54:51 +02001957 if (ctxt->op_bytes == 4) {
1958 rsp_increment(ctxt, -2);
1959 ctxt->op_bytes = 2;
1960 }
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001961
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001962 return em_push(ctxt);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001963}
1964
Avi Kivity1cd196e2011-09-13 10:45:51 +03001965static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001966{
Avi Kivity1cd196e2011-09-13 10:45:51 +03001967 int seg = ctxt->src2.val;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001968 unsigned long selector;
1969 int rc;
1970
Nadav Amit3313bc42014-12-25 02:52:17 +02001971 rc = emulate_pop(ctxt, &selector, 2);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001972 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001973 return rc;
1974
Paolo Bonzinia5457e72014-06-05 17:29:34 +02001975 if (ctxt->modrm_reg == VCPU_SREG_SS)
1976 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
Nadav Amit3313bc42014-12-25 02:52:17 +02001977 if (ctxt->op_bytes > 2)
1978 rsp_increment(ctxt, ctxt->op_bytes - 2);
Paolo Bonzinia5457e72014-06-05 17:29:34 +02001979
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09001980 rc = load_segment_descriptor(ctxt, (u16)selector, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001981 return rc;
1982}
1983
Takuya Yoshikawab96a7fa2011-04-23 18:51:07 +09001984static int em_pusha(struct x86_emulate_ctxt *ctxt)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001985{
Avi Kivitydd856ef2012-08-27 23:46:17 +03001986 unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001987 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001988 int reg = VCPU_REGS_RAX;
1989
1990 while (reg <= VCPU_REGS_RDI) {
1991 (reg == VCPU_REGS_RSP) ?
Avi Kivitydd856ef2012-08-27 23:46:17 +03001992 (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001993
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001994 rc = em_push(ctxt);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001995 if (rc != X86EMUL_CONTINUE)
1996 return rc;
1997
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001998 ++reg;
1999 }
Wei Yongjunc37eda12010-06-15 09:03:33 +08002000
Wei Yongjunc37eda12010-06-15 09:03:33 +08002001 return rc;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002002}
2003
Takuya Yoshikawa62aaa2f2011-04-23 18:52:56 +09002004static int em_pushf(struct x86_emulate_ctxt *ctxt)
2005{
Nadav Amit0efb0442015-03-29 16:33:03 +03002006 ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
Takuya Yoshikawa62aaa2f2011-04-23 18:52:56 +09002007 return em_push(ctxt);
2008}
2009
Takuya Yoshikawab96a7fa2011-04-23 18:51:07 +09002010static int em_popa(struct x86_emulate_ctxt *ctxt)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002011{
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002012 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002013 int reg = VCPU_REGS_RDI;
Nadav Amit6fd8e122015-03-30 15:39:20 +03002014 u32 val;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002015
2016 while (reg >= VCPU_REGS_RAX) {
2017 if (reg == VCPU_REGS_RSP) {
Avi Kivity5ad105e2012-08-19 14:34:31 +03002018 rsp_increment(ctxt, ctxt->op_bytes);
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002019 --reg;
2020 }
2021
Nadav Amit6fd8e122015-03-30 15:39:20 +03002022 rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002023 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002024 break;
Nadav Amit6fd8e122015-03-30 15:39:20 +03002025 assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002026 --reg;
2027 }
2028 return rc;
2029}
2030
Avi Kivitydd856ef2012-08-27 23:46:17 +03002031static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
Mohammed Gamal6e154e52010-08-04 14:38:06 +03002032{
Mathias Krause0225fb52012-08-30 01:30:16 +02002033 const struct x86_emulate_ops *ops = ctxt->ops;
Avi Kivity5c56e1c2010-08-17 11:17:51 +03002034 int rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03002035 struct desc_ptr dt;
2036 gva_t cs_addr;
2037 gva_t eip_addr;
2038 u16 cs, eip;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03002039
2040 /* TODO: Add limit checks */
Avi Kivity9dac77f2011-06-01 15:34:25 +03002041 ctxt->src.val = ctxt->eflags;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09002042 rc = em_push(ctxt);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03002043 if (rc != X86EMUL_CONTINUE)
2044 return rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03002045
Nadav Amit0efb0442015-03-29 16:33:03 +03002046 ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03002047
Avi Kivity9dac77f2011-06-01 15:34:25 +03002048 ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09002049 rc = em_push(ctxt);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03002050 if (rc != X86EMUL_CONTINUE)
2051 return rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03002052
Avi Kivity9dac77f2011-06-01 15:34:25 +03002053 ctxt->src.val = ctxt->_eip;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09002054 rc = em_push(ctxt);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03002055 if (rc != X86EMUL_CONTINUE)
2056 return rc;
2057
Avi Kivity4bff1e862011-04-20 13:37:53 +03002058 ops->get_idt(ctxt, &dt);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03002059
2060 eip_addr = dt.address + (irq << 2);
2061 cs_addr = dt.address + (irq << 2) + 2;
2062
Paolo Bonzini79367a62018-06-06 16:43:02 +02002063 rc = linear_read_system(ctxt, cs_addr, &cs, 2);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03002064 if (rc != X86EMUL_CONTINUE)
2065 return rc;
2066
Paolo Bonzini79367a62018-06-06 16:43:02 +02002067 rc = linear_read_system(ctxt, eip_addr, &eip, 2);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03002068 if (rc != X86EMUL_CONTINUE)
2069 return rc;
2070
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002071 rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03002072 if (rc != X86EMUL_CONTINUE)
2073 return rc;
2074
Avi Kivity9dac77f2011-06-01 15:34:25 +03002075 ctxt->_eip = eip;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03002076
2077 return rc;
2078}
2079
Avi Kivitydd856ef2012-08-27 23:46:17 +03002080int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
2081{
2082 int rc;
2083
2084 invalidate_registers(ctxt);
2085 rc = __emulate_int_real(ctxt, irq);
2086 if (rc == X86EMUL_CONTINUE)
2087 writeback_registers(ctxt);
2088 return rc;
2089}
2090
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002091static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
Mohammed Gamal6e154e52010-08-04 14:38:06 +03002092{
2093 switch(ctxt->mode) {
2094 case X86EMUL_MODE_REAL:
Avi Kivitydd856ef2012-08-27 23:46:17 +03002095 return __emulate_int_real(ctxt, irq);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03002096 case X86EMUL_MODE_VM86:
2097 case X86EMUL_MODE_PROT16:
2098 case X86EMUL_MODE_PROT32:
2099 case X86EMUL_MODE_PROT64:
2100 default:
2101 /* Protected mode interrupts unimplemented yet */
2102 return X86EMUL_UNHANDLEABLE;
2103 }
2104}
2105
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002106static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
Mohammed Gamal62bd4302010-07-28 12:38:40 +03002107{
Mohammed Gamal62bd4302010-07-28 12:38:40 +03002108 int rc = X86EMUL_CONTINUE;
2109 unsigned long temp_eip = 0;
2110 unsigned long temp_eflags = 0;
2111 unsigned long cs = 0;
Nadav Amit0efb0442015-03-29 16:33:03 +03002112 unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
2113 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
2114 X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
2115 X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
2116 X86_EFLAGS_AC | X86_EFLAGS_ID |
Wanpeng Li35fd68a2015-04-08 14:08:14 +08002117 X86_EFLAGS_FIXED;
Nadav Amit0efb0442015-03-29 16:33:03 +03002118 unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
2119 X86_EFLAGS_VIP;
Mohammed Gamal62bd4302010-07-28 12:38:40 +03002120
2121 /* TODO: Add stack limit check */
2122
Avi Kivity9dac77f2011-06-01 15:34:25 +03002123 rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03002124
2125 if (rc != X86EMUL_CONTINUE)
2126 return rc;
2127
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002128 if (temp_eip & ~0xffff)
2129 return emulate_gp(ctxt, 0);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03002130
Avi Kivity9dac77f2011-06-01 15:34:25 +03002131 rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03002132
2133 if (rc != X86EMUL_CONTINUE)
2134 return rc;
2135
Avi Kivity9dac77f2011-06-01 15:34:25 +03002136 rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03002137
2138 if (rc != X86EMUL_CONTINUE)
2139 return rc;
2140
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002141 rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03002142
2143 if (rc != X86EMUL_CONTINUE)
2144 return rc;
2145
Avi Kivity9dac77f2011-06-01 15:34:25 +03002146 ctxt->_eip = temp_eip;
Mohammed Gamal62bd4302010-07-28 12:38:40 +03002147
Avi Kivity9dac77f2011-06-01 15:34:25 +03002148 if (ctxt->op_bytes == 4)
Mohammed Gamal62bd4302010-07-28 12:38:40 +03002149 ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
Avi Kivity9dac77f2011-06-01 15:34:25 +03002150 else if (ctxt->op_bytes == 2) {
Mohammed Gamal62bd4302010-07-28 12:38:40 +03002151 ctxt->eflags &= ~0xffff;
2152 ctxt->eflags |= temp_eflags;
2153 }
2154
2155 ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
Wanpeng Li35fd68a2015-04-08 14:08:14 +08002156 ctxt->eflags |= X86_EFLAGS_FIXED;
Nadav Amit801806d2015-01-26 09:32:23 +02002157 ctxt->ops->set_nmi_mask(ctxt, false);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03002158
2159 return rc;
2160}
2161
Takuya Yoshikawae01991e2011-05-29 21:55:10 +09002162static int em_iret(struct x86_emulate_ctxt *ctxt)
Mohammed Gamal62bd4302010-07-28 12:38:40 +03002163{
2164 switch(ctxt->mode) {
2165 case X86EMUL_MODE_REAL:
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002166 return emulate_iret_real(ctxt);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03002167 case X86EMUL_MODE_VM86:
2168 case X86EMUL_MODE_PROT16:
2169 case X86EMUL_MODE_PROT32:
2170 case X86EMUL_MODE_PROT64:
2171 default:
2172 /* iret from protected mode unimplemented yet */
2173 return X86EMUL_UNHANDLEABLE;
2174 }
2175}
2176
Takuya Yoshikawad2f62762011-05-02 02:30:48 +09002177static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
2178{
Takuya Yoshikawad2f62762011-05-02 02:30:48 +09002179 int rc;
Radim Krčmář2117d532016-11-23 21:15:00 +01002180 unsigned short sel;
2181 struct desc_struct new_desc;
Nadav Amitd1442d82014-09-18 22:39:39 +03002182 u8 cpl = ctxt->ops->cpl(ctxt);
2183
Avi Kivity9dac77f2011-06-01 15:34:25 +03002184 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
Takuya Yoshikawad2f62762011-05-02 02:30:48 +09002185
Nadav Amit3dc4bc42014-12-25 02:52:19 +02002186 rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
2187 X86_TRANSFER_CALL_JMP,
Nadav Amitd1442d82014-09-18 22:39:39 +03002188 &new_desc);
Takuya Yoshikawad2f62762011-05-02 02:30:48 +09002189 if (rc != X86EMUL_CONTINUE)
2190 return rc;
2191
Nadav Amitd50eaa12014-11-19 17:43:11 +02002192 rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
Radim Krčmář2117d532016-11-23 21:15:00 +01002193 /* Error handling is not implemented. */
2194 if (rc != X86EMUL_CONTINUE)
2195 return X86EMUL_UNHANDLEABLE;
2196
Nadav Amitd1442d82014-09-18 22:39:39 +03002197 return rc;
Takuya Yoshikawad2f62762011-05-02 02:30:48 +09002198}
2199
Nadav Amitf7784042014-09-18 22:39:41 +03002200static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002201{
Nadav Amitf7784042014-09-18 22:39:41 +03002202 return assign_eip_near(ctxt, ctxt->src.val);
2203}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002204
Nadav Amitf7784042014-09-18 22:39:41 +03002205static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
2206{
2207 int rc;
2208 long int old_eip;
2209
2210 old_eip = ctxt->_eip;
2211 rc = assign_eip_near(ctxt, ctxt->src.val);
2212 if (rc != X86EMUL_CONTINUE)
2213 return rc;
2214 ctxt->src.val = old_eip;
2215 rc = em_push(ctxt);
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09002216 return rc;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002217}
2218
Takuya Yoshikawae0dac402011-12-06 18:07:27 +09002219static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002220{
Avi Kivity9dac77f2011-06-01 15:34:25 +03002221 u64 old = ctxt->dst.orig_val64;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002222
Nadav Amitaaa05f22014-06-02 18:34:10 +03002223 if (ctxt->dst.bytes == 16)
2224 return X86EMUL_UNHANDLEABLE;
2225
Avi Kivitydd856ef2012-08-27 23:46:17 +03002226 if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
2227 ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
2228 *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
2229 *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
Nadav Amit0efb0442015-03-29 16:33:03 +03002230 ctxt->eflags &= ~X86_EFLAGS_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002231 } else {
Avi Kivitydd856ef2012-08-27 23:46:17 +03002232 ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
2233 (u32) reg_read(ctxt, VCPU_REGS_RBX);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002234
Nadav Amit0efb0442015-03-29 16:33:03 +03002235 ctxt->eflags |= X86_EFLAGS_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002236 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002237 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002238}
2239
Takuya Yoshikawaebda02c2011-05-29 22:00:22 +09002240static int em_ret(struct x86_emulate_ctxt *ctxt)
2241{
Nadav Amit234f3ce2014-09-18 22:39:38 +03002242 int rc;
2243 unsigned long eip;
2244
2245 rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2246 if (rc != X86EMUL_CONTINUE)
2247 return rc;
2248
2249 return assign_eip_near(ctxt, eip);
Takuya Yoshikawaebda02c2011-05-29 22:00:22 +09002250}
2251
Takuya Yoshikawae01991e2011-05-29 21:55:10 +09002252static int em_ret_far(struct x86_emulate_ctxt *ctxt)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002253{
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002254 int rc;
Nadav Amitd1442d82014-09-18 22:39:39 +03002255 unsigned long eip, cs;
Nadav Amit9e8919a2014-06-15 16:12:59 +03002256 int cpl = ctxt->ops->cpl(ctxt);
Radim Krčmář2117d532016-11-23 21:15:00 +01002257 struct desc_struct new_desc;
Nadav Amitd1442d82014-09-18 22:39:39 +03002258
2259 rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002260 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002261 return rc;
Avi Kivity9dac77f2011-06-01 15:34:25 +03002262 rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002263 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002264 return rc;
Nadav Amit9e8919a2014-06-15 16:12:59 +03002265 /* Outer-privilege level return is not implemented */
2266 if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
2267 return X86EMUL_UNHANDLEABLE;
Nadav Amit3dc4bc42014-12-25 02:52:19 +02002268 rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
2269 X86_TRANSFER_RET,
Nadav Amitd1442d82014-09-18 22:39:39 +03002270 &new_desc);
2271 if (rc != X86EMUL_CONTINUE)
2272 return rc;
Nadav Amitd50eaa12014-11-19 17:43:11 +02002273 rc = assign_eip_far(ctxt, eip, &new_desc);
Radim Krčmář2117d532016-11-23 21:15:00 +01002274 /* Error handling is not implemented. */
2275 if (rc != X86EMUL_CONTINUE)
2276 return X86EMUL_UNHANDLEABLE;
2277
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002278 return rc;
2279}
2280
Bruce Rogers32611072013-09-09 09:40:20 -06002281static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
2282{
2283 int rc;
2284
2285 rc = em_ret_far(ctxt);
2286 if (rc != X86EMUL_CONTINUE)
2287 return rc;
2288 rsp_increment(ctxt, ctxt->src.val);
2289 return X86EMUL_CONTINUE;
2290}
2291
Takuya Yoshikawae940b5c2011-11-22 15:20:47 +09002292static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
2293{
2294 /* Save real source value, then compare EAX against destination. */
Nadav Amit37c564f2014-06-02 18:34:07 +03002295 ctxt->dst.orig_val = ctxt->dst.val;
2296 ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
Takuya Yoshikawae940b5c2011-11-22 15:20:47 +09002297 ctxt->src.orig_val = ctxt->src.val;
Nadav Amit37c564f2014-06-02 18:34:07 +03002298 ctxt->src.val = ctxt->dst.orig_val;
Avi Kivity158de572013-01-19 19:51:57 +02002299 fastop(ctxt, em_cmp);
Takuya Yoshikawae940b5c2011-11-22 15:20:47 +09002300
Nadav Amit0efb0442015-03-29 16:33:03 +03002301 if (ctxt->eflags & X86_EFLAGS_ZF) {
Nadav Amit2fcf5c82015-01-26 09:32:21 +02002302 /* Success: write back to memory; no update of EAX */
2303 ctxt->src.type = OP_NONE;
Takuya Yoshikawae940b5c2011-11-22 15:20:47 +09002304 ctxt->dst.val = ctxt->src.orig_val;
2305 } else {
2306 /* Failure: write the value we saw to EAX. */
Nadav Amit2fcf5c82015-01-26 09:32:21 +02002307 ctxt->src.type = OP_REG;
2308 ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2309 ctxt->src.val = ctxt->dst.orig_val;
2310 /* Create write-cycle to dest by writing the same value */
Nadav Amit37c564f2014-06-02 18:34:07 +03002311 ctxt->dst.val = ctxt->dst.orig_val;
Takuya Yoshikawae940b5c2011-11-22 15:20:47 +09002312 }
2313 return X86EMUL_CONTINUE;
2314}
2315
Avi Kivityd4b43252011-09-13 10:45:50 +03002316static int em_lseg(struct x86_emulate_ctxt *ctxt)
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08002317{
Avi Kivityd4b43252011-09-13 10:45:50 +03002318 int seg = ctxt->src2.val;
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08002319 unsigned short sel;
2320 int rc;
2321
Avi Kivity9dac77f2011-06-01 15:34:25 +03002322 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08002323
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002324 rc = load_segment_descriptor(ctxt, sel, seg);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08002325 if (rc != X86EMUL_CONTINUE)
2326 return rc;
2327
Avi Kivity9dac77f2011-06-01 15:34:25 +03002328 ctxt->dst.val = ctxt->src.val;
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08002329 return rc;
2330}
2331
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002332static int emulator_has_longmode(struct x86_emulate_ctxt *ctxt)
2333{
2334 u32 eax, ebx, ecx, edx;
2335
2336 eax = 0x80000001;
2337 ecx = 0;
Yu Zhange911eb32017-08-24 20:27:52 +08002338 ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002339 return edx & bit(X86_FEATURE_LM);
2340}
2341
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002342static void rsm_set_desc_flags(struct desc_struct *desc, u32 flags)
2343{
2344 desc->g = (flags >> 23) & 1;
2345 desc->d = (flags >> 22) & 1;
2346 desc->l = (flags >> 21) & 1;
2347 desc->avl = (flags >> 20) & 1;
2348 desc->p = (flags >> 15) & 1;
2349 desc->dpl = (flags >> 13) & 3;
2350 desc->s = (flags >> 12) & 1;
2351 desc->type = (flags >> 8) & 15;
2352}
2353
Sean Christophersoned193212019-04-02 08:03:09 -07002354static int rsm_load_seg_32(struct x86_emulate_ctxt *ctxt, const char *smstate,
2355 int n)
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002356{
2357 struct desc_struct desc;
2358 int offset;
2359 u16 selector;
2360
Sean Christophersoned193212019-04-02 08:03:09 -07002361 selector = GET_SMSTATE(u32, smstate, 0x7fa8 + n * 4);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002362
2363 if (n < 3)
2364 offset = 0x7f84 + n * 12;
2365 else
2366 offset = 0x7f2c + (n - 3) * 12;
2367
Sean Christophersoned193212019-04-02 08:03:09 -07002368 set_desc_base(&desc, GET_SMSTATE(u32, smstate, offset + 8));
2369 set_desc_limit(&desc, GET_SMSTATE(u32, smstate, offset + 4));
2370 rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smstate, offset));
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002371 ctxt->ops->set_segment(ctxt, selector, &desc, 0, n);
2372 return X86EMUL_CONTINUE;
2373}
2374
Sean Christophersoned193212019-04-02 08:03:09 -07002375static int rsm_load_seg_64(struct x86_emulate_ctxt *ctxt, const char *smstate,
2376 int n)
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002377{
2378 struct desc_struct desc;
2379 int offset;
2380 u16 selector;
2381 u32 base3;
2382
2383 offset = 0x7e00 + n * 16;
2384
Sean Christophersoned193212019-04-02 08:03:09 -07002385 selector = GET_SMSTATE(u16, smstate, offset);
2386 rsm_set_desc_flags(&desc, GET_SMSTATE(u16, smstate, offset + 2) << 8);
2387 set_desc_limit(&desc, GET_SMSTATE(u32, smstate, offset + 4));
2388 set_desc_base(&desc, GET_SMSTATE(u32, smstate, offset + 8));
2389 base3 = GET_SMSTATE(u32, smstate, offset + 12);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002390
2391 ctxt->ops->set_segment(ctxt, selector, &desc, base3, n);
2392 return X86EMUL_CONTINUE;
2393}
2394
2395static int rsm_enter_protected_mode(struct x86_emulate_ctxt *ctxt,
Paolo Bonzinifae1a3e2017-12-21 00:49:14 +01002396 u64 cr0, u64 cr3, u64 cr4)
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002397{
2398 int bad;
Paolo Bonzinifae1a3e2017-12-21 00:49:14 +01002399 u64 pcid;
2400
2401 /* In order to later set CR4.PCIDE, CR3[11:0] must be zero. */
2402 pcid = 0;
2403 if (cr4 & X86_CR4_PCIDE) {
2404 pcid = cr3 & 0xfff;
2405 cr3 &= ~0xfff;
2406 }
2407
2408 bad = ctxt->ops->set_cr(ctxt, 3, cr3);
2409 if (bad)
2410 return X86EMUL_UNHANDLEABLE;
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002411
2412 /*
2413 * First enable PAE, long mode needs it before CR0.PG = 1 is set.
2414 * Then enable protected mode. However, PCID cannot be enabled
2415 * if EFER.LMA=0, so set it separately.
2416 */
2417 bad = ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
2418 if (bad)
2419 return X86EMUL_UNHANDLEABLE;
2420
2421 bad = ctxt->ops->set_cr(ctxt, 0, cr0);
2422 if (bad)
2423 return X86EMUL_UNHANDLEABLE;
2424
2425 if (cr4 & X86_CR4_PCIDE) {
2426 bad = ctxt->ops->set_cr(ctxt, 4, cr4);
2427 if (bad)
2428 return X86EMUL_UNHANDLEABLE;
Paolo Bonzinifae1a3e2017-12-21 00:49:14 +01002429 if (pcid) {
2430 bad = ctxt->ops->set_cr(ctxt, 3, cr3 | pcid);
2431 if (bad)
2432 return X86EMUL_UNHANDLEABLE;
2433 }
2434
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002435 }
2436
2437 return X86EMUL_CONTINUE;
2438}
2439
Sean Christophersoned193212019-04-02 08:03:09 -07002440static int rsm_load_state_32(struct x86_emulate_ctxt *ctxt,
2441 const char *smstate)
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002442{
2443 struct desc_struct desc;
2444 struct desc_ptr dt;
2445 u16 selector;
Paolo Bonzinifae1a3e2017-12-21 00:49:14 +01002446 u32 val, cr0, cr3, cr4;
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002447 int i;
2448
Sean Christophersoned193212019-04-02 08:03:09 -07002449 cr0 = GET_SMSTATE(u32, smstate, 0x7ffc);
2450 cr3 = GET_SMSTATE(u32, smstate, 0x7ff8);
2451 ctxt->eflags = GET_SMSTATE(u32, smstate, 0x7ff4) | X86_EFLAGS_FIXED;
2452 ctxt->_eip = GET_SMSTATE(u32, smstate, 0x7ff0);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002453
2454 for (i = 0; i < 8; i++)
Sean Christophersoned193212019-04-02 08:03:09 -07002455 *reg_write(ctxt, i) = GET_SMSTATE(u32, smstate, 0x7fd0 + i * 4);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002456
Sean Christophersoned193212019-04-02 08:03:09 -07002457 val = GET_SMSTATE(u32, smstate, 0x7fcc);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002458 ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
Sean Christophersoned193212019-04-02 08:03:09 -07002459 val = GET_SMSTATE(u32, smstate, 0x7fc8);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002460 ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);
2461
Sean Christophersoned193212019-04-02 08:03:09 -07002462 selector = GET_SMSTATE(u32, smstate, 0x7fc4);
2463 set_desc_base(&desc, GET_SMSTATE(u32, smstate, 0x7f64));
2464 set_desc_limit(&desc, GET_SMSTATE(u32, smstate, 0x7f60));
2465 rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smstate, 0x7f5c));
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002466 ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_TR);
2467
Sean Christophersoned193212019-04-02 08:03:09 -07002468 selector = GET_SMSTATE(u32, smstate, 0x7fc0);
2469 set_desc_base(&desc, GET_SMSTATE(u32, smstate, 0x7f80));
2470 set_desc_limit(&desc, GET_SMSTATE(u32, smstate, 0x7f7c));
2471 rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smstate, 0x7f78));
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002472 ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_LDTR);
2473
Sean Christophersoned193212019-04-02 08:03:09 -07002474 dt.address = GET_SMSTATE(u32, smstate, 0x7f74);
2475 dt.size = GET_SMSTATE(u32, smstate, 0x7f70);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002476 ctxt->ops->set_gdt(ctxt, &dt);
2477
Sean Christophersoned193212019-04-02 08:03:09 -07002478 dt.address = GET_SMSTATE(u32, smstate, 0x7f58);
2479 dt.size = GET_SMSTATE(u32, smstate, 0x7f54);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002480 ctxt->ops->set_idt(ctxt, &dt);
2481
2482 for (i = 0; i < 6; i++) {
Sean Christophersoned193212019-04-02 08:03:09 -07002483 int r = rsm_load_seg_32(ctxt, smstate, i);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002484 if (r != X86EMUL_CONTINUE)
2485 return r;
2486 }
2487
Sean Christophersoned193212019-04-02 08:03:09 -07002488 cr4 = GET_SMSTATE(u32, smstate, 0x7f14);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002489
Sean Christophersoned193212019-04-02 08:03:09 -07002490 ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smstate, 0x7ef8));
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002491
Paolo Bonzinifae1a3e2017-12-21 00:49:14 +01002492 return rsm_enter_protected_mode(ctxt, cr0, cr3, cr4);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002493}
2494
Sean Christophersoned193212019-04-02 08:03:09 -07002495static int rsm_load_state_64(struct x86_emulate_ctxt *ctxt,
2496 const char *smstate)
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002497{
2498 struct desc_struct desc;
2499 struct desc_ptr dt;
Paolo Bonzinifae1a3e2017-12-21 00:49:14 +01002500 u64 val, cr0, cr3, cr4;
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002501 u32 base3;
2502 u16 selector;
Paolo Bonzinib10d92a2015-10-14 15:25:52 +02002503 int i, r;
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002504
2505 for (i = 0; i < 16; i++)
Sean Christophersoned193212019-04-02 08:03:09 -07002506 *reg_write(ctxt, i) = GET_SMSTATE(u64, smstate, 0x7ff8 - i * 8);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002507
Sean Christophersoned193212019-04-02 08:03:09 -07002508 ctxt->_eip = GET_SMSTATE(u64, smstate, 0x7f78);
2509 ctxt->eflags = GET_SMSTATE(u32, smstate, 0x7f70) | X86_EFLAGS_FIXED;
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002510
Sean Christophersoned193212019-04-02 08:03:09 -07002511 val = GET_SMSTATE(u32, smstate, 0x7f68);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002512 ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
Sean Christophersoned193212019-04-02 08:03:09 -07002513 val = GET_SMSTATE(u32, smstate, 0x7f60);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002514 ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);
2515
Sean Christophersoned193212019-04-02 08:03:09 -07002516 cr0 = GET_SMSTATE(u64, smstate, 0x7f58);
2517 cr3 = GET_SMSTATE(u64, smstate, 0x7f50);
2518 cr4 = GET_SMSTATE(u64, smstate, 0x7f48);
2519 ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smstate, 0x7f00));
2520 val = GET_SMSTATE(u64, smstate, 0x7ed0);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002521 ctxt->ops->set_msr(ctxt, MSR_EFER, val & ~EFER_LMA);
2522
Sean Christophersoned193212019-04-02 08:03:09 -07002523 selector = GET_SMSTATE(u32, smstate, 0x7e90);
2524 rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smstate, 0x7e92) << 8);
2525 set_desc_limit(&desc, GET_SMSTATE(u32, smstate, 0x7e94));
2526 set_desc_base(&desc, GET_SMSTATE(u32, smstate, 0x7e98));
2527 base3 = GET_SMSTATE(u32, smstate, 0x7e9c);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002528 ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_TR);
2529
Sean Christophersoned193212019-04-02 08:03:09 -07002530 dt.size = GET_SMSTATE(u32, smstate, 0x7e84);
2531 dt.address = GET_SMSTATE(u64, smstate, 0x7e88);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002532 ctxt->ops->set_idt(ctxt, &dt);
2533
Sean Christophersoned193212019-04-02 08:03:09 -07002534 selector = GET_SMSTATE(u32, smstate, 0x7e70);
2535 rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smstate, 0x7e72) << 8);
2536 set_desc_limit(&desc, GET_SMSTATE(u32, smstate, 0x7e74));
2537 set_desc_base(&desc, GET_SMSTATE(u32, smstate, 0x7e78));
2538 base3 = GET_SMSTATE(u32, smstate, 0x7e7c);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002539 ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_LDTR);
2540
Sean Christophersoned193212019-04-02 08:03:09 -07002541 dt.size = GET_SMSTATE(u32, smstate, 0x7e64);
2542 dt.address = GET_SMSTATE(u64, smstate, 0x7e68);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002543 ctxt->ops->set_gdt(ctxt, &dt);
2544
Paolo Bonzinifae1a3e2017-12-21 00:49:14 +01002545 r = rsm_enter_protected_mode(ctxt, cr0, cr3, cr4);
Paolo Bonzinib10d92a2015-10-14 15:25:52 +02002546 if (r != X86EMUL_CONTINUE)
2547 return r;
2548
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002549 for (i = 0; i < 6; i++) {
Sean Christophersoned193212019-04-02 08:03:09 -07002550 r = rsm_load_seg_64(ctxt, smstate, i);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002551 if (r != X86EMUL_CONTINUE)
2552 return r;
2553 }
2554
Paolo Bonzinib10d92a2015-10-14 15:25:52 +02002555 return X86EMUL_CONTINUE;
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002556}
2557
Paolo Bonzini64d60672015-05-07 11:36:11 +02002558static int em_rsm(struct x86_emulate_ctxt *ctxt)
2559{
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002560 unsigned long cr0, cr4, efer;
Sean Christophersoned193212019-04-02 08:03:09 -07002561 char buf[512];
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002562 u64 smbase;
2563 int ret;
2564
Ladi Prosek6ed071f2017-04-25 16:42:44 +02002565 if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_MASK) == 0)
Paolo Bonzini64d60672015-05-07 11:36:11 +02002566 return emulate_ud(ctxt);
2567
Sean Christophersoned193212019-04-02 08:03:09 -07002568 smbase = ctxt->ops->get_smbase(ctxt);
2569
2570 ret = ctxt->ops->read_phys(ctxt, smbase + 0xfe00, buf, sizeof(buf));
2571 if (ret != X86EMUL_CONTINUE)
2572 return X86EMUL_UNHANDLEABLE;
2573
Sean Christopherson9ec19492019-04-02 08:03:11 -07002574 if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_INSIDE_NMI_MASK) == 0)
2575 ctxt->ops->set_nmi_mask(ctxt, false);
2576
2577 ctxt->ops->set_hflags(ctxt, ctxt->ops->get_hflags(ctxt) &
2578 ~(X86EMUL_SMM_INSIDE_NMI_MASK | X86EMUL_SMM_MASK));
2579
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002580 /*
2581 * Get back to real mode, to prepare a safe state in which to load
Paolo Bonzini89651a32015-11-03 13:43:05 +01002582 * CR0/CR3/CR4/EFER. It's all a bit more complicated if the vCPU
2583 * supports long mode.
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002584 */
Paolo Bonzini89651a32015-11-03 13:43:05 +01002585 cr4 = ctxt->ops->get_cr(ctxt, 4);
2586 if (emulator_has_longmode(ctxt)) {
2587 struct desc_struct cs_desc;
2588
2589 /* Zero CR4.PCIDE before CR0.PG. */
2590 if (cr4 & X86_CR4_PCIDE) {
2591 ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
2592 cr4 &= ~X86_CR4_PCIDE;
2593 }
2594
2595 /* A 32-bit code segment is required to clear EFER.LMA. */
2596 memset(&cs_desc, 0, sizeof(cs_desc));
2597 cs_desc.type = 0xb;
2598 cs_desc.s = cs_desc.g = cs_desc.p = 1;
2599 ctxt->ops->set_segment(ctxt, 0, &cs_desc, 0, VCPU_SREG_CS);
2600 }
2601
2602 /* For the 64-bit case, this will clear EFER.LMA. */
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002603 cr0 = ctxt->ops->get_cr(ctxt, 0);
2604 if (cr0 & X86_CR0_PE)
2605 ctxt->ops->set_cr(ctxt, 0, cr0 & ~(X86_CR0_PG | X86_CR0_PE));
Paolo Bonzini89651a32015-11-03 13:43:05 +01002606
2607 /* Now clear CR4.PAE (which must be done before clearing EFER.LME). */
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002608 if (cr4 & X86_CR4_PAE)
2609 ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PAE);
Paolo Bonzini89651a32015-11-03 13:43:05 +01002610
2611 /* And finally go back to 32-bit mode. */
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002612 efer = 0;
2613 ctxt->ops->set_msr(ctxt, MSR_EFER, efer);
2614
Ladi Prosek0234bf82017-10-11 16:54:40 +02002615 /*
2616 * Give pre_leave_smm() a chance to make ISA-specific changes to the
2617 * vCPU state (e.g. enter guest mode) before loading state from the SMM
2618 * state-save area.
2619 */
Sean Christophersoned193212019-04-02 08:03:09 -07002620 if (ctxt->ops->pre_leave_smm(ctxt, buf))
Ladi Prosek0234bf82017-10-11 16:54:40 +02002621 return X86EMUL_UNHANDLEABLE;
2622
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002623 if (emulator_has_longmode(ctxt))
Sean Christophersoned193212019-04-02 08:03:09 -07002624 ret = rsm_load_state_64(ctxt, buf);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002625 else
Sean Christophersoned193212019-04-02 08:03:09 -07002626 ret = rsm_load_state_32(ctxt, buf);
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002627
2628 if (ret != X86EMUL_CONTINUE) {
2629 /* FIXME: should triple fault */
2630 return X86EMUL_UNHANDLEABLE;
2631 }
2632
Sean Christophersonc5833c72019-04-02 08:03:10 -07002633 ctxt->ops->post_leave_smm(ctxt);
2634
Paolo Bonzini660a5d52015-05-05 11:50:23 +02002635 return X86EMUL_CONTINUE;
Paolo Bonzini64d60672015-05-07 11:36:11 +02002636}
2637
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002638static void
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002639setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002640 struct desc_struct *cs, struct desc_struct *ss)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002641{
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002642 cs->l = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002643 set_desc_base(cs, 0); /* flat segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002644 cs->g = 1; /* 4kb granularity */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002645 set_desc_limit(cs, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002646 cs->type = 0x0b; /* Read, Execute, Accessed */
2647 cs->s = 1;
2648 cs->dpl = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002649 cs->p = 1;
2650 cs->d = 1;
Gleb Natapov99245b52012-07-25 15:49:42 +03002651 cs->avl = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002652
Gleb Natapov79168fd2010-04-28 19:15:30 +03002653 set_desc_base(ss, 0); /* flat segment */
2654 set_desc_limit(ss, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002655 ss->g = 1; /* 4kb granularity */
2656 ss->s = 1;
2657 ss->type = 0x03; /* Read/Write, Accessed */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002658 ss->d = 1; /* 32bit stack segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002659 ss->dpl = 0;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002660 ss->p = 1;
Gleb Natapov99245b52012-07-25 15:49:42 +03002661 ss->l = 0;
2662 ss->avl = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002663}
2664
Avi Kivity1a18a692012-02-01 12:23:21 +02002665static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
2666{
2667 u32 eax, ebx, ecx, edx;
2668
2669 eax = ecx = 0;
Yu Zhange911eb32017-08-24 20:27:52 +08002670 ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
Avi Kivity0017f932012-06-07 14:10:16 +03002671 return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
Avi Kivity1a18a692012-02-01 12:23:21 +02002672 && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
2673 && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
2674}
2675
Stephan Bärwolfc2226fc2012-01-12 16:43:04 +01002676static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
2677{
Mathias Krause0225fb52012-08-30 01:30:16 +02002678 const struct x86_emulate_ops *ops = ctxt->ops;
Stephan Bärwolfc2226fc2012-01-12 16:43:04 +01002679 u32 eax, ebx, ecx, edx;
2680
2681 /*
2682 * syscall should always be enabled in longmode - so only become
2683 * vendor specific (cpuid) if other modes are active...
2684 */
2685 if (ctxt->mode == X86EMUL_MODE_PROT64)
2686 return true;
2687
2688 eax = 0x00000000;
2689 ecx = 0x00000000;
Yu Zhange911eb32017-08-24 20:27:52 +08002690 ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
Avi Kivity0017f932012-06-07 14:10:16 +03002691 /*
2692 * Intel ("GenuineIntel")
2693 * remark: Intel CPUs only support "syscall" in 64bit
2694 * longmode. Also an 64bit guest with a
2695 * 32bit compat-app running will #UD !! While this
2696 * behaviour can be fixed (by emulating) into AMD
2697 * response - CPUs of AMD can't behave like Intel.
2698 */
2699 if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
2700 ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
2701 edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
2702 return false;
Stephan Bärwolfc2226fc2012-01-12 16:43:04 +01002703
Avi Kivity0017f932012-06-07 14:10:16 +03002704 /* AMD ("AuthenticAMD") */
2705 if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
2706 ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
2707 edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
2708 return true;
Stephan Bärwolfc2226fc2012-01-12 16:43:04 +01002709
Avi Kivity0017f932012-06-07 14:10:16 +03002710 /* AMD ("AMDisbetter!") */
2711 if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
2712 ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
2713 edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
2714 return true;
Stephan Bärwolfc2226fc2012-01-12 16:43:04 +01002715
Pu Wenb8f4abb2018-09-23 17:36:31 +08002716 /* Hygon ("HygonGenuine") */
2717 if (ebx == X86EMUL_CPUID_VENDOR_HygonGenuine_ebx &&
2718 ecx == X86EMUL_CPUID_VENDOR_HygonGenuine_ecx &&
2719 edx == X86EMUL_CPUID_VENDOR_HygonGenuine_edx)
2720 return true;
2721
2722 /*
2723 * default: (not Intel, not AMD, not Hygon), apply Intel's
2724 * stricter rules...
2725 */
Stephan Bärwolfc2226fc2012-01-12 16:43:04 +01002726 return false;
2727}
2728
Takuya Yoshikawae01991e2011-05-29 21:55:10 +09002729static int em_syscall(struct x86_emulate_ctxt *ctxt)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002730{
Mathias Krause0225fb52012-08-30 01:30:16 +02002731 const struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002732 struct desc_struct cs, ss;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002733 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002734 u16 cs_sel, ss_sel;
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03002735 u64 efer = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002736
2737 /* syscall is not available in real mode */
Gleb Natapov2e901c42010-03-18 15:20:12 +02002738 if (ctxt->mode == X86EMUL_MODE_REAL ||
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002739 ctxt->mode == X86EMUL_MODE_VM86)
2740 return emulate_ud(ctxt);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002741
Stephan Bärwolfc2226fc2012-01-12 16:43:04 +01002742 if (!(em_syscall_is_enabled(ctxt)))
2743 return emulate_ud(ctxt);
2744
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03002745 ops->get_msr(ctxt, MSR_EFER, &efer);
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002746 setup_syscalls_segments(ctxt, &cs, &ss);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002747
Stephan Bärwolfc2226fc2012-01-12 16:43:04 +01002748 if (!(efer & EFER_SCE))
2749 return emulate_ud(ctxt);
2750
Avi Kivity717746e2011-04-20 13:37:53 +03002751 ops->get_msr(ctxt, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002752 msr_data >>= 32;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002753 cs_sel = (u16)(msr_data & 0xfffc);
2754 ss_sel = (u16)(msr_data + 8);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002755
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03002756 if (efer & EFER_LMA) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03002757 cs.d = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002758 cs.l = 1;
2759 }
Avi Kivity1aa36612011-04-27 13:20:30 +03002760 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2761 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002762
Avi Kivitydd856ef2012-08-27 23:46:17 +03002763 *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03002764 if (efer & EFER_LMA) {
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002765#ifdef CONFIG_X86_64
Nadav Amit6c6cb692014-07-21 14:37:30 +03002766 *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002767
Avi Kivity717746e2011-04-20 13:37:53 +03002768 ops->get_msr(ctxt,
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002769 ctxt->mode == X86EMUL_MODE_PROT64 ?
2770 MSR_LSTAR : MSR_CSTAR, &msr_data);
Avi Kivity9dac77f2011-06-01 15:34:25 +03002771 ctxt->_eip = msr_data;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002772
Avi Kivity717746e2011-04-20 13:37:53 +03002773 ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
Nadav Amit6c6cb692014-07-21 14:37:30 +03002774 ctxt->eflags &= ~msr_data;
Wanpeng Li35fd68a2015-04-08 14:08:14 +08002775 ctxt->eflags |= X86_EFLAGS_FIXED;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002776#endif
2777 } else {
2778 /* legacy mode */
Avi Kivity717746e2011-04-20 13:37:53 +03002779 ops->get_msr(ctxt, MSR_STAR, &msr_data);
Avi Kivity9dac77f2011-06-01 15:34:25 +03002780 ctxt->_eip = (u32)msr_data;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002781
Nadav Amit0efb0442015-03-29 16:33:03 +03002782 ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002783 }
2784
Paolo Bonzinic8401dd2017-06-07 15:13:14 +02002785 ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002786 return X86EMUL_CONTINUE;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002787}
2788
Takuya Yoshikawae01991e2011-05-29 21:55:10 +09002789static int em_sysenter(struct x86_emulate_ctxt *ctxt)
Andre Przywara8c604352009-06-18 12:56:01 +02002790{
Mathias Krause0225fb52012-08-30 01:30:16 +02002791 const struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002792 struct desc_struct cs, ss;
Andre Przywara8c604352009-06-18 12:56:01 +02002793 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002794 u16 cs_sel, ss_sel;
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03002795 u64 efer = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02002796
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002797 ops->get_msr(ctxt, MSR_EFER, &efer);
Gleb Natapova0044752010-02-10 14:21:31 +02002798 /* inject #GP if in real mode */
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002799 if (ctxt->mode == X86EMUL_MODE_REAL)
2800 return emulate_gp(ctxt, 0);
Andre Przywara8c604352009-06-18 12:56:01 +02002801
Avi Kivity1a18a692012-02-01 12:23:21 +02002802 /*
2803 * Not recognized on AMD in compat mode (but is recognized in legacy
2804 * mode).
2805 */
Nadav Amitf3747372015-01-01 23:11:11 +02002806 if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
Avi Kivity1a18a692012-02-01 12:23:21 +02002807 && !vendor_intel(ctxt))
2808 return emulate_ud(ctxt);
2809
Nadav Amitb2c9d432014-11-02 11:55:01 +02002810 /* sysenter/sysexit have not been tested in 64bit mode. */
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002811 if (ctxt->mode == X86EMUL_MODE_PROT64)
Nadav Amitb2c9d432014-11-02 11:55:01 +02002812 return X86EMUL_UNHANDLEABLE;
Andre Przywara8c604352009-06-18 12:56:01 +02002813
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002814 setup_syscalls_segments(ctxt, &cs, &ss);
Andre Przywara8c604352009-06-18 12:56:01 +02002815
Avi Kivity717746e2011-04-20 13:37:53 +03002816 ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
Nadav Amitf3747372015-01-01 23:11:11 +02002817 if ((msr_data & 0xfffc) == 0x0)
2818 return emulate_gp(ctxt, 0);
Andre Przywara8c604352009-06-18 12:56:01 +02002819
Nadav Amit0efb0442015-03-29 16:33:03 +03002820 ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
Nadav Amitb32a9912015-03-29 16:33:04 +03002821 cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002822 ss_sel = cs_sel + 8;
Nadav Amitf3747372015-01-01 23:11:11 +02002823 if (efer & EFER_LMA) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03002824 cs.d = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02002825 cs.l = 1;
2826 }
2827
Avi Kivity1aa36612011-04-27 13:20:30 +03002828 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2829 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
Andre Przywara8c604352009-06-18 12:56:01 +02002830
Avi Kivity717746e2011-04-20 13:37:53 +03002831 ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
Nadav Amitf3747372015-01-01 23:11:11 +02002832 ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
Andre Przywara8c604352009-06-18 12:56:01 +02002833
Avi Kivity717746e2011-04-20 13:37:53 +03002834 ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
Nadav Amitf3747372015-01-01 23:11:11 +02002835 *reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
2836 (u32)msr_data;
Andre Przywara8c604352009-06-18 12:56:01 +02002837
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002838 return X86EMUL_CONTINUE;
Andre Przywara8c604352009-06-18 12:56:01 +02002839}
2840
Takuya Yoshikawae01991e2011-05-29 21:55:10 +09002841static int em_sysexit(struct x86_emulate_ctxt *ctxt)
Andre Przywara4668f052009-06-18 12:56:02 +02002842{
Mathias Krause0225fb52012-08-30 01:30:16 +02002843 const struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002844 struct desc_struct cs, ss;
Nadav Amit234f3ce2014-09-18 22:39:38 +03002845 u64 msr_data, rcx, rdx;
Andre Przywara4668f052009-06-18 12:56:02 +02002846 int usermode;
Xiao Guangrong1249b962011-05-15 23:25:10 +08002847 u16 cs_sel = 0, ss_sel = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02002848
Gleb Natapova0044752010-02-10 14:21:31 +02002849 /* inject #GP if in real mode or Virtual 8086 mode */
2850 if (ctxt->mode == X86EMUL_MODE_REAL ||
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002851 ctxt->mode == X86EMUL_MODE_VM86)
2852 return emulate_gp(ctxt, 0);
Andre Przywara4668f052009-06-18 12:56:02 +02002853
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002854 setup_syscalls_segments(ctxt, &cs, &ss);
Andre Przywara4668f052009-06-18 12:56:02 +02002855
Avi Kivity9dac77f2011-06-01 15:34:25 +03002856 if ((ctxt->rex_prefix & 0x8) != 0x0)
Andre Przywara4668f052009-06-18 12:56:02 +02002857 usermode = X86EMUL_MODE_PROT64;
2858 else
2859 usermode = X86EMUL_MODE_PROT32;
2860
Nadav Amit234f3ce2014-09-18 22:39:38 +03002861 rcx = reg_read(ctxt, VCPU_REGS_RCX);
2862 rdx = reg_read(ctxt, VCPU_REGS_RDX);
2863
Andre Przywara4668f052009-06-18 12:56:02 +02002864 cs.dpl = 3;
2865 ss.dpl = 3;
Avi Kivity717746e2011-04-20 13:37:53 +03002866 ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara4668f052009-06-18 12:56:02 +02002867 switch (usermode) {
2868 case X86EMUL_MODE_PROT32:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002869 cs_sel = (u16)(msr_data + 16);
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002870 if ((msr_data & 0xfffc) == 0x0)
2871 return emulate_gp(ctxt, 0);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002872 ss_sel = (u16)(msr_data + 24);
Nadav Amitbf0b6822014-09-18 22:39:45 +03002873 rcx = (u32)rcx;
2874 rdx = (u32)rdx;
Andre Przywara4668f052009-06-18 12:56:02 +02002875 break;
2876 case X86EMUL_MODE_PROT64:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002877 cs_sel = (u16)(msr_data + 32);
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002878 if (msr_data == 0x0)
2879 return emulate_gp(ctxt, 0);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002880 ss_sel = cs_sel + 8;
2881 cs.d = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02002882 cs.l = 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08002883 if (emul_is_noncanonical_address(rcx, ctxt) ||
2884 emul_is_noncanonical_address(rdx, ctxt))
Nadav Amit234f3ce2014-09-18 22:39:38 +03002885 return emulate_gp(ctxt, 0);
Andre Przywara4668f052009-06-18 12:56:02 +02002886 break;
2887 }
Nadav Amitb32a9912015-03-29 16:33:04 +03002888 cs_sel |= SEGMENT_RPL_MASK;
2889 ss_sel |= SEGMENT_RPL_MASK;
Andre Przywara4668f052009-06-18 12:56:02 +02002890
Avi Kivity1aa36612011-04-27 13:20:30 +03002891 ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2892 ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
Andre Przywara4668f052009-06-18 12:56:02 +02002893
Nadav Amit234f3ce2014-09-18 22:39:38 +03002894 ctxt->_eip = rdx;
2895 *reg_write(ctxt, VCPU_REGS_RSP) = rcx;
Andre Przywara4668f052009-06-18 12:56:02 +02002896
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002897 return X86EMUL_CONTINUE;
Andre Przywara4668f052009-06-18 12:56:02 +02002898}
2899
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002900static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002901{
2902 int iopl;
2903 if (ctxt->mode == X86EMUL_MODE_REAL)
2904 return false;
2905 if (ctxt->mode == X86EMUL_MODE_VM86)
2906 return true;
Nadav Amit0efb0442015-03-29 16:33:03 +03002907 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002908 return ctxt->ops->cpl(ctxt) > iopl;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002909}
2910
Liran Alon9a29d4492018-03-12 13:12:48 +02002911#define VMWARE_PORT_VMPORT (0x5658)
2912#define VMWARE_PORT_VMRPC (0x5659)
2913
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002914static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002915 u16 port, u16 len)
2916{
Mathias Krause0225fb52012-08-30 01:30:16 +02002917 const struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002918 struct desc_struct tr_seg;
Gleb Natapov5601d052011-03-07 14:55:06 +02002919 u32 base3;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002920 int r;
Avi Kivity1aa36612011-04-27 13:20:30 +03002921 u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002922 unsigned mask = (1 << len) - 1;
Gleb Natapov5601d052011-03-07 14:55:06 +02002923 unsigned long base;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002924
Liran Alon9a29d4492018-03-12 13:12:48 +02002925 /*
2926 * VMware allows access to these ports even if denied
2927 * by TSS I/O permission bitmap. Mimic behavior.
2928 */
2929 if (enable_vmware_backdoor &&
2930 ((port == VMWARE_PORT_VMPORT) || (port == VMWARE_PORT_VMRPC)))
2931 return true;
2932
Avi Kivity1aa36612011-04-27 13:20:30 +03002933 ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002934 if (!tr_seg.p)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002935 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002936 if (desc_limit_scaled(&tr_seg) < 103)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002937 return false;
Gleb Natapov5601d052011-03-07 14:55:06 +02002938 base = get_desc_base(&tr_seg);
2939#ifdef CONFIG_X86_64
2940 base |= ((u64)base3) << 32;
2941#endif
Paolo Bonzini3c9fa242018-06-06 17:38:09 +02002942 r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL, true);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002943 if (r != X86EMUL_CONTINUE)
2944 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002945 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002946 return false;
Paolo Bonzini3c9fa242018-06-06 17:38:09 +02002947 r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL, true);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002948 if (r != X86EMUL_CONTINUE)
2949 return false;
2950 if ((perm >> bit_idx) & mask)
2951 return false;
2952 return true;
2953}
2954
2955static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002956 u16 port, u16 len)
2957{
Gleb Natapov4fc40f02010-08-02 12:47:51 +03002958 if (ctxt->perm_ok)
2959 return true;
2960
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09002961 if (emulator_bad_iopl(ctxt))
2962 if (!emulator_io_port_access_allowed(ctxt, port, len))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002963 return false;
Gleb Natapov4fc40f02010-08-02 12:47:51 +03002964
2965 ctxt->perm_ok = true;
2966
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002967 return true;
2968}
2969
Nadav Amit428e3d02015-04-28 13:06:01 +03002970static void string_registers_quirk(struct x86_emulate_ctxt *ctxt)
2971{
2972 /*
2973 * Intel CPUs mask the counter and pointers in quite strange
2974 * manner when ECX is zero due to REP-string optimizations.
2975 */
2976#ifdef CONFIG_X86_64
2977 if (ctxt->ad_bytes != 4 || !vendor_intel(ctxt))
2978 return;
2979
2980 *reg_write(ctxt, VCPU_REGS_RCX) = 0;
2981
2982 switch (ctxt->b) {
2983 case 0xa4: /* movsb */
2984 case 0xa5: /* movsd/w */
2985 *reg_rmw(ctxt, VCPU_REGS_RSI) &= (u32)-1;
2986 /* fall through */
2987 case 0xaa: /* stosb */
2988 case 0xab: /* stosd/w */
2989 *reg_rmw(ctxt, VCPU_REGS_RDI) &= (u32)-1;
2990 }
2991#endif
2992}
2993
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002994static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002995 struct tss_segment_16 *tss)
2996{
Avi Kivity9dac77f2011-06-01 15:34:25 +03002997 tss->ip = ctxt->_eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002998 tss->flag = ctxt->eflags;
Avi Kivitydd856ef2012-08-27 23:46:17 +03002999 tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
3000 tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
3001 tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
3002 tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
3003 tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
3004 tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
3005 tss->si = reg_read(ctxt, VCPU_REGS_RSI);
3006 tss->di = reg_read(ctxt, VCPU_REGS_RDI);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003007
Avi Kivity1aa36612011-04-27 13:20:30 +03003008 tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
3009 tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
3010 tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
3011 tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
3012 tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003013}
3014
3015static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003016 struct tss_segment_16 *tss)
3017{
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003018 int ret;
Paolo Bonzini2356aae2014-05-15 17:56:57 +02003019 u8 cpl;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003020
Avi Kivity9dac77f2011-06-01 15:34:25 +03003021 ctxt->_eip = tss->ip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003022 ctxt->eflags = tss->flag | 2;
Avi Kivitydd856ef2012-08-27 23:46:17 +03003023 *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
3024 *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
3025 *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
3026 *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
3027 *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
3028 *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
3029 *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
3030 *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003031
3032 /*
3033 * SDM says that segment selectors are loaded before segment
3034 * descriptors
3035 */
Avi Kivity1aa36612011-04-27 13:20:30 +03003036 set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
3037 set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
3038 set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
3039 set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
3040 set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003041
Paolo Bonzini2356aae2014-05-15 17:56:57 +02003042 cpl = tss->cs & 3;
3043
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003044 /*
Guo Chaofc058682012-06-28 15:19:51 +08003045 * Now load segment descriptors. If fault happens at this stage
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003046 * it is handled in a context of new task
3047 */
Nadav Amitd1442d82014-09-18 22:39:39 +03003048 ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
Nadav Amit3dc4bc42014-12-25 02:52:19 +02003049 X86_TRANSFER_TASK_SWITCH, NULL);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003050 if (ret != X86EMUL_CONTINUE)
3051 return ret;
Nadav Amitd1442d82014-09-18 22:39:39 +03003052 ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
Nadav Amit3dc4bc42014-12-25 02:52:19 +02003053 X86_TRANSFER_TASK_SWITCH, NULL);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003054 if (ret != X86EMUL_CONTINUE)
3055 return ret;
Nadav Amitd1442d82014-09-18 22:39:39 +03003056 ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
Nadav Amit3dc4bc42014-12-25 02:52:19 +02003057 X86_TRANSFER_TASK_SWITCH, NULL);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003058 if (ret != X86EMUL_CONTINUE)
3059 return ret;
Nadav Amitd1442d82014-09-18 22:39:39 +03003060 ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
Nadav Amit3dc4bc42014-12-25 02:52:19 +02003061 X86_TRANSFER_TASK_SWITCH, NULL);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003062 if (ret != X86EMUL_CONTINUE)
3063 return ret;
Nadav Amitd1442d82014-09-18 22:39:39 +03003064 ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
Nadav Amit3dc4bc42014-12-25 02:52:19 +02003065 X86_TRANSFER_TASK_SWITCH, NULL);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003066 if (ret != X86EMUL_CONTINUE)
3067 return ret;
3068
3069 return X86EMUL_CONTINUE;
3070}
3071
3072static int task_switch_16(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003073 u16 tss_selector, u16 old_tss_sel,
3074 ulong old_tss_base, struct desc_struct *new_desc)
3075{
3076 struct tss_segment_16 tss_seg;
3077 int ret;
Avi Kivitybcc55cb2010-11-22 17:53:22 +02003078 u32 new_tss_base = get_desc_base(new_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003079
Jordan Borgner0e96f312018-10-28 12:58:28 +00003080 ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
Avi Kivitydb297e32010-11-22 17:53:24 +02003081 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003082 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003083
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09003084 save_state_to_tss16(ctxt, &tss_seg);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003085
Jordan Borgner0e96f312018-10-28 12:58:28 +00003086 ret = linear_write_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
Avi Kivitydb297e32010-11-22 17:53:24 +02003087 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003088 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003089
Jordan Borgner0e96f312018-10-28 12:58:28 +00003090 ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
Avi Kivitydb297e32010-11-22 17:53:24 +02003091 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003092 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003093
3094 if (old_tss_sel != 0xffff) {
3095 tss_seg.prev_task_link = old_tss_sel;
3096
Paolo Bonzini79367a62018-06-06 16:43:02 +02003097 ret = linear_write_system(ctxt, new_tss_base,
3098 &tss_seg.prev_task_link,
Jordan Borgner0e96f312018-10-28 12:58:28 +00003099 sizeof(tss_seg.prev_task_link));
Avi Kivitydb297e32010-11-22 17:53:24 +02003100 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003101 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003102 }
3103
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09003104 return load_state_from_tss16(ctxt, &tss_seg);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003105}
3106
3107static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003108 struct tss_segment_32 *tss)
3109{
Nadav Amit5c7411e2014-04-07 18:37:47 +03003110 /* CR3 and ldt selector are not saved intentionally */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003111 tss->eip = ctxt->_eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003112 tss->eflags = ctxt->eflags;
Avi Kivitydd856ef2012-08-27 23:46:17 +03003113 tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
3114 tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
3115 tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
3116 tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
3117 tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
3118 tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
3119 tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
3120 tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003121
Avi Kivity1aa36612011-04-27 13:20:30 +03003122 tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
3123 tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
3124 tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
3125 tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
3126 tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
3127 tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003128}
3129
3130static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003131 struct tss_segment_32 *tss)
3132{
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003133 int ret;
Paolo Bonzini2356aae2014-05-15 17:56:57 +02003134 u8 cpl;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003135
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09003136 if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003137 return emulate_gp(ctxt, 0);
Avi Kivity9dac77f2011-06-01 15:34:25 +03003138 ctxt->_eip = tss->eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003139 ctxt->eflags = tss->eflags | 2;
Kevin Wolf4cee4792012-02-08 14:34:41 +01003140
3141 /* General purpose registers */
Avi Kivitydd856ef2012-08-27 23:46:17 +03003142 *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
3143 *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
3144 *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
3145 *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
3146 *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
3147 *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
3148 *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
3149 *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003150
3151 /*
3152 * SDM says that segment selectors are loaded before segment
Paolo Bonzini2356aae2014-05-15 17:56:57 +02003153 * descriptors. This is important because CPL checks will
3154 * use CS.RPL.
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003155 */
Avi Kivity1aa36612011-04-27 13:20:30 +03003156 set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
3157 set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
3158 set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
3159 set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
3160 set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
3161 set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
3162 set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003163
3164 /*
Kevin Wolf4cee4792012-02-08 14:34:41 +01003165 * If we're switching between Protected Mode and VM86, we need to make
3166 * sure to update the mode before loading the segment descriptors so
3167 * that the selectors are interpreted correctly.
Kevin Wolf4cee4792012-02-08 14:34:41 +01003168 */
Paolo Bonzini2356aae2014-05-15 17:56:57 +02003169 if (ctxt->eflags & X86_EFLAGS_VM) {
Kevin Wolf4cee4792012-02-08 14:34:41 +01003170 ctxt->mode = X86EMUL_MODE_VM86;
Paolo Bonzini2356aae2014-05-15 17:56:57 +02003171 cpl = 3;
3172 } else {
Kevin Wolf4cee4792012-02-08 14:34:41 +01003173 ctxt->mode = X86EMUL_MODE_PROT32;
Paolo Bonzini2356aae2014-05-15 17:56:57 +02003174 cpl = tss->cs & 3;
3175 }
Kevin Wolf4cee4792012-02-08 14:34:41 +01003176
3177 /*
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003178 * Now load segment descriptors. If fault happenes at this stage
3179 * it is handled in a context of new task
3180 */
Nadav Amitd1442d82014-09-18 22:39:39 +03003181 ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
Nadav Amit3dc4bc42014-12-25 02:52:19 +02003182 cpl, X86_TRANSFER_TASK_SWITCH, NULL);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003183 if (ret != X86EMUL_CONTINUE)
3184 return ret;
Nadav Amitd1442d82014-09-18 22:39:39 +03003185 ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
Nadav Amit3dc4bc42014-12-25 02:52:19 +02003186 X86_TRANSFER_TASK_SWITCH, NULL);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003187 if (ret != X86EMUL_CONTINUE)
3188 return ret;
Nadav Amitd1442d82014-09-18 22:39:39 +03003189 ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
Nadav Amit3dc4bc42014-12-25 02:52:19 +02003190 X86_TRANSFER_TASK_SWITCH, NULL);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003191 if (ret != X86EMUL_CONTINUE)
3192 return ret;
Nadav Amitd1442d82014-09-18 22:39:39 +03003193 ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
Nadav Amit3dc4bc42014-12-25 02:52:19 +02003194 X86_TRANSFER_TASK_SWITCH, NULL);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003195 if (ret != X86EMUL_CONTINUE)
3196 return ret;
Nadav Amitd1442d82014-09-18 22:39:39 +03003197 ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
Nadav Amit3dc4bc42014-12-25 02:52:19 +02003198 X86_TRANSFER_TASK_SWITCH, NULL);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003199 if (ret != X86EMUL_CONTINUE)
3200 return ret;
Nadav Amitd1442d82014-09-18 22:39:39 +03003201 ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
Nadav Amit3dc4bc42014-12-25 02:52:19 +02003202 X86_TRANSFER_TASK_SWITCH, NULL);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003203 if (ret != X86EMUL_CONTINUE)
3204 return ret;
Nadav Amitd1442d82014-09-18 22:39:39 +03003205 ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
Nadav Amit3dc4bc42014-12-25 02:52:19 +02003206 X86_TRANSFER_TASK_SWITCH, NULL);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003207
Eugene Korenevsky2f729b12015-03-29 01:27:17 +03003208 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003209}
3210
3211static int task_switch_32(struct x86_emulate_ctxt *ctxt,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003212 u16 tss_selector, u16 old_tss_sel,
3213 ulong old_tss_base, struct desc_struct *new_desc)
3214{
3215 struct tss_segment_32 tss_seg;
3216 int ret;
Avi Kivitybcc55cb2010-11-22 17:53:22 +02003217 u32 new_tss_base = get_desc_base(new_desc);
Nadav Amit5c7411e2014-04-07 18:37:47 +03003218 u32 eip_offset = offsetof(struct tss_segment_32, eip);
3219 u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003220
Jordan Borgner0e96f312018-10-28 12:58:28 +00003221 ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
Avi Kivitydb297e32010-11-22 17:53:24 +02003222 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003223 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003224
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09003225 save_state_to_tss32(ctxt, &tss_seg);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003226
Nadav Amit5c7411e2014-04-07 18:37:47 +03003227 /* Only GP registers and segment selectors are saved */
Paolo Bonzini79367a62018-06-06 16:43:02 +02003228 ret = linear_write_system(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
3229 ldt_sel_offset - eip_offset);
Avi Kivitydb297e32010-11-22 17:53:24 +02003230 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003231 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003232
Jordan Borgner0e96f312018-10-28 12:58:28 +00003233 ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
Avi Kivitydb297e32010-11-22 17:53:24 +02003234 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003235 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003236
3237 if (old_tss_sel != 0xffff) {
3238 tss_seg.prev_task_link = old_tss_sel;
3239
Paolo Bonzini79367a62018-06-06 16:43:02 +02003240 ret = linear_write_system(ctxt, new_tss_base,
3241 &tss_seg.prev_task_link,
Jordan Borgner0e96f312018-10-28 12:58:28 +00003242 sizeof(tss_seg.prev_task_link));
Avi Kivitydb297e32010-11-22 17:53:24 +02003243 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003244 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003245 }
3246
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09003247 return load_state_from_tss32(ctxt, &tss_seg);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003248}
3249
3250static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01003251 u16 tss_selector, int idt_index, int reason,
Jan Kiszkae269fb22010-04-14 15:51:09 +02003252 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003253{
Mathias Krause0225fb52012-08-30 01:30:16 +02003254 const struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003255 struct desc_struct curr_tss_desc, next_tss_desc;
3256 int ret;
Avi Kivity1aa36612011-04-27 13:20:30 +03003257 u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003258 ulong old_tss_base =
Avi Kivity4bff1e862011-04-20 13:37:53 +03003259 ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
Gleb Natapovceffb452010-03-18 15:20:19 +02003260 u32 desc_limit;
Nadav Amit3db176d2015-04-19 21:12:59 +03003261 ulong desc_addr, dr7;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003262
3263 /* FIXME: old_tss_base == ~0 ? */
3264
Avi Kivitye9194642012-06-13 16:29:39 +03003265 ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003266 if (ret != X86EMUL_CONTINUE)
3267 return ret;
Avi Kivitye9194642012-06-13 16:29:39 +03003268 ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003269 if (ret != X86EMUL_CONTINUE)
3270 return ret;
3271
3272 /* FIXME: check that next_tss_desc is tss */
3273
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01003274 /*
3275 * Check privileges. The three cases are task switch caused by...
3276 *
3277 * 1. jmp/call/int to task gate: Check against DPL of the task gate
3278 * 2. Exception/IRQ/iret: No check is performed
Nadav Amit2c2ca2d2014-11-02 11:54:57 +02003279 * 3. jmp/call to TSS/task-gate: No check is performed since the
3280 * hardware checks it before exiting.
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01003281 */
3282 if (reason == TASK_SWITCH_GATE) {
3283 if (idt_index != -1) {
3284 /* Software interrupts */
3285 struct desc_struct task_gate_desc;
3286 int dpl;
3287
3288 ret = read_interrupt_descriptor(ctxt, idt_index,
3289 &task_gate_desc);
3290 if (ret != X86EMUL_CONTINUE)
3291 return ret;
3292
3293 dpl = task_gate_desc.dpl;
3294 if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
3295 return emulate_gp(ctxt, (idt_index << 3) | 0x2);
3296 }
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003297 }
3298
Gleb Natapovceffb452010-03-18 15:20:19 +02003299 desc_limit = desc_limit_scaled(&next_tss_desc);
3300 if (!next_tss_desc.p ||
3301 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
3302 desc_limit < 0x2b)) {
Paolo Bonzini592f0852014-08-20 10:05:08 +02003303 return emulate_ts(ctxt, tss_selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003304 }
3305
3306 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
3307 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09003308 write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003309 }
3310
3311 if (reason == TASK_SWITCH_IRET)
3312 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
3313
3314 /* set back link to prev task only if NT bit is set in eflags
Guo Chaofc058682012-06-28 15:19:51 +08003315 note that old_tss_sel is not used after this point */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003316 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
3317 old_tss_sel = 0xffff;
3318
3319 if (next_tss_desc.type & 8)
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09003320 ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003321 old_tss_base, &next_tss_desc);
3322 else
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09003323 ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003324 old_tss_base, &next_tss_desc);
Jan Kiszka0760d442010-04-14 15:50:57 +02003325 if (ret != X86EMUL_CONTINUE)
3326 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003327
3328 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
3329 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
3330
3331 if (reason != TASK_SWITCH_IRET) {
3332 next_tss_desc.type |= (1 << 1); /* set busy flag */
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09003333 write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003334 }
3335
Avi Kivity717746e2011-04-20 13:37:53 +03003336 ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
Avi Kivity1aa36612011-04-27 13:20:30 +03003337 ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003338
Jan Kiszkae269fb22010-04-14 15:51:09 +02003339 if (has_error_code) {
Avi Kivity9dac77f2011-06-01 15:34:25 +03003340 ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
3341 ctxt->lock_prefix = 0;
3342 ctxt->src.val = (unsigned long) error_code;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09003343 ret = em_push(ctxt);
Jan Kiszkae269fb22010-04-14 15:51:09 +02003344 }
3345
Nadav Amit3db176d2015-04-19 21:12:59 +03003346 ops->get_dr(ctxt, 7, &dr7);
3347 ops->set_dr(ctxt, 7, dr7 & ~(DR_LOCAL_ENABLE_MASK | DR_LOCAL_SLOWDOWN));
3348
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003349 return ret;
3350}
3351
3352int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01003353 u16 tss_selector, int idt_index, int reason,
Jan Kiszkae269fb22010-04-14 15:51:09 +02003354 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003355{
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003356 int rc;
3357
Avi Kivitydd856ef2012-08-27 23:46:17 +03003358 invalidate_registers(ctxt);
Avi Kivity9dac77f2011-06-01 15:34:25 +03003359 ctxt->_eip = ctxt->eip;
3360 ctxt->dst.type = OP_NONE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003361
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01003362 rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
Jan Kiszkae269fb22010-04-14 15:51:09 +02003363 has_error_code, error_code);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003364
Avi Kivitydd856ef2012-08-27 23:46:17 +03003365 if (rc == X86EMUL_CONTINUE) {
Avi Kivity9dac77f2011-06-01 15:34:25 +03003366 ctxt->eip = ctxt->_eip;
Avi Kivitydd856ef2012-08-27 23:46:17 +03003367 writeback_registers(ctxt);
3368 }
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003369
Gleb Natapova0c0ab22011-03-28 16:57:49 +02003370 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02003371}
3372
Gleb Natapovf3bd64c2012-09-03 15:24:28 +03003373static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
3374 struct operand *op)
Gleb Natapova682e352010-03-18 15:20:21 +02003375{
Nadav Amit0efb0442015-03-29 16:33:03 +03003376 int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
Gleb Natapova682e352010-03-18 15:20:21 +02003377
Paolo Bonzini01485a22014-11-19 18:25:08 +01003378 register_address_increment(ctxt, reg, df * op->bytes);
3379 op->addr.mem.ea = register_address(ctxt, reg);
Gleb Natapova682e352010-03-18 15:20:21 +02003380}
3381
Avi Kivity7af04fc2010-08-18 14:16:35 +03003382static int em_das(struct x86_emulate_ctxt *ctxt)
3383{
Avi Kivity7af04fc2010-08-18 14:16:35 +03003384 u8 al, old_al;
3385 bool af, cf, old_cf;
3386
3387 cf = ctxt->eflags & X86_EFLAGS_CF;
Avi Kivity9dac77f2011-06-01 15:34:25 +03003388 al = ctxt->dst.val;
Avi Kivity7af04fc2010-08-18 14:16:35 +03003389
3390 old_al = al;
3391 old_cf = cf;
3392 cf = false;
3393 af = ctxt->eflags & X86_EFLAGS_AF;
3394 if ((al & 0x0f) > 9 || af) {
3395 al -= 6;
3396 cf = old_cf | (al >= 250);
3397 af = true;
3398 } else {
3399 af = false;
3400 }
3401 if (old_al > 0x99 || old_cf) {
3402 al -= 0x60;
3403 cf = true;
3404 }
3405
Avi Kivity9dac77f2011-06-01 15:34:25 +03003406 ctxt->dst.val = al;
Avi Kivity7af04fc2010-08-18 14:16:35 +03003407 /* Set PF, ZF, SF */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003408 ctxt->src.type = OP_IMM;
3409 ctxt->src.val = 0;
3410 ctxt->src.bytes = 1;
Avi Kivity158de572013-01-19 19:51:57 +02003411 fastop(ctxt, em_or);
Avi Kivity7af04fc2010-08-18 14:16:35 +03003412 ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
3413 if (cf)
3414 ctxt->eflags |= X86_EFLAGS_CF;
3415 if (af)
3416 ctxt->eflags |= X86_EFLAGS_AF;
3417 return X86EMUL_CONTINUE;
3418}
3419
Paolo Bonzinia035d5c62013-05-09 11:32:49 +02003420static int em_aam(struct x86_emulate_ctxt *ctxt)
3421{
3422 u8 al, ah;
3423
3424 if (ctxt->src.val == 0)
3425 return emulate_de(ctxt);
3426
3427 al = ctxt->dst.val & 0xff;
3428 ah = al / ctxt->src.val;
3429 al %= ctxt->src.val;
3430
3431 ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
3432
3433 /* Set PF, ZF, SF */
3434 ctxt->src.type = OP_IMM;
3435 ctxt->src.val = 0;
3436 ctxt->src.bytes = 1;
3437 fastop(ctxt, em_or);
3438
3439 return X86EMUL_CONTINUE;
3440}
3441
Gleb Natapov7f662272012-12-10 11:42:30 +02003442static int em_aad(struct x86_emulate_ctxt *ctxt)
3443{
3444 u8 al = ctxt->dst.val & 0xff;
3445 u8 ah = (ctxt->dst.val >> 8) & 0xff;
3446
3447 al = (al + (ah * ctxt->src.val)) & 0xff;
3448
3449 ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
3450
Gleb Natapovf583c292013-02-13 17:50:39 +02003451 /* Set PF, ZF, SF */
3452 ctxt->src.type = OP_IMM;
3453 ctxt->src.val = 0;
3454 ctxt->src.bytes = 1;
3455 fastop(ctxt, em_or);
Gleb Natapov7f662272012-12-10 11:42:30 +02003456
3457 return X86EMUL_CONTINUE;
3458}
3459
Takuya Yoshikawad4ddafc2011-11-22 15:18:35 +09003460static int em_call(struct x86_emulate_ctxt *ctxt)
3461{
Nadav Amit234f3ce2014-09-18 22:39:38 +03003462 int rc;
Takuya Yoshikawad4ddafc2011-11-22 15:18:35 +09003463 long rel = ctxt->src.val;
3464
3465 ctxt->src.val = (unsigned long)ctxt->_eip;
Nadav Amit234f3ce2014-09-18 22:39:38 +03003466 rc = jmp_rel(ctxt, rel);
3467 if (rc != X86EMUL_CONTINUE)
3468 return rc;
Takuya Yoshikawad4ddafc2011-11-22 15:18:35 +09003469 return em_push(ctxt);
3470}
3471
Avi Kivity0ef753b2010-08-18 14:51:45 +03003472static int em_call_far(struct x86_emulate_ctxt *ctxt)
3473{
Avi Kivity0ef753b2010-08-18 14:51:45 +03003474 u16 sel, old_cs;
3475 ulong old_eip;
3476 int rc;
Nadav Amitd1442d82014-09-18 22:39:39 +03003477 struct desc_struct old_desc, new_desc;
3478 const struct x86_emulate_ops *ops = ctxt->ops;
3479 int cpl = ctxt->ops->cpl(ctxt);
Nadav Amit82268082015-01-26 09:32:27 +02003480 enum x86emul_mode prev_mode = ctxt->mode;
Avi Kivity0ef753b2010-08-18 14:51:45 +03003481
Avi Kivity9dac77f2011-06-01 15:34:25 +03003482 old_eip = ctxt->_eip;
Nadav Amitd1442d82014-09-18 22:39:39 +03003483 ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
Avi Kivity0ef753b2010-08-18 14:51:45 +03003484
Avi Kivity9dac77f2011-06-01 15:34:25 +03003485 memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
Nadav Amit3dc4bc42014-12-25 02:52:19 +02003486 rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
3487 X86_TRANSFER_CALL_JMP, &new_desc);
Nadav Amitd1442d82014-09-18 22:39:39 +03003488 if (rc != X86EMUL_CONTINUE)
Nadav Amit80976db2014-12-25 02:52:20 +02003489 return rc;
Avi Kivity0ef753b2010-08-18 14:51:45 +03003490
Nadav Amitd50eaa12014-11-19 17:43:11 +02003491 rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
Nadav Amitd1442d82014-09-18 22:39:39 +03003492 if (rc != X86EMUL_CONTINUE)
3493 goto fail;
Avi Kivity0ef753b2010-08-18 14:51:45 +03003494
Avi Kivity9dac77f2011-06-01 15:34:25 +03003495 ctxt->src.val = old_cs;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09003496 rc = em_push(ctxt);
Avi Kivity0ef753b2010-08-18 14:51:45 +03003497 if (rc != X86EMUL_CONTINUE)
Nadav Amitd1442d82014-09-18 22:39:39 +03003498 goto fail;
Avi Kivity0ef753b2010-08-18 14:51:45 +03003499
Avi Kivity9dac77f2011-06-01 15:34:25 +03003500 ctxt->src.val = old_eip;
Nadav Amitd1442d82014-09-18 22:39:39 +03003501 rc = em_push(ctxt);
3502 /* If we failed, we tainted the memory, but the very least we should
3503 restore cs */
Nadav Amit82268082015-01-26 09:32:27 +02003504 if (rc != X86EMUL_CONTINUE) {
3505 pr_warn_once("faulting far call emulation tainted memory\n");
Nadav Amitd1442d82014-09-18 22:39:39 +03003506 goto fail;
Nadav Amit82268082015-01-26 09:32:27 +02003507 }
Nadav Amitd1442d82014-09-18 22:39:39 +03003508 return rc;
3509fail:
3510 ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
Nadav Amit82268082015-01-26 09:32:27 +02003511 ctxt->mode = prev_mode;
Nadav Amitd1442d82014-09-18 22:39:39 +03003512 return rc;
3513
Avi Kivity0ef753b2010-08-18 14:51:45 +03003514}
3515
Avi Kivity40ece7c2010-08-18 15:12:09 +03003516static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
3517{
Avi Kivity40ece7c2010-08-18 15:12:09 +03003518 int rc;
Nadav Amit234f3ce2014-09-18 22:39:38 +03003519 unsigned long eip;
Avi Kivity40ece7c2010-08-18 15:12:09 +03003520
Nadav Amit234f3ce2014-09-18 22:39:38 +03003521 rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
3522 if (rc != X86EMUL_CONTINUE)
3523 return rc;
3524 rc = assign_eip_near(ctxt, eip);
Avi Kivity40ece7c2010-08-18 15:12:09 +03003525 if (rc != X86EMUL_CONTINUE)
3526 return rc;
Avi Kivity5ad105e2012-08-19 14:34:31 +03003527 rsp_increment(ctxt, ctxt->src.val);
Avi Kivity40ece7c2010-08-18 15:12:09 +03003528 return X86EMUL_CONTINUE;
3529}
3530
Takuya Yoshikawae4f973a2011-05-29 21:59:09 +09003531static int em_xchg(struct x86_emulate_ctxt *ctxt)
3532{
Takuya Yoshikawae4f973a2011-05-29 21:59:09 +09003533 /* Write back the register source. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003534 ctxt->src.val = ctxt->dst.val;
3535 write_register_operand(&ctxt->src);
Takuya Yoshikawae4f973a2011-05-29 21:59:09 +09003536
3537 /* Write back the memory destination with implicit LOCK prefix. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003538 ctxt->dst.val = ctxt->src.orig_val;
3539 ctxt->lock_prefix = 1;
Takuya Yoshikawae4f973a2011-05-29 21:59:09 +09003540 return X86EMUL_CONTINUE;
3541}
3542
Avi Kivityf3a1b9f2010-08-18 18:25:25 +03003543static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
3544{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003545 ctxt->dst.val = ctxt->src2.val;
Avi Kivity4d758342013-01-19 19:51:55 +02003546 return fastop(ctxt, em_imul);
Avi Kivityf3a1b9f2010-08-18 18:25:25 +03003547}
3548
Avi Kivity61429142010-08-19 15:13:00 +03003549static int em_cwd(struct x86_emulate_ctxt *ctxt)
3550{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003551 ctxt->dst.type = OP_REG;
3552 ctxt->dst.bytes = ctxt->src.bytes;
Avi Kivitydd856ef2012-08-27 23:46:17 +03003553 ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
Avi Kivity9dac77f2011-06-01 15:34:25 +03003554 ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
Avi Kivity61429142010-08-19 15:13:00 +03003555
3556 return X86EMUL_CONTINUE;
3557}
3558
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02003559static int em_rdpid(struct x86_emulate_ctxt *ctxt)
3560{
3561 u64 tsc_aux = 0;
3562
3563 if (ctxt->ops->get_msr(ctxt, MSR_TSC_AUX, &tsc_aux))
3564 return emulate_gp(ctxt, 0);
3565 ctxt->dst.val = tsc_aux;
3566 return X86EMUL_CONTINUE;
3567}
3568
Avi Kivity48bb5d32010-08-18 18:54:34 +03003569static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
3570{
Avi Kivity48bb5d32010-08-18 18:54:34 +03003571 u64 tsc = 0;
3572
Avi Kivity717746e2011-04-20 13:37:53 +03003573 ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
Avi Kivitydd856ef2012-08-27 23:46:17 +03003574 *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
3575 *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
Avi Kivity48bb5d32010-08-18 18:54:34 +03003576 return X86EMUL_CONTINUE;
3577}
3578
Avi Kivity222d21a2011-11-10 14:57:30 +02003579static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
3580{
3581 u64 pmc;
3582
Avi Kivitydd856ef2012-08-27 23:46:17 +03003583 if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
Avi Kivity222d21a2011-11-10 14:57:30 +02003584 return emulate_gp(ctxt, 0);
Avi Kivitydd856ef2012-08-27 23:46:17 +03003585 *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
3586 *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
Avi Kivity222d21a2011-11-10 14:57:30 +02003587 return X86EMUL_CONTINUE;
3588}
3589
Avi Kivityb9eac5f2010-08-03 14:46:56 +03003590static int em_mov(struct x86_emulate_ctxt *ctxt)
3591{
Paolo Bonzini54cfdb32014-03-27 11:36:25 +01003592 memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
Avi Kivityb9eac5f2010-08-03 14:46:56 +03003593 return X86EMUL_CONTINUE;
3594}
3595
Borislav Petkov84cffe42013-10-29 12:54:56 +01003596#define FFL(x) bit(X86_FEATURE_##x)
3597
3598static int em_movbe(struct x86_emulate_ctxt *ctxt)
3599{
3600 u32 ebx, ecx, edx, eax = 1;
3601 u16 tmp;
3602
3603 /*
3604 * Check MOVBE is set in the guest-visible CPUID leaf.
3605 */
Yu Zhange911eb32017-08-24 20:27:52 +08003606 ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
Borislav Petkov84cffe42013-10-29 12:54:56 +01003607 if (!(ecx & FFL(MOVBE)))
3608 return emulate_ud(ctxt);
3609
3610 switch (ctxt->op_bytes) {
3611 case 2:
3612 /*
3613 * From MOVBE definition: "...When the operand size is 16 bits,
3614 * the upper word of the destination register remains unchanged
3615 * ..."
3616 *
3617 * Both casting ->valptr and ->val to u16 breaks strict aliasing
3618 * rules so we have to do the operation almost per hand.
3619 */
3620 tmp = (u16)ctxt->src.val;
3621 ctxt->dst.val &= ~0xffffUL;
3622 ctxt->dst.val |= (unsigned long)swab16(tmp);
3623 break;
3624 case 4:
3625 ctxt->dst.val = swab32((u32)ctxt->src.val);
3626 break;
3627 case 8:
3628 ctxt->dst.val = swab64(ctxt->src.val);
3629 break;
3630 default:
Paolo Bonzini592f0852014-08-20 10:05:08 +02003631 BUG();
Borislav Petkov84cffe42013-10-29 12:54:56 +01003632 }
3633 return X86EMUL_CONTINUE;
3634}
3635
Takuya Yoshikawabc00f8d2011-11-22 15:19:19 +09003636static int em_cr_write(struct x86_emulate_ctxt *ctxt)
3637{
3638 if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
3639 return emulate_gp(ctxt, 0);
3640
3641 /* Disable writeback. */
3642 ctxt->dst.type = OP_NONE;
3643 return X86EMUL_CONTINUE;
3644}
3645
3646static int em_dr_write(struct x86_emulate_ctxt *ctxt)
3647{
3648 unsigned long val;
3649
3650 if (ctxt->mode == X86EMUL_MODE_PROT64)
3651 val = ctxt->src.val & ~0ULL;
3652 else
3653 val = ctxt->src.val & ~0U;
3654
3655 /* #UD condition is already handled. */
3656 if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
3657 return emulate_gp(ctxt, 0);
3658
3659 /* Disable writeback. */
3660 ctxt->dst.type = OP_NONE;
3661 return X86EMUL_CONTINUE;
3662}
3663
Takuya Yoshikawae1e210b2011-11-22 15:20:03 +09003664static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
3665{
3666 u64 msr_data;
3667
Avi Kivitydd856ef2012-08-27 23:46:17 +03003668 msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
3669 | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
3670 if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
Takuya Yoshikawae1e210b2011-11-22 15:20:03 +09003671 return emulate_gp(ctxt, 0);
3672
3673 return X86EMUL_CONTINUE;
3674}
3675
3676static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
3677{
3678 u64 msr_data;
3679
Avi Kivitydd856ef2012-08-27 23:46:17 +03003680 if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
Takuya Yoshikawae1e210b2011-11-22 15:20:03 +09003681 return emulate_gp(ctxt, 0);
3682
Avi Kivitydd856ef2012-08-27 23:46:17 +03003683 *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
3684 *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
Takuya Yoshikawae1e210b2011-11-22 15:20:03 +09003685 return X86EMUL_CONTINUE;
3686}
3687
Paolo Bonzinidd307d02016-07-12 10:35:51 +02003688static int em_store_sreg(struct x86_emulate_ctxt *ctxt, int segment)
3689{
3690 if (segment > VCPU_SREG_GS &&
3691 (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
3692 ctxt->ops->cpl(ctxt) > 0)
3693 return emulate_gp(ctxt, 0);
3694
3695 ctxt->dst.val = get_segment_selector(ctxt, segment);
3696 if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
3697 ctxt->dst.bytes = 2;
3698 return X86EMUL_CONTINUE;
3699}
3700
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09003701static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
3702{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003703 if (ctxt->modrm_reg > VCPU_SREG_GS)
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09003704 return emulate_ud(ctxt);
3705
Paolo Bonzinidd307d02016-07-12 10:35:51 +02003706 return em_store_sreg(ctxt, ctxt->modrm_reg);
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09003707}
3708
3709static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
3710{
Avi Kivity9dac77f2011-06-01 15:34:25 +03003711 u16 sel = ctxt->src.val;
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09003712
Avi Kivity9dac77f2011-06-01 15:34:25 +03003713 if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09003714 return emulate_ud(ctxt);
3715
Avi Kivity9dac77f2011-06-01 15:34:25 +03003716 if (ctxt->modrm_reg == VCPU_SREG_SS)
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09003717 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
3718
3719 /* Disable writeback. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003720 ctxt->dst.type = OP_NONE;
3721 return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09003722}
3723
Paolo Bonzinidd307d02016-07-12 10:35:51 +02003724static int em_sldt(struct x86_emulate_ctxt *ctxt)
3725{
3726 return em_store_sreg(ctxt, VCPU_SREG_LDTR);
3727}
3728
Avi Kivitya14e5792012-06-13 12:28:33 +03003729static int em_lldt(struct x86_emulate_ctxt *ctxt)
3730{
3731 u16 sel = ctxt->src.val;
3732
3733 /* Disable writeback. */
3734 ctxt->dst.type = OP_NONE;
3735 return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
3736}
3737
Paolo Bonzinidd307d02016-07-12 10:35:51 +02003738static int em_str(struct x86_emulate_ctxt *ctxt)
3739{
3740 return em_store_sreg(ctxt, VCPU_SREG_TR);
3741}
3742
Avi Kivity80890002012-06-13 16:33:29 +03003743static int em_ltr(struct x86_emulate_ctxt *ctxt)
3744{
3745 u16 sel = ctxt->src.val;
3746
3747 /* Disable writeback. */
3748 ctxt->dst.type = OP_NONE;
3749 return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
3750}
3751
Avi Kivity38503912011-03-31 18:48:09 +02003752static int em_invlpg(struct x86_emulate_ctxt *ctxt)
3753{
Avi Kivity9fa088f2011-03-31 18:54:30 +02003754 int rc;
3755 ulong linear;
3756
Avi Kivity9dac77f2011-06-01 15:34:25 +03003757 rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +02003758 if (rc == X86EMUL_CONTINUE)
Avi Kivity3cb16fe2011-04-20 15:38:44 +03003759 ctxt->ops->invlpg(ctxt, linear);
Avi Kivity38503912011-03-31 18:48:09 +02003760 /* Disable writeback. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003761 ctxt->dst.type = OP_NONE;
Avi Kivity38503912011-03-31 18:48:09 +02003762 return X86EMUL_CONTINUE;
3763}
3764
Avi Kivity2d04a052011-04-20 15:32:49 +03003765static int em_clts(struct x86_emulate_ctxt *ctxt)
3766{
3767 ulong cr0;
3768
3769 cr0 = ctxt->ops->get_cr(ctxt, 0);
3770 cr0 &= ~X86_CR0_TS;
3771 ctxt->ops->set_cr(ctxt, 0, cr0);
3772 return X86EMUL_CONTINUE;
3773}
3774
Jan Kiszkab34a8052015-03-09 20:27:43 +01003775static int em_hypercall(struct x86_emulate_ctxt *ctxt)
Avi Kivity26d05cc2011-04-21 12:07:59 +03003776{
Nadav Amit0f54a322014-08-29 11:26:55 +03003777 int rc = ctxt->ops->fix_hypercall(ctxt);
Avi Kivity26d05cc2011-04-21 12:07:59 +03003778
Avi Kivity26d05cc2011-04-21 12:07:59 +03003779 if (rc != X86EMUL_CONTINUE)
3780 return rc;
3781
3782 /* Let the processor re-execute the fixed hypercall */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003783 ctxt->_eip = ctxt->eip;
Avi Kivity26d05cc2011-04-21 12:07:59 +03003784 /* Disable writeback. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003785 ctxt->dst.type = OP_NONE;
Avi Kivity26d05cc2011-04-21 12:07:59 +03003786 return X86EMUL_CONTINUE;
3787}
3788
Avi Kivity96051572012-06-10 17:21:18 +03003789static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
3790 void (*get)(struct x86_emulate_ctxt *ctxt,
3791 struct desc_ptr *ptr))
3792{
3793 struct desc_ptr desc_ptr;
3794
Paolo Bonziniae3e61e2016-07-12 10:36:41 +02003795 if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
3796 ctxt->ops->cpl(ctxt) > 0)
3797 return emulate_gp(ctxt, 0);
3798
Avi Kivity96051572012-06-10 17:21:18 +03003799 if (ctxt->mode == X86EMUL_MODE_PROT64)
3800 ctxt->op_bytes = 8;
3801 get(ctxt, &desc_ptr);
3802 if (ctxt->op_bytes == 2) {
3803 ctxt->op_bytes = 4;
3804 desc_ptr.address &= 0x00ffffff;
3805 }
3806 /* Disable writeback. */
3807 ctxt->dst.type = OP_NONE;
Steve Rutherford129a72a2017-01-11 18:28:29 -08003808 return segmented_write_std(ctxt, ctxt->dst.addr.mem,
3809 &desc_ptr, 2 + ctxt->op_bytes);
Avi Kivity96051572012-06-10 17:21:18 +03003810}
3811
3812static int em_sgdt(struct x86_emulate_ctxt *ctxt)
3813{
3814 return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
3815}
3816
3817static int em_sidt(struct x86_emulate_ctxt *ctxt)
3818{
3819 return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
3820}
3821
Nadav Amit5b7f6a1e2014-11-02 11:54:55 +02003822static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
Avi Kivity26d05cc2011-04-21 12:07:59 +03003823{
Avi Kivity26d05cc2011-04-21 12:07:59 +03003824 struct desc_ptr desc_ptr;
3825 int rc;
3826
Avi Kivity510425f2012-06-07 17:04:36 +03003827 if (ctxt->mode == X86EMUL_MODE_PROT64)
3828 ctxt->op_bytes = 8;
Avi Kivity9dac77f2011-06-01 15:34:25 +03003829 rc = read_descriptor(ctxt, ctxt->src.addr.mem,
Avi Kivity26d05cc2011-04-21 12:07:59 +03003830 &desc_ptr.size, &desc_ptr.address,
Avi Kivity9dac77f2011-06-01 15:34:25 +03003831 ctxt->op_bytes);
Avi Kivity26d05cc2011-04-21 12:07:59 +03003832 if (rc != X86EMUL_CONTINUE)
3833 return rc;
Nadav Amit9a9abf62014-11-02 11:54:56 +02003834 if (ctxt->mode == X86EMUL_MODE_PROT64 &&
Yu Zhangfd8cb432017-08-24 20:27:56 +08003835 emul_is_noncanonical_address(desc_ptr.address, ctxt))
Nadav Amit9a9abf62014-11-02 11:54:56 +02003836 return emulate_gp(ctxt, 0);
Nadav Amit5b7f6a1e2014-11-02 11:54:55 +02003837 if (lgdt)
3838 ctxt->ops->set_gdt(ctxt, &desc_ptr);
3839 else
3840 ctxt->ops->set_idt(ctxt, &desc_ptr);
Avi Kivity26d05cc2011-04-21 12:07:59 +03003841 /* Disable writeback. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03003842 ctxt->dst.type = OP_NONE;
Avi Kivity26d05cc2011-04-21 12:07:59 +03003843 return X86EMUL_CONTINUE;
3844}
3845
Nadav Amit5b7f6a1e2014-11-02 11:54:55 +02003846static int em_lgdt(struct x86_emulate_ctxt *ctxt)
3847{
3848 return em_lgdt_lidt(ctxt, true);
3849}
3850
Avi Kivity26d05cc2011-04-21 12:07:59 +03003851static int em_lidt(struct x86_emulate_ctxt *ctxt)
3852{
Nadav Amit5b7f6a1e2014-11-02 11:54:55 +02003853 return em_lgdt_lidt(ctxt, false);
Avi Kivity26d05cc2011-04-21 12:07:59 +03003854}
3855
3856static int em_smsw(struct x86_emulate_ctxt *ctxt)
3857{
Paolo Bonziniae3e61e2016-07-12 10:36:41 +02003858 if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
3859 ctxt->ops->cpl(ctxt) > 0)
3860 return emulate_gp(ctxt, 0);
3861
Nadav Amit32e94d02014-06-02 18:34:11 +03003862 if (ctxt->dst.type == OP_MEM)
3863 ctxt->dst.bytes = 2;
Avi Kivity9dac77f2011-06-01 15:34:25 +03003864 ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
Avi Kivity26d05cc2011-04-21 12:07:59 +03003865 return X86EMUL_CONTINUE;
3866}
3867
3868static int em_lmsw(struct x86_emulate_ctxt *ctxt)
3869{
Avi Kivity26d05cc2011-04-21 12:07:59 +03003870 ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
Avi Kivity9dac77f2011-06-01 15:34:25 +03003871 | (ctxt->src.val & 0x0f));
3872 ctxt->dst.type = OP_NONE;
Avi Kivity26d05cc2011-04-21 12:07:59 +03003873 return X86EMUL_CONTINUE;
3874}
3875
Takuya Yoshikawad06e03a2011-05-29 22:04:08 +09003876static int em_loop(struct x86_emulate_ctxt *ctxt)
3877{
Nadav Amit234f3ce2014-09-18 22:39:38 +03003878 int rc = X86EMUL_CONTINUE;
3879
Paolo Bonzini01485a22014-11-19 18:25:08 +01003880 register_address_increment(ctxt, VCPU_REGS_RCX, -1);
Avi Kivitydd856ef2012-08-27 23:46:17 +03003881 if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
Avi Kivity9dac77f2011-06-01 15:34:25 +03003882 (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
Nadav Amit234f3ce2014-09-18 22:39:38 +03003883 rc = jmp_rel(ctxt, ctxt->src.val);
Takuya Yoshikawad06e03a2011-05-29 22:04:08 +09003884
Nadav Amit234f3ce2014-09-18 22:39:38 +03003885 return rc;
Takuya Yoshikawad06e03a2011-05-29 22:04:08 +09003886}
3887
3888static int em_jcxz(struct x86_emulate_ctxt *ctxt)
3889{
Nadav Amit234f3ce2014-09-18 22:39:38 +03003890 int rc = X86EMUL_CONTINUE;
Takuya Yoshikawad06e03a2011-05-29 22:04:08 +09003891
Nadav Amit234f3ce2014-09-18 22:39:38 +03003892 if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3893 rc = jmp_rel(ctxt, ctxt->src.val);
3894
3895 return rc;
Takuya Yoshikawad06e03a2011-05-29 22:04:08 +09003896}
3897
Takuya Yoshikawad7841a42011-11-22 15:16:54 +09003898static int em_in(struct x86_emulate_ctxt *ctxt)
3899{
3900 if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
3901 &ctxt->dst.val))
3902 return X86EMUL_IO_NEEDED;
3903
3904 return X86EMUL_CONTINUE;
3905}
3906
3907static int em_out(struct x86_emulate_ctxt *ctxt)
3908{
3909 ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
3910 &ctxt->src.val, 1);
3911 /* Disable writeback. */
3912 ctxt->dst.type = OP_NONE;
3913 return X86EMUL_CONTINUE;
3914}
3915
Takuya Yoshikawaf411e6c2011-05-29 22:05:15 +09003916static int em_cli(struct x86_emulate_ctxt *ctxt)
3917{
3918 if (emulator_bad_iopl(ctxt))
3919 return emulate_gp(ctxt, 0);
3920
3921 ctxt->eflags &= ~X86_EFLAGS_IF;
3922 return X86EMUL_CONTINUE;
3923}
3924
3925static int em_sti(struct x86_emulate_ctxt *ctxt)
3926{
3927 if (emulator_bad_iopl(ctxt))
3928 return emulate_gp(ctxt, 0);
3929
3930 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
3931 ctxt->eflags |= X86_EFLAGS_IF;
3932 return X86EMUL_CONTINUE;
3933}
3934
Avi Kivity6d6eede2012-06-07 14:11:36 +03003935static int em_cpuid(struct x86_emulate_ctxt *ctxt)
3936{
3937 u32 eax, ebx, ecx, edx;
Kyle Hueydb2336a2017-03-20 01:16:28 -07003938 u64 msr = 0;
3939
3940 ctxt->ops->get_msr(ctxt, MSR_MISC_FEATURES_ENABLES, &msr);
3941 if (msr & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
3942 ctxt->ops->cpl(ctxt)) {
3943 return emulate_gp(ctxt, 0);
3944 }
Avi Kivity6d6eede2012-06-07 14:11:36 +03003945
Avi Kivitydd856ef2012-08-27 23:46:17 +03003946 eax = reg_read(ctxt, VCPU_REGS_RAX);
3947 ecx = reg_read(ctxt, VCPU_REGS_RCX);
Yu Zhange911eb32017-08-24 20:27:52 +08003948 ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, true);
Avi Kivitydd856ef2012-08-27 23:46:17 +03003949 *reg_write(ctxt, VCPU_REGS_RAX) = eax;
3950 *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
3951 *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
3952 *reg_write(ctxt, VCPU_REGS_RDX) = edx;
Avi Kivity6d6eede2012-06-07 14:11:36 +03003953 return X86EMUL_CONTINUE;
3954}
3955
Paolo Bonzini98f73632013-10-31 11:19:42 +01003956static int em_sahf(struct x86_emulate_ctxt *ctxt)
3957{
3958 u32 flags;
3959
Nadav Amit0efb0442015-03-29 16:33:03 +03003960 flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
3961 X86_EFLAGS_SF;
Paolo Bonzini98f73632013-10-31 11:19:42 +01003962 flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
3963
3964 ctxt->eflags &= ~0xffUL;
3965 ctxt->eflags |= flags | X86_EFLAGS_FIXED;
3966 return X86EMUL_CONTINUE;
3967}
3968
Avi Kivity2dd7caa2012-06-11 13:09:07 +03003969static int em_lahf(struct x86_emulate_ctxt *ctxt)
3970{
Avi Kivitydd856ef2012-08-27 23:46:17 +03003971 *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
3972 *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
Avi Kivity2dd7caa2012-06-11 13:09:07 +03003973 return X86EMUL_CONTINUE;
3974}
3975
Avi Kivity92998362012-06-13 12:25:06 +03003976static int em_bswap(struct x86_emulate_ctxt *ctxt)
3977{
3978 switch (ctxt->op_bytes) {
3979#ifdef CONFIG_X86_64
3980 case 8:
3981 asm("bswap %0" : "+r"(ctxt->dst.val));
3982 break;
3983#endif
3984 default:
3985 asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
3986 break;
3987 }
3988 return X86EMUL_CONTINUE;
3989}
3990
Nadav Amit13e457e2014-10-13 13:04:13 +03003991static int em_clflush(struct x86_emulate_ctxt *ctxt)
3992{
3993 /* emulating clflush regardless of cpuid */
3994 return X86EMUL_CONTINUE;
3995}
3996
Nadav Amit2276b512015-01-26 09:32:24 +02003997static int em_movsxd(struct x86_emulate_ctxt *ctxt)
3998{
3999 ctxt->dst.val = (s32) ctxt->src.val;
4000 return X86EMUL_CONTINUE;
4001}
4002
Radim Krčmář283c95d2016-11-09 19:07:06 +01004003static int check_fxsr(struct x86_emulate_ctxt *ctxt)
4004{
4005 u32 eax = 1, ebx, ecx = 0, edx;
4006
Yu Zhange911eb32017-08-24 20:27:52 +08004007 ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
Radim Krčmář283c95d2016-11-09 19:07:06 +01004008 if (!(edx & FFL(FXSR)))
4009 return emulate_ud(ctxt);
4010
4011 if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
4012 return emulate_nm(ctxt);
4013
4014 /*
4015 * Don't emulate a case that should never be hit, instead of working
4016 * around a lack of fxsave64/fxrstor64 on old compilers.
4017 */
4018 if (ctxt->mode >= X86EMUL_MODE_PROT64)
4019 return X86EMUL_UNHANDLEABLE;
4020
4021 return X86EMUL_CONTINUE;
4022}
4023
4024/*
Nick Desaulniers9d643f62017-05-30 20:08:38 -07004025 * Hardware doesn't save and restore XMM 0-7 without CR4.OSFXSR, but does save
4026 * and restore MXCSR.
4027 */
4028static size_t __fxstate_size(int nregs)
4029{
4030 return offsetof(struct fxregs_state, xmm_space[0]) + nregs * 16;
4031}
4032
4033static inline size_t fxstate_size(struct x86_emulate_ctxt *ctxt)
4034{
4035 bool cr4_osfxsr;
4036 if (ctxt->mode == X86EMUL_MODE_PROT64)
4037 return __fxstate_size(16);
4038
4039 cr4_osfxsr = ctxt->ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR;
4040 return __fxstate_size(cr4_osfxsr ? 8 : 0);
4041}
4042
4043/*
Radim Krčmář283c95d2016-11-09 19:07:06 +01004044 * FXSAVE and FXRSTOR have 4 different formats depending on execution mode,
4045 * 1) 16 bit mode
4046 * 2) 32 bit mode
4047 * - like (1), but FIP and FDP (foo) are only 16 bit. At least Intel CPUs
4048 * preserve whole 32 bit values, though, so (1) and (2) are the same wrt.
4049 * save and restore
4050 * 3) 64-bit mode with REX.W prefix
4051 * - like (2), but XMM 8-15 are being saved and restored
4052 * 4) 64-bit mode without REX.W prefix
4053 * - like (3), but FIP and FDP are 64 bit
4054 *
4055 * Emulation uses (3) for (1) and (2) and preserves XMM 8-15 to reach the
4056 * desired result. (4) is not emulated.
4057 *
4058 * Note: Guest and host CPUID.(EAX=07H,ECX=0H):EBX[bit 13] (deprecate FPU CS
4059 * and FPU DS) should match.
4060 */
4061static int em_fxsave(struct x86_emulate_ctxt *ctxt)
4062{
4063 struct fxregs_state fx_state;
Radim Krčmář283c95d2016-11-09 19:07:06 +01004064 int rc;
4065
4066 rc = check_fxsr(ctxt);
4067 if (rc != X86EMUL_CONTINUE)
4068 return rc;
4069
Radim Krčmář283c95d2016-11-09 19:07:06 +01004070 rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_state));
4071
Radim Krčmář283c95d2016-11-09 19:07:06 +01004072 if (rc != X86EMUL_CONTINUE)
4073 return rc;
4074
Nick Desaulniers9d643f62017-05-30 20:08:38 -07004075 return segmented_write_std(ctxt, ctxt->memop.addr.mem, &fx_state,
4076 fxstate_size(ctxt));
Radim Krčmář283c95d2016-11-09 19:07:06 +01004077}
4078
David Hildenbrand4d772cb2017-11-07 18:04:05 +01004079/*
4080 * FXRSTOR might restore XMM registers not provided by the guest. Fill
4081 * in the host registers (via FXSAVE) instead, so they won't be modified.
4082 * (preemption has to stay disabled until FXRSTOR).
4083 *
4084 * Use noinline to keep the stack for other functions called by callers small.
4085 */
4086static noinline int fxregs_fixup(struct fxregs_state *fx_state,
4087 const size_t used_size)
4088{
4089 struct fxregs_state fx_tmp;
4090 int rc;
4091
4092 rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_tmp));
4093 memcpy((void *)fx_state + used_size, (void *)&fx_tmp + used_size,
4094 __fxstate_size(16) - used_size);
4095
4096 return rc;
4097}
4098
Radim Krčmář283c95d2016-11-09 19:07:06 +01004099static int em_fxrstor(struct x86_emulate_ctxt *ctxt)
4100{
4101 struct fxregs_state fx_state;
4102 int rc;
Nick Desaulniers9d643f62017-05-30 20:08:38 -07004103 size_t size;
Radim Krčmář283c95d2016-11-09 19:07:06 +01004104
4105 rc = check_fxsr(ctxt);
4106 if (rc != X86EMUL_CONTINUE)
4107 return rc;
4108
David Hildenbrand4d772cb2017-11-07 18:04:05 +01004109 size = fxstate_size(ctxt);
4110 rc = segmented_read_std(ctxt, ctxt->memop.addr.mem, &fx_state, size);
4111 if (rc != X86EMUL_CONTINUE)
4112 return rc;
4113
Nick Desaulniers9d643f62017-05-30 20:08:38 -07004114 if (size < __fxstate_size(16)) {
David Hildenbrand4d772cb2017-11-07 18:04:05 +01004115 rc = fxregs_fixup(&fx_state, size);
Nick Desaulniers9d643f62017-05-30 20:08:38 -07004116 if (rc != X86EMUL_CONTINUE)
4117 goto out;
4118 }
4119
Nick Desaulniers9d643f62017-05-30 20:08:38 -07004120 if (fx_state.mxcsr >> 16) {
4121 rc = emulate_gp(ctxt, 0);
4122 goto out;
4123 }
Radim Krčmář283c95d2016-11-09 19:07:06 +01004124
4125 if (rc == X86EMUL_CONTINUE)
4126 rc = asm_safe("fxrstor %[fx]", : [fx] "m"(fx_state));
4127
Nick Desaulniers9d643f62017-05-30 20:08:38 -07004128out:
Radim Krčmář283c95d2016-11-09 19:07:06 +01004129 return rc;
4130}
4131
Joerg Roedelcfec82c2011-04-04 12:39:28 +02004132static bool valid_cr(int nr)
4133{
4134 switch (nr) {
4135 case 0:
4136 case 2 ... 4:
4137 case 8:
4138 return true;
4139 default:
4140 return false;
4141 }
4142}
4143
4144static int check_cr_read(struct x86_emulate_ctxt *ctxt)
4145{
Avi Kivity9dac77f2011-06-01 15:34:25 +03004146 if (!valid_cr(ctxt->modrm_reg))
Joerg Roedelcfec82c2011-04-04 12:39:28 +02004147 return emulate_ud(ctxt);
4148
4149 return X86EMUL_CONTINUE;
4150}
4151
4152static int check_cr_write(struct x86_emulate_ctxt *ctxt)
4153{
Avi Kivity9dac77f2011-06-01 15:34:25 +03004154 u64 new_val = ctxt->src.val64;
4155 int cr = ctxt->modrm_reg;
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03004156 u64 efer = 0;
Joerg Roedelcfec82c2011-04-04 12:39:28 +02004157
4158 static u64 cr_reserved_bits[] = {
4159 0xffffffff00000000ULL,
4160 0, 0, 0, /* CR3 checked later */
4161 CR4_RESERVED_BITS,
4162 0, 0, 0,
4163 CR8_RESERVED_BITS,
4164 };
4165
4166 if (!valid_cr(cr))
4167 return emulate_ud(ctxt);
4168
4169 if (new_val & cr_reserved_bits[cr])
4170 return emulate_gp(ctxt, 0);
4171
4172 switch (cr) {
4173 case 0: {
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03004174 u64 cr4;
Joerg Roedelcfec82c2011-04-04 12:39:28 +02004175 if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
4176 ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
4177 return emulate_gp(ctxt, 0);
4178
Avi Kivity717746e2011-04-20 13:37:53 +03004179 cr4 = ctxt->ops->get_cr(ctxt, 4);
4180 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
Joerg Roedelcfec82c2011-04-04 12:39:28 +02004181
4182 if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
4183 !(cr4 & X86_CR4_PAE))
4184 return emulate_gp(ctxt, 0);
4185
4186 break;
4187 }
4188 case 3: {
4189 u64 rsvd = 0;
4190
Avi Kivityc2ad2bb2011-04-20 15:21:35 +03004191 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
Yu Zhangd1cd3ce2017-08-24 20:27:53 +08004192 if (efer & EFER_LMA) {
4193 u64 maxphyaddr;
Yu Zhangd6500142017-09-18 18:45:01 +08004194 u32 eax, ebx, ecx, edx;
Yu Zhangd1cd3ce2017-08-24 20:27:53 +08004195
Yu Zhangd6500142017-09-18 18:45:01 +08004196 eax = 0x80000008;
4197 ecx = 0;
4198 if (ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx,
4199 &edx, false))
Yu Zhangd1cd3ce2017-08-24 20:27:53 +08004200 maxphyaddr = eax & 0xff;
4201 else
4202 maxphyaddr = 36;
Wanpeng Lia780a3e2018-05-13 02:24:47 -07004203 rsvd = rsvd_bits(maxphyaddr, 63);
4204 if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PCIDE)
Junaid Shahid208320b2018-06-27 14:59:21 -07004205 rsvd &= ~X86_CR3_PCID_NOFLUSH;
Yu Zhangd1cd3ce2017-08-24 20:27:53 +08004206 }
Joerg Roedelcfec82c2011-04-04 12:39:28 +02004207
4208 if (new_val & rsvd)
4209 return emulate_gp(ctxt, 0);
4210
4211 break;
4212 }
4213 case 4: {
Avi Kivity717746e2011-04-20 13:37:53 +03004214 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
Joerg Roedelcfec82c2011-04-04 12:39:28 +02004215
4216 if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
4217 return emulate_gp(ctxt, 0);
4218
4219 break;
4220 }
4221 }
4222
4223 return X86EMUL_CONTINUE;
4224}
4225
Joerg Roedel3b88e412011-04-04 12:39:29 +02004226static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
4227{
4228 unsigned long dr7;
4229
Avi Kivity717746e2011-04-20 13:37:53 +03004230 ctxt->ops->get_dr(ctxt, 7, &dr7);
Joerg Roedel3b88e412011-04-04 12:39:29 +02004231
4232 /* Check if DR7.Global_Enable is set */
4233 return dr7 & (1 << 13);
4234}
4235
4236static int check_dr_read(struct x86_emulate_ctxt *ctxt)
4237{
Avi Kivity9dac77f2011-06-01 15:34:25 +03004238 int dr = ctxt->modrm_reg;
Joerg Roedel3b88e412011-04-04 12:39:29 +02004239 u64 cr4;
4240
4241 if (dr > 7)
4242 return emulate_ud(ctxt);
4243
Avi Kivity717746e2011-04-20 13:37:53 +03004244 cr4 = ctxt->ops->get_cr(ctxt, 4);
Joerg Roedel3b88e412011-04-04 12:39:29 +02004245 if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
4246 return emulate_ud(ctxt);
4247
Nadav Amit6d2a0522014-11-02 11:54:43 +02004248 if (check_dr7_gd(ctxt)) {
4249 ulong dr6;
4250
4251 ctxt->ops->get_dr(ctxt, 6, &dr6);
4252 dr6 &= ~15;
4253 dr6 |= DR6_BD | DR6_RTM;
4254 ctxt->ops->set_dr(ctxt, 6, dr6);
Joerg Roedel3b88e412011-04-04 12:39:29 +02004255 return emulate_db(ctxt);
Nadav Amit6d2a0522014-11-02 11:54:43 +02004256 }
Joerg Roedel3b88e412011-04-04 12:39:29 +02004257
4258 return X86EMUL_CONTINUE;
4259}
4260
4261static int check_dr_write(struct x86_emulate_ctxt *ctxt)
4262{
Avi Kivity9dac77f2011-06-01 15:34:25 +03004263 u64 new_val = ctxt->src.val64;
4264 int dr = ctxt->modrm_reg;
Joerg Roedel3b88e412011-04-04 12:39:29 +02004265
4266 if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
4267 return emulate_gp(ctxt, 0);
4268
4269 return check_dr_read(ctxt);
4270}
4271
Joerg Roedel01de8b02011-04-04 12:39:31 +02004272static int check_svme(struct x86_emulate_ctxt *ctxt)
4273{
Radim Krčmář92ceb762017-05-18 19:37:32 +02004274 u64 efer = 0;
Joerg Roedel01de8b02011-04-04 12:39:31 +02004275
Avi Kivity717746e2011-04-20 13:37:53 +03004276 ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
Joerg Roedel01de8b02011-04-04 12:39:31 +02004277
4278 if (!(efer & EFER_SVME))
4279 return emulate_ud(ctxt);
4280
4281 return X86EMUL_CONTINUE;
4282}
4283
4284static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
4285{
Avi Kivitydd856ef2012-08-27 23:46:17 +03004286 u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
Joerg Roedel01de8b02011-04-04 12:39:31 +02004287
4288 /* Valid physical address? */
Randy Dunlapd4224442011-04-21 09:09:22 -07004289 if (rax & 0xffff000000000000ULL)
Joerg Roedel01de8b02011-04-04 12:39:31 +02004290 return emulate_gp(ctxt, 0);
4291
4292 return check_svme(ctxt);
4293}
4294
Joerg Roedeld7eb8202011-04-04 12:39:32 +02004295static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
4296{
Avi Kivity717746e2011-04-20 13:37:53 +03004297 u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
Joerg Roedeld7eb8202011-04-04 12:39:32 +02004298
Avi Kivity717746e2011-04-20 13:37:53 +03004299 if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
Joerg Roedeld7eb8202011-04-04 12:39:32 +02004300 return emulate_ud(ctxt);
4301
4302 return X86EMUL_CONTINUE;
4303}
4304
Joerg Roedel80612522011-04-04 12:39:33 +02004305static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
4306{
Avi Kivity717746e2011-04-20 13:37:53 +03004307 u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
Avi Kivitydd856ef2012-08-27 23:46:17 +03004308 u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
Joerg Roedel80612522011-04-04 12:39:33 +02004309
Arbel Moshe2d7921c2018-03-12 13:12:53 +02004310 /*
4311 * VMware allows access to these Pseduo-PMCs even when read via RDPMC
4312 * in Ring3 when CR4.PCE=0.
4313 */
4314 if (enable_vmware_backdoor && is_vmware_backdoor_pmc(rcx))
4315 return X86EMUL_CONTINUE;
4316
Avi Kivity717746e2011-04-20 13:37:53 +03004317 if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
Nadav Amit67f4d422014-06-02 18:34:09 +03004318 ctxt->ops->check_pmc(ctxt, rcx))
Joerg Roedel80612522011-04-04 12:39:33 +02004319 return emulate_gp(ctxt, 0);
4320
4321 return X86EMUL_CONTINUE;
4322}
4323
Joerg Roedelf6511932011-04-04 12:39:35 +02004324static int check_perm_in(struct x86_emulate_ctxt *ctxt)
4325{
Avi Kivity9dac77f2011-06-01 15:34:25 +03004326 ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
4327 if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
Joerg Roedelf6511932011-04-04 12:39:35 +02004328 return emulate_gp(ctxt, 0);
4329
4330 return X86EMUL_CONTINUE;
4331}
4332
4333static int check_perm_out(struct x86_emulate_ctxt *ctxt)
4334{
Avi Kivity9dac77f2011-06-01 15:34:25 +03004335 ctxt->src.bytes = min(ctxt->src.bytes, 4u);
4336 if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
Joerg Roedelf6511932011-04-04 12:39:35 +02004337 return emulate_gp(ctxt, 0);
4338
4339 return X86EMUL_CONTINUE;
4340}
4341
Avi Kivity73fba5f2010-07-29 15:11:53 +03004342#define D(_y) { .flags = (_y) }
Paolo Bonzinid40a6892014-03-27 11:58:02 +01004343#define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
4344#define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
4345 .intercept = x86_intercept_##_i, .check_perm = (_p) }
Gleb Natapov0b789ee2013-04-11 11:59:55 +03004346#define N D(NotImpl)
Joerg Roedel01de8b02011-04-04 12:39:31 +02004347#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09004348#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
4349#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
Nadav Amit39f062f2014-11-26 15:47:18 +02004350#define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
Nadav Amit2276b512015-01-26 09:32:24 +02004351#define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
Gleb Natapov045a2822012-12-20 16:57:43 +02004352#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
Avi Kivity73fba5f2010-07-29 15:11:53 +03004353#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
Avi Kivitye28bbd42013-01-04 16:18:48 +02004354#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
Avi Kivityc4f035c2011-04-04 12:39:22 +02004355#define II(_f, _e, _i) \
Paolo Bonzinid40a6892014-03-27 11:58:02 +01004356 { .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
Joerg Roedeld09beab2011-04-04 12:39:25 +02004357#define IIP(_f, _e, _i, _p) \
Paolo Bonzinid40a6892014-03-27 11:58:02 +01004358 { .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
4359 .intercept = x86_intercept_##_i, .check_perm = (_p) }
Avi Kivityaa97bb42010-01-20 18:09:23 +02004360#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
Avi Kivity73fba5f2010-07-29 15:11:53 +03004361
Avi Kivity8d8f4e92010-08-26 11:56:06 +03004362#define D2bv(_f) D((_f) | ByteOp), D(_f)
Joerg Roedelf6511932011-04-04 12:39:35 +02004363#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
Avi Kivity8d8f4e92010-08-26 11:56:06 +03004364#define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
Avi Kivityf7857f32013-01-04 16:18:53 +02004365#define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
Takuya Yoshikawad7841a42011-11-22 15:16:54 +09004366#define I2bvIP(_f, _e, _i, _p) \
4367 IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
Avi Kivity8d8f4e92010-08-26 11:56:06 +03004368
Avi Kivityfb864fb2013-01-04 16:18:54 +02004369#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
4370 F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
4371 F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
Avi Kivity6230f7f2010-08-26 18:34:55 +03004372
Nadav Amit0f54a322014-08-29 11:26:55 +03004373static const struct opcode group7_rm0[] = {
4374 N,
Jan Kiszkab34a8052015-03-09 20:27:43 +01004375 I(SrcNone | Priv | EmulateOnUD, em_hypercall),
Nadav Amit0f54a322014-08-29 11:26:55 +03004376 N, N, N, N, N, N,
4377};
4378
Mathias Krausefd0a0d82012-08-30 01:30:15 +02004379static const struct opcode group7_rm1[] = {
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09004380 DI(SrcNone | Priv, monitor),
4381 DI(SrcNone | Priv, mwait),
Joerg Roedeld7eb8202011-04-04 12:39:32 +02004382 N, N, N, N, N, N,
4383};
4384
Mathias Krausefd0a0d82012-08-30 01:30:15 +02004385static const struct opcode group7_rm3[] = {
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09004386 DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
Jan Kiszkab34a8052015-03-09 20:27:43 +01004387 II(SrcNone | Prot | EmulateOnUD, em_hypercall, vmmcall),
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09004388 DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
4389 DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
4390 DIP(SrcNone | Prot | Priv, stgi, check_svme),
4391 DIP(SrcNone | Prot | Priv, clgi, check_svme),
4392 DIP(SrcNone | Prot | Priv, skinit, check_svme),
4393 DIP(SrcNone | Prot | Priv, invlpga, check_svme),
Joerg Roedel01de8b02011-04-04 12:39:31 +02004394};
Avi Kivity6230f7f2010-08-26 18:34:55 +03004395
Mathias Krausefd0a0d82012-08-30 01:30:15 +02004396static const struct opcode group7_rm7[] = {
Joerg Roedeld7eb8202011-04-04 12:39:32 +02004397 N,
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09004398 DIP(SrcNone, rdtscp, check_rdtsc),
Joerg Roedeld7eb8202011-04-04 12:39:32 +02004399 N, N, N, N, N, N,
4400};
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09004401
Mathias Krausefd0a0d82012-08-30 01:30:15 +02004402static const struct opcode group1[] = {
Avi Kivityfb864fb2013-01-04 16:18:54 +02004403 F(Lock, em_add),
4404 F(Lock | PageTable, em_or),
4405 F(Lock, em_adc),
4406 F(Lock, em_sbb),
4407 F(Lock | PageTable, em_and),
4408 F(Lock, em_sub),
4409 F(Lock, em_xor),
4410 F(NoWrite, em_cmp),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004411};
4412
Mathias Krausefd0a0d82012-08-30 01:30:15 +02004413static const struct opcode group1A[] = {
Tom Lendacky0f89b202016-12-14 14:59:23 -05004414 I(DstMem | SrcNone | Mov | Stack | IncSP | TwoMemOp, em_pop), N, N, N, N, N, N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03004415};
4416
Avi Kivity007a3b52013-01-19 19:51:51 +02004417static const struct opcode group2[] = {
4418 F(DstMem | ModRM, em_rol),
4419 F(DstMem | ModRM, em_ror),
4420 F(DstMem | ModRM, em_rcl),
4421 F(DstMem | ModRM, em_rcr),
4422 F(DstMem | ModRM, em_shl),
4423 F(DstMem | ModRM, em_shr),
4424 F(DstMem | ModRM, em_shl),
4425 F(DstMem | ModRM, em_sar),
4426};
4427
Mathias Krausefd0a0d82012-08-30 01:30:15 +02004428static const struct opcode group3[] = {
Avi Kivityfb864fb2013-01-04 16:18:54 +02004429 F(DstMem | SrcImm | NoWrite, em_test),
4430 F(DstMem | SrcImm | NoWrite, em_test),
Avi Kivity45a14672013-01-04 16:18:52 +02004431 F(DstMem | SrcNone | Lock, em_not),
4432 F(DstMem | SrcNone | Lock, em_neg),
Avi Kivityb9fa4092013-02-09 11:31:48 +02004433 F(DstXacc | Src2Mem, em_mul_ex),
4434 F(DstXacc | Src2Mem, em_imul_ex),
Avi Kivityb8c0b6a2013-02-09 11:31:49 +02004435 F(DstXacc | Src2Mem, em_div_ex),
4436 F(DstXacc | Src2Mem, em_idiv_ex),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004437};
4438
Mathias Krausefd0a0d82012-08-30 01:30:15 +02004439static const struct opcode group4[] = {
Avi Kivity95413dc2013-01-19 19:51:53 +02004440 F(ByteOp | DstMem | SrcNone | Lock, em_inc),
4441 F(ByteOp | DstMem | SrcNone | Lock, em_dec),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004442 N, N, N, N, N, N,
4443};
4444
Mathias Krausefd0a0d82012-08-30 01:30:15 +02004445static const struct opcode group5[] = {
Avi Kivity95413dc2013-01-19 19:51:53 +02004446 F(DstMem | SrcNone | Lock, em_inc),
4447 F(DstMem | SrcNone | Lock, em_dec),
Nadav Amit58b70752014-10-24 11:35:09 +03004448 I(SrcMem | NearBranch, em_call_near_abs),
Nadav Amitacac6f892015-05-03 20:22:57 +03004449 I(SrcMemFAddr | ImplicitOps, em_call_far),
Nadav Amit58b70752014-10-24 11:35:09 +03004450 I(SrcMem | NearBranch, em_jmp_abs),
Nadav Amitf7784042014-09-18 22:39:41 +03004451 I(SrcMemFAddr | ImplicitOps, em_jmp_far),
Tom Lendacky0f89b202016-12-14 14:59:23 -05004452 I(SrcMem | Stack | TwoMemOp, em_push), D(Undefined),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004453};
4454
Mathias Krausefd0a0d82012-08-30 01:30:15 +02004455static const struct opcode group6[] = {
Paolo Bonzinidd307d02016-07-12 10:35:51 +02004456 II(Prot | DstMem, em_sldt, sldt),
4457 II(Prot | DstMem, em_str, str),
Avi Kivitya14e5792012-06-13 12:28:33 +03004458 II(Prot | Priv | SrcMem16, em_lldt, lldt),
Avi Kivity80890002012-06-13 16:33:29 +03004459 II(Prot | Priv | SrcMem16, em_ltr, ltr),
Joerg Roedeldee6bb72011-04-04 12:39:30 +02004460 N, N, N, N,
4461};
4462
Mathias Krausefd0a0d82012-08-30 01:30:15 +02004463static const struct group_dual group7 = { {
Nadav Amit606b1c32014-06-02 18:34:06 +03004464 II(Mov | DstMem, em_sgdt, sgdt),
4465 II(Mov | DstMem, em_sidt, sidt),
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09004466 II(SrcMem | Priv, em_lgdt, lgdt),
4467 II(SrcMem | Priv, em_lidt, lidt),
4468 II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
4469 II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
4470 II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004471}, {
Nadav Amit0f54a322014-08-29 11:26:55 +03004472 EXT(0, group7_rm0),
Avi Kivity5ef39c72011-04-21 12:21:50 +03004473 EXT(0, group7_rm1),
Joerg Roedel01de8b02011-04-04 12:39:31 +02004474 N, EXT(0, group7_rm3),
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09004475 II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
4476 II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
4477 EXT(0, group7_rm7),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004478} };
4479
Mathias Krausefd0a0d82012-08-30 01:30:15 +02004480static const struct opcode group8[] = {
Avi Kivity73fba5f2010-07-29 15:11:53 +03004481 N, N, N, N,
Avi Kivity11c363b2013-01-19 19:51:54 +02004482 F(DstMem | SrcImmByte | NoWrite, em_bt),
4483 F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
4484 F(DstMem | SrcImmByte | Lock, em_btr),
4485 F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004486};
4487
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02004488/*
4489 * The "memory" destination is actually always a register, since we come
4490 * from the register case of group9.
4491 */
4492static const struct gprefix pfx_0f_c7_7 = {
4493 N, N, N, II(DstMem | ModRM | Op3264 | EmulateOnUD, em_rdpid, rdtscp),
4494};
4495
4496
Mathias Krausefd0a0d82012-08-30 01:30:15 +02004497static const struct group_dual group9 = { {
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09004498 N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03004499}, {
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02004500 N, N, N, N, N, N, N,
4501 GP(0, &pfx_0f_c7_7),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004502} };
4503
Mathias Krausefd0a0d82012-08-30 01:30:15 +02004504static const struct opcode group11[] = {
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09004505 I(DstMem | SrcImm | Mov | PageTable, em_mov),
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08004506 X7(D(Undefined)),
Avi Kivitya4d4a7c2010-08-03 15:05:46 +03004507};
4508
Nadav Amit13e457e2014-10-13 13:04:13 +03004509static const struct gprefix pfx_0f_ae_7 = {
Nadav Amit3f6f1482014-10-13 13:04:14 +03004510 I(SrcMem | ByteOp, em_clflush), N, N, N,
Nadav Amit13e457e2014-10-13 13:04:13 +03004511};
4512
4513static const struct group_dual group15 = { {
Radim Krčmář283c95d2016-11-09 19:07:06 +01004514 I(ModRM | Aligned16, em_fxsave),
4515 I(ModRM | Aligned16, em_fxrstor),
4516 N, N, N, N, N, GP(0, &pfx_0f_ae_7),
Nadav Amit13e457e2014-10-13 13:04:13 +03004517}, {
4518 N, N, N, N, N, N, N, N,
4519} };
4520
Mathias Krausefd0a0d82012-08-30 01:30:15 +02004521static const struct gprefix pfx_0f_6f_0f_7f = {
Avi Kivitye5971752012-04-09 18:40:03 +03004522 I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
Avi Kivityaa97bb42010-01-20 18:09:23 +02004523};
4524
Nadav Amit39f062f2014-11-26 15:47:18 +02004525static const struct instr_dual instr_dual_0f_2b = {
4526 I(0, em_mov), N
4527};
4528
Paolo Bonzinid5b77062014-07-14 12:54:48 +02004529static const struct gprefix pfx_0f_2b = {
Nadav Amit39f062f2014-11-26 15:47:18 +02004530 ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
Avi Kivity3e114eb2012-04-09 18:40:01 +03004531};
4532
Stefan Fritsch29916962018-04-01 17:54:44 +02004533static const struct gprefix pfx_0f_10_0f_11 = {
4534 I(Unaligned, em_mov), I(Unaligned, em_mov), N, N,
4535};
4536
Igor Mammedov27ce8252014-03-15 21:01:59 +01004537static const struct gprefix pfx_0f_28_0f_29 = {
Igor Mammedov6fec27d2014-03-15 21:02:00 +01004538 I(Aligned, em_mov), I(Aligned, em_mov), N, N,
Igor Mammedov27ce8252014-03-15 21:01:59 +01004539};
4540
Alex Williamson0a370272014-07-11 11:56:31 -06004541static const struct gprefix pfx_0f_e7 = {
4542 N, I(Sse, em_mov), N, N,
4543};
4544
Gleb Natapov045a2822012-12-20 16:57:43 +02004545static const struct escape escape_d9 = { {
Nadav Amit16bebef2014-12-25 02:52:18 +02004546 N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
Gleb Natapov045a2822012-12-20 16:57:43 +02004547}, {
4548 /* 0xC0 - 0xC7 */
4549 N, N, N, N, N, N, N, N,
4550 /* 0xC8 - 0xCF */
4551 N, N, N, N, N, N, N, N,
4552 /* 0xD0 - 0xC7 */
4553 N, N, N, N, N, N, N, N,
4554 /* 0xD8 - 0xDF */
4555 N, N, N, N, N, N, N, N,
4556 /* 0xE0 - 0xE7 */
4557 N, N, N, N, N, N, N, N,
4558 /* 0xE8 - 0xEF */
4559 N, N, N, N, N, N, N, N,
4560 /* 0xF0 - 0xF7 */
4561 N, N, N, N, N, N, N, N,
4562 /* 0xF8 - 0xFF */
4563 N, N, N, N, N, N, N, N,
4564} };
4565
4566static const struct escape escape_db = { {
4567 N, N, N, N, N, N, N, N,
4568}, {
4569 /* 0xC0 - 0xC7 */
4570 N, N, N, N, N, N, N, N,
4571 /* 0xC8 - 0xCF */
4572 N, N, N, N, N, N, N, N,
4573 /* 0xD0 - 0xC7 */
4574 N, N, N, N, N, N, N, N,
4575 /* 0xD8 - 0xDF */
4576 N, N, N, N, N, N, N, N,
4577 /* 0xE0 - 0xE7 */
4578 N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
4579 /* 0xE8 - 0xEF */
4580 N, N, N, N, N, N, N, N,
4581 /* 0xF0 - 0xF7 */
4582 N, N, N, N, N, N, N, N,
4583 /* 0xF8 - 0xFF */
4584 N, N, N, N, N, N, N, N,
4585} };
4586
4587static const struct escape escape_dd = { {
Nadav Amit16bebef2014-12-25 02:52:18 +02004588 N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
Gleb Natapov045a2822012-12-20 16:57:43 +02004589}, {
4590 /* 0xC0 - 0xC7 */
4591 N, N, N, N, N, N, N, N,
4592 /* 0xC8 - 0xCF */
4593 N, N, N, N, N, N, N, N,
4594 /* 0xD0 - 0xC7 */
4595 N, N, N, N, N, N, N, N,
4596 /* 0xD8 - 0xDF */
4597 N, N, N, N, N, N, N, N,
4598 /* 0xE0 - 0xE7 */
4599 N, N, N, N, N, N, N, N,
4600 /* 0xE8 - 0xEF */
4601 N, N, N, N, N, N, N, N,
4602 /* 0xF0 - 0xF7 */
4603 N, N, N, N, N, N, N, N,
4604 /* 0xF8 - 0xFF */
4605 N, N, N, N, N, N, N, N,
4606} };
4607
Nadav Amit39f062f2014-11-26 15:47:18 +02004608static const struct instr_dual instr_dual_0f_c3 = {
4609 I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
4610};
4611
Nadav Amit2276b512015-01-26 09:32:24 +02004612static const struct mode_dual mode_dual_63 = {
4613 N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
4614};
4615
Mathias Krausefd0a0d82012-08-30 01:30:15 +02004616static const struct opcode opcode_table[256] = {
Avi Kivity73fba5f2010-07-29 15:11:53 +03004617 /* 0x00 - 0x07 */
Avi Kivityfb864fb2013-01-04 16:18:54 +02004618 F6ALU(Lock, em_add),
Avi Kivity1cd196e2011-09-13 10:45:51 +03004619 I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
4620 I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004621 /* 0x08 - 0x0F */
Avi Kivityfb864fb2013-01-04 16:18:54 +02004622 F6ALU(Lock | PageTable, em_or),
Avi Kivity1cd196e2011-09-13 10:45:51 +03004623 I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
4624 N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03004625 /* 0x10 - 0x17 */
Avi Kivityfb864fb2013-01-04 16:18:54 +02004626 F6ALU(Lock, em_adc),
Avi Kivity1cd196e2011-09-13 10:45:51 +03004627 I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
4628 I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004629 /* 0x18 - 0x1F */
Avi Kivityfb864fb2013-01-04 16:18:54 +02004630 F6ALU(Lock, em_sbb),
Avi Kivity1cd196e2011-09-13 10:45:51 +03004631 I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
4632 I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004633 /* 0x20 - 0x27 */
Avi Kivityfb864fb2013-01-04 16:18:54 +02004634 F6ALU(Lock | PageTable, em_and), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03004635 /* 0x28 - 0x2F */
Avi Kivityfb864fb2013-01-04 16:18:54 +02004636 F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004637 /* 0x30 - 0x37 */
Avi Kivityfb864fb2013-01-04 16:18:54 +02004638 F6ALU(Lock, em_xor), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03004639 /* 0x38 - 0x3F */
Avi Kivityfb864fb2013-01-04 16:18:54 +02004640 F6ALU(NoWrite, em_cmp), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03004641 /* 0x40 - 0x4F */
Avi Kivity95413dc2013-01-19 19:51:53 +02004642 X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004643 /* 0x50 - 0x57 */
Avi Kivity63540382010-07-29 15:11:55 +03004644 X8(I(SrcReg | Stack, em_push)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004645 /* 0x58 - 0x5F */
Takuya Yoshikawac54fe502011-04-23 18:49:40 +09004646 X8(I(DstReg | Stack, em_pop)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004647 /* 0x60 - 0x67 */
Takuya Yoshikawab96a7fa2011-04-23 18:51:07 +09004648 I(ImplicitOps | Stack | No64, em_pusha),
4649 I(ImplicitOps | Stack | No64, em_popa),
Nadav Amit2276b512015-01-26 09:32:24 +02004650 N, MD(ModRM, &mode_dual_63),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004651 N, N, N, N,
4652 /* 0x68 - 0x6F */
Avi Kivityd46164d2010-08-18 19:29:33 +03004653 I(SrcImm | Mov | Stack, em_push),
4654 I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
Avi Kivityf3a1b9f2010-08-18 18:25:25 +03004655 I(SrcImmByte | Mov | Stack, em_push),
4656 I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
Gleb Natapovb3356bf2012-09-03 15:24:29 +03004657 I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
Takuya Yoshikawa2b5e97e2011-11-23 12:27:39 +09004658 I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
Avi Kivity73fba5f2010-07-29 15:11:53 +03004659 /* 0x70 - 0x7F */
Nadav Amit58b70752014-10-24 11:35:09 +03004660 X16(D(SrcImmByte | NearBranch)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004661 /* 0x80 - 0x87 */
Takuya Yoshikawa1c2545b2012-04-30 17:46:31 +09004662 G(ByteOp | DstMem | SrcImm, group1),
4663 G(DstMem | SrcImm, group1),
4664 G(ByteOp | DstMem | SrcImm | No64, group1),
4665 G(DstMem | SrcImmByte, group1),
Avi Kivityfb864fb2013-01-04 16:18:54 +02004666 F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08004667 I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004668 /* 0x88 - 0x8F */
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08004669 I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
Avi Kivityb9eac5f2010-08-03 14:46:56 +03004670 I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08004671 I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
Takuya Yoshikawa1bd5f462011-05-29 22:01:33 +09004672 D(ModRM | SrcMem | NoAccess | DstReg),
4673 I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
4674 G(0, group1A),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004675 /* 0x90 - 0x97 */
Joerg Roedelbf608f82011-04-04 12:39:34 +02004676 DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004677 /* 0x98 - 0x9F */
Avi Kivity61429142010-08-19 15:13:00 +03004678 D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
Wei Yongjuncc4feed2010-08-25 14:10:53 +08004679 I(SrcImmFAddr | No64, em_call_far), N,
Takuya Yoshikawa62aaa2f2011-04-23 18:52:56 +09004680 II(ImplicitOps | Stack, em_pushf, pushf),
Paolo Bonzini98f73632013-10-31 11:19:42 +01004681 II(ImplicitOps | Stack, em_popf, popf),
4682 I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004683 /* 0xA0 - 0xA7 */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03004684 I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
Xiao Guangrongd5ae7ce2011-09-22 16:53:46 +08004685 I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
Tom Lendacky0f89b202016-12-14 14:59:23 -05004686 I2bv(SrcSI | DstDI | Mov | String | TwoMemOp, em_mov),
4687 F2bv(SrcSI | DstDI | String | NoWrite | TwoMemOp, em_cmp_r),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004688 /* 0xA8 - 0xAF */
Avi Kivityfb864fb2013-01-04 16:18:54 +02004689 F2bv(DstAcc | SrcImm | NoWrite, em_test),
Avi Kivityb9eac5f2010-08-03 14:46:56 +03004690 I2bv(SrcAcc | DstDI | Mov | String, em_mov),
4691 I2bv(SrcSI | DstAcc | Mov | String, em_mov),
Nadav Amit5aca3722014-11-02 11:54:50 +02004692 F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004693 /* 0xB0 - 0xB7 */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03004694 X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004695 /* 0xB8 - 0xBF */
Nadav Amit5e2c6882012-12-06 21:55:10 -02004696 X8(I(DstReg | SrcImm64 | Mov, em_mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004697 /* 0xC0 - 0xC7 */
Avi Kivity007a3b52013-01-19 19:51:51 +02004698 G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
Nadav Amit58b70752014-10-24 11:35:09 +03004699 I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
4700 I(ImplicitOps | NearBranch, em_ret),
Avi Kivityd4b43252011-09-13 10:45:50 +03004701 I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
4702 I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
Avi Kivitya4d4a7c2010-08-03 15:05:46 +03004703 G(ByteOp, group11), G(0, group11),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004704 /* 0xC8 - 0xCF */
Avi Kivity612e89f2012-06-12 20:03:23 +03004705 I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
Nadav Amit16794aa2015-01-26 09:32:22 +02004706 I(ImplicitOps | SrcImmU16, em_ret_far_imm),
4707 I(ImplicitOps, em_ret_far),
Avi Kivity3c6e2762011-04-04 12:39:23 +02004708 D(ImplicitOps), DI(SrcImmByte, intn),
Takuya Yoshikawadb5b0762011-05-29 21:56:26 +09004709 D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004710 /* 0xD0 - 0xD7 */
Avi Kivity007a3b52013-01-19 19:51:51 +02004711 G(Src2One | ByteOp, group2), G(Src2One, group2),
4712 G(Src2CL | ByteOp, group2), G(Src2CL, group2),
Paolo Bonzinia035d5c62013-05-09 11:32:49 +02004713 I(DstAcc | SrcImmUByte | No64, em_aam),
Paolo Bonzini326f5782013-05-09 11:32:51 +02004714 I(DstAcc | SrcImmUByte | No64, em_aad),
4715 F(DstAcc | ByteOp | No64, em_salc),
Paolo Bonzini7fa57952013-05-09 11:32:50 +02004716 I(DstAcc | SrcXLat | ByteOp, em_mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004717 /* 0xD8 - 0xDF */
Gleb Natapov045a2822012-12-20 16:57:43 +02004718 N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03004719 /* 0xE0 - 0xE7 */
Nadav Amit58b70752014-10-24 11:35:09 +03004720 X3(I(SrcImmByte | NearBranch, em_loop)),
4721 I(SrcImmByte | NearBranch, em_jcxz),
Takuya Yoshikawad7841a42011-11-22 15:16:54 +09004722 I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
4723 I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004724 /* 0xE8 - 0xEF */
Nadav Amit58b70752014-10-24 11:35:09 +03004725 I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
4726 I(SrcImmFAddr | No64, em_jmp_far),
4727 D(SrcImmByte | ImplicitOps | NearBranch),
Takuya Yoshikawad7841a42011-11-22 15:16:54 +09004728 I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
4729 I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004730 /* 0xF0 - 0xF7 */
Joerg Roedelbf608f82011-04-04 12:39:34 +02004731 N, DI(ImplicitOps, icebp), N, N,
Avi Kivity3c6e2762011-04-04 12:39:23 +02004732 DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
4733 G(ByteOp, group3), G(0, group3),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004734 /* 0xF8 - 0xFF */
Takuya Yoshikawaf411e6c2011-05-29 22:05:15 +09004735 D(ImplicitOps), D(ImplicitOps),
4736 I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004737 D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
4738};
4739
Mathias Krausefd0a0d82012-08-30 01:30:15 +02004740static const struct opcode twobyte_table[256] = {
Avi Kivity73fba5f2010-07-29 15:11:53 +03004741 /* 0x00 - 0x0F */
Joerg Roedeldee6bb72011-04-04 12:39:30 +02004742 G(0, group6), GD(0, &group7), N, N,
Borislav Petkovb51e9742013-09-22 16:44:52 +02004743 N, I(ImplicitOps | EmulateOnUD, em_syscall),
Takuya Yoshikawadb5b0762011-05-29 21:56:26 +09004744 II(ImplicitOps | Priv, em_clts, clts), N,
Avi Kivity3c6e2762011-04-04 12:39:23 +02004745 DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
Nadav Amit3f6f1482014-10-13 13:04:14 +03004746 N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03004747 /* 0x10 - 0x1F */
Stefan Fritsch29916962018-04-01 17:54:44 +02004748 GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_10_0f_11),
4749 GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_10_0f_11),
4750 N, N, N, N, N, N,
Nadav Amit3f6f1482014-10-13 13:04:14 +03004751 D(ImplicitOps | ModRM | SrcMem | NoAccess),
4752 N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004753 /* 0x20 - 0x2F */
Nadav Amit9b88ae92014-05-25 23:05:21 +03004754 DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
4755 DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
4756 IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
4757 check_cr_write),
4758 IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
4759 check_dr_write),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004760 N, N, N, N,
Igor Mammedov27ce8252014-03-15 21:01:59 +01004761 GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
4762 GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
Paolo Bonzinid5b77062014-07-14 12:54:48 +02004763 N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
Avi Kivity3e114eb2012-04-09 18:40:01 +03004764 N, N, N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03004765 /* 0x30 - 0x3F */
Takuya Yoshikawae1e210b2011-11-22 15:20:03 +09004766 II(ImplicitOps | Priv, em_wrmsr, wrmsr),
Joerg Roedel80612522011-04-04 12:39:33 +02004767 IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
Takuya Yoshikawae1e210b2011-11-22 15:20:03 +09004768 II(ImplicitOps | Priv, em_rdmsr, rdmsr),
Avi Kivity222d21a2011-11-10 14:57:30 +02004769 IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
Borislav Petkovb51e9742013-09-22 16:44:52 +02004770 I(ImplicitOps | EmulateOnUD, em_sysenter),
4771 I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
Avi Kivityd8671622011-02-01 16:32:03 +02004772 N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03004773 N, N, N, N, N, N, N, N,
4774 /* 0x40 - 0x4F */
Nadav Amit140bad82014-06-15 16:13:00 +03004775 X16(D(DstReg | SrcMem | ModRM)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004776 /* 0x50 - 0x5F */
4777 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
4778 /* 0x60 - 0x6F */
Avi Kivityaa97bb42010-01-20 18:09:23 +02004779 N, N, N, N,
4780 N, N, N, N,
4781 N, N, N, N,
4782 N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004783 /* 0x70 - 0x7F */
Avi Kivityaa97bb42010-01-20 18:09:23 +02004784 N, N, N, N,
4785 N, N, N, N,
4786 N, N, N, N,
4787 N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004788 /* 0x80 - 0x8F */
Nadav Amit58b70752014-10-24 11:35:09 +03004789 X16(D(SrcImm | NearBranch)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004790 /* 0x90 - 0x9F */
Wei Yongjunee45b582010-08-06 17:10:07 +08004791 X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004792 /* 0xA0 - 0xA7 */
Avi Kivity1cd196e2011-09-13 10:45:51 +03004793 I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
Avi Kivity11c363b2013-01-19 19:51:54 +02004794 II(ImplicitOps, em_cpuid, cpuid),
4795 F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
Avi Kivity0bdea062013-01-19 19:51:50 +02004796 F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
4797 F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03004798 /* 0xA8 - 0xAF */
Avi Kivity1cd196e2011-09-13 10:45:51 +03004799 I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
Paolo Bonzini89651a32015-11-03 13:43:05 +01004800 II(EmulateOnUD | ImplicitOps, em_rsm, rsm),
Avi Kivity11c363b2013-01-19 19:51:54 +02004801 F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
Avi Kivity0bdea062013-01-19 19:51:50 +02004802 F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
4803 F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
Nadav Amit13e457e2014-10-13 13:04:13 +03004804 GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004805 /* 0xB0 - 0xB7 */
Nadav Amit2fcf5c82015-01-26 09:32:21 +02004806 I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
Avi Kivityd4b43252011-09-13 10:45:50 +03004807 I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
Avi Kivity11c363b2013-01-19 19:51:54 +02004808 F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
Avi Kivityd4b43252011-09-13 10:45:50 +03004809 I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
4810 I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
Avi Kivity2adb5ad2012-01-16 15:08:45 +02004811 D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004812 /* 0xB8 - 0xBF */
4813 N, N,
Takuya Yoshikawace7faab2011-11-22 15:17:48 +09004814 G(BitOp, group8),
Avi Kivity11c363b2013-01-19 19:51:54 +02004815 F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
Nadav Amit900efe22015-03-30 15:39:21 +03004816 I(DstReg | SrcMem | ModRM, em_bsf_c),
4817 I(DstReg | SrcMem | ModRM, em_bsr_c),
Avi Kivity2adb5ad2012-01-16 15:08:45 +02004818 D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity92998362012-06-13 12:25:06 +03004819 /* 0xC0 - 0xC7 */
Avi Kivitye47a5f52013-02-09 11:31:51 +02004820 F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
Nadav Amit39f062f2014-11-26 15:47:18 +02004821 N, ID(0, &instr_dual_0f_c3),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004822 N, N, N, GD(0, &group9),
Avi Kivity92998362012-06-13 12:25:06 +03004823 /* 0xC8 - 0xCF */
4824 X8(I(DstReg, em_bswap)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03004825 /* 0xD0 - 0xDF */
4826 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
4827 /* 0xE0 - 0xEF */
Alex Williamson0a370272014-07-11 11:56:31 -06004828 N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
4829 N, N, N, N, N, N, N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03004830 /* 0xF0 - 0xFF */
4831 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
4832};
4833
Nadav Amit39f062f2014-11-26 15:47:18 +02004834static const struct instr_dual instr_dual_0f_38_f0 = {
4835 I(DstReg | SrcMem | Mov, em_movbe), N
4836};
4837
4838static const struct instr_dual instr_dual_0f_38_f1 = {
4839 I(DstMem | SrcReg | Mov, em_movbe), N
4840};
4841
Borislav Petkov0bc5eed2013-10-29 12:54:10 +01004842static const struct gprefix three_byte_0f_38_f0 = {
Nadav Amit39f062f2014-11-26 15:47:18 +02004843 ID(0, &instr_dual_0f_38_f0), N, N, N
Borislav Petkov0bc5eed2013-10-29 12:54:10 +01004844};
4845
4846static const struct gprefix three_byte_0f_38_f1 = {
Nadav Amit39f062f2014-11-26 15:47:18 +02004847 ID(0, &instr_dual_0f_38_f1), N, N, N
Borislav Petkov0bc5eed2013-10-29 12:54:10 +01004848};
4849
4850/*
4851 * Insns below are selected by the prefix which indexed by the third opcode
4852 * byte.
4853 */
4854static const struct opcode opcode_map_0f_38[256] = {
4855 /* 0x00 - 0x7f */
4856 X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
Borislav Petkov84cffe42013-10-29 12:54:56 +01004857 /* 0x80 - 0xef */
4858 X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
4859 /* 0xf0 - 0xf1 */
Nadav Amit53bb4f72014-12-07 11:49:42 +02004860 GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
4861 GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
Borislav Petkov84cffe42013-10-29 12:54:56 +01004862 /* 0xf2 - 0xff */
4863 N, N, X4(N), X8(N)
Borislav Petkov0bc5eed2013-10-29 12:54:10 +01004864};
4865
Avi Kivity73fba5f2010-07-29 15:11:53 +03004866#undef D
4867#undef N
4868#undef G
4869#undef GD
4870#undef I
Avi Kivityaa97bb42010-01-20 18:09:23 +02004871#undef GP
Joerg Roedel01de8b02011-04-04 12:39:31 +02004872#undef EXT
Nadav Amit2276b512015-01-26 09:32:24 +02004873#undef MD
Nadav Amit2b42fce2015-01-26 09:32:25 +02004874#undef ID
Avi Kivity73fba5f2010-07-29 15:11:53 +03004875
Avi Kivity8d8f4e92010-08-26 11:56:06 +03004876#undef D2bv
Joerg Roedelf6511932011-04-04 12:39:35 +02004877#undef D2bvIP
Avi Kivity8d8f4e92010-08-26 11:56:06 +03004878#undef I2bv
Takuya Yoshikawad7841a42011-11-22 15:16:54 +09004879#undef I2bvIP
Takuya Yoshikawad67fc272011-04-23 18:48:02 +09004880#undef I6ALU
Avi Kivity8d8f4e92010-08-26 11:56:06 +03004881
Avi Kivity9dac77f2011-06-01 15:34:25 +03004882static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
Avi Kivity39f21ee2010-08-18 19:20:21 +03004883{
4884 unsigned size;
4885
Avi Kivity9dac77f2011-06-01 15:34:25 +03004886 size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
Avi Kivity39f21ee2010-08-18 19:20:21 +03004887 if (size == 8)
4888 size = 4;
4889 return size;
4890}
4891
4892static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
4893 unsigned size, bool sign_extension)
4894{
Avi Kivity39f21ee2010-08-18 19:20:21 +03004895 int rc = X86EMUL_CONTINUE;
4896
4897 op->type = OP_IMM;
4898 op->bytes = size;
Avi Kivity9dac77f2011-06-01 15:34:25 +03004899 op->addr.mem.ea = ctxt->_eip;
Avi Kivity39f21ee2010-08-18 19:20:21 +03004900 /* NB. Immediates are sign-extended as necessary. */
4901 switch (op->bytes) {
4902 case 1:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09004903 op->val = insn_fetch(s8, ctxt);
Avi Kivity39f21ee2010-08-18 19:20:21 +03004904 break;
4905 case 2:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09004906 op->val = insn_fetch(s16, ctxt);
Avi Kivity39f21ee2010-08-18 19:20:21 +03004907 break;
4908 case 4:
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09004909 op->val = insn_fetch(s32, ctxt);
Avi Kivity39f21ee2010-08-18 19:20:21 +03004910 break;
Nadav Amit5e2c6882012-12-06 21:55:10 -02004911 case 8:
4912 op->val = insn_fetch(s64, ctxt);
4913 break;
Avi Kivity39f21ee2010-08-18 19:20:21 +03004914 }
4915 if (!sign_extension) {
4916 switch (op->bytes) {
4917 case 1:
4918 op->val &= 0xff;
4919 break;
4920 case 2:
4921 op->val &= 0xffff;
4922 break;
4923 case 4:
4924 op->val &= 0xffffffff;
4925 break;
4926 }
4927 }
4928done:
4929 return rc;
4930}
4931
Avi Kivitya99455492011-09-13 10:45:41 +03004932static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
4933 unsigned d)
4934{
4935 int rc = X86EMUL_CONTINUE;
4936
4937 switch (d) {
4938 case OpReg:
Avi Kivity2adb5ad2012-01-16 15:08:45 +02004939 decode_register_operand(ctxt, op);
Avi Kivitya99455492011-09-13 10:45:41 +03004940 break;
4941 case OpImmUByte:
Avi Kivity608aabe2011-09-13 10:45:45 +03004942 rc = decode_imm(ctxt, op, 1, false);
Avi Kivitya99455492011-09-13 10:45:41 +03004943 break;
4944 case OpMem:
Avi Kivity41ddf972011-09-13 10:45:48 +03004945 ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
Avi Kivity0fe59122011-09-13 10:45:47 +03004946 mem_common:
Avi Kivitya99455492011-09-13 10:45:41 +03004947 *op = ctxt->memop;
4948 ctxt->memopp = op;
Paolo Bonzini96888972014-04-01 14:54:19 +02004949 if (ctxt->d & BitOp)
Avi Kivitya99455492011-09-13 10:45:41 +03004950 fetch_bit_operand(ctxt);
4951 op->orig_val = op->val;
4952 break;
Avi Kivity41ddf972011-09-13 10:45:48 +03004953 case OpMem64:
Nadav Amitaaa05f22014-06-02 18:34:10 +03004954 ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
Avi Kivity41ddf972011-09-13 10:45:48 +03004955 goto mem_common;
Avi Kivitya99455492011-09-13 10:45:41 +03004956 case OpAcc:
4957 op->type = OP_REG;
4958 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
Avi Kivitydd856ef2012-08-27 23:46:17 +03004959 op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
Avi Kivitya99455492011-09-13 10:45:41 +03004960 fetch_register_operand(op);
4961 op->orig_val = op->val;
4962 break;
Avi Kivity820207c2013-02-09 11:31:45 +02004963 case OpAccLo:
4964 op->type = OP_REG;
4965 op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
4966 op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4967 fetch_register_operand(op);
4968 op->orig_val = op->val;
4969 break;
4970 case OpAccHi:
4971 if (ctxt->d & ByteOp) {
4972 op->type = OP_NONE;
4973 break;
4974 }
4975 op->type = OP_REG;
4976 op->bytes = ctxt->op_bytes;
4977 op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4978 fetch_register_operand(op);
4979 op->orig_val = op->val;
4980 break;
Avi Kivitya99455492011-09-13 10:45:41 +03004981 case OpDI:
4982 op->type = OP_MEM;
4983 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4984 op->addr.mem.ea =
Paolo Bonzini01485a22014-11-19 18:25:08 +01004985 register_address(ctxt, VCPU_REGS_RDI);
Avi Kivitya99455492011-09-13 10:45:41 +03004986 op->addr.mem.seg = VCPU_SREG_ES;
4987 op->val = 0;
Gleb Natapovb3356bf2012-09-03 15:24:29 +03004988 op->count = 1;
Avi Kivitya99455492011-09-13 10:45:41 +03004989 break;
4990 case OpDX:
4991 op->type = OP_REG;
4992 op->bytes = 2;
Avi Kivitydd856ef2012-08-27 23:46:17 +03004993 op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
Avi Kivitya99455492011-09-13 10:45:41 +03004994 fetch_register_operand(op);
4995 break;
Avi Kivity4dd6a572011-09-13 10:45:43 +03004996 case OpCL:
Nadav Amitd29b9d72014-11-02 11:54:47 +02004997 op->type = OP_IMM;
Avi Kivity4dd6a572011-09-13 10:45:43 +03004998 op->bytes = 1;
Avi Kivitydd856ef2012-08-27 23:46:17 +03004999 op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
Avi Kivity4dd6a572011-09-13 10:45:43 +03005000 break;
5001 case OpImmByte:
5002 rc = decode_imm(ctxt, op, 1, true);
5003 break;
5004 case OpOne:
Nadav Amitd29b9d72014-11-02 11:54:47 +02005005 op->type = OP_IMM;
Avi Kivity4dd6a572011-09-13 10:45:43 +03005006 op->bytes = 1;
5007 op->val = 1;
5008 break;
5009 case OpImm:
5010 rc = decode_imm(ctxt, op, imm_size(ctxt), true);
5011 break;
Nadav Amit5e2c6882012-12-06 21:55:10 -02005012 case OpImm64:
5013 rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
5014 break;
Avi Kivity28867ce2012-01-16 15:08:44 +02005015 case OpMem8:
5016 ctxt->memop.bytes = 1;
Gleb Natapov660696d2013-04-24 13:38:36 +03005017 if (ctxt->memop.type == OP_REG) {
Gleb Natapovaa9ac1a2013-11-04 15:52:41 +02005018 ctxt->memop.addr.reg = decode_register(ctxt,
5019 ctxt->modrm_rm, true);
Gleb Natapov660696d2013-04-24 13:38:36 +03005020 fetch_register_operand(&ctxt->memop);
5021 }
Avi Kivity28867ce2012-01-16 15:08:44 +02005022 goto mem_common;
Avi Kivity0fe59122011-09-13 10:45:47 +03005023 case OpMem16:
5024 ctxt->memop.bytes = 2;
5025 goto mem_common;
5026 case OpMem32:
5027 ctxt->memop.bytes = 4;
5028 goto mem_common;
5029 case OpImmU16:
5030 rc = decode_imm(ctxt, op, 2, false);
5031 break;
5032 case OpImmU:
5033 rc = decode_imm(ctxt, op, imm_size(ctxt), false);
5034 break;
5035 case OpSI:
5036 op->type = OP_MEM;
5037 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
5038 op->addr.mem.ea =
Paolo Bonzini01485a22014-11-19 18:25:08 +01005039 register_address(ctxt, VCPU_REGS_RSI);
Bandan Das573e80f2014-04-16 12:46:13 -04005040 op->addr.mem.seg = ctxt->seg_override;
Avi Kivity0fe59122011-09-13 10:45:47 +03005041 op->val = 0;
Gleb Natapovb3356bf2012-09-03 15:24:29 +03005042 op->count = 1;
Avi Kivity0fe59122011-09-13 10:45:47 +03005043 break;
Paolo Bonzini7fa57952013-05-09 11:32:50 +02005044 case OpXLat:
5045 op->type = OP_MEM;
5046 op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
5047 op->addr.mem.ea =
Paolo Bonzini01485a22014-11-19 18:25:08 +01005048 address_mask(ctxt,
Paolo Bonzini7fa57952013-05-09 11:32:50 +02005049 reg_read(ctxt, VCPU_REGS_RBX) +
5050 (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
Bandan Das573e80f2014-04-16 12:46:13 -04005051 op->addr.mem.seg = ctxt->seg_override;
Paolo Bonzini7fa57952013-05-09 11:32:50 +02005052 op->val = 0;
5053 break;
Avi Kivity0fe59122011-09-13 10:45:47 +03005054 case OpImmFAddr:
5055 op->type = OP_IMM;
5056 op->addr.mem.ea = ctxt->_eip;
5057 op->bytes = ctxt->op_bytes + 2;
5058 insn_fetch_arr(op->valptr, op->bytes, ctxt);
5059 break;
5060 case OpMemFAddr:
5061 ctxt->memop.bytes = ctxt->op_bytes + 2;
5062 goto mem_common;
Avi Kivityc191a7a2011-09-13 10:45:49 +03005063 case OpES:
Nadav Amitd29b9d72014-11-02 11:54:47 +02005064 op->type = OP_IMM;
Avi Kivityc191a7a2011-09-13 10:45:49 +03005065 op->val = VCPU_SREG_ES;
5066 break;
5067 case OpCS:
Nadav Amitd29b9d72014-11-02 11:54:47 +02005068 op->type = OP_IMM;
Avi Kivityc191a7a2011-09-13 10:45:49 +03005069 op->val = VCPU_SREG_CS;
5070 break;
5071 case OpSS:
Nadav Amitd29b9d72014-11-02 11:54:47 +02005072 op->type = OP_IMM;
Avi Kivityc191a7a2011-09-13 10:45:49 +03005073 op->val = VCPU_SREG_SS;
5074 break;
5075 case OpDS:
Nadav Amitd29b9d72014-11-02 11:54:47 +02005076 op->type = OP_IMM;
Avi Kivityc191a7a2011-09-13 10:45:49 +03005077 op->val = VCPU_SREG_DS;
5078 break;
5079 case OpFS:
Nadav Amitd29b9d72014-11-02 11:54:47 +02005080 op->type = OP_IMM;
Avi Kivityc191a7a2011-09-13 10:45:49 +03005081 op->val = VCPU_SREG_FS;
5082 break;
5083 case OpGS:
Nadav Amitd29b9d72014-11-02 11:54:47 +02005084 op->type = OP_IMM;
Avi Kivityc191a7a2011-09-13 10:45:49 +03005085 op->val = VCPU_SREG_GS;
5086 break;
Avi Kivitya99455492011-09-13 10:45:41 +03005087 case OpImplicit:
5088 /* Special instructions do their own operand decoding. */
5089 default:
5090 op->type = OP_NONE; /* Disable writeback. */
5091 break;
5092 }
5093
5094done:
5095 return rc;
5096}
5097
Takuya Yoshikawaef5d75c2011-05-15 00:57:43 +09005098int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005099{
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005100 int rc = X86EMUL_CONTINUE;
5101 int mode = ctxt->mode;
Avi Kivity46561642011-04-24 14:09:59 +03005102 int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
Avi Kivity0d7cdee2011-03-29 11:34:38 +02005103 bool op_prefix = false;
Bandan Das573e80f2014-04-16 12:46:13 -04005104 bool has_seg_override = false;
Avi Kivity46561642011-04-24 14:09:59 +03005105 struct opcode opcode;
Wanpeng Li3853be22017-11-05 16:54:47 -08005106 u16 dummy;
5107 struct desc_struct desc;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005108
Avi Kivityf09ed832011-09-13 10:45:40 +03005109 ctxt->memop.type = OP_NONE;
5110 ctxt->memopp = NULL;
Avi Kivity9dac77f2011-06-01 15:34:25 +03005111 ctxt->_eip = ctxt->eip;
Paolo Bonzini17052f12014-05-06 16:33:01 +02005112 ctxt->fetch.ptr = ctxt->fetch.data;
5113 ctxt->fetch.end = ctxt->fetch.data + insn_len;
Borislav Petkov1ce19dc2013-09-22 16:44:51 +02005114 ctxt->opcode_len = 1;
Andre Przywaradc25e892010-12-21 11:12:07 +01005115 if (insn_len > 0)
Avi Kivity9dac77f2011-06-01 15:34:25 +03005116 memcpy(ctxt->fetch.data, insn, insn_len);
Paolo Bonzini285ca9e2014-05-06 12:24:32 +02005117 else {
Paolo Bonzini9506d572014-05-06 13:05:25 +02005118 rc = __do_insn_fetch_bytes(ctxt, 1);
Paolo Bonzini285ca9e2014-05-06 12:24:32 +02005119 if (rc != X86EMUL_CONTINUE)
5120 return rc;
5121 }
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005122
5123 switch (mode) {
5124 case X86EMUL_MODE_REAL:
5125 case X86EMUL_MODE_VM86:
Wanpeng Li3853be22017-11-05 16:54:47 -08005126 def_op_bytes = def_ad_bytes = 2;
5127 ctxt->ops->get_segment(ctxt, &dummy, &desc, NULL, VCPU_SREG_CS);
5128 if (desc.d)
5129 def_op_bytes = def_ad_bytes = 4;
5130 break;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005131 case X86EMUL_MODE_PROT16:
5132 def_op_bytes = def_ad_bytes = 2;
5133 break;
5134 case X86EMUL_MODE_PROT32:
5135 def_op_bytes = def_ad_bytes = 4;
5136 break;
5137#ifdef CONFIG_X86_64
5138 case X86EMUL_MODE_PROT64:
5139 def_op_bytes = 4;
5140 def_ad_bytes = 8;
5141 break;
5142#endif
5143 default:
Takuya Yoshikawa1d2887e2011-07-30 18:03:34 +09005144 return EMULATION_FAILED;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005145 }
5146
Avi Kivity9dac77f2011-06-01 15:34:25 +03005147 ctxt->op_bytes = def_op_bytes;
5148 ctxt->ad_bytes = def_ad_bytes;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005149
5150 /* Legacy prefixes. */
5151 for (;;) {
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09005152 switch (ctxt->b = insn_fetch(u8, ctxt)) {
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005153 case 0x66: /* operand-size override */
Avi Kivity0d7cdee2011-03-29 11:34:38 +02005154 op_prefix = true;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005155 /* switch between 2/4 bytes */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005156 ctxt->op_bytes = def_op_bytes ^ 6;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005157 break;
5158 case 0x67: /* address-size override */
5159 if (mode == X86EMUL_MODE_PROT64)
5160 /* switch between 4/8 bytes */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005161 ctxt->ad_bytes = def_ad_bytes ^ 12;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005162 else
5163 /* switch between 2/4 bytes */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005164 ctxt->ad_bytes = def_ad_bytes ^ 6;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005165 break;
5166 case 0x26: /* ES override */
5167 case 0x2e: /* CS override */
5168 case 0x36: /* SS override */
5169 case 0x3e: /* DS override */
Bandan Das573e80f2014-04-16 12:46:13 -04005170 has_seg_override = true;
5171 ctxt->seg_override = (ctxt->b >> 3) & 3;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005172 break;
5173 case 0x64: /* FS override */
5174 case 0x65: /* GS override */
Bandan Das573e80f2014-04-16 12:46:13 -04005175 has_seg_override = true;
5176 ctxt->seg_override = ctxt->b & 7;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005177 break;
5178 case 0x40 ... 0x4f: /* REX */
5179 if (mode != X86EMUL_MODE_PROT64)
5180 goto done_prefixes;
Avi Kivity9dac77f2011-06-01 15:34:25 +03005181 ctxt->rex_prefix = ctxt->b;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005182 continue;
5183 case 0xf0: /* LOCK */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005184 ctxt->lock_prefix = 1;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005185 break;
5186 case 0xf2: /* REPNE/REPNZ */
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005187 case 0xf3: /* REP/REPE/REPZ */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005188 ctxt->rep_prefix = ctxt->b;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005189 break;
5190 default:
5191 goto done_prefixes;
5192 }
5193
5194 /* Any legacy prefix after a REX prefix nullifies its effect. */
5195
Avi Kivity9dac77f2011-06-01 15:34:25 +03005196 ctxt->rex_prefix = 0;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005197 }
5198
5199done_prefixes:
5200
5201 /* REX prefix. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005202 if (ctxt->rex_prefix & 8)
5203 ctxt->op_bytes = 8; /* REX.W */
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005204
5205 /* Opcode byte(s). */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005206 opcode = opcode_table[ctxt->b];
Wei Yongjund3ad6242010-08-05 16:34:39 +08005207 /* Two-byte opcode? */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005208 if (ctxt->b == 0x0f) {
Borislav Petkov1ce19dc2013-09-22 16:44:51 +02005209 ctxt->opcode_len = 2;
Takuya Yoshikawae85a1082011-07-30 18:01:26 +09005210 ctxt->b = insn_fetch(u8, ctxt);
Avi Kivity9dac77f2011-06-01 15:34:25 +03005211 opcode = twobyte_table[ctxt->b];
Borislav Petkov0bc5eed2013-10-29 12:54:10 +01005212
5213 /* 0F_38 opcode map */
5214 if (ctxt->b == 0x38) {
5215 ctxt->opcode_len = 3;
5216 ctxt->b = insn_fetch(u8, ctxt);
5217 opcode = opcode_map_0f_38[ctxt->b];
5218 }
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005219 }
Avi Kivity9dac77f2011-06-01 15:34:25 +03005220 ctxt->d = opcode.flags;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005221
Takuya Yoshikawa9f4260e2012-04-30 17:48:25 +09005222 if (ctxt->d & ModRM)
5223 ctxt->modrm = insn_fetch(u8, ctxt);
5224
Nadav Amit7fe864d2014-06-02 18:34:03 +03005225 /* vex-prefix instructions are not implemented */
5226 if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
Nadav Amitd14cb5d2014-11-02 11:54:58 +02005227 (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
Nadav Amit7fe864d2014-06-02 18:34:03 +03005228 ctxt->d = NotImpl;
5229 }
5230
Avi Kivity9dac77f2011-06-01 15:34:25 +03005231 while (ctxt->d & GroupMask) {
5232 switch (ctxt->d & GroupMask) {
Avi Kivity46561642011-04-24 14:09:59 +03005233 case Group:
Avi Kivity9dac77f2011-06-01 15:34:25 +03005234 goffset = (ctxt->modrm >> 3) & 7;
Avi Kivity46561642011-04-24 14:09:59 +03005235 opcode = opcode.u.group[goffset];
5236 break;
5237 case GroupDual:
Avi Kivity9dac77f2011-06-01 15:34:25 +03005238 goffset = (ctxt->modrm >> 3) & 7;
5239 if ((ctxt->modrm >> 6) == 3)
Avi Kivity46561642011-04-24 14:09:59 +03005240 opcode = opcode.u.gdual->mod3[goffset];
5241 else
5242 opcode = opcode.u.gdual->mod012[goffset];
5243 break;
5244 case RMExt:
Avi Kivity9dac77f2011-06-01 15:34:25 +03005245 goffset = ctxt->modrm & 7;
Joerg Roedel01de8b02011-04-04 12:39:31 +02005246 opcode = opcode.u.group[goffset];
Avi Kivity46561642011-04-24 14:09:59 +03005247 break;
5248 case Prefix:
Avi Kivity9dac77f2011-06-01 15:34:25 +03005249 if (ctxt->rep_prefix && op_prefix)
Takuya Yoshikawa1d2887e2011-07-30 18:03:34 +09005250 return EMULATION_FAILED;
Avi Kivity9dac77f2011-06-01 15:34:25 +03005251 simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
Avi Kivity46561642011-04-24 14:09:59 +03005252 switch (simd_prefix) {
5253 case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
5254 case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
5255 case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
5256 case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
5257 }
5258 break;
Gleb Natapov045a2822012-12-20 16:57:43 +02005259 case Escape:
5260 if (ctxt->modrm > 0xbf)
5261 opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
5262 else
5263 opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
5264 break;
Nadav Amit39f062f2014-11-26 15:47:18 +02005265 case InstrDual:
5266 if ((ctxt->modrm >> 6) == 3)
5267 opcode = opcode.u.idual->mod3;
5268 else
5269 opcode = opcode.u.idual->mod012;
5270 break;
Nadav Amit2276b512015-01-26 09:32:24 +02005271 case ModeDual:
5272 if (ctxt->mode == X86EMUL_MODE_PROT64)
5273 opcode = opcode.u.mdual->mode64;
5274 else
5275 opcode = opcode.u.mdual->mode32;
5276 break;
Avi Kivity46561642011-04-24 14:09:59 +03005277 default:
Takuya Yoshikawa1d2887e2011-07-30 18:03:34 +09005278 return EMULATION_FAILED;
Avi Kivity0d7cdee2011-03-29 11:34:38 +02005279 }
Avi Kivity46561642011-04-24 14:09:59 +03005280
Avi Kivityb1ea50b2011-09-13 10:45:42 +03005281 ctxt->d &= ~(u64)GroupMask;
Avi Kivity9dac77f2011-06-01 15:34:25 +03005282 ctxt->d |= opcode.flags;
Avi Kivity0d7cdee2011-03-29 11:34:38 +02005283 }
5284
Paolo Bonzinie24186e2014-03-27 12:00:57 +01005285 /* Unrecognised? */
5286 if (ctxt->d == 0)
5287 return EMULATION_FAILED;
5288
Avi Kivity9dac77f2011-06-01 15:34:25 +03005289 ctxt->execute = opcode.u.execute;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005290
Nadav Amit3a6095a2014-08-13 16:50:13 +03005291 if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
5292 return EMULATION_FAILED;
5293
Paolo Bonzinid40a6892014-03-27 11:58:02 +01005294 if (unlikely(ctxt->d &
Nadav Amited9aad22014-11-02 11:55:00 +02005295 (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
5296 No16))) {
Paolo Bonzinid40a6892014-03-27 11:58:02 +01005297 /*
5298 * These are copied unconditionally here, and checked unconditionally
5299 * in x86_emulate_insn.
5300 */
5301 ctxt->check_perm = opcode.check_perm;
5302 ctxt->intercept = opcode.intercept;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005303
Paolo Bonzinid40a6892014-03-27 11:58:02 +01005304 if (ctxt->d & NotImpl)
5305 return EMULATION_FAILED;
Avi Kivityd8671622011-02-01 16:32:03 +02005306
Nadav Amit58b70752014-10-24 11:35:09 +03005307 if (mode == X86EMUL_MODE_PROT64) {
5308 if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
5309 ctxt->op_bytes = 8;
5310 else if (ctxt->d & NearBranch)
5311 ctxt->op_bytes = 8;
5312 }
Avi Kivity7f9b4b72010-08-01 14:46:54 +03005313
Paolo Bonzinid40a6892014-03-27 11:58:02 +01005314 if (ctxt->d & Op3264) {
5315 if (mode == X86EMUL_MODE_PROT64)
5316 ctxt->op_bytes = 8;
5317 else
5318 ctxt->op_bytes = 4;
5319 }
5320
Nadav Amited9aad22014-11-02 11:55:00 +02005321 if ((ctxt->d & No16) && ctxt->op_bytes == 2)
5322 ctxt->op_bytes = 4;
5323
Paolo Bonzinid40a6892014-03-27 11:58:02 +01005324 if (ctxt->d & Sse)
5325 ctxt->op_bytes = 16;
5326 else if (ctxt->d & Mmx)
5327 ctxt->op_bytes = 8;
5328 }
Avi Kivity1253791d2011-03-29 11:41:27 +02005329
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005330 /* ModRM and SIB bytes. */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005331 if (ctxt->d & ModRM) {
Avi Kivityf09ed832011-09-13 10:45:40 +03005332 rc = decode_modrm(ctxt, &ctxt->memop);
Bandan Das573e80f2014-04-16 12:46:13 -04005333 if (!has_seg_override) {
5334 has_seg_override = true;
5335 ctxt->seg_override = ctxt->modrm_seg;
5336 }
Avi Kivity9dac77f2011-06-01 15:34:25 +03005337 } else if (ctxt->d & MemAbs)
Avi Kivityf09ed832011-09-13 10:45:40 +03005338 rc = decode_abs(ctxt, &ctxt->memop);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005339 if (rc != X86EMUL_CONTINUE)
5340 goto done;
5341
Bandan Das573e80f2014-04-16 12:46:13 -04005342 if (!has_seg_override)
5343 ctxt->seg_override = VCPU_SREG_DS;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005344
Bandan Das573e80f2014-04-16 12:46:13 -04005345 ctxt->memop.addr.mem.seg = ctxt->seg_override;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005346
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005347 /*
5348 * Decode and fetch the source operand: register, memory
5349 * or immediate.
5350 */
Avi Kivity0fe59122011-09-13 10:45:47 +03005351 rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
Avi Kivity39f21ee2010-08-18 19:20:21 +03005352 if (rc != X86EMUL_CONTINUE)
5353 goto done;
5354
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005355 /*
5356 * Decode and fetch the second source operand: register, memory
5357 * or immediate.
5358 */
Avi Kivity4dd6a572011-09-13 10:45:43 +03005359 rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
Avi Kivity39f21ee2010-08-18 19:20:21 +03005360 if (rc != X86EMUL_CONTINUE)
5361 goto done;
5362
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005363 /* Decode and fetch the destination operand: register or memory. */
Avi Kivitya99455492011-09-13 10:45:41 +03005364 rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005365
Owen Hofmannd9092f52016-10-27 11:25:52 -07005366 if (ctxt->rip_relative && likely(ctxt->memopp))
Nadav Amit1c1c35a2014-11-19 17:43:09 +02005367 ctxt->memopp->addr.mem.ea = address_mask(ctxt,
5368 ctxt->memopp->addr.mem.ea + ctxt->_eip);
Avi Kivitycb16c342011-06-19 19:21:11 +03005369
Paolo Bonzinia430c912014-10-23 14:54:14 +02005370done:
Takuya Yoshikawa1d2887e2011-07-30 18:03:34 +09005371 return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03005372}
5373
Xiao Guangrong1cb3f3a2011-09-22 17:02:48 +08005374bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
5375{
5376 return ctxt->d & PageTable;
5377}
5378
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03005379static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
5380{
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03005381 /* The second termination condition only applies for REPE
5382 * and REPNE. Test if the repeat string operation prefix is
5383 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
5384 * corresponding termination condition according to:
5385 * - if REPE/REPZ and ZF = 0 then done
5386 * - if REPNE/REPNZ and ZF = 1 then done
5387 */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005388 if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
5389 (ctxt->b == 0xae) || (ctxt->b == 0xaf))
5390 && (((ctxt->rep_prefix == REPE_PREFIX) &&
Nadav Amit0efb0442015-03-29 16:33:03 +03005391 ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
Avi Kivity9dac77f2011-06-01 15:34:25 +03005392 || ((ctxt->rep_prefix == REPNE_PREFIX) &&
Nadav Amit0efb0442015-03-29 16:33:03 +03005393 ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03005394 return true;
5395
5396 return false;
5397}
5398
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03005399static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
5400{
Radim Krčmářaabba3c2016-11-08 20:54:18 +01005401 int rc;
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03005402
Radim Krčmářaabba3c2016-11-08 20:54:18 +01005403 rc = asm_safe("fwait");
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03005404
Radim Krčmářaabba3c2016-11-08 20:54:18 +01005405 if (unlikely(rc != X86EMUL_CONTINUE))
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03005406 return emulate_exception(ctxt, MF_VECTOR, 0, false);
5407
5408 return X86EMUL_CONTINUE;
5409}
5410
5411static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
5412 struct operand *op)
5413{
5414 if (op->type == OP_MM)
5415 read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
5416}
5417
Avi Kivitye28bbd42013-01-04 16:18:48 +02005418static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
5419{
5420 ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
Josh Poimboeuf4548f632016-03-09 12:59:50 -06005421
Avi Kivityb9fa4092013-02-09 11:31:48 +02005422 if (!(ctxt->d & ByteOp))
5423 fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
Josh Poimboeuf4548f632016-03-09 12:59:50 -06005424
Peter Zijlstra1a29b5b2018-01-25 10:58:13 +01005425 asm("push %[flags]; popf; " CALL_NOSPEC " ; pushf; pop %[flags]\n"
Avi Kivityb8c0b6a2013-02-09 11:31:49 +02005426 : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
Peter Zijlstra1a29b5b2018-01-25 10:58:13 +01005427 [thunk_target]"+S"(fop), ASM_CALL_CONSTRAINT
Avi Kivityb8c0b6a2013-02-09 11:31:49 +02005428 : "c"(ctxt->src2.val));
Josh Poimboeuf4548f632016-03-09 12:59:50 -06005429
Avi Kivitye28bbd42013-01-04 16:18:48 +02005430 ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
Avi Kivityb8c0b6a2013-02-09 11:31:49 +02005431 if (!fop) /* exception is returned in fop variable */
5432 return emulate_de(ctxt);
Avi Kivitye28bbd42013-01-04 16:18:48 +02005433 return X86EMUL_CONTINUE;
5434}
Avi Kivitydd856ef2012-08-27 23:46:17 +03005435
Bandan Das14985072014-04-16 12:46:09 -04005436void init_decode_cache(struct x86_emulate_ctxt *ctxt)
5437{
Bandan Das573e80f2014-04-16 12:46:13 -04005438 memset(&ctxt->rip_relative, 0,
5439 (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
Bandan Das14985072014-04-16 12:46:09 -04005440
Bandan Das14985072014-04-16 12:46:09 -04005441 ctxt->io_read.pos = 0;
5442 ctxt->io_read.end = 0;
Bandan Das14985072014-04-16 12:46:09 -04005443 ctxt->mem_read.end = 0;
5444}
5445
Takuya Yoshikawa7b105ca2011-05-15 01:00:52 +09005446int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02005447{
Mathias Krause0225fb52012-08-30 01:30:16 +02005448 const struct x86_emulate_ops *ops = ctxt->ops;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09005449 int rc = X86EMUL_CONTINUE;
Avi Kivity9dac77f2011-06-01 15:34:25 +03005450 int saved_dst_type = ctxt->dst.type;
Ladi Prosek6ed071f2017-04-25 16:42:44 +02005451 unsigned emul_flags;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02005452
Avi Kivity9dac77f2011-06-01 15:34:25 +03005453 ctxt->mem_read.pos = 0;
Glauber Costa310b5d32009-05-12 16:21:06 -04005454
Gleb Natapovd380a5e2010-02-10 14:21:36 +02005455 /* LOCK prefix is allowed only with some instructions */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005456 if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02005457 rc = emulate_ud(ctxt);
Gleb Natapovd380a5e2010-02-10 14:21:36 +02005458 goto done;
5459 }
5460
Avi Kivity9dac77f2011-06-01 15:34:25 +03005461 if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02005462 rc = emulate_ud(ctxt);
Avi Kivity081bca02010-08-26 11:06:15 +03005463 goto done;
5464 }
5465
Ladi Prosek6ed071f2017-04-25 16:42:44 +02005466 emul_flags = ctxt->ops->get_hflags(ctxt);
Paolo Bonzinid40a6892014-03-27 11:58:02 +01005467 if (unlikely(ctxt->d &
5468 (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
5469 if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
5470 (ctxt->d & Undefined)) {
5471 rc = emulate_ud(ctxt);
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03005472 goto done;
Paolo Bonzinid40a6892014-03-27 11:58:02 +01005473 }
Avi Kivitycbe2c9d2012-04-09 18:40:02 +03005474
Paolo Bonzinid40a6892014-03-27 11:58:02 +01005475 if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
5476 || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
5477 rc = emulate_ud(ctxt);
Avi Kivityc4f035c2011-04-04 12:39:22 +02005478 goto done;
Paolo Bonzinid40a6892014-03-27 11:58:02 +01005479 }
Avi Kivityc4f035c2011-04-04 12:39:22 +02005480
Paolo Bonzinid40a6892014-03-27 11:58:02 +01005481 if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
5482 rc = emulate_nm(ctxt);
Joerg Roedeld09beab2011-04-04 12:39:25 +02005483 goto done;
Paolo Bonzinid40a6892014-03-27 11:58:02 +01005484 }
Joerg Roedeld09beab2011-04-04 12:39:25 +02005485
Paolo Bonzinid40a6892014-03-27 11:58:02 +01005486 if (ctxt->d & Mmx) {
5487 rc = flush_pending_x87_faults(ctxt);
5488 if (rc != X86EMUL_CONTINUE)
5489 goto done;
5490 /*
5491 * Now that we know the fpu is exception safe, we can fetch
5492 * operands from it.
5493 */
5494 fetch_possible_mmx_operand(ctxt, &ctxt->src);
5495 fetch_possible_mmx_operand(ctxt, &ctxt->src2);
5496 if (!(ctxt->d & Mov))
5497 fetch_possible_mmx_operand(ctxt, &ctxt->dst);
5498 }
Avi Kivityc4f035c2011-04-04 12:39:22 +02005499
Ladi Prosek6ed071f2017-04-25 16:42:44 +02005500 if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && ctxt->intercept) {
Paolo Bonzinid40a6892014-03-27 11:58:02 +01005501 rc = emulator_check_intercept(ctxt, ctxt->intercept,
5502 X86_ICPT_PRE_EXCEPT);
5503 if (rc != X86EMUL_CONTINUE)
5504 goto done;
5505 }
5506
Nadav Amit64a38292014-12-10 11:19:04 +02005507 /* Instruction can only be executed in protected mode */
5508 if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
5509 rc = emulate_ud(ctxt);
5510 goto done;
5511 }
5512
Paolo Bonzinid40a6892014-03-27 11:58:02 +01005513 /* Privileged instruction can be executed only in CPL=0 */
5514 if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
Nadav Amit68efa762014-06-18 17:19:35 +03005515 if (ctxt->d & PrivUD)
5516 rc = emulate_ud(ctxt);
5517 else
5518 rc = emulate_gp(ctxt, 0);
Avi Kivityb9fa9d62007-11-27 19:05:37 +02005519 goto done;
5520 }
Paolo Bonzinid40a6892014-03-27 11:58:02 +01005521
Paolo Bonzinid40a6892014-03-27 11:58:02 +01005522 /* Do instruction specific permission checks */
Bandan Das685bbf42014-04-16 12:46:10 -04005523 if (ctxt->d & CheckPerm) {
Paolo Bonzinid40a6892014-03-27 11:58:02 +01005524 rc = ctxt->check_perm(ctxt);
5525 if (rc != X86EMUL_CONTINUE)
5526 goto done;
5527 }
5528
Ladi Prosek6ed071f2017-04-25 16:42:44 +02005529 if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
Paolo Bonzinid40a6892014-03-27 11:58:02 +01005530 rc = emulator_check_intercept(ctxt, ctxt->intercept,
5531 X86_ICPT_POST_EXCEPT);
5532 if (rc != X86EMUL_CONTINUE)
5533 goto done;
5534 }
5535
5536 if (ctxt->rep_prefix && (ctxt->d & String)) {
5537 /* All REP prefixes have the same first termination condition */
5538 if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
Nadav Amit428e3d02015-04-28 13:06:01 +03005539 string_registers_quirk(ctxt);
Paolo Bonzinid40a6892014-03-27 11:58:02 +01005540 ctxt->eip = ctxt->_eip;
Nadav Amit0efb0442015-03-29 16:33:03 +03005541 ctxt->eflags &= ~X86_EFLAGS_RF;
Paolo Bonzinid40a6892014-03-27 11:58:02 +01005542 goto done;
5543 }
5544 }
Avi Kivityb9fa9d62007-11-27 19:05:37 +02005545 }
5546
Avi Kivity9dac77f2011-06-01 15:34:25 +03005547 if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
5548 rc = segmented_read(ctxt, ctxt->src.addr.mem,
5549 ctxt->src.valptr, ctxt->src.bytes);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09005550 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02005551 goto done;
Avi Kivity9dac77f2011-06-01 15:34:25 +03005552 ctxt->src.orig_val64 = ctxt->src.val64;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02005553 }
5554
Avi Kivity9dac77f2011-06-01 15:34:25 +03005555 if (ctxt->src2.type == OP_MEM) {
5556 rc = segmented_read(ctxt, ctxt->src2.addr.mem,
5557 &ctxt->src2.val, ctxt->src2.bytes);
Gleb Natapove35b7b92010-02-25 16:36:42 +02005558 if (rc != X86EMUL_CONTINUE)
5559 goto done;
5560 }
5561
Avi Kivity9dac77f2011-06-01 15:34:25 +03005562 if ((ctxt->d & DstMask) == ImplicitOps)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02005563 goto special_insn;
5564
5565
Avi Kivity9dac77f2011-06-01 15:34:25 +03005566 if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
Gleb Natapov69f55cb2010-03-18 15:20:20 +02005567 /* optimisation - avoid slow emulated read if Mov */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005568 rc = segmented_read(ctxt, ctxt->dst.addr.mem,
5569 &ctxt->dst.val, ctxt->dst.bytes);
Nadav Amitc205fb72014-12-25 02:52:16 +02005570 if (rc != X86EMUL_CONTINUE) {
Paolo Bonzinid44e1212015-02-09 10:02:05 +01005571 if (!(ctxt->d & NoWrite) &&
5572 rc == X86EMUL_PROPAGATE_FAULT &&
Nadav Amitc205fb72014-12-25 02:52:16 +02005573 ctxt->exception.vector == PF_VECTOR)
5574 ctxt->exception.error_code |= PFERR_WRITE_MASK;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02005575 goto done;
Nadav Amitc205fb72014-12-25 02:52:16 +02005576 }
Avi Kivity038e51d2007-01-22 20:40:40 -08005577 }
Paolo Bonzini4ff6f8e2015-02-12 17:04:47 +01005578 /* Copy full 64-bit value for CMPXCHG8B. */
5579 ctxt->dst.orig_val64 = ctxt->dst.val64;
Avi Kivity038e51d2007-01-22 20:40:40 -08005580
Avi Kivity018a98d2007-11-27 19:30:56 +02005581special_insn:
5582
Ladi Prosek6ed071f2017-04-25 16:42:44 +02005583 if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
Avi Kivity9dac77f2011-06-01 15:34:25 +03005584 rc = emulator_check_intercept(ctxt, ctxt->intercept,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02005585 X86_ICPT_POST_MEMACCESS);
Avi Kivityc4f035c2011-04-04 12:39:22 +02005586 if (rc != X86EMUL_CONTINUE)
5587 goto done;
5588 }
5589
Nadav Amitb9a1ecb2014-07-24 14:51:23 +03005590 if (ctxt->rep_prefix && (ctxt->d & String))
Nadav Amit0efb0442015-03-29 16:33:03 +03005591 ctxt->eflags |= X86_EFLAGS_RF;
Nadav Amitb9a1ecb2014-07-24 14:51:23 +03005592 else
Nadav Amit0efb0442015-03-29 16:33:03 +03005593 ctxt->eflags &= ~X86_EFLAGS_RF;
Nadav Amit4467c3f2014-07-21 14:37:29 +03005594
Avi Kivity9dac77f2011-06-01 15:34:25 +03005595 if (ctxt->execute) {
Avi Kivitye28bbd42013-01-04 16:18:48 +02005596 if (ctxt->d & Fastop) {
5597 void (*fop)(struct fastop *) = (void *)ctxt->execute;
5598 rc = fastop(ctxt, fop);
5599 if (rc != X86EMUL_CONTINUE)
5600 goto done;
5601 goto writeback;
5602 }
Avi Kivity9dac77f2011-06-01 15:34:25 +03005603 rc = ctxt->execute(ctxt);
Avi Kivityef65c882010-07-29 15:11:51 +03005604 if (rc != X86EMUL_CONTINUE)
5605 goto done;
5606 goto writeback;
5607 }
5608
Borislav Petkov1ce19dc2013-09-22 16:44:51 +02005609 if (ctxt->opcode_len == 2)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005610 goto twobyte_insn;
Borislav Petkov0bc5eed2013-10-29 12:54:10 +01005611 else if (ctxt->opcode_len == 3)
5612 goto threebyte_insn;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005613
Avi Kivity9dac77f2011-06-01 15:34:25 +03005614 switch (ctxt->b) {
Gleb Natapovb2833e32009-04-12 13:36:30 +03005615 case 0x70 ... 0x7f: /* jcc (short) */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005616 if (test_cc(ctxt->b, ctxt->eflags))
Nadav Amit234f3ce2014-09-18 22:39:38 +03005617 rc = jmp_rel(ctxt, ctxt->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02005618 break;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03005619 case 0x8d: /* lea r16/r32, m */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005620 ctxt->dst.val = ctxt->src.addr.mem.ea;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03005621 break;
Avi Kivity3d9e77d2010-08-01 12:41:59 +03005622 case 0x90 ... 0x97: /* nop / xchg reg, rax */
Avi Kivitydd856ef2012-08-27 23:46:17 +03005623 if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
Nadav Amita825f5c2014-06-15 16:13:01 +03005624 ctxt->dst.type = OP_NONE;
5625 else
5626 rc = em_xchg(ctxt);
Takuya Yoshikawae4f973a2011-05-29 21:59:09 +09005627 break;
Wei Yongjune8b6fa72010-08-18 16:43:13 +08005628 case 0x98: /* cbw/cwde/cdqe */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005629 switch (ctxt->op_bytes) {
5630 case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
5631 case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
5632 case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
Wei Yongjune8b6fa72010-08-18 16:43:13 +08005633 }
5634 break;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03005635 case 0xcc: /* int3 */
Takuya Yoshikawa5c5df762011-05-29 22:02:55 +09005636 rc = emulate_int(ctxt, 3);
5637 break;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03005638 case 0xcd: /* int n */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005639 rc = emulate_int(ctxt, ctxt->src.val);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03005640 break;
5641 case 0xce: /* into */
Nadav Amit0efb0442015-03-29 16:33:03 +03005642 if (ctxt->eflags & X86_EFLAGS_OF)
Takuya Yoshikawa5c5df762011-05-29 22:02:55 +09005643 rc = emulate_int(ctxt, 4);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03005644 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07005645 case 0xe9: /* jmp rel */
Takuya Yoshikawadb5b0762011-05-29 21:56:26 +09005646 case 0xeb: /* jmp rel short */
Nadav Amit234f3ce2014-09-18 22:39:38 +03005647 rc = jmp_rel(ctxt, ctxt->src.val);
Avi Kivity9dac77f2011-06-01 15:34:25 +03005648 ctxt->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07005649 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02005650 case 0xf4: /* hlt */
Avi Kivity6c3287f2011-04-20 15:43:05 +03005651 ctxt->ops->halt(ctxt);
Mohammed Gamal19fdfa02008-07-06 16:51:26 +03005652 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02005653 case 0xf5: /* cmc */
5654 /* complement carry flag from eflags reg */
Nadav Amit0efb0442015-03-29 16:33:03 +03005655 ctxt->eflags ^= X86_EFLAGS_CF;
Avi Kivity111de5d2007-11-27 19:14:21 +02005656 break;
5657 case 0xf8: /* clc */
Nadav Amit0efb0442015-03-29 16:33:03 +03005658 ctxt->eflags &= ~X86_EFLAGS_CF;
Avi Kivity111de5d2007-11-27 19:14:21 +02005659 break;
Mohammed Gamal8744aa92010-08-05 15:42:49 +03005660 case 0xf9: /* stc */
Nadav Amit0efb0442015-03-29 16:33:03 +03005661 ctxt->eflags |= X86_EFLAGS_CF;
Mohammed Gamal8744aa92010-08-05 15:42:49 +03005662 break;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03005663 case 0xfc: /* cld */
Nadav Amit0efb0442015-03-29 16:33:03 +03005664 ctxt->eflags &= ~X86_EFLAGS_DF;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03005665 break;
5666 case 0xfd: /* std */
Nadav Amit0efb0442015-03-29 16:33:03 +03005667 ctxt->eflags |= X86_EFLAGS_DF;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03005668 break;
Avi Kivity91269b82010-07-25 14:51:16 +03005669 default:
5670 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005671 }
Avi Kivity018a98d2007-11-27 19:30:56 +02005672
Avi Kivity7d9ddae2010-08-30 17:12:28 +03005673 if (rc != X86EMUL_CONTINUE)
5674 goto done;
5675
Avi Kivity018a98d2007-11-27 19:30:56 +02005676writeback:
Avi Kivityfb32b1e2013-02-09 11:31:44 +02005677 if (ctxt->d & SrcWrite) {
5678 BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
5679 rc = writeback(ctxt, &ctxt->src);
5680 if (rc != X86EMUL_CONTINUE)
5681 goto done;
5682 }
Nadav Amitee212292014-06-15 16:12:58 +03005683 if (!(ctxt->d & NoWrite)) {
5684 rc = writeback(ctxt, &ctxt->dst);
5685 if (rc != X86EMUL_CONTINUE)
5686 goto done;
5687 }
Avi Kivity018a98d2007-11-27 19:30:56 +02005688
Gleb Natapov5cd21912010-03-18 15:20:26 +02005689 /*
5690 * restore dst type in case the decoding will be reused
5691 * (happens for string instruction )
5692 */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005693 ctxt->dst.type = saved_dst_type;
Gleb Natapov5cd21912010-03-18 15:20:26 +02005694
Avi Kivity9dac77f2011-06-01 15:34:25 +03005695 if ((ctxt->d & SrcMask) == SrcSI)
Gleb Natapovf3bd64c2012-09-03 15:24:28 +03005696 string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
Gleb Natapova682e352010-03-18 15:20:21 +02005697
Avi Kivity9dac77f2011-06-01 15:34:25 +03005698 if ((ctxt->d & DstMask) == DstDI)
Gleb Natapovf3bd64c2012-09-03 15:24:28 +03005699 string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
Gleb Natapovd9271122010-03-18 15:20:22 +02005700
Avi Kivity9dac77f2011-06-01 15:34:25 +03005701 if (ctxt->rep_prefix && (ctxt->d & String)) {
Gleb Natapovb3356bf2012-09-03 15:24:29 +03005702 unsigned int count;
Avi Kivity9dac77f2011-06-01 15:34:25 +03005703 struct read_cache *r = &ctxt->io_read;
Gleb Natapovb3356bf2012-09-03 15:24:29 +03005704 if ((ctxt->d & SrcMask) == SrcSI)
5705 count = ctxt->src.count;
5706 else
5707 count = ctxt->dst.count;
Paolo Bonzini01485a22014-11-19 18:25:08 +01005708 register_address_increment(ctxt, VCPU_REGS_RCX, -count);
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03005709
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03005710 if (!string_insn_completed(ctxt)) {
5711 /*
5712 * Re-enter guest when pio read ahead buffer is empty
5713 * or, if it is not used, after each 1024 iteration.
5714 */
Avi Kivitydd856ef2012-08-27 23:46:17 +03005715 if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03005716 (r->end == 0 || r->end != r->pos)) {
5717 /*
5718 * Reset read cache. Usually happens before
5719 * decode, but since instruction is restarted
5720 * we have to do it here.
5721 */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005722 ctxt->mem_read.end = 0;
Avi Kivitydd856ef2012-08-27 23:46:17 +03005723 writeback_registers(ctxt);
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03005724 return EMULATION_RESTART;
5725 }
5726 goto done; /* skip rip writeback */
Avi Kivity0fa6ccb2010-08-17 11:22:17 +03005727 }
Nadav Amit0efb0442015-03-29 16:33:03 +03005728 ctxt->eflags &= ~X86_EFLAGS_RF;
Gleb Natapov5cd21912010-03-18 15:20:26 +02005729 }
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03005730
Avi Kivity9dac77f2011-06-01 15:34:25 +03005731 ctxt->eip = ctxt->_eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02005732
5733done:
Paolo Bonzinie0ad0b42014-08-20 10:08:23 +02005734 if (rc == X86EMUL_PROPAGATE_FAULT) {
5735 WARN_ON(ctxt->exception.vector > 0x1f);
Avi Kivityda9cb572010-11-22 17:53:21 +02005736 ctxt->have_exception = true;
Paolo Bonzinie0ad0b42014-08-20 10:08:23 +02005737 }
Joerg Roedel775fde82011-04-04 12:39:24 +02005738 if (rc == X86EMUL_INTERCEPTED)
5739 return EMULATION_INTERCEPTED;
5740
Avi Kivitydd856ef2012-08-27 23:46:17 +03005741 if (rc == X86EMUL_CONTINUE)
5742 writeback_registers(ctxt);
5743
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03005744 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005745
5746twobyte_insn:
Avi Kivity9dac77f2011-06-01 15:34:25 +03005747 switch (ctxt->b) {
Avi Kivity018a98d2007-11-27 19:30:56 +02005748 case 0x09: /* wbinvd */
Clemens Nosscfb22372011-04-21 21:16:05 +02005749 (ctxt->ops->wbinvd)(ctxt);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005750 break;
5751 case 0x08: /* invd */
Avi Kivity018a98d2007-11-27 19:30:56 +02005752 case 0x0d: /* GrpP (prefetch) */
5753 case 0x18: /* Grp16 (prefetch/nop) */
Paolo Bonzini103f98e2013-05-30 13:22:39 +02005754 case 0x1f: /* nop */
Avi Kivity018a98d2007-11-27 19:30:56 +02005755 break;
5756 case 0x20: /* mov cr, reg */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005757 ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
Avi Kivity018a98d2007-11-27 19:30:56 +02005758 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005759 case 0x21: /* mov from dr to reg */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005760 ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005761 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005762 case 0x40 ... 0x4f: /* cmov */
Nadav Amit140bad82014-06-15 16:13:00 +03005763 if (test_cc(ctxt->b, ctxt->eflags))
5764 ctxt->dst.val = ctxt->src.val;
Nadav Amitb91aa142015-03-30 15:39:19 +03005765 else if (ctxt->op_bytes != 4)
Avi Kivity9dac77f2011-06-01 15:34:25 +03005766 ctxt->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08005767 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03005768 case 0x80 ... 0x8f: /* jnz rel, etc*/
Avi Kivity9dac77f2011-06-01 15:34:25 +03005769 if (test_cc(ctxt->b, ctxt->eflags))
Nadav Amit234f3ce2014-09-18 22:39:38 +03005770 rc = jmp_rel(ctxt, ctxt->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02005771 break;
Wei Yongjunee45b582010-08-06 17:10:07 +08005772 case 0x90 ... 0x9f: /* setcc r/m8 */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005773 ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
Wei Yongjunee45b582010-08-06 17:10:07 +08005774 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005775 case 0xb6 ... 0xb7: /* movzx */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005776 ctxt->dst.bytes = ctxt->op_bytes;
Avi Kivity361cad22012-06-11 19:40:15 +03005777 ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
Avi Kivity9dac77f2011-06-01 15:34:25 +03005778 : (u16) ctxt->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005779 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005780 case 0xbe ... 0xbf: /* movsx */
Avi Kivity9dac77f2011-06-01 15:34:25 +03005781 ctxt->dst.bytes = ctxt->op_bytes;
Avi Kivity361cad22012-06-11 19:40:15 +03005782 ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
Avi Kivity9dac77f2011-06-01 15:34:25 +03005783 (s16) ctxt->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005784 break;
Avi Kivity91269b82010-07-25 14:51:16 +03005785 default:
5786 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005787 }
Avi Kivity7d9ddae2010-08-30 17:12:28 +03005788
Borislav Petkov0bc5eed2013-10-29 12:54:10 +01005789threebyte_insn:
5790
Avi Kivity7d9ddae2010-08-30 17:12:28 +03005791 if (rc != X86EMUL_CONTINUE)
5792 goto done;
5793
Avi Kivity6aa8b732006-12-10 02:21:36 -08005794 goto writeback;
5795
5796cannot_emulate:
Gleb Natapova0c0ab22011-03-28 16:57:49 +02005797 return EMULATION_FAILED;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005798}
Avi Kivitydd856ef2012-08-27 23:46:17 +03005799
5800void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
5801{
5802 invalidate_registers(ctxt);
5803}
5804
5805void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
5806{
5807 writeback_registers(ctxt);
5808}
Tom Lendacky0f89b202016-12-14 14:59:23 -05005809
5810bool emulator_can_use_gpa(struct x86_emulate_ctxt *ctxt)
5811{
5812 if (ctxt->rep_prefix && (ctxt->d & String))
5813 return false;
5814
5815 if (ctxt->d & TwoMemOp)
5816 return false;
5817
5818 return true;
5819}