blob: 2328f98c7f1e631f0b981d417926813d927a987d [file] [log] [blame]
Dan Williams6f231dd2011-07-02 22:56:22 -07001/*
2 * This file is provided under a dual BSD/GPLv2 license. When using or
3 * redistributing this file, you may do so under either license.
4 *
5 * GPL LICENSE SUMMARY
6 *
7 * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
21 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.GPL.
23 *
24 * BSD LICENSE
25 *
26 * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
27 * All rights reserved.
28 *
29 * Redistribution and use in source and binary forms, with or without
30 * modification, are permitted provided that the following conditions
31 * are met:
32 *
33 * * Redistributions of source code must retain the above copyright
34 * notice, this list of conditions and the following disclaimer.
35 * * Redistributions in binary form must reproduce the above copyright
36 * notice, this list of conditions and the following disclaimer in
37 * the documentation and/or other materials provided with the
38 * distribution.
39 * * Neither the name of Intel Corporation nor the names of its
40 * contributors may be used to endorse or promote products derived
41 * from this software without specific prior written permission.
42 *
43 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
44 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
45 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
46 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
47 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
48 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
49 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
50 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
51 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
52 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
53 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
54 */
Dan Williamsac668c62011-06-07 18:50:55 -070055#include <linux/circ_buf.h>
Dan Williamscc9203b2011-05-08 17:34:44 -070056#include <linux/device.h>
57#include <scsi/sas.h>
58#include "host.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070059#include "isci.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070060#include "port.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070061#include "host.h"
Dan Williamsd044af12011-03-08 09:52:49 -080062#include "probe_roms.h"
Dan Williamscc9203b2011-05-08 17:34:44 -070063#include "remote_device.h"
64#include "request.h"
Dan Williamscc9203b2011-05-08 17:34:44 -070065#include "scu_completion_codes.h"
66#include "scu_event_codes.h"
Dan Williams63a3a152011-05-08 21:36:46 -070067#include "registers.h"
Dan Williamscc9203b2011-05-08 17:34:44 -070068#include "scu_remote_node_context.h"
69#include "scu_task_context.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070070
Dan Williamscc9203b2011-05-08 17:34:44 -070071#define SCU_CONTEXT_RAM_INIT_STALL_TIME 200
72
Dan Williams7c78da32011-06-01 16:00:01 -070073#define smu_max_ports(dcc_value) \
Dan Williamscc9203b2011-05-08 17:34:44 -070074 (\
75 (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_MASK) \
76 >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_SHIFT) + 1 \
77 )
78
Dan Williams7c78da32011-06-01 16:00:01 -070079#define smu_max_task_contexts(dcc_value) \
Dan Williamscc9203b2011-05-08 17:34:44 -070080 (\
81 (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_MASK) \
82 >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_SHIFT) + 1 \
83 )
84
Dan Williams7c78da32011-06-01 16:00:01 -070085#define smu_max_rncs(dcc_value) \
Dan Williamscc9203b2011-05-08 17:34:44 -070086 (\
87 (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_MASK) \
88 >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_SHIFT) + 1 \
89 )
90
Dan Williamscc9203b2011-05-08 17:34:44 -070091#define SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT 100
92
93/**
94 *
95 *
96 * The number of milliseconds to wait while a given phy is consuming power
97 * before allowing another set of phys to consume power. Ultimately, this will
98 * be specified by OEM parameter.
99 */
100#define SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL 500
101
102/**
103 * NORMALIZE_PUT_POINTER() -
104 *
105 * This macro will normalize the completion queue put pointer so its value can
106 * be used as an array inde
107 */
108#define NORMALIZE_PUT_POINTER(x) \
109 ((x) & SMU_COMPLETION_QUEUE_PUT_POINTER_MASK)
110
111
112/**
113 * NORMALIZE_EVENT_POINTER() -
114 *
115 * This macro will normalize the completion queue event entry so its value can
116 * be used as an index.
117 */
118#define NORMALIZE_EVENT_POINTER(x) \
119 (\
120 ((x) & SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_MASK) \
121 >> SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_SHIFT \
122 )
123
124/**
Dan Williamscc9203b2011-05-08 17:34:44 -0700125 * NORMALIZE_GET_POINTER() -
126 *
127 * This macro will normalize the completion queue get pointer so its value can
128 * be used as an index into an array
129 */
130#define NORMALIZE_GET_POINTER(x) \
131 ((x) & SMU_COMPLETION_QUEUE_GET_POINTER_MASK)
132
133/**
134 * NORMALIZE_GET_POINTER_CYCLE_BIT() -
135 *
136 * This macro will normalize the completion queue cycle pointer so it matches
137 * the completion queue cycle bit
138 */
139#define NORMALIZE_GET_POINTER_CYCLE_BIT(x) \
140 ((SMU_CQGR_CYCLE_BIT & (x)) << (31 - SMU_COMPLETION_QUEUE_GET_CYCLE_BIT_SHIFT))
141
142/**
143 * COMPLETION_QUEUE_CYCLE_BIT() -
144 *
145 * This macro will return the cycle bit of the completion queue entry
146 */
147#define COMPLETION_QUEUE_CYCLE_BIT(x) ((x) & 0x80000000)
148
Edmund Nadolski12ef6542011-06-02 00:10:50 +0000149/* Init the state machine and call the state entry function (if any) */
150void sci_init_sm(struct sci_base_state_machine *sm,
151 const struct sci_base_state *state_table, u32 initial_state)
152{
153 sci_state_transition_t handler;
154
155 sm->initial_state_id = initial_state;
156 sm->previous_state_id = initial_state;
157 sm->current_state_id = initial_state;
158 sm->state_table = state_table;
159
160 handler = sm->state_table[initial_state].enter_state;
161 if (handler)
162 handler(sm);
163}
164
165/* Call the state exit fn, update the current state, call the state entry fn */
166void sci_change_state(struct sci_base_state_machine *sm, u32 next_state)
167{
168 sci_state_transition_t handler;
169
170 handler = sm->state_table[sm->current_state_id].exit_state;
171 if (handler)
172 handler(sm);
173
174 sm->previous_state_id = sm->current_state_id;
175 sm->current_state_id = next_state;
176
177 handler = sm->state_table[sm->current_state_id].enter_state;
178 if (handler)
179 handler(sm);
180}
181
Dan Williams89a73012011-06-30 19:14:33 -0700182static bool sci_controller_completion_queue_has_entries(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700183{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700184 u32 get_value = ihost->completion_queue_get;
Dan Williamscc9203b2011-05-08 17:34:44 -0700185 u32 get_index = get_value & SMU_COMPLETION_QUEUE_GET_POINTER_MASK;
186
187 if (NORMALIZE_GET_POINTER_CYCLE_BIT(get_value) ==
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700188 COMPLETION_QUEUE_CYCLE_BIT(ihost->completion_queue[get_index]))
Dan Williamscc9203b2011-05-08 17:34:44 -0700189 return true;
190
191 return false;
192}
193
Dan Williams89a73012011-06-30 19:14:33 -0700194static bool sci_controller_isr(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700195{
Dan Williams89a73012011-06-30 19:14:33 -0700196 if (sci_controller_completion_queue_has_entries(ihost)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700197 return true;
198 } else {
199 /*
200 * we have a spurious interrupt it could be that we have already
201 * emptied the completion queue from a previous interrupt */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700202 writel(SMU_ISR_COMPLETION, &ihost->smu_registers->interrupt_status);
Dan Williamscc9203b2011-05-08 17:34:44 -0700203
204 /*
205 * There is a race in the hardware that could cause us not to be notified
206 * of an interrupt completion if we do not take this step. We will mask
207 * then unmask the interrupts so if there is another interrupt pending
208 * the clearing of the interrupt source we get the next interrupt message. */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700209 writel(0xFF000000, &ihost->smu_registers->interrupt_mask);
210 writel(0, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -0700211 }
212
213 return false;
214}
215
Dan Williamsc7ef4032011-02-18 09:25:05 -0800216irqreturn_t isci_msix_isr(int vec, void *data)
Dan Williams6f231dd2011-07-02 22:56:22 -0700217{
Dan Williamsc7ef4032011-02-18 09:25:05 -0800218 struct isci_host *ihost = data;
Dan Williams6f231dd2011-07-02 22:56:22 -0700219
Dan Williams89a73012011-06-30 19:14:33 -0700220 if (sci_controller_isr(ihost))
Dan Williams0cf89d12011-02-18 09:25:07 -0800221 tasklet_schedule(&ihost->completion_tasklet);
Dan Williams6f231dd2011-07-02 22:56:22 -0700222
Dan Williamsc7ef4032011-02-18 09:25:05 -0800223 return IRQ_HANDLED;
Dan Williams6f231dd2011-07-02 22:56:22 -0700224}
225
Dan Williams89a73012011-06-30 19:14:33 -0700226static bool sci_controller_error_isr(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700227{
228 u32 interrupt_status;
229
230 interrupt_status =
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700231 readl(&ihost->smu_registers->interrupt_status);
Dan Williamscc9203b2011-05-08 17:34:44 -0700232 interrupt_status &= (SMU_ISR_QUEUE_ERROR | SMU_ISR_QUEUE_SUSPEND);
233
234 if (interrupt_status != 0) {
235 /*
236 * There is an error interrupt pending so let it through and handle
237 * in the callback */
238 return true;
239 }
240
241 /*
242 * There is a race in the hardware that could cause us not to be notified
243 * of an interrupt completion if we do not take this step. We will mask
244 * then unmask the error interrupts so if there was another interrupt
245 * pending we will be notified.
246 * Could we write the value of (SMU_ISR_QUEUE_ERROR | SMU_ISR_QUEUE_SUSPEND)? */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700247 writel(0xff, &ihost->smu_registers->interrupt_mask);
248 writel(0, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -0700249
250 return false;
251}
252
Dan Williams89a73012011-06-30 19:14:33 -0700253static void sci_controller_task_completion(struct isci_host *ihost, u32 ent)
Dan Williamscc9203b2011-05-08 17:34:44 -0700254{
Dan Williams89a73012011-06-30 19:14:33 -0700255 u32 index = SCU_GET_COMPLETION_INDEX(ent);
Dan Williamsdb056252011-06-17 14:18:39 -0700256 struct isci_request *ireq = ihost->reqs[index];
Dan Williamscc9203b2011-05-08 17:34:44 -0700257
258 /* Make sure that we really want to process this IO request */
Dan Williamsdb056252011-06-17 14:18:39 -0700259 if (test_bit(IREQ_ACTIVE, &ireq->flags) &&
Dan Williams5076a1a2011-06-27 14:57:03 -0700260 ireq->io_tag != SCI_CONTROLLER_INVALID_IO_TAG &&
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700261 ISCI_TAG_SEQ(ireq->io_tag) == ihost->io_request_sequence[index])
Dan Williams89a73012011-06-30 19:14:33 -0700262 /* Yep this is a valid io request pass it along to the
263 * io request handler
264 */
265 sci_io_request_tc_completion(ireq, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700266}
267
Dan Williams89a73012011-06-30 19:14:33 -0700268static void sci_controller_sdma_completion(struct isci_host *ihost, u32 ent)
Dan Williamscc9203b2011-05-08 17:34:44 -0700269{
270 u32 index;
Dan Williams5076a1a2011-06-27 14:57:03 -0700271 struct isci_request *ireq;
Dan Williams78a6f062011-06-30 16:31:37 -0700272 struct isci_remote_device *idev;
Dan Williamscc9203b2011-05-08 17:34:44 -0700273
Dan Williams89a73012011-06-30 19:14:33 -0700274 index = SCU_GET_COMPLETION_INDEX(ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700275
Dan Williams89a73012011-06-30 19:14:33 -0700276 switch (scu_get_command_request_type(ent)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700277 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_POST_TC:
278 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_DUMP_TC:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700279 ireq = ihost->reqs[index];
280 dev_warn(&ihost->pdev->dev, "%s: %x for io request %p\n",
Dan Williams89a73012011-06-30 19:14:33 -0700281 __func__, ent, ireq);
Dan Williamscc9203b2011-05-08 17:34:44 -0700282 /* @todo For a post TC operation we need to fail the IO
283 * request
284 */
285 break;
Dan Williamscc9203b2011-05-08 17:34:44 -0700286 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_DUMP_RNC:
287 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_OTHER_RNC:
288 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_POST_RNC:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700289 idev = ihost->device_table[index];
290 dev_warn(&ihost->pdev->dev, "%s: %x for device %p\n",
Dan Williams89a73012011-06-30 19:14:33 -0700291 __func__, ent, idev);
Dan Williamscc9203b2011-05-08 17:34:44 -0700292 /* @todo For a port RNC operation we need to fail the
293 * device
294 */
295 break;
Dan Williamscc9203b2011-05-08 17:34:44 -0700296 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700297 dev_warn(&ihost->pdev->dev, "%s: unknown completion type %x\n",
Dan Williams89a73012011-06-30 19:14:33 -0700298 __func__, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700299 break;
Dan Williamscc9203b2011-05-08 17:34:44 -0700300 }
301}
302
Dan Williams89a73012011-06-30 19:14:33 -0700303static void sci_controller_unsolicited_frame(struct isci_host *ihost, u32 ent)
Dan Williamscc9203b2011-05-08 17:34:44 -0700304{
305 u32 index;
306 u32 frame_index;
307
Dan Williamscc9203b2011-05-08 17:34:44 -0700308 struct scu_unsolicited_frame_header *frame_header;
Dan Williams85280952011-06-28 15:05:53 -0700309 struct isci_phy *iphy;
Dan Williams78a6f062011-06-30 16:31:37 -0700310 struct isci_remote_device *idev;
Dan Williamscc9203b2011-05-08 17:34:44 -0700311
312 enum sci_status result = SCI_FAILURE;
313
Dan Williams89a73012011-06-30 19:14:33 -0700314 frame_index = SCU_GET_FRAME_INDEX(ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700315
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700316 frame_header = ihost->uf_control.buffers.array[frame_index].header;
317 ihost->uf_control.buffers.array[frame_index].state = UNSOLICITED_FRAME_IN_USE;
Dan Williamscc9203b2011-05-08 17:34:44 -0700318
Dan Williams89a73012011-06-30 19:14:33 -0700319 if (SCU_GET_FRAME_ERROR(ent)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700320 /*
321 * / @todo If the IAF frame or SIGNATURE FIS frame has an error will
322 * / this cause a problem? We expect the phy initialization will
323 * / fail if there is an error in the frame. */
Dan Williams89a73012011-06-30 19:14:33 -0700324 sci_controller_release_frame(ihost, frame_index);
Dan Williamscc9203b2011-05-08 17:34:44 -0700325 return;
326 }
327
328 if (frame_header->is_address_frame) {
Dan Williams89a73012011-06-30 19:14:33 -0700329 index = SCU_GET_PROTOCOL_ENGINE_INDEX(ent);
Dan Williams85280952011-06-28 15:05:53 -0700330 iphy = &ihost->phys[index];
Dan Williams89a73012011-06-30 19:14:33 -0700331 result = sci_phy_frame_handler(iphy, frame_index);
Dan Williamscc9203b2011-05-08 17:34:44 -0700332 } else {
333
Dan Williams89a73012011-06-30 19:14:33 -0700334 index = SCU_GET_COMPLETION_INDEX(ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700335
336 if (index == SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX) {
337 /*
338 * This is a signature fis or a frame from a direct attached SATA
339 * device that has not yet been created. In either case forwared
340 * the frame to the PE and let it take care of the frame data. */
Dan Williams89a73012011-06-30 19:14:33 -0700341 index = SCU_GET_PROTOCOL_ENGINE_INDEX(ent);
Dan Williams85280952011-06-28 15:05:53 -0700342 iphy = &ihost->phys[index];
Dan Williams89a73012011-06-30 19:14:33 -0700343 result = sci_phy_frame_handler(iphy, frame_index);
Dan Williamscc9203b2011-05-08 17:34:44 -0700344 } else {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700345 if (index < ihost->remote_node_entries)
346 idev = ihost->device_table[index];
Dan Williamscc9203b2011-05-08 17:34:44 -0700347 else
Dan Williams78a6f062011-06-30 16:31:37 -0700348 idev = NULL;
Dan Williamscc9203b2011-05-08 17:34:44 -0700349
Dan Williams78a6f062011-06-30 16:31:37 -0700350 if (idev != NULL)
Dan Williams89a73012011-06-30 19:14:33 -0700351 result = sci_remote_device_frame_handler(idev, frame_index);
Dan Williamscc9203b2011-05-08 17:34:44 -0700352 else
Dan Williams89a73012011-06-30 19:14:33 -0700353 sci_controller_release_frame(ihost, frame_index);
Dan Williamscc9203b2011-05-08 17:34:44 -0700354 }
355 }
356
357 if (result != SCI_SUCCESS) {
358 /*
359 * / @todo Is there any reason to report some additional error message
360 * / when we get this failure notifiction? */
361 }
362}
363
Dan Williams89a73012011-06-30 19:14:33 -0700364static void sci_controller_event_completion(struct isci_host *ihost, u32 ent)
Dan Williamscc9203b2011-05-08 17:34:44 -0700365{
Dan Williams78a6f062011-06-30 16:31:37 -0700366 struct isci_remote_device *idev;
Dan Williams5076a1a2011-06-27 14:57:03 -0700367 struct isci_request *ireq;
Dan Williams85280952011-06-28 15:05:53 -0700368 struct isci_phy *iphy;
Dan Williamscc9203b2011-05-08 17:34:44 -0700369 u32 index;
370
Dan Williams89a73012011-06-30 19:14:33 -0700371 index = SCU_GET_COMPLETION_INDEX(ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700372
Dan Williams89a73012011-06-30 19:14:33 -0700373 switch (scu_get_event_type(ent)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700374 case SCU_EVENT_TYPE_SMU_COMMAND_ERROR:
375 /* / @todo The driver did something wrong and we need to fix the condtion. */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700376 dev_err(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700377 "%s: SCIC Controller 0x%p received SMU command error "
378 "0x%x\n",
379 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700380 ihost,
Dan Williams89a73012011-06-30 19:14:33 -0700381 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700382 break;
383
384 case SCU_EVENT_TYPE_SMU_PCQ_ERROR:
385 case SCU_EVENT_TYPE_SMU_ERROR:
386 case SCU_EVENT_TYPE_FATAL_MEMORY_ERROR:
387 /*
388 * / @todo This is a hardware failure and its likely that we want to
389 * / reset the controller. */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700390 dev_err(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700391 "%s: SCIC Controller 0x%p received fatal controller "
392 "event 0x%x\n",
393 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700394 ihost,
Dan Williams89a73012011-06-30 19:14:33 -0700395 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700396 break;
397
398 case SCU_EVENT_TYPE_TRANSPORT_ERROR:
Dan Williams5076a1a2011-06-27 14:57:03 -0700399 ireq = ihost->reqs[index];
Dan Williams89a73012011-06-30 19:14:33 -0700400 sci_io_request_event_handler(ireq, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700401 break;
402
403 case SCU_EVENT_TYPE_PTX_SCHEDULE_EVENT:
Dan Williams89a73012011-06-30 19:14:33 -0700404 switch (scu_get_event_specifier(ent)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700405 case SCU_EVENT_SPECIFIC_SMP_RESPONSE_NO_PE:
406 case SCU_EVENT_SPECIFIC_TASK_TIMEOUT:
Dan Williams5076a1a2011-06-27 14:57:03 -0700407 ireq = ihost->reqs[index];
408 if (ireq != NULL)
Dan Williams89a73012011-06-30 19:14:33 -0700409 sci_io_request_event_handler(ireq, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700410 else
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700411 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700412 "%s: SCIC Controller 0x%p received "
413 "event 0x%x for io request object "
414 "that doesnt exist.\n",
415 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700416 ihost,
Dan Williams89a73012011-06-30 19:14:33 -0700417 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700418
419 break;
420
421 case SCU_EVENT_SPECIFIC_IT_NEXUS_TIMEOUT:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700422 idev = ihost->device_table[index];
Dan Williams78a6f062011-06-30 16:31:37 -0700423 if (idev != NULL)
Dan Williams89a73012011-06-30 19:14:33 -0700424 sci_remote_device_event_handler(idev, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700425 else
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700426 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700427 "%s: SCIC Controller 0x%p received "
428 "event 0x%x for remote device object "
429 "that doesnt exist.\n",
430 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700431 ihost,
Dan Williams89a73012011-06-30 19:14:33 -0700432 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700433
434 break;
435 }
436 break;
437
438 case SCU_EVENT_TYPE_BROADCAST_CHANGE:
439 /*
440 * direct the broadcast change event to the phy first and then let
441 * the phy redirect the broadcast change to the port object */
442 case SCU_EVENT_TYPE_ERR_CNT_EVENT:
443 /*
444 * direct error counter event to the phy object since that is where
445 * we get the event notification. This is a type 4 event. */
446 case SCU_EVENT_TYPE_OSSP_EVENT:
Dan Williams89a73012011-06-30 19:14:33 -0700447 index = SCU_GET_PROTOCOL_ENGINE_INDEX(ent);
Dan Williams85280952011-06-28 15:05:53 -0700448 iphy = &ihost->phys[index];
Dan Williams89a73012011-06-30 19:14:33 -0700449 sci_phy_event_handler(iphy, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700450 break;
451
452 case SCU_EVENT_TYPE_RNC_SUSPEND_TX:
453 case SCU_EVENT_TYPE_RNC_SUSPEND_TX_RX:
454 case SCU_EVENT_TYPE_RNC_OPS_MISC:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700455 if (index < ihost->remote_node_entries) {
456 idev = ihost->device_table[index];
Dan Williamscc9203b2011-05-08 17:34:44 -0700457
Dan Williams78a6f062011-06-30 16:31:37 -0700458 if (idev != NULL)
Dan Williams89a73012011-06-30 19:14:33 -0700459 sci_remote_device_event_handler(idev, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700460 } else
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700461 dev_err(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700462 "%s: SCIC Controller 0x%p received event 0x%x "
463 "for remote device object 0x%0x that doesnt "
464 "exist.\n",
465 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700466 ihost,
Dan Williams89a73012011-06-30 19:14:33 -0700467 ent,
Dan Williamscc9203b2011-05-08 17:34:44 -0700468 index);
469
470 break;
471
472 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700473 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700474 "%s: SCIC Controller received unknown event code %x\n",
475 __func__,
Dan Williams89a73012011-06-30 19:14:33 -0700476 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700477 break;
478 }
479}
480
Dan Williams89a73012011-06-30 19:14:33 -0700481static void sci_controller_process_completions(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700482{
483 u32 completion_count = 0;
Dan Williams89a73012011-06-30 19:14:33 -0700484 u32 ent;
Dan Williamscc9203b2011-05-08 17:34:44 -0700485 u32 get_index;
486 u32 get_cycle;
Dan Williams994a9302011-06-09 16:04:28 -0700487 u32 event_get;
Dan Williamscc9203b2011-05-08 17:34:44 -0700488 u32 event_cycle;
489
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700490 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700491 "%s: completion queue begining get:0x%08x\n",
492 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700493 ihost->completion_queue_get);
Dan Williamscc9203b2011-05-08 17:34:44 -0700494
495 /* Get the component parts of the completion queue */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700496 get_index = NORMALIZE_GET_POINTER(ihost->completion_queue_get);
497 get_cycle = SMU_CQGR_CYCLE_BIT & ihost->completion_queue_get;
Dan Williamscc9203b2011-05-08 17:34:44 -0700498
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700499 event_get = NORMALIZE_EVENT_POINTER(ihost->completion_queue_get);
500 event_cycle = SMU_CQGR_EVENT_CYCLE_BIT & ihost->completion_queue_get;
Dan Williamscc9203b2011-05-08 17:34:44 -0700501
502 while (
503 NORMALIZE_GET_POINTER_CYCLE_BIT(get_cycle)
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700504 == COMPLETION_QUEUE_CYCLE_BIT(ihost->completion_queue[get_index])
Dan Williamscc9203b2011-05-08 17:34:44 -0700505 ) {
506 completion_count++;
507
Dan Williams89a73012011-06-30 19:14:33 -0700508 ent = ihost->completion_queue[get_index];
Dan Williams994a9302011-06-09 16:04:28 -0700509
510 /* increment the get pointer and check for rollover to toggle the cycle bit */
511 get_cycle ^= ((get_index+1) & SCU_MAX_COMPLETION_QUEUE_ENTRIES) <<
512 (SMU_COMPLETION_QUEUE_GET_CYCLE_BIT_SHIFT - SCU_MAX_COMPLETION_QUEUE_SHIFT);
513 get_index = (get_index+1) & (SCU_MAX_COMPLETION_QUEUE_ENTRIES-1);
Dan Williamscc9203b2011-05-08 17:34:44 -0700514
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700515 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700516 "%s: completion queue entry:0x%08x\n",
517 __func__,
Dan Williams89a73012011-06-30 19:14:33 -0700518 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700519
Dan Williams89a73012011-06-30 19:14:33 -0700520 switch (SCU_GET_COMPLETION_TYPE(ent)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700521 case SCU_COMPLETION_TYPE_TASK:
Dan Williams89a73012011-06-30 19:14:33 -0700522 sci_controller_task_completion(ihost, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700523 break;
524
525 case SCU_COMPLETION_TYPE_SDMA:
Dan Williams89a73012011-06-30 19:14:33 -0700526 sci_controller_sdma_completion(ihost, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700527 break;
528
529 case SCU_COMPLETION_TYPE_UFI:
Dan Williams89a73012011-06-30 19:14:33 -0700530 sci_controller_unsolicited_frame(ihost, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700531 break;
532
533 case SCU_COMPLETION_TYPE_EVENT:
Dan Williams994a9302011-06-09 16:04:28 -0700534 case SCU_COMPLETION_TYPE_NOTIFY: {
535 event_cycle ^= ((event_get+1) & SCU_MAX_EVENTS) <<
536 (SMU_COMPLETION_QUEUE_GET_EVENT_CYCLE_BIT_SHIFT - SCU_MAX_EVENTS_SHIFT);
537 event_get = (event_get+1) & (SCU_MAX_EVENTS-1);
538
Dan Williams89a73012011-06-30 19:14:33 -0700539 sci_controller_event_completion(ihost, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700540 break;
Dan Williams994a9302011-06-09 16:04:28 -0700541 }
Dan Williamscc9203b2011-05-08 17:34:44 -0700542 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700543 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700544 "%s: SCIC Controller received unknown "
545 "completion type %x\n",
546 __func__,
Dan Williams89a73012011-06-30 19:14:33 -0700547 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700548 break;
549 }
550 }
551
552 /* Update the get register if we completed one or more entries */
553 if (completion_count > 0) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700554 ihost->completion_queue_get =
Dan Williamscc9203b2011-05-08 17:34:44 -0700555 SMU_CQGR_GEN_BIT(ENABLE) |
556 SMU_CQGR_GEN_BIT(EVENT_ENABLE) |
557 event_cycle |
Dan Williams994a9302011-06-09 16:04:28 -0700558 SMU_CQGR_GEN_VAL(EVENT_POINTER, event_get) |
Dan Williamscc9203b2011-05-08 17:34:44 -0700559 get_cycle |
560 SMU_CQGR_GEN_VAL(POINTER, get_index);
561
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700562 writel(ihost->completion_queue_get,
563 &ihost->smu_registers->completion_queue_get);
Dan Williamscc9203b2011-05-08 17:34:44 -0700564
565 }
566
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700567 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700568 "%s: completion queue ending get:0x%08x\n",
569 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700570 ihost->completion_queue_get);
Dan Williamscc9203b2011-05-08 17:34:44 -0700571
572}
573
Dan Williams89a73012011-06-30 19:14:33 -0700574static void sci_controller_error_handler(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700575{
576 u32 interrupt_status;
577
578 interrupt_status =
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700579 readl(&ihost->smu_registers->interrupt_status);
Dan Williamscc9203b2011-05-08 17:34:44 -0700580
581 if ((interrupt_status & SMU_ISR_QUEUE_SUSPEND) &&
Dan Williams89a73012011-06-30 19:14:33 -0700582 sci_controller_completion_queue_has_entries(ihost)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700583
Dan Williams89a73012011-06-30 19:14:33 -0700584 sci_controller_process_completions(ihost);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700585 writel(SMU_ISR_QUEUE_SUSPEND, &ihost->smu_registers->interrupt_status);
Dan Williamscc9203b2011-05-08 17:34:44 -0700586 } else {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700587 dev_err(&ihost->pdev->dev, "%s: status: %#x\n", __func__,
Dan Williamscc9203b2011-05-08 17:34:44 -0700588 interrupt_status);
589
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700590 sci_change_state(&ihost->sm, SCIC_FAILED);
Dan Williamscc9203b2011-05-08 17:34:44 -0700591
592 return;
593 }
594
595 /* If we dont process any completions I am not sure that we want to do this.
596 * We are in the middle of a hardware fault and should probably be reset.
597 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700598 writel(0, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -0700599}
600
Dan Williamsc7ef4032011-02-18 09:25:05 -0800601irqreturn_t isci_intx_isr(int vec, void *data)
Dan Williams6f231dd2011-07-02 22:56:22 -0700602{
Dan Williams6f231dd2011-07-02 22:56:22 -0700603 irqreturn_t ret = IRQ_NONE;
Dan Williams31e824e2011-04-19 12:32:51 -0700604 struct isci_host *ihost = data;
Dan Williams6f231dd2011-07-02 22:56:22 -0700605
Dan Williams89a73012011-06-30 19:14:33 -0700606 if (sci_controller_isr(ihost)) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700607 writel(SMU_ISR_COMPLETION, &ihost->smu_registers->interrupt_status);
Dan Williams31e824e2011-04-19 12:32:51 -0700608 tasklet_schedule(&ihost->completion_tasklet);
609 ret = IRQ_HANDLED;
Dan Williams89a73012011-06-30 19:14:33 -0700610 } else if (sci_controller_error_isr(ihost)) {
Dan Williams31e824e2011-04-19 12:32:51 -0700611 spin_lock(&ihost->scic_lock);
Dan Williams89a73012011-06-30 19:14:33 -0700612 sci_controller_error_handler(ihost);
Dan Williams31e824e2011-04-19 12:32:51 -0700613 spin_unlock(&ihost->scic_lock);
614 ret = IRQ_HANDLED;
Dan Williams6f231dd2011-07-02 22:56:22 -0700615 }
Dan Williams92f4f0f2011-02-18 09:25:11 -0800616
Dan Williams6f231dd2011-07-02 22:56:22 -0700617 return ret;
618}
619
Dan Williams92f4f0f2011-02-18 09:25:11 -0800620irqreturn_t isci_error_isr(int vec, void *data)
621{
622 struct isci_host *ihost = data;
Dan Williams92f4f0f2011-02-18 09:25:11 -0800623
Dan Williams89a73012011-06-30 19:14:33 -0700624 if (sci_controller_error_isr(ihost))
625 sci_controller_error_handler(ihost);
Dan Williams92f4f0f2011-02-18 09:25:11 -0800626
627 return IRQ_HANDLED;
628}
Dan Williams6f231dd2011-07-02 22:56:22 -0700629
630/**
631 * isci_host_start_complete() - This function is called by the core library,
632 * through the ISCI Module, to indicate controller start status.
633 * @isci_host: This parameter specifies the ISCI host object
634 * @completion_status: This parameter specifies the completion status from the
635 * core library.
636 *
637 */
Dan Williamscc9203b2011-05-08 17:34:44 -0700638static void isci_host_start_complete(struct isci_host *ihost, enum sci_status completion_status)
Dan Williams6f231dd2011-07-02 22:56:22 -0700639{
Dan Williams0cf89d12011-02-18 09:25:07 -0800640 if (completion_status != SCI_SUCCESS)
641 dev_info(&ihost->pdev->dev,
642 "controller start timed out, continuing...\n");
643 isci_host_change_state(ihost, isci_ready);
644 clear_bit(IHOST_START_PENDING, &ihost->flags);
645 wake_up(&ihost->eventq);
Dan Williams6f231dd2011-07-02 22:56:22 -0700646}
647
Dan Williamsc7ef4032011-02-18 09:25:05 -0800648int isci_host_scan_finished(struct Scsi_Host *shost, unsigned long time)
Dan Williams6f231dd2011-07-02 22:56:22 -0700649{
Dan Williams4393aa42011-03-31 13:10:44 -0700650 struct isci_host *ihost = SHOST_TO_SAS_HA(shost)->lldd_ha;
Dan Williams6f231dd2011-07-02 22:56:22 -0700651
Edmund Nadolski77950f52011-02-18 09:25:09 -0800652 if (test_bit(IHOST_START_PENDING, &ihost->flags))
Dan Williams6f231dd2011-07-02 22:56:22 -0700653 return 0;
Dan Williams6f231dd2011-07-02 22:56:22 -0700654
Edmund Nadolski77950f52011-02-18 09:25:09 -0800655 /* todo: use sas_flush_discovery once it is upstream */
656 scsi_flush_work(shost);
657
658 scsi_flush_work(shost);
Dan Williams6f231dd2011-07-02 22:56:22 -0700659
Dan Williams0cf89d12011-02-18 09:25:07 -0800660 dev_dbg(&ihost->pdev->dev,
661 "%s: ihost->status = %d, time = %ld\n",
662 __func__, isci_host_get_state(ihost), time);
Dan Williams6f231dd2011-07-02 22:56:22 -0700663
Dan Williams6f231dd2011-07-02 22:56:22 -0700664 return 1;
665
666}
667
Dan Williamscc9203b2011-05-08 17:34:44 -0700668/**
Dan Williams89a73012011-06-30 19:14:33 -0700669 * sci_controller_get_suggested_start_timeout() - This method returns the
670 * suggested sci_controller_start() timeout amount. The user is free to
Dan Williamscc9203b2011-05-08 17:34:44 -0700671 * use any timeout value, but this method provides the suggested minimum
672 * start timeout value. The returned value is based upon empirical
673 * information determined as a result of interoperability testing.
674 * @controller: the handle to the controller object for which to return the
675 * suggested start timeout.
676 *
677 * This method returns the number of milliseconds for the suggested start
678 * operation timeout.
679 */
Dan Williams89a73012011-06-30 19:14:33 -0700680static u32 sci_controller_get_suggested_start_timeout(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700681{
682 /* Validate the user supplied parameters. */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700683 if (!ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700684 return 0;
685
686 /*
687 * The suggested minimum timeout value for a controller start operation:
688 *
689 * Signature FIS Timeout
690 * + Phy Start Timeout
691 * + Number of Phy Spin Up Intervals
692 * ---------------------------------
693 * Number of milliseconds for the controller start operation.
694 *
695 * NOTE: The number of phy spin up intervals will be equivalent
696 * to the number of phys divided by the number phys allowed
697 * per interval - 1 (once OEM parameters are supported).
698 * Currently we assume only 1 phy per interval. */
699
700 return SCIC_SDS_SIGNATURE_FIS_TIMEOUT
701 + SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT
702 + ((SCI_MAX_PHYS - 1) * SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL);
703}
704
Dan Williams89a73012011-06-30 19:14:33 -0700705static void sci_controller_enable_interrupts(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700706{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700707 BUG_ON(ihost->smu_registers == NULL);
708 writel(0, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -0700709}
710
Dan Williams89a73012011-06-30 19:14:33 -0700711void sci_controller_disable_interrupts(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700712{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700713 BUG_ON(ihost->smu_registers == NULL);
714 writel(0xffffffff, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -0700715}
716
Dan Williams89a73012011-06-30 19:14:33 -0700717static void sci_controller_enable_port_task_scheduler(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700718{
719 u32 port_task_scheduler_value;
720
721 port_task_scheduler_value =
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700722 readl(&ihost->scu_registers->peg0.ptsg.control);
Dan Williamscc9203b2011-05-08 17:34:44 -0700723 port_task_scheduler_value |=
724 (SCU_PTSGCR_GEN_BIT(ETM_ENABLE) |
725 SCU_PTSGCR_GEN_BIT(PTSG_ENABLE));
726 writel(port_task_scheduler_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700727 &ihost->scu_registers->peg0.ptsg.control);
Dan Williamscc9203b2011-05-08 17:34:44 -0700728}
729
Dan Williams89a73012011-06-30 19:14:33 -0700730static void sci_controller_assign_task_entries(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700731{
732 u32 task_assignment;
733
734 /*
735 * Assign all the TCs to function 0
736 * TODO: Do we actually need to read this register to write it back?
737 */
738
739 task_assignment =
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700740 readl(&ihost->smu_registers->task_context_assignment[0]);
Dan Williamscc9203b2011-05-08 17:34:44 -0700741
742 task_assignment |= (SMU_TCA_GEN_VAL(STARTING, 0)) |
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700743 (SMU_TCA_GEN_VAL(ENDING, ihost->task_context_entries - 1)) |
Dan Williamscc9203b2011-05-08 17:34:44 -0700744 (SMU_TCA_GEN_BIT(RANGE_CHECK_ENABLE));
745
746 writel(task_assignment,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700747 &ihost->smu_registers->task_context_assignment[0]);
Dan Williamscc9203b2011-05-08 17:34:44 -0700748
749}
750
Dan Williams89a73012011-06-30 19:14:33 -0700751static void sci_controller_initialize_completion_queue(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700752{
753 u32 index;
754 u32 completion_queue_control_value;
755 u32 completion_queue_get_value;
756 u32 completion_queue_put_value;
757
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700758 ihost->completion_queue_get = 0;
Dan Williamscc9203b2011-05-08 17:34:44 -0700759
Dan Williams7c78da32011-06-01 16:00:01 -0700760 completion_queue_control_value =
761 (SMU_CQC_QUEUE_LIMIT_SET(SCU_MAX_COMPLETION_QUEUE_ENTRIES - 1) |
762 SMU_CQC_EVENT_LIMIT_SET(SCU_MAX_EVENTS - 1));
Dan Williamscc9203b2011-05-08 17:34:44 -0700763
764 writel(completion_queue_control_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700765 &ihost->smu_registers->completion_queue_control);
Dan Williamscc9203b2011-05-08 17:34:44 -0700766
767
768 /* Set the completion queue get pointer and enable the queue */
769 completion_queue_get_value = (
770 (SMU_CQGR_GEN_VAL(POINTER, 0))
771 | (SMU_CQGR_GEN_VAL(EVENT_POINTER, 0))
772 | (SMU_CQGR_GEN_BIT(ENABLE))
773 | (SMU_CQGR_GEN_BIT(EVENT_ENABLE))
774 );
775
776 writel(completion_queue_get_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700777 &ihost->smu_registers->completion_queue_get);
Dan Williamscc9203b2011-05-08 17:34:44 -0700778
779 /* Set the completion queue put pointer */
780 completion_queue_put_value = (
781 (SMU_CQPR_GEN_VAL(POINTER, 0))
782 | (SMU_CQPR_GEN_VAL(EVENT_POINTER, 0))
783 );
784
785 writel(completion_queue_put_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700786 &ihost->smu_registers->completion_queue_put);
Dan Williamscc9203b2011-05-08 17:34:44 -0700787
788 /* Initialize the cycle bit of the completion queue entries */
Dan Williams7c78da32011-06-01 16:00:01 -0700789 for (index = 0; index < SCU_MAX_COMPLETION_QUEUE_ENTRIES; index++) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700790 /*
791 * If get.cycle_bit != completion_queue.cycle_bit
792 * its not a valid completion queue entry
793 * so at system start all entries are invalid */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700794 ihost->completion_queue[index] = 0x80000000;
Dan Williamscc9203b2011-05-08 17:34:44 -0700795 }
796}
797
Dan Williams89a73012011-06-30 19:14:33 -0700798static void sci_controller_initialize_unsolicited_frame_queue(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700799{
800 u32 frame_queue_control_value;
801 u32 frame_queue_get_value;
802 u32 frame_queue_put_value;
803
804 /* Write the queue size */
805 frame_queue_control_value =
Dan Williams7c78da32011-06-01 16:00:01 -0700806 SCU_UFQC_GEN_VAL(QUEUE_SIZE, SCU_MAX_UNSOLICITED_FRAMES);
Dan Williamscc9203b2011-05-08 17:34:44 -0700807
808 writel(frame_queue_control_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700809 &ihost->scu_registers->sdma.unsolicited_frame_queue_control);
Dan Williamscc9203b2011-05-08 17:34:44 -0700810
811 /* Setup the get pointer for the unsolicited frame queue */
812 frame_queue_get_value = (
813 SCU_UFQGP_GEN_VAL(POINTER, 0)
814 | SCU_UFQGP_GEN_BIT(ENABLE_BIT)
815 );
816
817 writel(frame_queue_get_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700818 &ihost->scu_registers->sdma.unsolicited_frame_get_pointer);
Dan Williamscc9203b2011-05-08 17:34:44 -0700819 /* Setup the put pointer for the unsolicited frame queue */
820 frame_queue_put_value = SCU_UFQPP_GEN_VAL(POINTER, 0);
821 writel(frame_queue_put_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700822 &ihost->scu_registers->sdma.unsolicited_frame_put_pointer);
Dan Williamscc9203b2011-05-08 17:34:44 -0700823}
824
Dan Williams89a73012011-06-30 19:14:33 -0700825static void sci_controller_transition_to_ready(struct isci_host *ihost, enum sci_status status)
Dan Williamscc9203b2011-05-08 17:34:44 -0700826{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700827 if (ihost->sm.current_state_id == SCIC_STARTING) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700828 /*
829 * We move into the ready state, because some of the phys/ports
830 * may be up and operational.
831 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700832 sci_change_state(&ihost->sm, SCIC_READY);
Dan Williamscc9203b2011-05-08 17:34:44 -0700833
834 isci_host_start_complete(ihost, status);
835 }
836}
837
Dan Williams85280952011-06-28 15:05:53 -0700838static bool is_phy_starting(struct isci_phy *iphy)
Adam Gruchala4a33c522011-05-10 23:54:23 +0000839{
Dan Williams89a73012011-06-30 19:14:33 -0700840 enum sci_phy_states state;
Adam Gruchala4a33c522011-05-10 23:54:23 +0000841
Dan Williams85280952011-06-28 15:05:53 -0700842 state = iphy->sm.current_state_id;
Adam Gruchala4a33c522011-05-10 23:54:23 +0000843 switch (state) {
Edmund Nadolskie3013702011-06-02 00:10:43 +0000844 case SCI_PHY_STARTING:
845 case SCI_PHY_SUB_INITIAL:
846 case SCI_PHY_SUB_AWAIT_SAS_SPEED_EN:
847 case SCI_PHY_SUB_AWAIT_IAF_UF:
848 case SCI_PHY_SUB_AWAIT_SAS_POWER:
849 case SCI_PHY_SUB_AWAIT_SATA_POWER:
850 case SCI_PHY_SUB_AWAIT_SATA_PHY_EN:
851 case SCI_PHY_SUB_AWAIT_SATA_SPEED_EN:
852 case SCI_PHY_SUB_AWAIT_SIG_FIS_UF:
853 case SCI_PHY_SUB_FINAL:
Adam Gruchala4a33c522011-05-10 23:54:23 +0000854 return true;
855 default:
856 return false;
857 }
858}
859
Dan Williamscc9203b2011-05-08 17:34:44 -0700860/**
Dan Williams89a73012011-06-30 19:14:33 -0700861 * sci_controller_start_next_phy - start phy
Dan Williamscc9203b2011-05-08 17:34:44 -0700862 * @scic: controller
863 *
864 * If all the phys have been started, then attempt to transition the
865 * controller to the READY state and inform the user
Dan Williams89a73012011-06-30 19:14:33 -0700866 * (sci_cb_controller_start_complete()).
Dan Williamscc9203b2011-05-08 17:34:44 -0700867 */
Dan Williams89a73012011-06-30 19:14:33 -0700868static enum sci_status sci_controller_start_next_phy(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700869{
Dan Williams89a73012011-06-30 19:14:33 -0700870 struct sci_oem_params *oem = &ihost->oem_parameters;
Dan Williams85280952011-06-28 15:05:53 -0700871 struct isci_phy *iphy;
Dan Williamscc9203b2011-05-08 17:34:44 -0700872 enum sci_status status;
873
874 status = SCI_SUCCESS;
875
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700876 if (ihost->phy_startup_timer_pending)
Dan Williamscc9203b2011-05-08 17:34:44 -0700877 return status;
878
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700879 if (ihost->next_phy_to_start >= SCI_MAX_PHYS) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700880 bool is_controller_start_complete = true;
881 u32 state;
882 u8 index;
883
884 for (index = 0; index < SCI_MAX_PHYS; index++) {
Dan Williams85280952011-06-28 15:05:53 -0700885 iphy = &ihost->phys[index];
886 state = iphy->sm.current_state_id;
Dan Williamscc9203b2011-05-08 17:34:44 -0700887
Dan Williams85280952011-06-28 15:05:53 -0700888 if (!phy_get_non_dummy_port(iphy))
Dan Williamscc9203b2011-05-08 17:34:44 -0700889 continue;
890
891 /* The controller start operation is complete iff:
892 * - all links have been given an opportunity to start
893 * - have no indication of a connected device
894 * - have an indication of a connected device and it has
895 * finished the link training process.
896 */
Dan Williams85280952011-06-28 15:05:53 -0700897 if ((iphy->is_in_link_training == false && state == SCI_PHY_INITIAL) ||
898 (iphy->is_in_link_training == false && state == SCI_PHY_STOPPED) ||
899 (iphy->is_in_link_training == true && is_phy_starting(iphy))) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700900 is_controller_start_complete = false;
901 break;
902 }
903 }
904
905 /*
906 * The controller has successfully finished the start process.
907 * Inform the SCI Core user and transition to the READY state. */
908 if (is_controller_start_complete == true) {
Dan Williams89a73012011-06-30 19:14:33 -0700909 sci_controller_transition_to_ready(ihost, SCI_SUCCESS);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700910 sci_del_timer(&ihost->phy_timer);
911 ihost->phy_startup_timer_pending = false;
Dan Williamscc9203b2011-05-08 17:34:44 -0700912 }
913 } else {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700914 iphy = &ihost->phys[ihost->next_phy_to_start];
Dan Williamscc9203b2011-05-08 17:34:44 -0700915
916 if (oem->controller.mode_type == SCIC_PORT_MANUAL_CONFIGURATION_MODE) {
Dan Williams85280952011-06-28 15:05:53 -0700917 if (phy_get_non_dummy_port(iphy) == NULL) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700918 ihost->next_phy_to_start++;
Dan Williamscc9203b2011-05-08 17:34:44 -0700919
920 /* Caution recursion ahead be forwarned
921 *
922 * The PHY was never added to a PORT in MPC mode
923 * so start the next phy in sequence This phy
924 * will never go link up and will not draw power
925 * the OEM parameters either configured the phy
926 * incorrectly for the PORT or it was never
927 * assigned to a PORT
928 */
Dan Williams89a73012011-06-30 19:14:33 -0700929 return sci_controller_start_next_phy(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -0700930 }
931 }
932
Dan Williams89a73012011-06-30 19:14:33 -0700933 status = sci_phy_start(iphy);
Dan Williamscc9203b2011-05-08 17:34:44 -0700934
935 if (status == SCI_SUCCESS) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700936 sci_mod_timer(&ihost->phy_timer,
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700937 SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700938 ihost->phy_startup_timer_pending = true;
Dan Williamscc9203b2011-05-08 17:34:44 -0700939 } else {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700940 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700941 "%s: Controller stop operation failed "
942 "to stop phy %d because of status "
943 "%d.\n",
944 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700945 ihost->phys[ihost->next_phy_to_start].phy_index,
Dan Williamscc9203b2011-05-08 17:34:44 -0700946 status);
947 }
948
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700949 ihost->next_phy_to_start++;
Dan Williamscc9203b2011-05-08 17:34:44 -0700950 }
951
952 return status;
953}
954
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700955static void phy_startup_timeout(unsigned long data)
Dan Williamscc9203b2011-05-08 17:34:44 -0700956{
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700957 struct sci_timer *tmr = (struct sci_timer *)data;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700958 struct isci_host *ihost = container_of(tmr, typeof(*ihost), phy_timer);
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700959 unsigned long flags;
Dan Williamscc9203b2011-05-08 17:34:44 -0700960 enum sci_status status;
961
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700962 spin_lock_irqsave(&ihost->scic_lock, flags);
963
964 if (tmr->cancel)
965 goto done;
966
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700967 ihost->phy_startup_timer_pending = false;
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700968
969 do {
Dan Williams89a73012011-06-30 19:14:33 -0700970 status = sci_controller_start_next_phy(ihost);
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700971 } while (status != SCI_SUCCESS);
972
973done:
974 spin_unlock_irqrestore(&ihost->scic_lock, flags);
Dan Williamscc9203b2011-05-08 17:34:44 -0700975}
976
Dan Williamsac668c62011-06-07 18:50:55 -0700977static u16 isci_tci_active(struct isci_host *ihost)
978{
979 return CIRC_CNT(ihost->tci_head, ihost->tci_tail, SCI_MAX_IO_REQUESTS);
980}
981
Dan Williams89a73012011-06-30 19:14:33 -0700982static enum sci_status sci_controller_start(struct isci_host *ihost,
Dan Williamscc9203b2011-05-08 17:34:44 -0700983 u32 timeout)
984{
Dan Williamscc9203b2011-05-08 17:34:44 -0700985 enum sci_status result;
986 u16 index;
987
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700988 if (ihost->sm.current_state_id != SCIC_INITIALIZED) {
989 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700990 "SCIC Controller start operation requested in "
991 "invalid state\n");
992 return SCI_FAILURE_INVALID_STATE;
993 }
994
995 /* Build the TCi free pool */
Dan Williamsac668c62011-06-07 18:50:55 -0700996 BUILD_BUG_ON(SCI_MAX_IO_REQUESTS > 1 << sizeof(ihost->tci_pool[0]) * 8);
997 ihost->tci_head = 0;
998 ihost->tci_tail = 0;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700999 for (index = 0; index < ihost->task_context_entries; index++)
Dan Williamsac668c62011-06-07 18:50:55 -07001000 isci_tci_free(ihost, index);
Dan Williamscc9203b2011-05-08 17:34:44 -07001001
1002 /* Build the RNi free pool */
Dan Williams89a73012011-06-30 19:14:33 -07001003 sci_remote_node_table_initialize(&ihost->available_remote_nodes,
1004 ihost->remote_node_entries);
Dan Williamscc9203b2011-05-08 17:34:44 -07001005
1006 /*
1007 * Before anything else lets make sure we will not be
1008 * interrupted by the hardware.
1009 */
Dan Williams89a73012011-06-30 19:14:33 -07001010 sci_controller_disable_interrupts(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001011
1012 /* Enable the port task scheduler */
Dan Williams89a73012011-06-30 19:14:33 -07001013 sci_controller_enable_port_task_scheduler(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001014
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001015 /* Assign all the task entries to ihost physical function */
Dan Williams89a73012011-06-30 19:14:33 -07001016 sci_controller_assign_task_entries(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001017
1018 /* Now initialize the completion queue */
Dan Williams89a73012011-06-30 19:14:33 -07001019 sci_controller_initialize_completion_queue(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001020
1021 /* Initialize the unsolicited frame queue for use */
Dan Williams89a73012011-06-30 19:14:33 -07001022 sci_controller_initialize_unsolicited_frame_queue(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001023
1024 /* Start all of the ports on this controller */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001025 for (index = 0; index < ihost->logical_port_entries; index++) {
Dan Williamsffe191c2011-06-29 13:09:25 -07001026 struct isci_port *iport = &ihost->ports[index];
Dan Williamscc9203b2011-05-08 17:34:44 -07001027
Dan Williams89a73012011-06-30 19:14:33 -07001028 result = sci_port_start(iport);
Dan Williamscc9203b2011-05-08 17:34:44 -07001029 if (result)
1030 return result;
1031 }
1032
Dan Williams89a73012011-06-30 19:14:33 -07001033 sci_controller_start_next_phy(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001034
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001035 sci_mod_timer(&ihost->timer, timeout);
Dan Williamscc9203b2011-05-08 17:34:44 -07001036
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001037 sci_change_state(&ihost->sm, SCIC_STARTING);
Dan Williamscc9203b2011-05-08 17:34:44 -07001038
1039 return SCI_SUCCESS;
1040}
1041
Dan Williams6f231dd2011-07-02 22:56:22 -07001042void isci_host_scan_start(struct Scsi_Host *shost)
1043{
Dan Williams4393aa42011-03-31 13:10:44 -07001044 struct isci_host *ihost = SHOST_TO_SAS_HA(shost)->lldd_ha;
Dan Williams89a73012011-06-30 19:14:33 -07001045 unsigned long tmo = sci_controller_get_suggested_start_timeout(ihost);
Dan Williams6f231dd2011-07-02 22:56:22 -07001046
Dan Williams0cf89d12011-02-18 09:25:07 -08001047 set_bit(IHOST_START_PENDING, &ihost->flags);
Edmund Nadolski77950f52011-02-18 09:25:09 -08001048
1049 spin_lock_irq(&ihost->scic_lock);
Dan Williams89a73012011-06-30 19:14:33 -07001050 sci_controller_start(ihost, tmo);
1051 sci_controller_enable_interrupts(ihost);
Edmund Nadolski77950f52011-02-18 09:25:09 -08001052 spin_unlock_irq(&ihost->scic_lock);
Dan Williams6f231dd2011-07-02 22:56:22 -07001053}
1054
Dan Williamscc9203b2011-05-08 17:34:44 -07001055static void isci_host_stop_complete(struct isci_host *ihost, enum sci_status completion_status)
Dan Williams6f231dd2011-07-02 22:56:22 -07001056{
Dan Williams0cf89d12011-02-18 09:25:07 -08001057 isci_host_change_state(ihost, isci_stopped);
Dan Williams89a73012011-06-30 19:14:33 -07001058 sci_controller_disable_interrupts(ihost);
Dan Williams0cf89d12011-02-18 09:25:07 -08001059 clear_bit(IHOST_STOP_PENDING, &ihost->flags);
1060 wake_up(&ihost->eventq);
Dan Williams6f231dd2011-07-02 22:56:22 -07001061}
1062
Dan Williams89a73012011-06-30 19:14:33 -07001063static void sci_controller_completion_handler(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001064{
1065 /* Empty out the completion queue */
Dan Williams89a73012011-06-30 19:14:33 -07001066 if (sci_controller_completion_queue_has_entries(ihost))
1067 sci_controller_process_completions(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001068
1069 /* Clear the interrupt and enable all interrupts again */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001070 writel(SMU_ISR_COMPLETION, &ihost->smu_registers->interrupt_status);
Dan Williamscc9203b2011-05-08 17:34:44 -07001071 /* Could we write the value of SMU_ISR_COMPLETION? */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001072 writel(0xFF000000, &ihost->smu_registers->interrupt_mask);
1073 writel(0, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -07001074}
1075
Dan Williams6f231dd2011-07-02 22:56:22 -07001076/**
1077 * isci_host_completion_routine() - This function is the delayed service
1078 * routine that calls the sci core library's completion handler. It's
1079 * scheduled as a tasklet from the interrupt service routine when interrupts
1080 * in use, or set as the timeout function in polled mode.
1081 * @data: This parameter specifies the ISCI host object
1082 *
1083 */
1084static void isci_host_completion_routine(unsigned long data)
1085{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001086 struct isci_host *ihost = (struct isci_host *)data;
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001087 struct list_head completed_request_list;
1088 struct list_head errored_request_list;
1089 struct list_head *current_position;
1090 struct list_head *next_position;
Dan Williams6f231dd2011-07-02 22:56:22 -07001091 struct isci_request *request;
1092 struct isci_request *next_request;
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001093 struct sas_task *task;
Dan Williams9b4be522011-07-29 17:17:10 -07001094 u16 active;
Dan Williams6f231dd2011-07-02 22:56:22 -07001095
1096 INIT_LIST_HEAD(&completed_request_list);
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001097 INIT_LIST_HEAD(&errored_request_list);
Dan Williams6f231dd2011-07-02 22:56:22 -07001098
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001099 spin_lock_irq(&ihost->scic_lock);
Dan Williams6f231dd2011-07-02 22:56:22 -07001100
Dan Williams89a73012011-06-30 19:14:33 -07001101 sci_controller_completion_handler(ihost);
Dan Williamsc7ef4032011-02-18 09:25:05 -08001102
Dan Williams6f231dd2011-07-02 22:56:22 -07001103 /* Take the lists of completed I/Os from the host. */
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001104
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001105 list_splice_init(&ihost->requests_to_complete,
Dan Williams6f231dd2011-07-02 22:56:22 -07001106 &completed_request_list);
1107
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001108 /* Take the list of errored I/Os from the host. */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001109 list_splice_init(&ihost->requests_to_errorback,
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001110 &errored_request_list);
Dan Williams6f231dd2011-07-02 22:56:22 -07001111
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001112 spin_unlock_irq(&ihost->scic_lock);
Dan Williams6f231dd2011-07-02 22:56:22 -07001113
1114 /* Process any completions in the lists. */
1115 list_for_each_safe(current_position, next_position,
1116 &completed_request_list) {
1117
1118 request = list_entry(current_position, struct isci_request,
1119 completed_node);
1120 task = isci_request_access_task(request);
1121
1122 /* Normal notification (task_done) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001123 dev_dbg(&ihost->pdev->dev,
Dan Williams6f231dd2011-07-02 22:56:22 -07001124 "%s: Normal - request/task = %p/%p\n",
1125 __func__,
1126 request,
1127 task);
1128
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001129 /* Return the task to libsas */
1130 if (task != NULL) {
Dan Williams6f231dd2011-07-02 22:56:22 -07001131
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001132 task->lldd_task = NULL;
1133 if (!(task->task_state_flags & SAS_TASK_STATE_ABORTED)) {
1134
1135 /* If the task is already in the abort path,
1136 * the task_done callback cannot be called.
1137 */
1138 task->task_done(task);
1139 }
1140 }
Dan Williams312e0c22011-06-28 13:47:09 -07001141
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001142 spin_lock_irq(&ihost->scic_lock);
1143 isci_free_tag(ihost, request->io_tag);
1144 spin_unlock_irq(&ihost->scic_lock);
Dan Williams6f231dd2011-07-02 22:56:22 -07001145 }
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001146 list_for_each_entry_safe(request, next_request, &errored_request_list,
Dan Williams6f231dd2011-07-02 22:56:22 -07001147 completed_node) {
1148
1149 task = isci_request_access_task(request);
1150
1151 /* Use sas_task_abort */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001152 dev_warn(&ihost->pdev->dev,
Dan Williams6f231dd2011-07-02 22:56:22 -07001153 "%s: Error - request/task = %p/%p\n",
1154 __func__,
1155 request,
1156 task);
1157
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001158 if (task != NULL) {
1159
1160 /* Put the task into the abort path if it's not there
1161 * already.
1162 */
1163 if (!(task->task_state_flags & SAS_TASK_STATE_ABORTED))
1164 sas_task_abort(task);
1165
1166 } else {
1167 /* This is a case where the request has completed with a
1168 * status such that it needed further target servicing,
1169 * but the sas_task reference has already been removed
1170 * from the request. Since it was errored, it was not
1171 * being aborted, so there is nothing to do except free
1172 * it.
1173 */
1174
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001175 spin_lock_irq(&ihost->scic_lock);
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001176 /* Remove the request from the remote device's list
1177 * of pending requests.
1178 */
1179 list_del_init(&request->dev_node);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001180 isci_free_tag(ihost, request->io_tag);
1181 spin_unlock_irq(&ihost->scic_lock);
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001182 }
Dan Williams6f231dd2011-07-02 22:56:22 -07001183 }
1184
Dan Williams9b4be522011-07-29 17:17:10 -07001185 /* the coalesence timeout doubles at each encoding step, so
1186 * update it based on the ilog2 value of the outstanding requests
1187 */
1188 active = isci_tci_active(ihost);
1189 writel(SMU_ICC_GEN_VAL(NUMBER, active) |
1190 SMU_ICC_GEN_VAL(TIMER, ISCI_COALESCE_BASE + ilog2(active)),
1191 &ihost->smu_registers->interrupt_coalesce_control);
Dan Williams6f231dd2011-07-02 22:56:22 -07001192}
1193
Dan Williamscc9203b2011-05-08 17:34:44 -07001194/**
Dan Williams89a73012011-06-30 19:14:33 -07001195 * sci_controller_stop() - This method will stop an individual controller
Dan Williamscc9203b2011-05-08 17:34:44 -07001196 * object.This method will invoke the associated user callback upon
1197 * completion. The completion callback is called when the following
1198 * conditions are met: -# the method return status is SCI_SUCCESS. -# the
1199 * controller has been quiesced. This method will ensure that all IO
1200 * requests are quiesced, phys are stopped, and all additional operation by
1201 * the hardware is halted.
1202 * @controller: the handle to the controller object to stop.
1203 * @timeout: This parameter specifies the number of milliseconds in which the
1204 * stop operation should complete.
1205 *
1206 * The controller must be in the STARTED or STOPPED state. Indicate if the
1207 * controller stop method succeeded or failed in some way. SCI_SUCCESS if the
1208 * stop operation successfully began. SCI_WARNING_ALREADY_IN_STATE if the
1209 * controller is already in the STOPPED state. SCI_FAILURE_INVALID_STATE if the
1210 * controller is not either in the STARTED or STOPPED states.
1211 */
Dan Williams89a73012011-06-30 19:14:33 -07001212static enum sci_status sci_controller_stop(struct isci_host *ihost, u32 timeout)
Dan Williamscc9203b2011-05-08 17:34:44 -07001213{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001214 if (ihost->sm.current_state_id != SCIC_READY) {
1215 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07001216 "SCIC Controller stop operation requested in "
1217 "invalid state\n");
1218 return SCI_FAILURE_INVALID_STATE;
1219 }
1220
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001221 sci_mod_timer(&ihost->timer, timeout);
1222 sci_change_state(&ihost->sm, SCIC_STOPPING);
Dan Williamscc9203b2011-05-08 17:34:44 -07001223 return SCI_SUCCESS;
1224}
1225
1226/**
Dan Williams89a73012011-06-30 19:14:33 -07001227 * sci_controller_reset() - This method will reset the supplied core
Dan Williamscc9203b2011-05-08 17:34:44 -07001228 * controller regardless of the state of said controller. This operation is
1229 * considered destructive. In other words, all current operations are wiped
1230 * out. No IO completions for outstanding devices occur. Outstanding IO
1231 * requests are not aborted or completed at the actual remote device.
1232 * @controller: the handle to the controller object to reset.
1233 *
1234 * Indicate if the controller reset method succeeded or failed in some way.
1235 * SCI_SUCCESS if the reset operation successfully started. SCI_FATAL_ERROR if
1236 * the controller reset operation is unable to complete.
1237 */
Dan Williams89a73012011-06-30 19:14:33 -07001238static enum sci_status sci_controller_reset(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001239{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001240 switch (ihost->sm.current_state_id) {
Edmund Nadolskie3013702011-06-02 00:10:43 +00001241 case SCIC_RESET:
1242 case SCIC_READY:
1243 case SCIC_STOPPED:
1244 case SCIC_FAILED:
Dan Williamscc9203b2011-05-08 17:34:44 -07001245 /*
1246 * The reset operation is not a graceful cleanup, just
1247 * perform the state transition.
1248 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001249 sci_change_state(&ihost->sm, SCIC_RESETTING);
Dan Williamscc9203b2011-05-08 17:34:44 -07001250 return SCI_SUCCESS;
1251 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001252 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07001253 "SCIC Controller reset operation requested in "
1254 "invalid state\n");
1255 return SCI_FAILURE_INVALID_STATE;
1256 }
1257}
1258
Dan Williams0cf89d12011-02-18 09:25:07 -08001259void isci_host_deinit(struct isci_host *ihost)
Dan Williams6f231dd2011-07-02 22:56:22 -07001260{
1261 int i;
1262
Dan Williams0cf89d12011-02-18 09:25:07 -08001263 isci_host_change_state(ihost, isci_stopping);
Dan Williams6f231dd2011-07-02 22:56:22 -07001264 for (i = 0; i < SCI_MAX_PORTS; i++) {
Dan Williamse5313812011-05-07 10:11:43 -07001265 struct isci_port *iport = &ihost->ports[i];
Dan Williams0cf89d12011-02-18 09:25:07 -08001266 struct isci_remote_device *idev, *d;
1267
Dan Williamse5313812011-05-07 10:11:43 -07001268 list_for_each_entry_safe(idev, d, &iport->remote_dev_list, node) {
Dan Williams209fae12011-06-13 17:39:44 -07001269 if (test_bit(IDEV_ALLOCATED, &idev->flags))
1270 isci_remote_device_stop(ihost, idev);
Dan Williams6f231dd2011-07-02 22:56:22 -07001271 }
1272 }
1273
Dan Williams0cf89d12011-02-18 09:25:07 -08001274 set_bit(IHOST_STOP_PENDING, &ihost->flags);
Dan Williams7c40a802011-03-02 11:49:26 -08001275
1276 spin_lock_irq(&ihost->scic_lock);
Dan Williams89a73012011-06-30 19:14:33 -07001277 sci_controller_stop(ihost, SCIC_CONTROLLER_STOP_TIMEOUT);
Dan Williams7c40a802011-03-02 11:49:26 -08001278 spin_unlock_irq(&ihost->scic_lock);
1279
Dan Williams0cf89d12011-02-18 09:25:07 -08001280 wait_for_stop(ihost);
Dan Williams89a73012011-06-30 19:14:33 -07001281 sci_controller_reset(ihost);
Edmund Nadolski5553ba22011-05-19 11:59:10 +00001282
1283 /* Cancel any/all outstanding port timers */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001284 for (i = 0; i < ihost->logical_port_entries; i++) {
Dan Williamsffe191c2011-06-29 13:09:25 -07001285 struct isci_port *iport = &ihost->ports[i];
1286 del_timer_sync(&iport->timer.timer);
Edmund Nadolski5553ba22011-05-19 11:59:10 +00001287 }
1288
Edmund Nadolskia628d472011-05-19 11:59:36 +00001289 /* Cancel any/all outstanding phy timers */
1290 for (i = 0; i < SCI_MAX_PHYS; i++) {
Dan Williams85280952011-06-28 15:05:53 -07001291 struct isci_phy *iphy = &ihost->phys[i];
1292 del_timer_sync(&iphy->sata_timer.timer);
Edmund Nadolskia628d472011-05-19 11:59:36 +00001293 }
1294
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001295 del_timer_sync(&ihost->port_agent.timer.timer);
Edmund Nadolskiac0eeb42011-05-19 20:00:51 -07001296
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001297 del_timer_sync(&ihost->power_control.timer.timer);
Edmund Nadolski04736612011-05-19 20:17:47 -07001298
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001299 del_timer_sync(&ihost->timer.timer);
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001300
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001301 del_timer_sync(&ihost->phy_timer.timer);
Dan Williams6f231dd2011-07-02 22:56:22 -07001302}
1303
Dan Williams6f231dd2011-07-02 22:56:22 -07001304static void __iomem *scu_base(struct isci_host *isci_host)
1305{
1306 struct pci_dev *pdev = isci_host->pdev;
1307 int id = isci_host->id;
1308
1309 return pcim_iomap_table(pdev)[SCI_SCU_BAR * 2] + SCI_SCU_BAR_SIZE * id;
1310}
1311
1312static void __iomem *smu_base(struct isci_host *isci_host)
1313{
1314 struct pci_dev *pdev = isci_host->pdev;
1315 int id = isci_host->id;
1316
1317 return pcim_iomap_table(pdev)[SCI_SMU_BAR * 2] + SCI_SMU_BAR_SIZE * id;
1318}
1319
Dan Williams89a73012011-06-30 19:14:33 -07001320static void isci_user_parameters_get(struct sci_user_parameters *u)
Dave Jiangb5f18a22011-03-16 14:57:23 -07001321{
Dave Jiangb5f18a22011-03-16 14:57:23 -07001322 int i;
1323
1324 for (i = 0; i < SCI_MAX_PHYS; i++) {
1325 struct sci_phy_user_params *u_phy = &u->phys[i];
1326
1327 u_phy->max_speed_generation = phy_gen;
1328
1329 /* we are not exporting these for now */
1330 u_phy->align_insertion_frequency = 0x7f;
1331 u_phy->in_connection_align_insertion_frequency = 0xff;
1332 u_phy->notify_enable_spin_up_insertion_frequency = 0x33;
1333 }
1334
1335 u->stp_inactivity_timeout = stp_inactive_to;
1336 u->ssp_inactivity_timeout = ssp_inactive_to;
1337 u->stp_max_occupancy_timeout = stp_max_occ_to;
1338 u->ssp_max_occupancy_timeout = ssp_max_occ_to;
1339 u->no_outbound_task_timeout = no_outbound_task_to;
1340 u->max_number_concurrent_device_spin_up = max_concurr_spinup;
1341}
1342
Dan Williams89a73012011-06-30 19:14:33 -07001343static void sci_controller_initial_state_enter(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001344{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001345 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001346
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001347 sci_change_state(&ihost->sm, SCIC_RESET);
Dan Williamscc9203b2011-05-08 17:34:44 -07001348}
1349
Dan Williams89a73012011-06-30 19:14:33 -07001350static inline void sci_controller_starting_state_exit(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001351{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001352 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001353
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001354 sci_del_timer(&ihost->timer);
Dan Williamscc9203b2011-05-08 17:34:44 -07001355}
1356
1357#define INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_LOWER_BOUND_NS 853
1358#define INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_UPPER_BOUND_NS 1280
1359#define INTERRUPT_COALESCE_TIMEOUT_MAX_US 2700000
1360#define INTERRUPT_COALESCE_NUMBER_MAX 256
1361#define INTERRUPT_COALESCE_TIMEOUT_ENCODE_MIN 7
1362#define INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX 28
1363
1364/**
Dan Williams89a73012011-06-30 19:14:33 -07001365 * sci_controller_set_interrupt_coalescence() - This method allows the user to
Dan Williamscc9203b2011-05-08 17:34:44 -07001366 * configure the interrupt coalescence.
1367 * @controller: This parameter represents the handle to the controller object
1368 * for which its interrupt coalesce register is overridden.
1369 * @coalesce_number: Used to control the number of entries in the Completion
1370 * Queue before an interrupt is generated. If the number of entries exceed
1371 * this number, an interrupt will be generated. The valid range of the input
1372 * is [0, 256]. A setting of 0 results in coalescing being disabled.
1373 * @coalesce_timeout: Timeout value in microseconds. The valid range of the
1374 * input is [0, 2700000] . A setting of 0 is allowed and results in no
1375 * interrupt coalescing timeout.
1376 *
1377 * Indicate if the user successfully set the interrupt coalesce parameters.
1378 * SCI_SUCCESS The user successfully updated the interrutp coalescence.
1379 * SCI_FAILURE_INVALID_PARAMETER_VALUE The user input value is out of range.
1380 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001381static enum sci_status
Dan Williams89a73012011-06-30 19:14:33 -07001382sci_controller_set_interrupt_coalescence(struct isci_host *ihost,
1383 u32 coalesce_number,
1384 u32 coalesce_timeout)
Dan Williamscc9203b2011-05-08 17:34:44 -07001385{
1386 u8 timeout_encode = 0;
1387 u32 min = 0;
1388 u32 max = 0;
1389
1390 /* Check if the input parameters fall in the range. */
1391 if (coalesce_number > INTERRUPT_COALESCE_NUMBER_MAX)
1392 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
1393
1394 /*
1395 * Defined encoding for interrupt coalescing timeout:
1396 * Value Min Max Units
1397 * ----- --- --- -----
1398 * 0 - - Disabled
1399 * 1 13.3 20.0 ns
1400 * 2 26.7 40.0
1401 * 3 53.3 80.0
1402 * 4 106.7 160.0
1403 * 5 213.3 320.0
1404 * 6 426.7 640.0
1405 * 7 853.3 1280.0
1406 * 8 1.7 2.6 us
1407 * 9 3.4 5.1
1408 * 10 6.8 10.2
1409 * 11 13.7 20.5
1410 * 12 27.3 41.0
1411 * 13 54.6 81.9
1412 * 14 109.2 163.8
1413 * 15 218.5 327.7
1414 * 16 436.9 655.4
1415 * 17 873.8 1310.7
1416 * 18 1.7 2.6 ms
1417 * 19 3.5 5.2
1418 * 20 7.0 10.5
1419 * 21 14.0 21.0
1420 * 22 28.0 41.9
1421 * 23 55.9 83.9
1422 * 24 111.8 167.8
1423 * 25 223.7 335.5
1424 * 26 447.4 671.1
1425 * 27 894.8 1342.2
1426 * 28 1.8 2.7 s
1427 * Others Undefined */
1428
1429 /*
1430 * Use the table above to decide the encode of interrupt coalescing timeout
1431 * value for register writing. */
1432 if (coalesce_timeout == 0)
1433 timeout_encode = 0;
1434 else{
1435 /* make the timeout value in unit of (10 ns). */
1436 coalesce_timeout = coalesce_timeout * 100;
1437 min = INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_LOWER_BOUND_NS / 10;
1438 max = INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_UPPER_BOUND_NS / 10;
1439
1440 /* get the encode of timeout for register writing. */
1441 for (timeout_encode = INTERRUPT_COALESCE_TIMEOUT_ENCODE_MIN;
1442 timeout_encode <= INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX;
1443 timeout_encode++) {
1444 if (min <= coalesce_timeout && max > coalesce_timeout)
1445 break;
1446 else if (coalesce_timeout >= max && coalesce_timeout < min * 2
1447 && coalesce_timeout <= INTERRUPT_COALESCE_TIMEOUT_MAX_US * 100) {
1448 if ((coalesce_timeout - max) < (2 * min - coalesce_timeout))
1449 break;
1450 else{
1451 timeout_encode++;
1452 break;
1453 }
1454 } else {
1455 max = max * 2;
1456 min = min * 2;
1457 }
1458 }
1459
1460 if (timeout_encode == INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX + 1)
1461 /* the value is out of range. */
1462 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
1463 }
1464
1465 writel(SMU_ICC_GEN_VAL(NUMBER, coalesce_number) |
1466 SMU_ICC_GEN_VAL(TIMER, timeout_encode),
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001467 &ihost->smu_registers->interrupt_coalesce_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001468
1469
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001470 ihost->interrupt_coalesce_number = (u16)coalesce_number;
1471 ihost->interrupt_coalesce_timeout = coalesce_timeout / 100;
Dan Williamscc9203b2011-05-08 17:34:44 -07001472
1473 return SCI_SUCCESS;
1474}
1475
1476
Dan Williams89a73012011-06-30 19:14:33 -07001477static void sci_controller_ready_state_enter(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001478{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001479 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001480
1481 /* set the default interrupt coalescence number and timeout value. */
Dan Williams9b4be522011-07-29 17:17:10 -07001482 sci_controller_set_interrupt_coalescence(ihost, 0, 0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001483}
1484
Dan Williams89a73012011-06-30 19:14:33 -07001485static void sci_controller_ready_state_exit(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001486{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001487 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001488
1489 /* disable interrupt coalescence. */
Dan Williams89a73012011-06-30 19:14:33 -07001490 sci_controller_set_interrupt_coalescence(ihost, 0, 0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001491}
1492
Dan Williams89a73012011-06-30 19:14:33 -07001493static enum sci_status sci_controller_stop_phys(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001494{
1495 u32 index;
1496 enum sci_status status;
1497 enum sci_status phy_status;
Dan Williamscc9203b2011-05-08 17:34:44 -07001498
1499 status = SCI_SUCCESS;
1500
1501 for (index = 0; index < SCI_MAX_PHYS; index++) {
Dan Williams89a73012011-06-30 19:14:33 -07001502 phy_status = sci_phy_stop(&ihost->phys[index]);
Dan Williamscc9203b2011-05-08 17:34:44 -07001503
1504 if (phy_status != SCI_SUCCESS &&
1505 phy_status != SCI_FAILURE_INVALID_STATE) {
1506 status = SCI_FAILURE;
1507
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001508 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07001509 "%s: Controller stop operation failed to stop "
1510 "phy %d because of status %d.\n",
1511 __func__,
Dan Williams85280952011-06-28 15:05:53 -07001512 ihost->phys[index].phy_index, phy_status);
Dan Williamscc9203b2011-05-08 17:34:44 -07001513 }
1514 }
1515
1516 return status;
1517}
1518
Dan Williams89a73012011-06-30 19:14:33 -07001519static enum sci_status sci_controller_stop_ports(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001520{
1521 u32 index;
1522 enum sci_status port_status;
1523 enum sci_status status = SCI_SUCCESS;
Dan Williamscc9203b2011-05-08 17:34:44 -07001524
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001525 for (index = 0; index < ihost->logical_port_entries; index++) {
Dan Williamsffe191c2011-06-29 13:09:25 -07001526 struct isci_port *iport = &ihost->ports[index];
Dan Williamscc9203b2011-05-08 17:34:44 -07001527
Dan Williams89a73012011-06-30 19:14:33 -07001528 port_status = sci_port_stop(iport);
Dan Williamscc9203b2011-05-08 17:34:44 -07001529
1530 if ((port_status != SCI_SUCCESS) &&
1531 (port_status != SCI_FAILURE_INVALID_STATE)) {
1532 status = SCI_FAILURE;
1533
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001534 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07001535 "%s: Controller stop operation failed to "
1536 "stop port %d because of status %d.\n",
1537 __func__,
Dan Williamsffe191c2011-06-29 13:09:25 -07001538 iport->logical_port_index,
Dan Williamscc9203b2011-05-08 17:34:44 -07001539 port_status);
1540 }
1541 }
1542
1543 return status;
1544}
1545
Dan Williams89a73012011-06-30 19:14:33 -07001546static enum sci_status sci_controller_stop_devices(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001547{
1548 u32 index;
1549 enum sci_status status;
1550 enum sci_status device_status;
1551
1552 status = SCI_SUCCESS;
1553
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001554 for (index = 0; index < ihost->remote_node_entries; index++) {
1555 if (ihost->device_table[index] != NULL) {
Dan Williamscc9203b2011-05-08 17:34:44 -07001556 /* / @todo What timeout value do we want to provide to this request? */
Dan Williams89a73012011-06-30 19:14:33 -07001557 device_status = sci_remote_device_stop(ihost->device_table[index], 0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001558
1559 if ((device_status != SCI_SUCCESS) &&
1560 (device_status != SCI_FAILURE_INVALID_STATE)) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001561 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07001562 "%s: Controller stop operation failed "
1563 "to stop device 0x%p because of "
1564 "status %d.\n",
1565 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001566 ihost->device_table[index], device_status);
Dan Williamscc9203b2011-05-08 17:34:44 -07001567 }
1568 }
1569 }
1570
1571 return status;
1572}
1573
Dan Williams89a73012011-06-30 19:14:33 -07001574static void sci_controller_stopping_state_enter(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001575{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001576 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001577
1578 /* Stop all of the components for this controller */
Dan Williams89a73012011-06-30 19:14:33 -07001579 sci_controller_stop_phys(ihost);
1580 sci_controller_stop_ports(ihost);
1581 sci_controller_stop_devices(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001582}
1583
Dan Williams89a73012011-06-30 19:14:33 -07001584static void sci_controller_stopping_state_exit(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001585{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001586 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001587
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001588 sci_del_timer(&ihost->timer);
Dan Williamscc9203b2011-05-08 17:34:44 -07001589}
1590
Dan Williams89a73012011-06-30 19:14:33 -07001591static void sci_controller_reset_hardware(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001592{
1593 /* Disable interrupts so we dont take any spurious interrupts */
Dan Williams89a73012011-06-30 19:14:33 -07001594 sci_controller_disable_interrupts(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001595
1596 /* Reset the SCU */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001597 writel(0xFFFFFFFF, &ihost->smu_registers->soft_reset_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001598
1599 /* Delay for 1ms to before clearing the CQP and UFQPR. */
1600 udelay(1000);
1601
1602 /* The write to the CQGR clears the CQP */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001603 writel(0x00000000, &ihost->smu_registers->completion_queue_get);
Dan Williamscc9203b2011-05-08 17:34:44 -07001604
1605 /* The write to the UFQGP clears the UFQPR */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001606 writel(0, &ihost->scu_registers->sdma.unsolicited_frame_get_pointer);
Dan Williamscc9203b2011-05-08 17:34:44 -07001607}
1608
Dan Williams89a73012011-06-30 19:14:33 -07001609static void sci_controller_resetting_state_enter(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001610{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001611 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001612
Dan Williams89a73012011-06-30 19:14:33 -07001613 sci_controller_reset_hardware(ihost);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001614 sci_change_state(&ihost->sm, SCIC_RESET);
Dan Williamscc9203b2011-05-08 17:34:44 -07001615}
1616
Dan Williams89a73012011-06-30 19:14:33 -07001617static const struct sci_base_state sci_controller_state_table[] = {
Edmund Nadolskie3013702011-06-02 00:10:43 +00001618 [SCIC_INITIAL] = {
Dan Williams89a73012011-06-30 19:14:33 -07001619 .enter_state = sci_controller_initial_state_enter,
Dan Williamscc9203b2011-05-08 17:34:44 -07001620 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001621 [SCIC_RESET] = {},
1622 [SCIC_INITIALIZING] = {},
1623 [SCIC_INITIALIZED] = {},
1624 [SCIC_STARTING] = {
Dan Williams89a73012011-06-30 19:14:33 -07001625 .exit_state = sci_controller_starting_state_exit,
Dan Williamscc9203b2011-05-08 17:34:44 -07001626 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001627 [SCIC_READY] = {
Dan Williams89a73012011-06-30 19:14:33 -07001628 .enter_state = sci_controller_ready_state_enter,
1629 .exit_state = sci_controller_ready_state_exit,
Dan Williamscc9203b2011-05-08 17:34:44 -07001630 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001631 [SCIC_RESETTING] = {
Dan Williams89a73012011-06-30 19:14:33 -07001632 .enter_state = sci_controller_resetting_state_enter,
Dan Williamscc9203b2011-05-08 17:34:44 -07001633 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001634 [SCIC_STOPPING] = {
Dan Williams89a73012011-06-30 19:14:33 -07001635 .enter_state = sci_controller_stopping_state_enter,
1636 .exit_state = sci_controller_stopping_state_exit,
Dan Williamscc9203b2011-05-08 17:34:44 -07001637 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001638 [SCIC_STOPPED] = {},
1639 [SCIC_FAILED] = {}
Dan Williamscc9203b2011-05-08 17:34:44 -07001640};
1641
Dan Williams89a73012011-06-30 19:14:33 -07001642static void sci_controller_set_default_config_parameters(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001643{
1644 /* these defaults are overridden by the platform / firmware */
Dan Williamscc9203b2011-05-08 17:34:44 -07001645 u16 index;
1646
1647 /* Default to APC mode. */
Dan Williams89a73012011-06-30 19:14:33 -07001648 ihost->oem_parameters.controller.mode_type = SCIC_PORT_AUTOMATIC_CONFIGURATION_MODE;
Dan Williamscc9203b2011-05-08 17:34:44 -07001649
1650 /* Default to APC mode. */
Dan Williams89a73012011-06-30 19:14:33 -07001651 ihost->oem_parameters.controller.max_concurrent_dev_spin_up = 1;
Dan Williamscc9203b2011-05-08 17:34:44 -07001652
1653 /* Default to no SSC operation. */
Dan Williams89a73012011-06-30 19:14:33 -07001654 ihost->oem_parameters.controller.do_enable_ssc = false;
Dan Williamscc9203b2011-05-08 17:34:44 -07001655
1656 /* Initialize all of the port parameter information to narrow ports. */
1657 for (index = 0; index < SCI_MAX_PORTS; index++) {
Dan Williams89a73012011-06-30 19:14:33 -07001658 ihost->oem_parameters.ports[index].phy_mask = 0;
Dan Williamscc9203b2011-05-08 17:34:44 -07001659 }
1660
1661 /* Initialize all of the phy parameter information. */
1662 for (index = 0; index < SCI_MAX_PHYS; index++) {
1663 /* Default to 6G (i.e. Gen 3) for now. */
Dan Williams89a73012011-06-30 19:14:33 -07001664 ihost->user_parameters.phys[index].max_speed_generation = 3;
Dan Williamscc9203b2011-05-08 17:34:44 -07001665
1666 /* the frequencies cannot be 0 */
Dan Williams89a73012011-06-30 19:14:33 -07001667 ihost->user_parameters.phys[index].align_insertion_frequency = 0x7f;
1668 ihost->user_parameters.phys[index].in_connection_align_insertion_frequency = 0xff;
1669 ihost->user_parameters.phys[index].notify_enable_spin_up_insertion_frequency = 0x33;
Dan Williamscc9203b2011-05-08 17:34:44 -07001670
1671 /*
1672 * Previous Vitesse based expanders had a arbitration issue that
1673 * is worked around by having the upper 32-bits of SAS address
1674 * with a value greater then the Vitesse company identifier.
1675 * Hence, usage of 0x5FCFFFFF. */
Dan Williams89a73012011-06-30 19:14:33 -07001676 ihost->oem_parameters.phys[index].sas_address.low = 0x1 + ihost->id;
1677 ihost->oem_parameters.phys[index].sas_address.high = 0x5FCFFFFF;
Dan Williamscc9203b2011-05-08 17:34:44 -07001678 }
1679
Dan Williams89a73012011-06-30 19:14:33 -07001680 ihost->user_parameters.stp_inactivity_timeout = 5;
1681 ihost->user_parameters.ssp_inactivity_timeout = 5;
1682 ihost->user_parameters.stp_max_occupancy_timeout = 5;
1683 ihost->user_parameters.ssp_max_occupancy_timeout = 20;
1684 ihost->user_parameters.no_outbound_task_timeout = 20;
Dan Williamscc9203b2011-05-08 17:34:44 -07001685}
1686
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001687static void controller_timeout(unsigned long data)
1688{
1689 struct sci_timer *tmr = (struct sci_timer *)data;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001690 struct isci_host *ihost = container_of(tmr, typeof(*ihost), timer);
1691 struct sci_base_state_machine *sm = &ihost->sm;
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001692 unsigned long flags;
Dan Williamscc9203b2011-05-08 17:34:44 -07001693
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001694 spin_lock_irqsave(&ihost->scic_lock, flags);
1695
1696 if (tmr->cancel)
1697 goto done;
1698
Edmund Nadolskie3013702011-06-02 00:10:43 +00001699 if (sm->current_state_id == SCIC_STARTING)
Dan Williams89a73012011-06-30 19:14:33 -07001700 sci_controller_transition_to_ready(ihost, SCI_FAILURE_TIMEOUT);
Edmund Nadolskie3013702011-06-02 00:10:43 +00001701 else if (sm->current_state_id == SCIC_STOPPING) {
1702 sci_change_state(sm, SCIC_FAILED);
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001703 isci_host_stop_complete(ihost, SCI_FAILURE_TIMEOUT);
1704 } else /* / @todo Now what do we want to do in this case? */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001705 dev_err(&ihost->pdev->dev,
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001706 "%s: Controller timer fired when controller was not "
1707 "in a state being timed.\n",
1708 __func__);
1709
1710done:
1711 spin_unlock_irqrestore(&ihost->scic_lock, flags);
1712}
Dan Williamscc9203b2011-05-08 17:34:44 -07001713
Dan Williams89a73012011-06-30 19:14:33 -07001714static enum sci_status sci_controller_construct(struct isci_host *ihost,
1715 void __iomem *scu_base,
1716 void __iomem *smu_base)
Dan Williamscc9203b2011-05-08 17:34:44 -07001717{
Dan Williamscc9203b2011-05-08 17:34:44 -07001718 u8 i;
1719
Dan Williams89a73012011-06-30 19:14:33 -07001720 sci_init_sm(&ihost->sm, sci_controller_state_table, SCIC_INITIAL);
Dan Williamscc9203b2011-05-08 17:34:44 -07001721
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001722 ihost->scu_registers = scu_base;
1723 ihost->smu_registers = smu_base;
Dan Williamscc9203b2011-05-08 17:34:44 -07001724
Dan Williams89a73012011-06-30 19:14:33 -07001725 sci_port_configuration_agent_construct(&ihost->port_agent);
Dan Williamscc9203b2011-05-08 17:34:44 -07001726
1727 /* Construct the ports for this controller */
1728 for (i = 0; i < SCI_MAX_PORTS; i++)
Dan Williams89a73012011-06-30 19:14:33 -07001729 sci_port_construct(&ihost->ports[i], i, ihost);
1730 sci_port_construct(&ihost->ports[i], SCIC_SDS_DUMMY_PORT, ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001731
1732 /* Construct the phys for this controller */
1733 for (i = 0; i < SCI_MAX_PHYS; i++) {
1734 /* Add all the PHYs to the dummy port */
Dan Williams89a73012011-06-30 19:14:33 -07001735 sci_phy_construct(&ihost->phys[i],
1736 &ihost->ports[SCI_MAX_PORTS], i);
Dan Williamscc9203b2011-05-08 17:34:44 -07001737 }
1738
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001739 ihost->invalid_phy_mask = 0;
Dan Williamscc9203b2011-05-08 17:34:44 -07001740
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001741 sci_init_timer(&ihost->timer, controller_timeout);
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001742
Dan Williamscc9203b2011-05-08 17:34:44 -07001743 /* Initialize the User and OEM parameters to default values. */
Dan Williams89a73012011-06-30 19:14:33 -07001744 sci_controller_set_default_config_parameters(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001745
Dan Williams89a73012011-06-30 19:14:33 -07001746 return sci_controller_reset(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001747}
1748
Dan Williams89a73012011-06-30 19:14:33 -07001749int sci_oem_parameters_validate(struct sci_oem_params *oem)
Dan Williamscc9203b2011-05-08 17:34:44 -07001750{
1751 int i;
1752
1753 for (i = 0; i < SCI_MAX_PORTS; i++)
1754 if (oem->ports[i].phy_mask > SCIC_SDS_PARM_PHY_MASK_MAX)
1755 return -EINVAL;
1756
1757 for (i = 0; i < SCI_MAX_PHYS; i++)
1758 if (oem->phys[i].sas_address.high == 0 &&
1759 oem->phys[i].sas_address.low == 0)
1760 return -EINVAL;
1761
1762 if (oem->controller.mode_type == SCIC_PORT_AUTOMATIC_CONFIGURATION_MODE) {
1763 for (i = 0; i < SCI_MAX_PHYS; i++)
1764 if (oem->ports[i].phy_mask != 0)
1765 return -EINVAL;
1766 } else if (oem->controller.mode_type == SCIC_PORT_MANUAL_CONFIGURATION_MODE) {
1767 u8 phy_mask = 0;
1768
1769 for (i = 0; i < SCI_MAX_PHYS; i++)
1770 phy_mask |= oem->ports[i].phy_mask;
1771
1772 if (phy_mask == 0)
1773 return -EINVAL;
1774 } else
1775 return -EINVAL;
1776
1777 if (oem->controller.max_concurrent_dev_spin_up > MAX_CONCURRENT_DEVICE_SPIN_UP_COUNT)
1778 return -EINVAL;
1779
1780 return 0;
1781}
1782
Dan Williams89a73012011-06-30 19:14:33 -07001783static enum sci_status sci_oem_parameters_set(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001784{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001785 u32 state = ihost->sm.current_state_id;
Dan Williamscc9203b2011-05-08 17:34:44 -07001786
Edmund Nadolskie3013702011-06-02 00:10:43 +00001787 if (state == SCIC_RESET ||
1788 state == SCIC_INITIALIZING ||
1789 state == SCIC_INITIALIZED) {
Dan Williamscc9203b2011-05-08 17:34:44 -07001790
Dan Williams89a73012011-06-30 19:14:33 -07001791 if (sci_oem_parameters_validate(&ihost->oem_parameters))
Dan Williamscc9203b2011-05-08 17:34:44 -07001792 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
Dan Williamscc9203b2011-05-08 17:34:44 -07001793
1794 return SCI_SUCCESS;
1795 }
1796
1797 return SCI_FAILURE_INVALID_STATE;
1798}
1799
Edmund Nadolski04736612011-05-19 20:17:47 -07001800static void power_control_timeout(unsigned long data)
Dan Williamscc9203b2011-05-08 17:34:44 -07001801{
Edmund Nadolski04736612011-05-19 20:17:47 -07001802 struct sci_timer *tmr = (struct sci_timer *)data;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001803 struct isci_host *ihost = container_of(tmr, typeof(*ihost), power_control.timer);
Dan Williams85280952011-06-28 15:05:53 -07001804 struct isci_phy *iphy;
Edmund Nadolski04736612011-05-19 20:17:47 -07001805 unsigned long flags;
1806 u8 i;
Dan Williamscc9203b2011-05-08 17:34:44 -07001807
Edmund Nadolski04736612011-05-19 20:17:47 -07001808 spin_lock_irqsave(&ihost->scic_lock, flags);
Dan Williamscc9203b2011-05-08 17:34:44 -07001809
Edmund Nadolski04736612011-05-19 20:17:47 -07001810 if (tmr->cancel)
1811 goto done;
Dan Williamscc9203b2011-05-08 17:34:44 -07001812
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001813 ihost->power_control.phys_granted_power = 0;
Dan Williamscc9203b2011-05-08 17:34:44 -07001814
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001815 if (ihost->power_control.phys_waiting == 0) {
1816 ihost->power_control.timer_started = false;
Edmund Nadolski04736612011-05-19 20:17:47 -07001817 goto done;
Dan Williamscc9203b2011-05-08 17:34:44 -07001818 }
Edmund Nadolski04736612011-05-19 20:17:47 -07001819
1820 for (i = 0; i < SCI_MAX_PHYS; i++) {
1821
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001822 if (ihost->power_control.phys_waiting == 0)
Edmund Nadolski04736612011-05-19 20:17:47 -07001823 break;
1824
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001825 iphy = ihost->power_control.requesters[i];
Dan Williams85280952011-06-28 15:05:53 -07001826 if (iphy == NULL)
Edmund Nadolski04736612011-05-19 20:17:47 -07001827 continue;
1828
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001829 if (ihost->power_control.phys_granted_power >=
Dan Williams89a73012011-06-30 19:14:33 -07001830 ihost->oem_parameters.controller.max_concurrent_dev_spin_up)
Edmund Nadolski04736612011-05-19 20:17:47 -07001831 break;
1832
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001833 ihost->power_control.requesters[i] = NULL;
1834 ihost->power_control.phys_waiting--;
1835 ihost->power_control.phys_granted_power++;
Dan Williams89a73012011-06-30 19:14:33 -07001836 sci_phy_consume_power_handler(iphy);
Edmund Nadolski04736612011-05-19 20:17:47 -07001837 }
1838
1839 /*
1840 * It doesn't matter if the power list is empty, we need to start the
1841 * timer in case another phy becomes ready.
1842 */
1843 sci_mod_timer(tmr, SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001844 ihost->power_control.timer_started = true;
Edmund Nadolski04736612011-05-19 20:17:47 -07001845
1846done:
1847 spin_unlock_irqrestore(&ihost->scic_lock, flags);
Dan Williamscc9203b2011-05-08 17:34:44 -07001848}
1849
Dan Williams89a73012011-06-30 19:14:33 -07001850void sci_controller_power_control_queue_insert(struct isci_host *ihost,
1851 struct isci_phy *iphy)
Dan Williamscc9203b2011-05-08 17:34:44 -07001852{
Dan Williams85280952011-06-28 15:05:53 -07001853 BUG_ON(iphy == NULL);
Dan Williamscc9203b2011-05-08 17:34:44 -07001854
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001855 if (ihost->power_control.phys_granted_power <
Dan Williams89a73012011-06-30 19:14:33 -07001856 ihost->oem_parameters.controller.max_concurrent_dev_spin_up) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001857 ihost->power_control.phys_granted_power++;
Dan Williams89a73012011-06-30 19:14:33 -07001858 sci_phy_consume_power_handler(iphy);
Dan Williamscc9203b2011-05-08 17:34:44 -07001859
1860 /*
1861 * stop and start the power_control timer. When the timer fires, the
1862 * no_of_phys_granted_power will be set to 0
1863 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001864 if (ihost->power_control.timer_started)
1865 sci_del_timer(&ihost->power_control.timer);
Edmund Nadolski04736612011-05-19 20:17:47 -07001866
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001867 sci_mod_timer(&ihost->power_control.timer,
Edmund Nadolski04736612011-05-19 20:17:47 -07001868 SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001869 ihost->power_control.timer_started = true;
Edmund Nadolski04736612011-05-19 20:17:47 -07001870
Dan Williamscc9203b2011-05-08 17:34:44 -07001871 } else {
1872 /* Add the phy in the waiting list */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001873 ihost->power_control.requesters[iphy->phy_index] = iphy;
1874 ihost->power_control.phys_waiting++;
Dan Williamscc9203b2011-05-08 17:34:44 -07001875 }
1876}
1877
Dan Williams89a73012011-06-30 19:14:33 -07001878void sci_controller_power_control_queue_remove(struct isci_host *ihost,
1879 struct isci_phy *iphy)
Dan Williamscc9203b2011-05-08 17:34:44 -07001880{
Dan Williams85280952011-06-28 15:05:53 -07001881 BUG_ON(iphy == NULL);
Dan Williamscc9203b2011-05-08 17:34:44 -07001882
Dan Williams89a73012011-06-30 19:14:33 -07001883 if (ihost->power_control.requesters[iphy->phy_index])
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001884 ihost->power_control.phys_waiting--;
Dan Williamscc9203b2011-05-08 17:34:44 -07001885
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001886 ihost->power_control.requesters[iphy->phy_index] = NULL;
Dan Williamscc9203b2011-05-08 17:34:44 -07001887}
1888
1889#define AFE_REGISTER_WRITE_DELAY 10
1890
1891/* Initialize the AFE for this phy index. We need to read the AFE setup from
1892 * the OEM parameters
1893 */
Dan Williams89a73012011-06-30 19:14:33 -07001894static void sci_controller_afe_initialization(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001895{
Dan Williams89a73012011-06-30 19:14:33 -07001896 const struct sci_oem_params *oem = &ihost->oem_parameters;
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001897 struct pci_dev *pdev = ihost->pdev;
Dan Williamscc9203b2011-05-08 17:34:44 -07001898 u32 afe_status;
1899 u32 phy_id;
1900
1901 /* Clear DFX Status registers */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001902 writel(0x0081000f, &ihost->scu_registers->afe.afe_dfx_master_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001903 udelay(AFE_REGISTER_WRITE_DELAY);
1904
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001905 if (is_b0(pdev)) {
Dan Williamscc9203b2011-05-08 17:34:44 -07001906 /* PM Rx Equalization Save, PM SPhy Rx Acknowledgement
1907 * Timer, PM Stagger Timer */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001908 writel(0x0007BFFF, &ihost->scu_registers->afe.afe_pmsn_master_control2);
Dan Williamscc9203b2011-05-08 17:34:44 -07001909 udelay(AFE_REGISTER_WRITE_DELAY);
1910 }
1911
1912 /* Configure bias currents to normal */
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001913 if (is_a2(pdev))
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001914 writel(0x00005A00, &ihost->scu_registers->afe.afe_bias_control);
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001915 else if (is_b0(pdev) || is_c0(pdev))
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001916 writel(0x00005F00, &ihost->scu_registers->afe.afe_bias_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001917
1918 udelay(AFE_REGISTER_WRITE_DELAY);
1919
1920 /* Enable PLL */
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001921 if (is_b0(pdev) || is_c0(pdev))
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001922 writel(0x80040A08, &ihost->scu_registers->afe.afe_pll_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001923 else
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001924 writel(0x80040908, &ihost->scu_registers->afe.afe_pll_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001925
1926 udelay(AFE_REGISTER_WRITE_DELAY);
1927
1928 /* Wait for the PLL to lock */
1929 do {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001930 afe_status = readl(&ihost->scu_registers->afe.afe_common_block_status);
Dan Williamscc9203b2011-05-08 17:34:44 -07001931 udelay(AFE_REGISTER_WRITE_DELAY);
1932 } while ((afe_status & 0x00001000) == 0);
1933
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001934 if (is_a2(pdev)) {
Dan Williamscc9203b2011-05-08 17:34:44 -07001935 /* Shorten SAS SNW lock time (RxLock timer value from 76 us to 50 us) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001936 writel(0x7bcc96ad, &ihost->scu_registers->afe.afe_pmsn_master_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001937 udelay(AFE_REGISTER_WRITE_DELAY);
1938 }
1939
1940 for (phy_id = 0; phy_id < SCI_MAX_PHYS; phy_id++) {
1941 const struct sci_phy_oem_params *oem_phy = &oem->phys[phy_id];
1942
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001943 if (is_b0(pdev)) {
Dan Williamscc9203b2011-05-08 17:34:44 -07001944 /* Configure transmitter SSC parameters */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001945 writel(0x00030000, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_ssc_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001946 udelay(AFE_REGISTER_WRITE_DELAY);
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001947 } else if (is_c0(pdev)) {
Adam Gruchaladbb07432011-06-01 22:31:03 +00001948 /* Configure transmitter SSC parameters */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001949 writel(0x0003000, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_ssc_control);
Adam Gruchaladbb07432011-06-01 22:31:03 +00001950 udelay(AFE_REGISTER_WRITE_DELAY);
1951
1952 /*
1953 * All defaults, except the Receive Word Alignament/Comma Detect
1954 * Enable....(0xe800) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001955 writel(0x00004500, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control0);
Adam Gruchaladbb07432011-06-01 22:31:03 +00001956 udelay(AFE_REGISTER_WRITE_DELAY);
Dan Williamscc9203b2011-05-08 17:34:44 -07001957 } else {
1958 /*
1959 * All defaults, except the Receive Word Alignament/Comma Detect
1960 * Enable....(0xe800) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001961 writel(0x00004512, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001962 udelay(AFE_REGISTER_WRITE_DELAY);
1963
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001964 writel(0x0050100F, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control1);
Dan Williamscc9203b2011-05-08 17:34:44 -07001965 udelay(AFE_REGISTER_WRITE_DELAY);
1966 }
1967
1968 /*
1969 * Power up TX and RX out from power down (PWRDNTX and PWRDNRX)
1970 * & increase TX int & ext bias 20%....(0xe85c) */
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001971 if (is_a2(pdev))
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001972 writel(0x000003F0, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control);
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001973 else if (is_b0(pdev)) {
Dan Williamscc9203b2011-05-08 17:34:44 -07001974 /* Power down TX and RX (PWRDNTX and PWRDNRX) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001975 writel(0x000003D7, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001976 udelay(AFE_REGISTER_WRITE_DELAY);
1977
1978 /*
1979 * Power up TX and RX out from power down (PWRDNTX and PWRDNRX)
1980 * & increase TX int & ext bias 20%....(0xe85c) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001981 writel(0x000003D4, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control);
Adam Gruchaladbb07432011-06-01 22:31:03 +00001982 } else {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001983 writel(0x000001E7, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control);
Adam Gruchaladbb07432011-06-01 22:31:03 +00001984 udelay(AFE_REGISTER_WRITE_DELAY);
1985
1986 /*
1987 * Power up TX and RX out from power down (PWRDNTX and PWRDNRX)
1988 * & increase TX int & ext bias 20%....(0xe85c) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001989 writel(0x000001E4, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001990 }
1991 udelay(AFE_REGISTER_WRITE_DELAY);
1992
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001993 if (is_a2(pdev)) {
Dan Williamscc9203b2011-05-08 17:34:44 -07001994 /* Enable TX equalization (0xe824) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001995 writel(0x00040000, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001996 udelay(AFE_REGISTER_WRITE_DELAY);
1997 }
1998
1999 /*
2000 * RDPI=0x0(RX Power On), RXOOBDETPDNC=0x0, TPD=0x0(TX Power On),
2001 * RDD=0x0(RX Detect Enabled) ....(0xe800) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002002 writel(0x00004100, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07002003 udelay(AFE_REGISTER_WRITE_DELAY);
2004
2005 /* Leave DFE/FFE on */
Dan Williamsdc00c8b2011-07-01 11:41:21 -07002006 if (is_a2(pdev))
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002007 writel(0x3F11103F, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0);
Dan Williamsdc00c8b2011-07-01 11:41:21 -07002008 else if (is_b0(pdev)) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002009 writel(0x3F11103F, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07002010 udelay(AFE_REGISTER_WRITE_DELAY);
2011 /* Enable TX equalization (0xe824) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002012 writel(0x00040000, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_control);
Adam Gruchaladbb07432011-06-01 22:31:03 +00002013 } else {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002014 writel(0x0140DF0F, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control1);
Adam Gruchaladbb07432011-06-01 22:31:03 +00002015 udelay(AFE_REGISTER_WRITE_DELAY);
2016
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002017 writel(0x3F6F103F, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0);
Adam Gruchaladbb07432011-06-01 22:31:03 +00002018 udelay(AFE_REGISTER_WRITE_DELAY);
2019
2020 /* Enable TX equalization (0xe824) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002021 writel(0x00040000, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07002022 }
Adam Gruchaladbb07432011-06-01 22:31:03 +00002023
Dan Williamscc9203b2011-05-08 17:34:44 -07002024 udelay(AFE_REGISTER_WRITE_DELAY);
2025
2026 writel(oem_phy->afe_tx_amp_control0,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002027 &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07002028 udelay(AFE_REGISTER_WRITE_DELAY);
2029
2030 writel(oem_phy->afe_tx_amp_control1,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002031 &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control1);
Dan Williamscc9203b2011-05-08 17:34:44 -07002032 udelay(AFE_REGISTER_WRITE_DELAY);
2033
2034 writel(oem_phy->afe_tx_amp_control2,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002035 &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control2);
Dan Williamscc9203b2011-05-08 17:34:44 -07002036 udelay(AFE_REGISTER_WRITE_DELAY);
2037
2038 writel(oem_phy->afe_tx_amp_control3,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002039 &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control3);
Dan Williamscc9203b2011-05-08 17:34:44 -07002040 udelay(AFE_REGISTER_WRITE_DELAY);
2041 }
2042
2043 /* Transfer control to the PEs */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002044 writel(0x00010f00, &ihost->scu_registers->afe.afe_dfx_master_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07002045 udelay(AFE_REGISTER_WRITE_DELAY);
2046}
2047
Dan Williams89a73012011-06-30 19:14:33 -07002048static void sci_controller_initialize_power_control(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07002049{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002050 sci_init_timer(&ihost->power_control.timer, power_control_timeout);
Dan Williamscc9203b2011-05-08 17:34:44 -07002051
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002052 memset(ihost->power_control.requesters, 0,
2053 sizeof(ihost->power_control.requesters));
Dan Williamscc9203b2011-05-08 17:34:44 -07002054
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002055 ihost->power_control.phys_waiting = 0;
2056 ihost->power_control.phys_granted_power = 0;
Dan Williamscc9203b2011-05-08 17:34:44 -07002057}
2058
Dan Williams89a73012011-06-30 19:14:33 -07002059static enum sci_status sci_controller_initialize(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07002060{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002061 struct sci_base_state_machine *sm = &ihost->sm;
Dan Williams7c78da32011-06-01 16:00:01 -07002062 enum sci_status result = SCI_FAILURE;
2063 unsigned long i, state, val;
Dan Williamscc9203b2011-05-08 17:34:44 -07002064
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002065 if (ihost->sm.current_state_id != SCIC_RESET) {
2066 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07002067 "SCIC Controller initialize operation requested "
2068 "in invalid state\n");
2069 return SCI_FAILURE_INVALID_STATE;
2070 }
2071
Edmund Nadolskie3013702011-06-02 00:10:43 +00002072 sci_change_state(sm, SCIC_INITIALIZING);
Dan Williamscc9203b2011-05-08 17:34:44 -07002073
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002074 sci_init_timer(&ihost->phy_timer, phy_startup_timeout);
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -07002075
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002076 ihost->next_phy_to_start = 0;
2077 ihost->phy_startup_timer_pending = false;
Dan Williamscc9203b2011-05-08 17:34:44 -07002078
Dan Williams89a73012011-06-30 19:14:33 -07002079 sci_controller_initialize_power_control(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07002080
2081 /*
2082 * There is nothing to do here for B0 since we do not have to
2083 * program the AFE registers.
2084 * / @todo The AFE settings are supposed to be correct for the B0 but
2085 * / presently they seem to be wrong. */
Dan Williams89a73012011-06-30 19:14:33 -07002086 sci_controller_afe_initialization(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07002087
Dan Williams7c78da32011-06-01 16:00:01 -07002088
2089 /* Take the hardware out of reset */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002090 writel(0, &ihost->smu_registers->soft_reset_control);
Dan Williams7c78da32011-06-01 16:00:01 -07002091
2092 /*
2093 * / @todo Provide meaningfull error code for hardware failure
2094 * result = SCI_FAILURE_CONTROLLER_HARDWARE; */
2095 for (i = 100; i >= 1; i--) {
Dan Williamscc9203b2011-05-08 17:34:44 -07002096 u32 status;
Dan Williamscc9203b2011-05-08 17:34:44 -07002097
Dan Williams7c78da32011-06-01 16:00:01 -07002098 /* Loop until the hardware reports success */
2099 udelay(SCU_CONTEXT_RAM_INIT_STALL_TIME);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002100 status = readl(&ihost->smu_registers->control_status);
Dan Williamscc9203b2011-05-08 17:34:44 -07002101
Dan Williams7c78da32011-06-01 16:00:01 -07002102 if ((status & SCU_RAM_INIT_COMPLETED) == SCU_RAM_INIT_COMPLETED)
2103 break;
Dan Williamscc9203b2011-05-08 17:34:44 -07002104 }
Dan Williams7c78da32011-06-01 16:00:01 -07002105 if (i == 0)
2106 goto out;
Dan Williamscc9203b2011-05-08 17:34:44 -07002107
Dan Williams7c78da32011-06-01 16:00:01 -07002108 /*
2109 * Determine what are the actaul device capacities that the
2110 * hardware will support */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002111 val = readl(&ihost->smu_registers->device_context_capacity);
Dan Williamscc9203b2011-05-08 17:34:44 -07002112
Dan Williams7c78da32011-06-01 16:00:01 -07002113 /* Record the smaller of the two capacity values */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002114 ihost->logical_port_entries = min(smu_max_ports(val), SCI_MAX_PORTS);
2115 ihost->task_context_entries = min(smu_max_task_contexts(val), SCI_MAX_IO_REQUESTS);
2116 ihost->remote_node_entries = min(smu_max_rncs(val), SCI_MAX_REMOTE_DEVICES);
Dan Williamscc9203b2011-05-08 17:34:44 -07002117
Dan Williams7c78da32011-06-01 16:00:01 -07002118 /*
2119 * Make all PEs that are unassigned match up with the
2120 * logical ports
2121 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002122 for (i = 0; i < ihost->logical_port_entries; i++) {
Dan Williams7c78da32011-06-01 16:00:01 -07002123 struct scu_port_task_scheduler_group_registers __iomem
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002124 *ptsg = &ihost->scu_registers->peg0.ptsg;
Dan Williamscc9203b2011-05-08 17:34:44 -07002125
Dan Williams7c78da32011-06-01 16:00:01 -07002126 writel(i, &ptsg->protocol_engine[i]);
Dan Williamscc9203b2011-05-08 17:34:44 -07002127 }
2128
2129 /* Initialize hardware PCI Relaxed ordering in DMA engines */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002130 val = readl(&ihost->scu_registers->sdma.pdma_configuration);
Dan Williams7c78da32011-06-01 16:00:01 -07002131 val |= SCU_PDMACR_GEN_BIT(PCI_RELAXED_ORDERING_ENABLE);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002132 writel(val, &ihost->scu_registers->sdma.pdma_configuration);
Dan Williamscc9203b2011-05-08 17:34:44 -07002133
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002134 val = readl(&ihost->scu_registers->sdma.cdma_configuration);
Dan Williams7c78da32011-06-01 16:00:01 -07002135 val |= SCU_CDMACR_GEN_BIT(PCI_RELAXED_ORDERING_ENABLE);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002136 writel(val, &ihost->scu_registers->sdma.cdma_configuration);
Dan Williamscc9203b2011-05-08 17:34:44 -07002137
2138 /*
2139 * Initialize the PHYs before the PORTs because the PHY registers
2140 * are accessed during the port initialization.
2141 */
Dan Williams7c78da32011-06-01 16:00:01 -07002142 for (i = 0; i < SCI_MAX_PHYS; i++) {
Dan Williams89a73012011-06-30 19:14:33 -07002143 result = sci_phy_initialize(&ihost->phys[i],
2144 &ihost->scu_registers->peg0.pe[i].tl,
2145 &ihost->scu_registers->peg0.pe[i].ll);
Dan Williams7c78da32011-06-01 16:00:01 -07002146 if (result != SCI_SUCCESS)
2147 goto out;
Dan Williamscc9203b2011-05-08 17:34:44 -07002148 }
2149
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002150 for (i = 0; i < ihost->logical_port_entries; i++) {
Dan Williams89a73012011-06-30 19:14:33 -07002151 struct isci_port *iport = &ihost->ports[i];
Dan Williams7c78da32011-06-01 16:00:01 -07002152
Dan Williams89a73012011-06-30 19:14:33 -07002153 iport->port_task_scheduler_registers = &ihost->scu_registers->peg0.ptsg.port[i];
2154 iport->port_pe_configuration_register = &ihost->scu_registers->peg0.ptsg.protocol_engine[0];
2155 iport->viit_registers = &ihost->scu_registers->peg0.viit[i];
Dan Williamscc9203b2011-05-08 17:34:44 -07002156 }
2157
Dan Williams89a73012011-06-30 19:14:33 -07002158 result = sci_port_configuration_agent_initialize(ihost, &ihost->port_agent);
Dan Williamscc9203b2011-05-08 17:34:44 -07002159
Dan Williams7c78da32011-06-01 16:00:01 -07002160 out:
Dan Williamscc9203b2011-05-08 17:34:44 -07002161 /* Advance the controller state machine */
2162 if (result == SCI_SUCCESS)
Edmund Nadolskie3013702011-06-02 00:10:43 +00002163 state = SCIC_INITIALIZED;
Dan Williamscc9203b2011-05-08 17:34:44 -07002164 else
Edmund Nadolskie3013702011-06-02 00:10:43 +00002165 state = SCIC_FAILED;
2166 sci_change_state(sm, state);
Dan Williamscc9203b2011-05-08 17:34:44 -07002167
2168 return result;
2169}
2170
Dan Williams89a73012011-06-30 19:14:33 -07002171static enum sci_status sci_user_parameters_set(struct isci_host *ihost,
2172 struct sci_user_parameters *sci_parms)
Dan Williamscc9203b2011-05-08 17:34:44 -07002173{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002174 u32 state = ihost->sm.current_state_id;
Dan Williamscc9203b2011-05-08 17:34:44 -07002175
Edmund Nadolskie3013702011-06-02 00:10:43 +00002176 if (state == SCIC_RESET ||
2177 state == SCIC_INITIALIZING ||
2178 state == SCIC_INITIALIZED) {
Dan Williamscc9203b2011-05-08 17:34:44 -07002179 u16 index;
2180
2181 /*
2182 * Validate the user parameters. If they are not legal, then
2183 * return a failure.
2184 */
2185 for (index = 0; index < SCI_MAX_PHYS; index++) {
2186 struct sci_phy_user_params *user_phy;
2187
Dan Williams89a73012011-06-30 19:14:33 -07002188 user_phy = &sci_parms->phys[index];
Dan Williamscc9203b2011-05-08 17:34:44 -07002189
2190 if (!((user_phy->max_speed_generation <=
2191 SCIC_SDS_PARM_MAX_SPEED) &&
2192 (user_phy->max_speed_generation >
2193 SCIC_SDS_PARM_NO_SPEED)))
2194 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
2195
2196 if (user_phy->in_connection_align_insertion_frequency <
2197 3)
2198 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
2199
2200 if ((user_phy->in_connection_align_insertion_frequency <
2201 3) ||
2202 (user_phy->align_insertion_frequency == 0) ||
2203 (user_phy->
2204 notify_enable_spin_up_insertion_frequency ==
2205 0))
2206 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
2207 }
2208
Dan Williams89a73012011-06-30 19:14:33 -07002209 if ((sci_parms->stp_inactivity_timeout == 0) ||
2210 (sci_parms->ssp_inactivity_timeout == 0) ||
2211 (sci_parms->stp_max_occupancy_timeout == 0) ||
2212 (sci_parms->ssp_max_occupancy_timeout == 0) ||
2213 (sci_parms->no_outbound_task_timeout == 0))
Dan Williamscc9203b2011-05-08 17:34:44 -07002214 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
2215
Dan Williams89a73012011-06-30 19:14:33 -07002216 memcpy(&ihost->user_parameters, sci_parms, sizeof(*sci_parms));
Dan Williamscc9203b2011-05-08 17:34:44 -07002217
2218 return SCI_SUCCESS;
2219 }
2220
2221 return SCI_FAILURE_INVALID_STATE;
2222}
2223
Dan Williams89a73012011-06-30 19:14:33 -07002224static int sci_controller_mem_init(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07002225{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002226 struct device *dev = &ihost->pdev->dev;
Dan Williams7c78da32011-06-01 16:00:01 -07002227 dma_addr_t dma;
2228 size_t size;
2229 int err;
Dan Williamscc9203b2011-05-08 17:34:44 -07002230
Dan Williams7c78da32011-06-01 16:00:01 -07002231 size = SCU_MAX_COMPLETION_QUEUE_ENTRIES * sizeof(u32);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002232 ihost->completion_queue = dmam_alloc_coherent(dev, size, &dma, GFP_KERNEL);
2233 if (!ihost->completion_queue)
Dan Williamscc9203b2011-05-08 17:34:44 -07002234 return -ENOMEM;
2235
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002236 writel(lower_32_bits(dma), &ihost->smu_registers->completion_queue_lower);
2237 writel(upper_32_bits(dma), &ihost->smu_registers->completion_queue_upper);
Dan Williamscc9203b2011-05-08 17:34:44 -07002238
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002239 size = ihost->remote_node_entries * sizeof(union scu_remote_node_context);
2240 ihost->remote_node_context_table = dmam_alloc_coherent(dev, size, &dma,
Dan Williams89a73012011-06-30 19:14:33 -07002241 GFP_KERNEL);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002242 if (!ihost->remote_node_context_table)
Dan Williamscc9203b2011-05-08 17:34:44 -07002243 return -ENOMEM;
2244
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002245 writel(lower_32_bits(dma), &ihost->smu_registers->remote_node_context_lower);
2246 writel(upper_32_bits(dma), &ihost->smu_registers->remote_node_context_upper);
Dan Williamscc9203b2011-05-08 17:34:44 -07002247
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002248 size = ihost->task_context_entries * sizeof(struct scu_task_context),
2249 ihost->task_context_table = dmam_alloc_coherent(dev, size, &dma, GFP_KERNEL);
2250 if (!ihost->task_context_table)
Dan Williamscc9203b2011-05-08 17:34:44 -07002251 return -ENOMEM;
2252
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002253 ihost->task_context_dma = dma;
2254 writel(lower_32_bits(dma), &ihost->smu_registers->host_task_table_lower);
2255 writel(upper_32_bits(dma), &ihost->smu_registers->host_task_table_upper);
Dan Williamscc9203b2011-05-08 17:34:44 -07002256
Dan Williams89a73012011-06-30 19:14:33 -07002257 err = sci_unsolicited_frame_control_construct(ihost);
Dan Williams7c78da32011-06-01 16:00:01 -07002258 if (err)
2259 return err;
Dan Williamscc9203b2011-05-08 17:34:44 -07002260
2261 /*
2262 * Inform the silicon as to the location of the UF headers and
2263 * address table.
2264 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002265 writel(lower_32_bits(ihost->uf_control.headers.physical_address),
2266 &ihost->scu_registers->sdma.uf_header_base_address_lower);
2267 writel(upper_32_bits(ihost->uf_control.headers.physical_address),
2268 &ihost->scu_registers->sdma.uf_header_base_address_upper);
Dan Williamscc9203b2011-05-08 17:34:44 -07002269
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002270 writel(lower_32_bits(ihost->uf_control.address_table.physical_address),
2271 &ihost->scu_registers->sdma.uf_address_table_lower);
2272 writel(upper_32_bits(ihost->uf_control.address_table.physical_address),
2273 &ihost->scu_registers->sdma.uf_address_table_upper);
Dan Williamscc9203b2011-05-08 17:34:44 -07002274
2275 return 0;
2276}
2277
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002278int isci_host_init(struct isci_host *ihost)
Dan Williams6f231dd2011-07-02 22:56:22 -07002279{
Dan Williamsd9c37392011-03-03 17:59:32 -08002280 int err = 0, i;
Dan Williams6f231dd2011-07-02 22:56:22 -07002281 enum sci_status status;
Dan Williams89a73012011-06-30 19:14:33 -07002282 struct sci_user_parameters sci_user_params;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002283 struct isci_pci_info *pci_info = to_pci_info(ihost->pdev);
Dan Williams6f231dd2011-07-02 22:56:22 -07002284
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002285 spin_lock_init(&ihost->state_lock);
2286 spin_lock_init(&ihost->scic_lock);
2287 init_waitqueue_head(&ihost->eventq);
Dan Williams6f231dd2011-07-02 22:56:22 -07002288
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002289 isci_host_change_state(ihost, isci_starting);
Dan Williams6f231dd2011-07-02 22:56:22 -07002290
Dan Williams89a73012011-06-30 19:14:33 -07002291 status = sci_controller_construct(ihost, scu_base(ihost),
2292 smu_base(ihost));
Dan Williams6f231dd2011-07-02 22:56:22 -07002293
2294 if (status != SCI_SUCCESS) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002295 dev_err(&ihost->pdev->dev,
Dan Williams89a73012011-06-30 19:14:33 -07002296 "%s: sci_controller_construct failed - status = %x\n",
Dan Williams6f231dd2011-07-02 22:56:22 -07002297 __func__,
2298 status);
Dave Jiang858d4aa2011-02-22 01:27:03 -08002299 return -ENODEV;
Dan Williams6f231dd2011-07-02 22:56:22 -07002300 }
2301
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002302 ihost->sas_ha.dev = &ihost->pdev->dev;
2303 ihost->sas_ha.lldd_ha = ihost;
Dan Williams6f231dd2011-07-02 22:56:22 -07002304
Dan Williamsd044af12011-03-08 09:52:49 -08002305 /*
2306 * grab initial values stored in the controller object for OEM and USER
2307 * parameters
2308 */
Dan Williams89a73012011-06-30 19:14:33 -07002309 isci_user_parameters_get(&sci_user_params);
2310 status = sci_user_parameters_set(ihost, &sci_user_params);
Dan Williamsd044af12011-03-08 09:52:49 -08002311 if (status != SCI_SUCCESS) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002312 dev_warn(&ihost->pdev->dev,
Dan Williams89a73012011-06-30 19:14:33 -07002313 "%s: sci_user_parameters_set failed\n",
Dan Williamsd044af12011-03-08 09:52:49 -08002314 __func__);
2315 return -ENODEV;
2316 }
Dan Williams6f231dd2011-07-02 22:56:22 -07002317
Dan Williamsd044af12011-03-08 09:52:49 -08002318 /* grab any OEM parameters specified in orom */
2319 if (pci_info->orom) {
Dan Williams89a73012011-06-30 19:14:33 -07002320 status = isci_parse_oem_parameters(&ihost->oem_parameters,
Dan Williamsd044af12011-03-08 09:52:49 -08002321 pci_info->orom,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002322 ihost->id);
Dan Williams6f231dd2011-07-02 22:56:22 -07002323 if (status != SCI_SUCCESS) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002324 dev_warn(&ihost->pdev->dev,
Dan Williams6f231dd2011-07-02 22:56:22 -07002325 "parsing firmware oem parameters failed\n");
Dave Jiang858d4aa2011-02-22 01:27:03 -08002326 return -EINVAL;
Dan Williams6f231dd2011-07-02 22:56:22 -07002327 }
Dan Williams4711ba12011-03-11 10:43:57 -08002328 }
2329
Dan Williams89a73012011-06-30 19:14:33 -07002330 status = sci_oem_parameters_set(ihost);
Dan Williams4711ba12011-03-11 10:43:57 -08002331 if (status != SCI_SUCCESS) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002332 dev_warn(&ihost->pdev->dev,
Dan Williams89a73012011-06-30 19:14:33 -07002333 "%s: sci_oem_parameters_set failed\n",
Dan Williams4711ba12011-03-11 10:43:57 -08002334 __func__);
2335 return -ENODEV;
Dan Williams6f231dd2011-07-02 22:56:22 -07002336 }
2337
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002338 tasklet_init(&ihost->completion_tasklet,
2339 isci_host_completion_routine, (unsigned long)ihost);
Dan Williams6f231dd2011-07-02 22:56:22 -07002340
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002341 INIT_LIST_HEAD(&ihost->requests_to_complete);
2342 INIT_LIST_HEAD(&ihost->requests_to_errorback);
Dan Williams6f231dd2011-07-02 22:56:22 -07002343
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002344 spin_lock_irq(&ihost->scic_lock);
Dan Williams89a73012011-06-30 19:14:33 -07002345 status = sci_controller_initialize(ihost);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002346 spin_unlock_irq(&ihost->scic_lock);
Dan Williams7c40a802011-03-02 11:49:26 -08002347 if (status != SCI_SUCCESS) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002348 dev_warn(&ihost->pdev->dev,
Dan Williams89a73012011-06-30 19:14:33 -07002349 "%s: sci_controller_initialize failed -"
Dan Williams7c40a802011-03-02 11:49:26 -08002350 " status = 0x%x\n",
2351 __func__, status);
2352 return -ENODEV;
2353 }
2354
Dan Williams89a73012011-06-30 19:14:33 -07002355 err = sci_controller_mem_init(ihost);
Dan Williams6f231dd2011-07-02 22:56:22 -07002356 if (err)
Dave Jiang858d4aa2011-02-22 01:27:03 -08002357 return err;
Dan Williams6f231dd2011-07-02 22:56:22 -07002358
Dan Williamsd9c37392011-03-03 17:59:32 -08002359 for (i = 0; i < SCI_MAX_PORTS; i++)
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002360 isci_port_init(&ihost->ports[i], ihost, i);
Dan Williams6f231dd2011-07-02 22:56:22 -07002361
Dan Williamsd9c37392011-03-03 17:59:32 -08002362 for (i = 0; i < SCI_MAX_PHYS; i++)
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002363 isci_phy_init(&ihost->phys[i], ihost, i);
Dan Williamsd9c37392011-03-03 17:59:32 -08002364
2365 for (i = 0; i < SCI_MAX_REMOTE_DEVICES; i++) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002366 struct isci_remote_device *idev = &ihost->devices[i];
Dan Williamsd9c37392011-03-03 17:59:32 -08002367
2368 INIT_LIST_HEAD(&idev->reqs_in_process);
2369 INIT_LIST_HEAD(&idev->node);
Dan Williamsd9c37392011-03-03 17:59:32 -08002370 }
Dan Williams6f231dd2011-07-02 22:56:22 -07002371
Dan Williamsdb056252011-06-17 14:18:39 -07002372 for (i = 0; i < SCI_MAX_IO_REQUESTS; i++) {
2373 struct isci_request *ireq;
2374 dma_addr_t dma;
2375
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002376 ireq = dmam_alloc_coherent(&ihost->pdev->dev,
Dan Williamsdb056252011-06-17 14:18:39 -07002377 sizeof(struct isci_request), &dma,
2378 GFP_KERNEL);
2379 if (!ireq)
2380 return -ENOMEM;
2381
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002382 ireq->tc = &ihost->task_context_table[i];
2383 ireq->owning_controller = ihost;
Dan Williamsdb056252011-06-17 14:18:39 -07002384 spin_lock_init(&ireq->state_lock);
2385 ireq->request_daddr = dma;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002386 ireq->isci_host = ihost;
2387 ihost->reqs[i] = ireq;
Dan Williamsdb056252011-06-17 14:18:39 -07002388 }
2389
Dave Jiang858d4aa2011-02-22 01:27:03 -08002390 return 0;
Dan Williams6f231dd2011-07-02 22:56:22 -07002391}
Dan Williamscc9203b2011-05-08 17:34:44 -07002392
Dan Williams89a73012011-06-30 19:14:33 -07002393void sci_controller_link_up(struct isci_host *ihost, struct isci_port *iport,
2394 struct isci_phy *iphy)
Dan Williamscc9203b2011-05-08 17:34:44 -07002395{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002396 switch (ihost->sm.current_state_id) {
Edmund Nadolskie3013702011-06-02 00:10:43 +00002397 case SCIC_STARTING:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002398 sci_del_timer(&ihost->phy_timer);
2399 ihost->phy_startup_timer_pending = false;
2400 ihost->port_agent.link_up_handler(ihost, &ihost->port_agent,
Dan Williams89a73012011-06-30 19:14:33 -07002401 iport, iphy);
2402 sci_controller_start_next_phy(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07002403 break;
Edmund Nadolskie3013702011-06-02 00:10:43 +00002404 case SCIC_READY:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002405 ihost->port_agent.link_up_handler(ihost, &ihost->port_agent,
Dan Williams89a73012011-06-30 19:14:33 -07002406 iport, iphy);
Dan Williamscc9203b2011-05-08 17:34:44 -07002407 break;
2408 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002409 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07002410 "%s: SCIC Controller linkup event from phy %d in "
Dan Williams85280952011-06-28 15:05:53 -07002411 "unexpected state %d\n", __func__, iphy->phy_index,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002412 ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002413 }
2414}
2415
Dan Williams89a73012011-06-30 19:14:33 -07002416void sci_controller_link_down(struct isci_host *ihost, struct isci_port *iport,
2417 struct isci_phy *iphy)
Dan Williamscc9203b2011-05-08 17:34:44 -07002418{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002419 switch (ihost->sm.current_state_id) {
Edmund Nadolskie3013702011-06-02 00:10:43 +00002420 case SCIC_STARTING:
2421 case SCIC_READY:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002422 ihost->port_agent.link_down_handler(ihost, &ihost->port_agent,
Dan Williamsffe191c2011-06-29 13:09:25 -07002423 iport, iphy);
Dan Williamscc9203b2011-05-08 17:34:44 -07002424 break;
2425 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002426 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07002427 "%s: SCIC Controller linkdown event from phy %d in "
2428 "unexpected state %d\n",
2429 __func__,
Dan Williams85280952011-06-28 15:05:53 -07002430 iphy->phy_index,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002431 ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002432 }
2433}
2434
Dan Williams89a73012011-06-30 19:14:33 -07002435static bool sci_controller_has_remote_devices_stopping(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07002436{
2437 u32 index;
2438
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002439 for (index = 0; index < ihost->remote_node_entries; index++) {
2440 if ((ihost->device_table[index] != NULL) &&
2441 (ihost->device_table[index]->sm.current_state_id == SCI_DEV_STOPPING))
Dan Williamscc9203b2011-05-08 17:34:44 -07002442 return true;
2443 }
2444
2445 return false;
2446}
2447
Dan Williams89a73012011-06-30 19:14:33 -07002448void sci_controller_remote_device_stopped(struct isci_host *ihost,
2449 struct isci_remote_device *idev)
Dan Williamscc9203b2011-05-08 17:34:44 -07002450{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002451 if (ihost->sm.current_state_id != SCIC_STOPPING) {
2452 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07002453 "SCIC Controller 0x%p remote device stopped event "
2454 "from device 0x%p in unexpected state %d\n",
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002455 ihost, idev,
2456 ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002457 return;
2458 }
2459
Dan Williams89a73012011-06-30 19:14:33 -07002460 if (!sci_controller_has_remote_devices_stopping(ihost))
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002461 sci_change_state(&ihost->sm, SCIC_STOPPED);
Dan Williamscc9203b2011-05-08 17:34:44 -07002462}
2463
Dan Williams89a73012011-06-30 19:14:33 -07002464void sci_controller_post_request(struct isci_host *ihost, u32 request)
Dan Williamscc9203b2011-05-08 17:34:44 -07002465{
Dan Williams89a73012011-06-30 19:14:33 -07002466 dev_dbg(&ihost->pdev->dev, "%s[%d]: %#x\n",
2467 __func__, ihost->id, request);
Dan Williamscc9203b2011-05-08 17:34:44 -07002468
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002469 writel(request, &ihost->smu_registers->post_context_port);
Dan Williamscc9203b2011-05-08 17:34:44 -07002470}
2471
Dan Williams89a73012011-06-30 19:14:33 -07002472struct isci_request *sci_request_by_tag(struct isci_host *ihost, u16 io_tag)
Dan Williamscc9203b2011-05-08 17:34:44 -07002473{
2474 u16 task_index;
2475 u16 task_sequence;
2476
Dan Williamsdd047c82011-06-09 11:06:58 -07002477 task_index = ISCI_TAG_TCI(io_tag);
Dan Williamscc9203b2011-05-08 17:34:44 -07002478
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002479 if (task_index < ihost->task_context_entries) {
2480 struct isci_request *ireq = ihost->reqs[task_index];
Dan Williamsdb056252011-06-17 14:18:39 -07002481
2482 if (test_bit(IREQ_ACTIVE, &ireq->flags)) {
Dan Williamsdd047c82011-06-09 11:06:58 -07002483 task_sequence = ISCI_TAG_SEQ(io_tag);
Dan Williamscc9203b2011-05-08 17:34:44 -07002484
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002485 if (task_sequence == ihost->io_request_sequence[task_index])
Dan Williams5076a1a2011-06-27 14:57:03 -07002486 return ireq;
Dan Williamscc9203b2011-05-08 17:34:44 -07002487 }
2488 }
2489
2490 return NULL;
2491}
2492
2493/**
2494 * This method allocates remote node index and the reserves the remote node
2495 * context space for use. This method can fail if there are no more remote
2496 * node index available.
2497 * @scic: This is the controller object which contains the set of
2498 * free remote node ids
2499 * @sci_dev: This is the device object which is requesting the a remote node
2500 * id
2501 * @node_id: This is the remote node id that is assinged to the device if one
2502 * is available
2503 *
2504 * enum sci_status SCI_FAILURE_OUT_OF_RESOURCES if there are no available remote
2505 * node index available.
2506 */
Dan Williams89a73012011-06-30 19:14:33 -07002507enum sci_status sci_controller_allocate_remote_node_context(struct isci_host *ihost,
2508 struct isci_remote_device *idev,
2509 u16 *node_id)
Dan Williamscc9203b2011-05-08 17:34:44 -07002510{
2511 u16 node_index;
Dan Williams89a73012011-06-30 19:14:33 -07002512 u32 remote_node_count = sci_remote_device_node_count(idev);
Dan Williamscc9203b2011-05-08 17:34:44 -07002513
Dan Williams89a73012011-06-30 19:14:33 -07002514 node_index = sci_remote_node_table_allocate_remote_node(
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002515 &ihost->available_remote_nodes, remote_node_count
Dan Williamscc9203b2011-05-08 17:34:44 -07002516 );
2517
2518 if (node_index != SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002519 ihost->device_table[node_index] = idev;
Dan Williamscc9203b2011-05-08 17:34:44 -07002520
2521 *node_id = node_index;
2522
2523 return SCI_SUCCESS;
2524 }
2525
2526 return SCI_FAILURE_INSUFFICIENT_RESOURCES;
2527}
2528
Dan Williams89a73012011-06-30 19:14:33 -07002529void sci_controller_free_remote_node_context(struct isci_host *ihost,
2530 struct isci_remote_device *idev,
2531 u16 node_id)
Dan Williamscc9203b2011-05-08 17:34:44 -07002532{
Dan Williams89a73012011-06-30 19:14:33 -07002533 u32 remote_node_count = sci_remote_device_node_count(idev);
Dan Williamscc9203b2011-05-08 17:34:44 -07002534
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002535 if (ihost->device_table[node_id] == idev) {
2536 ihost->device_table[node_id] = NULL;
Dan Williamscc9203b2011-05-08 17:34:44 -07002537
Dan Williams89a73012011-06-30 19:14:33 -07002538 sci_remote_node_table_release_remote_node_index(
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002539 &ihost->available_remote_nodes, remote_node_count, node_id
Dan Williamscc9203b2011-05-08 17:34:44 -07002540 );
2541 }
2542}
2543
Dan Williams89a73012011-06-30 19:14:33 -07002544void sci_controller_copy_sata_response(void *response_buffer,
2545 void *frame_header,
2546 void *frame_buffer)
Dan Williamscc9203b2011-05-08 17:34:44 -07002547{
Dan Williams89a73012011-06-30 19:14:33 -07002548 /* XXX type safety? */
Dan Williamscc9203b2011-05-08 17:34:44 -07002549 memcpy(response_buffer, frame_header, sizeof(u32));
2550
2551 memcpy(response_buffer + sizeof(u32),
2552 frame_buffer,
2553 sizeof(struct dev_to_host_fis) - sizeof(u32));
2554}
2555
Dan Williams89a73012011-06-30 19:14:33 -07002556void sci_controller_release_frame(struct isci_host *ihost, u32 frame_index)
Dan Williamscc9203b2011-05-08 17:34:44 -07002557{
Dan Williams89a73012011-06-30 19:14:33 -07002558 if (sci_unsolicited_frame_control_release_frame(&ihost->uf_control, frame_index))
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002559 writel(ihost->uf_control.get,
2560 &ihost->scu_registers->sdma.unsolicited_frame_get_pointer);
Dan Williamscc9203b2011-05-08 17:34:44 -07002561}
2562
Dan Williams312e0c22011-06-28 13:47:09 -07002563void isci_tci_free(struct isci_host *ihost, u16 tci)
2564{
2565 u16 tail = ihost->tci_tail & (SCI_MAX_IO_REQUESTS-1);
2566
2567 ihost->tci_pool[tail] = tci;
2568 ihost->tci_tail = tail + 1;
2569}
2570
2571static u16 isci_tci_alloc(struct isci_host *ihost)
2572{
2573 u16 head = ihost->tci_head & (SCI_MAX_IO_REQUESTS-1);
2574 u16 tci = ihost->tci_pool[head];
2575
2576 ihost->tci_head = head + 1;
2577 return tci;
2578}
2579
2580static u16 isci_tci_space(struct isci_host *ihost)
2581{
2582 return CIRC_SPACE(ihost->tci_head, ihost->tci_tail, SCI_MAX_IO_REQUESTS);
2583}
2584
2585u16 isci_alloc_tag(struct isci_host *ihost)
2586{
2587 if (isci_tci_space(ihost)) {
2588 u16 tci = isci_tci_alloc(ihost);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002589 u8 seq = ihost->io_request_sequence[tci];
Dan Williams312e0c22011-06-28 13:47:09 -07002590
2591 return ISCI_TAG(seq, tci);
2592 }
2593
2594 return SCI_CONTROLLER_INVALID_IO_TAG;
2595}
2596
2597enum sci_status isci_free_tag(struct isci_host *ihost, u16 io_tag)
2598{
Dan Williams312e0c22011-06-28 13:47:09 -07002599 u16 tci = ISCI_TAG_TCI(io_tag);
2600 u16 seq = ISCI_TAG_SEQ(io_tag);
2601
2602 /* prevent tail from passing head */
2603 if (isci_tci_active(ihost) == 0)
2604 return SCI_FAILURE_INVALID_IO_TAG;
2605
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002606 if (seq == ihost->io_request_sequence[tci]) {
2607 ihost->io_request_sequence[tci] = (seq+1) & (SCI_MAX_SEQ-1);
Dan Williams312e0c22011-06-28 13:47:09 -07002608
2609 isci_tci_free(ihost, tci);
2610
2611 return SCI_SUCCESS;
2612 }
2613 return SCI_FAILURE_INVALID_IO_TAG;
2614}
2615
Dan Williams89a73012011-06-30 19:14:33 -07002616enum sci_status sci_controller_start_io(struct isci_host *ihost,
2617 struct isci_remote_device *idev,
2618 struct isci_request *ireq)
Dan Williamscc9203b2011-05-08 17:34:44 -07002619{
2620 enum sci_status status;
2621
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002622 if (ihost->sm.current_state_id != SCIC_READY) {
2623 dev_warn(&ihost->pdev->dev, "invalid state to start I/O");
Dan Williamscc9203b2011-05-08 17:34:44 -07002624 return SCI_FAILURE_INVALID_STATE;
2625 }
2626
Dan Williams89a73012011-06-30 19:14:33 -07002627 status = sci_remote_device_start_io(ihost, idev, ireq);
Dan Williamscc9203b2011-05-08 17:34:44 -07002628 if (status != SCI_SUCCESS)
2629 return status;
2630
Dan Williams5076a1a2011-06-27 14:57:03 -07002631 set_bit(IREQ_ACTIVE, &ireq->flags);
Dan Williams34a99152011-07-01 02:25:15 -07002632 sci_controller_post_request(ihost, ireq->post_context);
Dan Williamscc9203b2011-05-08 17:34:44 -07002633 return SCI_SUCCESS;
2634}
2635
Dan Williams89a73012011-06-30 19:14:33 -07002636enum sci_status sci_controller_terminate_request(struct isci_host *ihost,
2637 struct isci_remote_device *idev,
2638 struct isci_request *ireq)
Dan Williamscc9203b2011-05-08 17:34:44 -07002639{
Dan Williams89a73012011-06-30 19:14:33 -07002640 /* terminate an ongoing (i.e. started) core IO request. This does not
2641 * abort the IO request at the target, but rather removes the IO
2642 * request from the host controller.
2643 */
Dan Williamscc9203b2011-05-08 17:34:44 -07002644 enum sci_status status;
2645
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002646 if (ihost->sm.current_state_id != SCIC_READY) {
2647 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07002648 "invalid state to terminate request\n");
2649 return SCI_FAILURE_INVALID_STATE;
2650 }
2651
Dan Williams89a73012011-06-30 19:14:33 -07002652 status = sci_io_request_terminate(ireq);
Dan Williamscc9203b2011-05-08 17:34:44 -07002653 if (status != SCI_SUCCESS)
2654 return status;
2655
2656 /*
2657 * Utilize the original post context command and or in the POST_TC_ABORT
2658 * request sub-type.
2659 */
Dan Williams89a73012011-06-30 19:14:33 -07002660 sci_controller_post_request(ihost,
2661 ireq->post_context | SCU_CONTEXT_COMMAND_REQUEST_POST_TC_ABORT);
Dan Williamscc9203b2011-05-08 17:34:44 -07002662 return SCI_SUCCESS;
2663}
2664
2665/**
Dan Williams89a73012011-06-30 19:14:33 -07002666 * sci_controller_complete_io() - This method will perform core specific
Dan Williamscc9203b2011-05-08 17:34:44 -07002667 * completion operations for an IO request. After this method is invoked,
2668 * the user should consider the IO request as invalid until it is properly
2669 * reused (i.e. re-constructed).
Dan Williams89a73012011-06-30 19:14:33 -07002670 * @ihost: The handle to the controller object for which to complete the
Dan Williamscc9203b2011-05-08 17:34:44 -07002671 * IO request.
Dan Williams89a73012011-06-30 19:14:33 -07002672 * @idev: The handle to the remote device object for which to complete
Dan Williamscc9203b2011-05-08 17:34:44 -07002673 * the IO request.
Dan Williams89a73012011-06-30 19:14:33 -07002674 * @ireq: the handle to the io request object to complete.
Dan Williamscc9203b2011-05-08 17:34:44 -07002675 */
Dan Williams89a73012011-06-30 19:14:33 -07002676enum sci_status sci_controller_complete_io(struct isci_host *ihost,
2677 struct isci_remote_device *idev,
2678 struct isci_request *ireq)
Dan Williamscc9203b2011-05-08 17:34:44 -07002679{
2680 enum sci_status status;
2681 u16 index;
2682
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002683 switch (ihost->sm.current_state_id) {
Edmund Nadolskie3013702011-06-02 00:10:43 +00002684 case SCIC_STOPPING:
Dan Williamscc9203b2011-05-08 17:34:44 -07002685 /* XXX: Implement this function */
2686 return SCI_FAILURE;
Edmund Nadolskie3013702011-06-02 00:10:43 +00002687 case SCIC_READY:
Dan Williams89a73012011-06-30 19:14:33 -07002688 status = sci_remote_device_complete_io(ihost, idev, ireq);
Dan Williamscc9203b2011-05-08 17:34:44 -07002689 if (status != SCI_SUCCESS)
2690 return status;
2691
Dan Williams5076a1a2011-06-27 14:57:03 -07002692 index = ISCI_TAG_TCI(ireq->io_tag);
2693 clear_bit(IREQ_ACTIVE, &ireq->flags);
Dan Williamscc9203b2011-05-08 17:34:44 -07002694 return SCI_SUCCESS;
2695 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002696 dev_warn(&ihost->pdev->dev, "invalid state to complete I/O");
Dan Williamscc9203b2011-05-08 17:34:44 -07002697 return SCI_FAILURE_INVALID_STATE;
2698 }
2699
2700}
2701
Dan Williams89a73012011-06-30 19:14:33 -07002702enum sci_status sci_controller_continue_io(struct isci_request *ireq)
Dan Williamscc9203b2011-05-08 17:34:44 -07002703{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002704 struct isci_host *ihost = ireq->owning_controller;
Dan Williamscc9203b2011-05-08 17:34:44 -07002705
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002706 if (ihost->sm.current_state_id != SCIC_READY) {
2707 dev_warn(&ihost->pdev->dev, "invalid state to continue I/O");
Dan Williamscc9203b2011-05-08 17:34:44 -07002708 return SCI_FAILURE_INVALID_STATE;
2709 }
2710
Dan Williams5076a1a2011-06-27 14:57:03 -07002711 set_bit(IREQ_ACTIVE, &ireq->flags);
Dan Williams34a99152011-07-01 02:25:15 -07002712 sci_controller_post_request(ihost, ireq->post_context);
Dan Williamscc9203b2011-05-08 17:34:44 -07002713 return SCI_SUCCESS;
2714}
2715
2716/**
Dan Williams89a73012011-06-30 19:14:33 -07002717 * sci_controller_start_task() - This method is called by the SCIC user to
Dan Williamscc9203b2011-05-08 17:34:44 -07002718 * send/start a framework task management request.
2719 * @controller: the handle to the controller object for which to start the task
2720 * management request.
2721 * @remote_device: the handle to the remote device object for which to start
2722 * the task management request.
2723 * @task_request: the handle to the task request object to start.
Dan Williamscc9203b2011-05-08 17:34:44 -07002724 */
Dan Williams89a73012011-06-30 19:14:33 -07002725enum sci_task_status sci_controller_start_task(struct isci_host *ihost,
2726 struct isci_remote_device *idev,
2727 struct isci_request *ireq)
Dan Williamscc9203b2011-05-08 17:34:44 -07002728{
2729 enum sci_status status;
2730
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002731 if (ihost->sm.current_state_id != SCIC_READY) {
2732 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07002733 "%s: SCIC Controller starting task from invalid "
2734 "state\n",
2735 __func__);
2736 return SCI_TASK_FAILURE_INVALID_STATE;
2737 }
2738
Dan Williams89a73012011-06-30 19:14:33 -07002739 status = sci_remote_device_start_task(ihost, idev, ireq);
Dan Williamscc9203b2011-05-08 17:34:44 -07002740 switch (status) {
2741 case SCI_FAILURE_RESET_DEVICE_PARTIAL_SUCCESS:
Dan Williamsdb056252011-06-17 14:18:39 -07002742 set_bit(IREQ_ACTIVE, &ireq->flags);
Dan Williamscc9203b2011-05-08 17:34:44 -07002743
2744 /*
2745 * We will let framework know this task request started successfully,
2746 * although core is still woring on starting the request (to post tc when
2747 * RNC is resumed.)
2748 */
2749 return SCI_SUCCESS;
2750 case SCI_SUCCESS:
Dan Williamsdb056252011-06-17 14:18:39 -07002751 set_bit(IREQ_ACTIVE, &ireq->flags);
Dan Williams34a99152011-07-01 02:25:15 -07002752 sci_controller_post_request(ihost, ireq->post_context);
Dan Williamscc9203b2011-05-08 17:34:44 -07002753 break;
2754 default:
2755 break;
2756 }
2757
2758 return status;
2759}