blob: 79752f2bdec57af3e467678bdbff5dec1b6d4346 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_APIC_H
2#define _ASM_X86_APIC_H
Thomas Gleixner67c5fc52008-01-30 13:30:15 +01003
Ingo Molnare2780a62009-02-17 13:52:29 +01004#include <linux/cpumask.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01005#include <linux/pm.h>
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01006
7#include <asm/alternative.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -07008#include <asm/cpufeature.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01009#include <asm/processor.h>
10#include <asm/apicdef.h>
Arun Sharma600634972011-07-26 16:09:06 -070011#include <linux/atomic.h>
Ingo Molnare2780a62009-02-17 13:52:29 +010012#include <asm/fixmap.h>
13#include <asm/mpspec.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -070014#include <asm/msr.h>
Seiji Aguchieddc0e92013-06-20 11:45:17 -040015#include <asm/idle.h>
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010016
17#define ARCH_APICTIMER_STOPS_ON_C3 1
18
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010019/*
20 * Debugging macros
21 */
22#define APIC_QUIET 0
23#define APIC_VERBOSE 1
24#define APIC_DEBUG 2
25
26/*
27 * Define the default level of output to be very little
28 * This can be turned up by using apic=verbose for more
29 * information and apic=debug for _lots_ of information.
30 * apic_verbosity is defined in apic.c
31 */
32#define apic_printk(v, s, a...) do { \
33 if ((v) <= apic_verbosity) \
34 printk(s, ##a); \
35 } while (0)
36
37
Ingo Molnar160d8da2009-02-11 11:27:39 +010038#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010039extern void generic_apic_probe(void);
Ingo Molnar160d8da2009-02-11 11:27:39 +010040#else
41static inline void generic_apic_probe(void)
42{
43}
44#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010045
46#ifdef CONFIG_X86_LOCAL_APIC
47
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +010048extern unsigned int apic_verbosity;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010049extern int local_apic_timer_c2_ok;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010050
Yinghai Lu3c999f12008-06-20 16:11:20 -070051extern int disable_apic;
Jacob Pan1ade93e2011-11-10 13:42:40 +000052extern unsigned int lapic_timer_frequency;
Ingo Molnar0939e4f2009-01-28 17:16:25 +010053
54#ifdef CONFIG_SMP
55extern void __inquire_remote_apic(int apicid);
56#else /* CONFIG_SMP */
57static inline void __inquire_remote_apic(int apicid)
58{
59}
60#endif /* CONFIG_SMP */
61
62static inline void default_inquire_remote_apic(int apicid)
63{
64 if (apic_verbosity >= APIC_DEBUG)
65 __inquire_remote_apic(apicid);
66}
67
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010068/*
Cyrill Gorcunov83121362009-09-15 11:12:30 +040069 * With 82489DX we can't rely on apic feature bit
70 * retrieved via cpuid but still have to deal with
71 * such an apic chip so we assume that SMP configuration
72 * is found from MP table (64bit case uses ACPI mostly
73 * which set smp presence flag as well so we are safe
74 * to use this helper too).
75 */
76static inline bool apic_from_smp_config(void)
77{
78 return smp_found_config && !disable_apic;
79}
80
81/*
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010082 * Basic functions accessing APICs.
83 */
84#ifdef CONFIG_PARAVIRT
85#include <asm/paravirt.h>
Thomas Gleixner96a388d2007-10-11 11:20:03 +020086#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010087
Ravikiran G Thirumalai70511132009-03-23 23:14:29 -070088#ifdef CONFIG_X86_64
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -070089extern int is_vsmp_box(void);
Yinghai Lu129d8bc2009-02-25 21:20:50 -080090#else
91static inline int is_vsmp_box(void)
92{
93 return 0;
94}
95#endif
Jaswinder Singh2b97df02008-07-23 17:13:14 +053096extern int setup_profiling_timer(unsigned int);
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -070097
Suresh Siddha1b374e42008-07-10 11:16:49 -070098static inline void native_apic_mem_write(u32 reg, u32 v)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010099{
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100100 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100101
Borislav Petkov9b13a932014-06-18 00:06:23 +0200102 alternative_io("movl %0, %1", "xchgl %0, %1", X86_BUG_11AP,
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100103 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
104 ASM_OUTPUT2("0" (v), "m" (*addr)));
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100105}
106
Suresh Siddha1b374e42008-07-10 11:16:49 -0700107static inline u32 native_apic_mem_read(u32 reg)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100108{
109 return *((volatile u32 *)(APIC_BASE + reg));
110}
111
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800112extern void native_apic_wait_icr_idle(void);
113extern u32 native_safe_apic_wait_icr_idle(void);
114extern void native_apic_icr_write(u32 low, u32 id);
115extern u64 native_apic_icr_read(void);
116
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700117extern int x2apic_mode;
Fenghua Yub24696b2009-03-27 14:22:44 -0700118
Han, Weidongd0b03bd2009-04-03 17:15:50 +0800119#ifdef CONFIG_X86_X2APIC
Suresh Siddhace4e2402009-03-17 10:16:54 -0800120/*
121 * Make previous memory operations globally visible before
122 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
123 * mfence for this.
124 */
125static inline void x2apic_wrmsr_fence(void)
126{
127 asm volatile("mfence" : : : "memory");
128}
129
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700130static inline void native_apic_msr_write(u32 reg, u32 v)
131{
132 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
133 reg == APIC_LVR)
134 return;
135
136 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
137}
138
Michael S. Tsirkin0ab711a2012-05-16 19:03:58 +0300139static inline void native_apic_msr_eoi_write(u32 reg, u32 v)
140{
141 wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0);
142}
143
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700144static inline u32 native_apic_msr_read(u32 reg)
145{
Andi Kleen0059b2432010-11-08 22:20:29 +0100146 u64 msr;
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700147
148 if (reg == APIC_DFR)
149 return -1;
150
Andi Kleen0059b2432010-11-08 22:20:29 +0100151 rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
152 return (u32)msr;
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700153}
154
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800155static inline void native_x2apic_wait_icr_idle(void)
156{
157 /* no need to wait for icr idle in x2apic */
158 return;
159}
160
161static inline u32 native_safe_x2apic_wait_icr_idle(void)
162{
163 /* no need to wait for icr idle in x2apic */
164 return 0;
165}
166
167static inline void native_x2apic_icr_write(u32 low, u32 id)
168{
169 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
170}
171
172static inline u64 native_x2apic_icr_read(void)
173{
174 unsigned long val;
175
176 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
177 return val;
178}
179
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700180extern int x2apic_phys;
Yinghai Lufb209bd2011-12-21 17:45:17 -0800181extern int x2apic_preenabled;
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700182extern void check_x2apic(void);
183extern void enable_x2apic(void);
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700184static inline int x2apic_enabled(void)
185{
Andi Kleen0059b2432010-11-08 22:20:29 +0100186 u64 msr;
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700187
188 if (!cpu_has_x2apic)
189 return 0;
190
Andi Kleen0059b2432010-11-08 22:20:29 +0100191 rdmsrl(MSR_IA32_APICBASE, msr);
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700192 if (msr & X2APIC_ENABLE)
193 return 1;
194 return 0;
195}
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700196
197#define x2apic_supported() (cpu_has_x2apic)
Gleb Natapovce69a782009-07-20 15:24:17 +0300198static inline void x2apic_force_phys(void)
199{
200 x2apic_phys = 1;
201}
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700202#else
Yinghai Lufb209bd2011-12-21 17:45:17 -0800203static inline void disable_x2apic(void)
204{
205}
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800206static inline void check_x2apic(void)
207{
208}
209static inline void enable_x2apic(void)
210{
211}
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800212static inline int x2apic_enabled(void)
213{
214 return 0;
215}
Gleb Natapovce69a782009-07-20 15:24:17 +0300216static inline void x2apic_force_phys(void)
217{
218}
Suresh Siddhacf6567f2009-03-16 17:05:00 -0700219
Weidong Han93758232009-04-17 16:42:14 +0800220#define x2apic_preenabled 0
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700221#define x2apic_supported() 0
Yinghai Luc535b6a2008-07-11 18:41:54 -0700222#endif
Suresh Siddha1b374e42008-07-10 11:16:49 -0700223
Weidong Han93758232009-04-17 16:42:14 +0800224extern void enable_IR_x2apic(void);
225
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100226extern int get_physical_broadcast(void);
227
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100228extern int lapic_get_maxlvt(void);
229extern void clear_local_APIC(void);
230extern void connect_bsp_APIC(void);
231extern void disconnect_bsp_APIC(int virt_wire_setup);
232extern void disable_local_APIC(void);
233extern void lapic_shutdown(void);
234extern int verify_local_APIC(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100235extern void sync_Arb_IDs(void);
236extern void init_bsp_APIC(void);
237extern void setup_local_APIC(void);
Andi Kleen739f33b2008-01-30 13:30:40 +0100238extern void end_local_APIC_setup(void);
Jan Beulich2fb270f2011-02-09 08:21:02 +0000239extern void bsp_end_local_APIC_setup(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100240extern void init_apic_mappings(void);
Yinghai Luc0104d32010-12-07 00:55:17 -0800241void register_lapic_address(unsigned long address);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100242extern void setup_boot_APIC_clock(void);
243extern void setup_secondary_APIC_clock(void);
244extern int APIC_init_uniprocessor(void);
Thomas Gleixnera906fda2011-02-25 16:09:31 +0100245extern int apic_force_enable(unsigned long addr);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100246
247/*
248 * On 32bit this is mach-xxx local
249 */
250#ifdef CONFIG_X86_64
Alok Kataria8fbbc4b2008-07-01 11:43:34 -0700251extern int apic_is_clustered_box(void);
252#else
253static inline int apic_is_clustered_box(void)
254{
255 return 0;
256}
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100257#endif
258
Robert Richter27afdf22010-10-06 12:27:54 +0200259extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100260
261#else /* !CONFIG_X86_LOCAL_APIC */
262static inline void lapic_shutdown(void) { }
263#define local_apic_timer_c2_ok 1
Yinghai Luf3294a32008-06-27 01:41:56 -0700264static inline void init_apic_mappings(void) { }
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100265static inline void disable_local_APIC(void) { }
Thomas Gleixner736deca2009-08-19 12:35:53 +0200266# define setup_boot_APIC_clock x86_init_noop
267# define setup_secondary_APIC_clock x86_init_noop
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100268#endif /* !CONFIG_X86_LOCAL_APIC */
269
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100270#ifdef CONFIG_X86_64
271#define SET_APIC_ID(x) (apic->set_apic_id(x))
272#else
273
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100274#endif
275
Ingo Molnare2780a62009-02-17 13:52:29 +0100276/*
277 * Copyright 2004 James Cleverdon, IBM.
278 * Subject to the GNU Public License, v.2
279 *
280 * Generic APIC sub-arch data struct.
281 *
282 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
283 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
284 * James Cleverdon.
285 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100286struct apic {
Ingo Molnare2780a62009-02-17 13:52:29 +0100287 char *name;
288
289 int (*probe)(void);
290 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800291 int (*apic_id_valid)(int apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100292 int (*apic_id_registered)(void);
293
294 u32 irq_delivery_mode;
295 u32 irq_dest_mode;
296
297 const struct cpumask *(*target_cpus)(void);
298
299 int disable_esr;
300
301 int dest_logical;
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300302 unsigned long (*check_apicid_used)(physid_mask_t *map, int apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100303 unsigned long (*check_apicid_present)(int apicid);
304
Suresh Siddha1ac322d2012-06-25 13:38:28 -0700305 void (*vector_allocation_domain)(int cpu, struct cpumask *retmask,
306 const struct cpumask *mask);
Ingo Molnare2780a62009-02-17 13:52:29 +0100307 void (*init_apic_ldr)(void);
308
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300309 void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
Ingo Molnare2780a62009-02-17 13:52:29 +0100310
311 void (*setup_apic_routing)(void);
312 int (*multi_timer_check)(int apic, int irq);
Ingo Molnare2780a62009-02-17 13:52:29 +0100313 int (*cpu_present_to_apicid)(int mps_cpu);
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300314 void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
Ingo Molnare2780a62009-02-17 13:52:29 +0100315 void (*setup_portio_remap)(void);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200316 int (*check_phys_apicid_present)(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100317 void (*enable_apic_mode)(void);
318 int (*phys_pkg_id)(int cpuid_apic, int index_msb);
319
320 /*
Ingo Molnarbe163a12009-02-17 16:28:46 +0100321 * When one of the next two hooks returns 1 the apic
Ingo Molnare2780a62009-02-17 13:52:29 +0100322 * is switched to this. Essentially they are additional
323 * probe functions:
324 */
325 int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
326
327 unsigned int (*get_apic_id)(unsigned long x);
328 unsigned long (*set_apic_id)(unsigned int id);
329 unsigned long apic_id_mask;
330
Alexander Gordeevff164322012-06-07 15:15:59 +0200331 int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
332 const struct cpumask *andmask,
333 unsigned int *apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100334
335 /* ipi */
336 void (*send_IPI_mask)(const struct cpumask *mask, int vector);
337 void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
338 int vector);
339 void (*send_IPI_allbutself)(int vector);
340 void (*send_IPI_all)(int vector);
341 void (*send_IPI_self)(int vector);
342
343 /* wakeup_secondary_cpu */
Ingo Molnar1f5bcab2009-02-26 13:51:40 +0100344 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
Ingo Molnare2780a62009-02-17 13:52:29 +0100345
346 int trampoline_phys_low;
347 int trampoline_phys_high;
348
David Rientjes465822c2014-02-04 23:55:01 -0800349 bool wait_for_init_deassert;
Ingo Molnare2780a62009-02-17 13:52:29 +0100350 void (*smp_callin_clear_local_apic)(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100351 void (*inquire_remote_apic)(int apicid);
352
353 /* apic ops */
354 u32 (*read)(u32 reg);
355 void (*write)(u32 reg, u32 v);
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300356 /*
357 * ->eoi_write() has the same signature as ->write().
358 *
359 * Drivers can support both ->eoi_write() and ->write() by passing the same
360 * callback value. Kernel can override ->eoi_write() and fall back
361 * on write for EOI.
362 */
363 void (*eoi_write)(u32 reg, u32 v);
Ingo Molnare2780a62009-02-17 13:52:29 +0100364 u64 (*icr_read)(void);
365 void (*icr_write)(u32 low, u32 high);
366 void (*wait_icr_idle)(void);
367 u32 (*safe_wait_icr_idle)(void);
Tejun Heoacb8bc02011-01-23 14:37:33 +0100368
369#ifdef CONFIG_X86_32
370 /*
371 * Called very early during boot from get_smp_config(). It should
372 * return the logical apicid. x86_[bios]_cpu_to_apicid is
373 * initialized before this function is called.
374 *
375 * If logical apicid can't be determined that early, the function
376 * may return BAD_APICID. Logical apicid will be configured after
377 * init_apic_ldr() while bringing up CPUs. Note that NUMA affinity
378 * won't be applied properly during early boot in this case.
379 */
380 int (*x86_32_early_logical_apicid)(int cpu);
Tejun Heo89e5dc22011-01-23 14:37:38 +0100381
Tejun Heo84914ed02011-05-02 14:18:52 +0200382 /*
383 * Optional method called from setup_local_APIC() after logical
384 * apicid is guaranteed to be known to initialize apicid -> node
385 * mapping if NUMA initialization hasn't done so already. Don't
386 * add new users.
387 */
Tejun Heo89e5dc22011-01-23 14:37:38 +0100388 int (*x86_32_numa_cpu_node)(int cpu);
Tejun Heoacb8bc02011-01-23 14:37:33 +0100389#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100390};
391
Ingo Molnar0917c012009-02-26 12:47:40 +0100392/*
393 * Pointer to the local APIC driver in use on this system (there's
394 * always just one such driver in use - the kernel decides via an
395 * early probing process which one it picks - and then sticks to it):
396 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100397extern struct apic *apic;
Ingo Molnar0917c012009-02-26 12:47:40 +0100398
399/*
Suresh Siddha107e0e02011-05-20 17:51:17 -0700400 * APIC drivers are probed based on how they are listed in the .apicdrivers
401 * section. So the order is important and enforced by the ordering
402 * of different apic driver files in the Makefile.
403 *
404 * For the files having two apic drivers, we use apic_drivers()
405 * to enforce the order with in them.
406 */
407#define apic_driver(sym) \
Andi Kleen75fdd152012-10-04 17:11:42 -0700408 static const struct apic *__apicdrivers_##sym __used \
Suresh Siddha107e0e02011-05-20 17:51:17 -0700409 __aligned(sizeof(struct apic *)) \
410 __section(.apicdrivers) = { &sym }
411
412#define apic_drivers(sym1, sym2) \
413 static struct apic *__apicdrivers_##sym1##sym2[2] __used \
414 __aligned(sizeof(struct apic *)) \
415 __section(.apicdrivers) = { &sym1, &sym2 }
416
417extern struct apic *__apicdrivers[], *__apicdrivers_end[];
418
419/*
Ingo Molnar0917c012009-02-26 12:47:40 +0100420 * APIC functionality to boot other CPUs - only used on SMP:
421 */
422#ifdef CONFIG_SMP
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800423extern atomic_t init_deasserted;
424extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
Ingo Molnar0917c012009-02-26 12:47:40 +0100425#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100426
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300427#ifdef CONFIG_X86_LOCAL_APIC
Fernando Luis Vázquez Cao346b46b2011-12-13 11:51:53 +0900428
Ingo Molnare2780a62009-02-17 13:52:29 +0100429static inline u32 apic_read(u32 reg)
430{
431 return apic->read(reg);
432}
433
434static inline void apic_write(u32 reg, u32 val)
435{
436 apic->write(reg, val);
437}
438
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300439static inline void apic_eoi(void)
440{
441 apic->eoi_write(APIC_EOI, APIC_EOI_ACK);
442}
443
Ingo Molnare2780a62009-02-17 13:52:29 +0100444static inline u64 apic_icr_read(void)
445{
446 return apic->icr_read();
447}
448
449static inline void apic_icr_write(u32 low, u32 high)
450{
451 apic->icr_write(low, high);
452}
453
454static inline void apic_wait_icr_idle(void)
455{
456 apic->wait_icr_idle();
457}
458
459static inline u32 safe_apic_wait_icr_idle(void)
460{
461 return apic->safe_wait_icr_idle();
462}
463
Michael S. Tsirkin1551df62012-07-15 15:56:46 +0300464extern void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v));
465
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300466#else /* CONFIG_X86_LOCAL_APIC */
467
468static inline u32 apic_read(u32 reg) { return 0; }
469static inline void apic_write(u32 reg, u32 val) { }
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300470static inline void apic_eoi(void) { }
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300471static inline u64 apic_icr_read(void) { return 0; }
472static inline void apic_icr_write(u32 low, u32 high) { }
473static inline void apic_wait_icr_idle(void) { }
474static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
Michael S. Tsirkin1551df62012-07-15 15:56:46 +0300475static inline void apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v)) {}
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300476
477#endif /* CONFIG_X86_LOCAL_APIC */
Ingo Molnare2780a62009-02-17 13:52:29 +0100478
479static inline void ack_APIC_irq(void)
480{
481 /*
482 * ack_APIC_irq() actually gets compiled as a single instruction
483 * ... yummie.
484 */
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300485 apic_eoi();
Ingo Molnare2780a62009-02-17 13:52:29 +0100486}
487
488static inline unsigned default_get_apic_id(unsigned long x)
489{
490 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
491
Andreas Herrmann42937e82009-06-08 15:55:09 +0200492 if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
Ingo Molnare2780a62009-02-17 13:52:29 +0100493 return (x >> 24) & 0xFF;
494 else
495 return (x >> 24) & 0x0F;
496}
497
498/*
499 * Warm reset vector default position:
500 */
501#define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467
502#define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469
503
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800504#ifdef CONFIG_X86_64
Ingo Molnare2780a62009-02-17 13:52:29 +0100505extern int default_acpi_madt_oem_check(char *, char *);
506
507extern void apic_send_IPI_self(int vector);
508
Ingo Molnare2780a62009-02-17 13:52:29 +0100509DECLARE_PER_CPU(int, x2apic_extra_bits);
510
511extern int default_cpu_present_to_apicid(int mps_cpu);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200512extern int default_check_phys_apicid_present(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100513#endif
514
Jan Beulich838312b2011-09-28 16:44:54 +0100515extern void generic_bigsmp_probe(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100516
517
518#ifdef CONFIG_X86_LOCAL_APIC
519
520#include <asm/smp.h>
521
522#define APIC_DFR_VALUE (APIC_DFR_FLAT)
523
524static inline const struct cpumask *default_target_cpus(void)
525{
526#ifdef CONFIG_SMP
527 return cpu_online_mask;
528#else
529 return cpumask_of(0);
530#endif
531}
532
Alexander Gordeevbf721d32012-06-05 13:23:29 +0200533static inline const struct cpumask *online_target_cpus(void)
534{
535 return cpu_online_mask;
536}
537
Vlad Zolotarov0816b0f2012-06-11 12:56:52 +0300538DECLARE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_bios_cpu_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100539
540
541static inline unsigned int read_apic_id(void)
542{
543 unsigned int reg;
544
545 reg = apic_read(APIC_ID);
546
547 return apic->get_apic_id(reg);
548}
549
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800550static inline int default_apic_id_valid(int apicid)
551{
Steffen Persvoldb7157ac2012-03-16 20:25:35 +0100552 return (apicid < 255);
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800553}
554
Ingo Molnare2780a62009-02-17 13:52:29 +0100555extern void default_setup_apic_routing(void);
556
Cyrill Gorcunov9844ab12009-10-14 00:07:03 +0400557extern struct apic apic_noop;
558
Ingo Molnare2780a62009-02-17 13:52:29 +0100559#ifdef CONFIG_X86_32
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +0530560
Tejun Heoacb8bc02011-01-23 14:37:33 +0100561static inline int noop_x86_32_early_logical_apicid(int cpu)
562{
563 return BAD_APICID;
564}
565
Ingo Molnare2780a62009-02-17 13:52:29 +0100566/*
567 * Set up the logical destination ID.
568 *
569 * Intel recommends to set DFR, LDR and TPR before enabling
570 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
571 * document number 292116). So here it goes...
572 */
573extern void default_init_apic_ldr(void);
574
575static inline int default_apic_id_registered(void)
576{
577 return physid_isset(read_apic_id(), phys_cpu_present_map);
578}
579
Yinghai Luf56e5032009-03-24 14:16:30 -0700580static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
581{
582 return cpuid_apic >> index_msb;
583}
584
Yinghai Luf56e5032009-03-24 14:16:30 -0700585#endif
586
Alexander Gordeevff164322012-06-07 15:15:59 +0200587static inline int
Alexander Gordeeva5a39152012-06-14 09:49:35 +0200588flat_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
589 const struct cpumask *andmask,
590 unsigned int *apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100591{
Alexander Gordeeva5a39152012-06-14 09:49:35 +0200592 unsigned long cpu_mask = cpumask_bits(cpumask)[0] &
593 cpumask_bits(andmask)[0] &
594 cpumask_bits(cpu_online_mask)[0] &
595 APIC_ALL_CPUS;
596
Alexander Gordeevff164322012-06-07 15:15:59 +0200597 if (likely(cpu_mask)) {
598 *apicid = (unsigned int)cpu_mask;
599 return 0;
600 } else {
601 return -EINVAL;
602 }
Ingo Molnare2780a62009-02-17 13:52:29 +0100603}
604
Alexander Gordeevff164322012-06-07 15:15:59 +0200605extern int
Alexander Gordeev63982682012-06-05 13:23:44 +0200606default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
Alexander Gordeevff164322012-06-07 15:15:59 +0200607 const struct cpumask *andmask,
608 unsigned int *apicid);
Alexander Gordeev63982682012-06-05 13:23:44 +0200609
Suresh Siddhab39f25a2012-06-25 13:38:27 -0700610static inline void
Suresh Siddha1ac322d2012-06-25 13:38:28 -0700611flat_vector_allocation_domain(int cpu, struct cpumask *retmask,
612 const struct cpumask *mask)
Alexander Gordeev9d8e1062012-06-07 15:14:49 +0200613{
614 /* Careful. Some cpus do not strictly honor the set of cpus
615 * specified in the interrupt destination when using lowest
616 * priority interrupt delivery mode.
617 *
618 * In particular there was a hyperthreading cpu observed to
619 * deliver interrupts to the wrong hyperthread when only one
620 * hyperthread was specified in the interrupt desitination.
621 */
622 cpumask_clear(retmask);
623 cpumask_bits(retmask)[0] = APIC_ALL_CPUS;
624}
625
Suresh Siddhab39f25a2012-06-25 13:38:27 -0700626static inline void
Suresh Siddha1ac322d2012-06-25 13:38:28 -0700627default_vector_allocation_domain(int cpu, struct cpumask *retmask,
628 const struct cpumask *mask)
Alexander Gordeev9d8e1062012-06-07 15:14:49 +0200629{
630 cpumask_copy(retmask, cpumask_of(cpu));
631}
632
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300633static inline unsigned long default_check_apicid_used(physid_mask_t *map, int apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100634{
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300635 return physid_isset(apicid, *map);
Ingo Molnare2780a62009-02-17 13:52:29 +0100636}
637
638static inline unsigned long default_check_apicid_present(int bit)
639{
640 return physid_isset(bit, phys_cpu_present_map);
641}
642
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300643static inline void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap)
Ingo Molnare2780a62009-02-17 13:52:29 +0100644{
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300645 *retmap = *phys_map;
Ingo Molnare2780a62009-02-17 13:52:29 +0100646}
647
Ingo Molnare2780a62009-02-17 13:52:29 +0100648static inline int __default_cpu_present_to_apicid(int mps_cpu)
649{
650 if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
651 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
652 else
653 return BAD_APICID;
654}
655
656static inline int
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200657__default_check_phys_apicid_present(int phys_apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100658{
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200659 return physid_isset(phys_apicid, phys_cpu_present_map);
Ingo Molnare2780a62009-02-17 13:52:29 +0100660}
661
662#ifdef CONFIG_X86_32
663static inline int default_cpu_present_to_apicid(int mps_cpu)
664{
665 return __default_cpu_present_to_apicid(mps_cpu);
666}
667
668static inline int
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200669default_check_phys_apicid_present(int phys_apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100670{
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200671 return __default_check_phys_apicid_present(phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100672}
673#else
674extern int default_cpu_present_to_apicid(int mps_cpu);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200675extern int default_check_phys_apicid_present(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100676#endif
677
Ingo Molnare2780a62009-02-17 13:52:29 +0100678#endif /* CONFIG_X86_LOCAL_APIC */
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400679extern void irq_enter(void);
680extern void irq_exit(void);
681
682static inline void entering_irq(void)
683{
684 irq_enter();
685 exit_idle();
686}
687
688static inline void entering_ack_irq(void)
689{
690 ack_APIC_irq();
691 entering_irq();
692}
693
694static inline void exiting_irq(void)
695{
696 irq_exit();
697}
698
699static inline void exiting_ack_irq(void)
700{
701 irq_exit();
702 /* Ack only at the end to avoid potential reentry */
703 ack_APIC_irq();
704}
Ingo Molnare2780a62009-02-17 13:52:29 +0100705
Yoshihiro YUNOMAE17405452013-08-20 16:01:07 +0900706extern void ioapic_zap_locks(void);
707
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700708#endif /* _ASM_X86_APIC_H */