Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2006-2007 Intel Corporation |
| 3 | * Copyright (c) 2006 Dave Airlie <airlied@linux.ie> |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the "Software"), |
| 7 | * to deal in the Software without restriction, including without limitation |
| 8 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 9 | * and/or sell copies of the Software, and to permit persons to whom the |
| 10 | * Software is furnished to do so, subject to the following conditions: |
| 11 | * |
| 12 | * The above copyright notice and this permission notice (including the next |
| 13 | * paragraph) shall be included in all copies or substantial portions of the |
| 14 | * Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 21 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 22 | * DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: |
| 25 | * Eric Anholt <eric@anholt.net> |
| 26 | * Dave Airlie <airlied@linux.ie> |
| 27 | * Jesse Barnes <jesse.barnes@intel.com> |
| 28 | */ |
| 29 | |
Jesse Barnes | c1c7af6 | 2009-09-10 15:28:03 -0700 | [diff] [blame] | 30 | #include <acpi/button.h> |
Paul Collins | 565dcd4 | 2009-02-04 23:05:41 +1300 | [diff] [blame] | 31 | #include <linux/dmi.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 32 | #include <linux/i2c.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 33 | #include <linux/slab.h> |
Lukas Wunner | 4eddaee | 2016-01-11 20:09:20 +0100 | [diff] [blame] | 34 | #include <linux/vga_switcheroo.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 35 | #include <drm/drmP.h> |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 36 | #include <drm/drm_atomic_helper.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 37 | #include <drm/drm_crtc.h> |
| 38 | #include <drm/drm_edid.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 39 | #include "intel_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 40 | #include <drm/i915_drm.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 41 | #include "i915_drv.h" |
Zhao Yakui | e99da35 | 2009-06-26 09:46:18 +0800 | [diff] [blame] | 42 | #include <linux/acpi.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 43 | |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 44 | /* Private structure for the integrated LVDS support */ |
Jani Nikula | c7362c4 | 2012-10-19 14:51:44 +0300 | [diff] [blame] | 45 | struct intel_lvds_connector { |
| 46 | struct intel_connector base; |
Jani Nikula | db1740a | 2012-10-19 14:51:45 +0300 | [diff] [blame] | 47 | |
| 48 | struct notifier_block lid_notifier; |
Jani Nikula | c7362c4 | 2012-10-19 14:51:44 +0300 | [diff] [blame] | 49 | }; |
| 50 | |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 51 | struct intel_lvds_encoder { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 52 | struct intel_encoder base; |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 53 | |
Daniel Vetter | 13c7d87 | 2012-11-26 17:22:10 +0100 | [diff] [blame] | 54 | bool is_dual_link; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 55 | i915_reg_t reg; |
Paulo Zanoni | 1f835a7 | 2014-07-04 13:38:36 -0300 | [diff] [blame] | 56 | u32 a3_power; |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 57 | |
Jani Nikula | 62165e0 | 2012-10-19 14:51:47 +0300 | [diff] [blame] | 58 | struct intel_lvds_connector *attached_connector; |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 59 | }; |
| 60 | |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 61 | static struct intel_lvds_encoder *to_lvds_encoder(struct drm_encoder *encoder) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 62 | { |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 63 | return container_of(encoder, struct intel_lvds_encoder, base.base); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 64 | } |
| 65 | |
Jani Nikula | c7362c4 | 2012-10-19 14:51:44 +0300 | [diff] [blame] | 66 | static struct intel_lvds_connector *to_lvds_connector(struct drm_connector *connector) |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 67 | { |
Jani Nikula | c7362c4 | 2012-10-19 14:51:44 +0300 | [diff] [blame] | 68 | return container_of(connector, struct intel_lvds_connector, base.base); |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 69 | } |
| 70 | |
Daniel Vetter | b1dc332 | 2012-07-02 21:09:00 +0200 | [diff] [blame] | 71 | static bool intel_lvds_get_hw_state(struct intel_encoder *encoder, |
| 72 | enum pipe *pipe) |
| 73 | { |
| 74 | struct drm_device *dev = encoder->base.dev; |
| 75 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 76 | struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base); |
Paulo Zanoni | 34a6c70 | 2014-07-04 13:38:35 -0300 | [diff] [blame] | 77 | enum intel_display_power_domain power_domain; |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 78 | u32 tmp; |
Imre Deak | ecb2448 | 2016-02-12 18:55:21 +0200 | [diff] [blame] | 79 | bool ret; |
Daniel Vetter | b1dc332 | 2012-07-02 21:09:00 +0200 | [diff] [blame] | 80 | |
Paulo Zanoni | 34a6c70 | 2014-07-04 13:38:35 -0300 | [diff] [blame] | 81 | power_domain = intel_display_port_power_domain(encoder); |
Imre Deak | ecb2448 | 2016-02-12 18:55:21 +0200 | [diff] [blame] | 82 | if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) |
Paulo Zanoni | 34a6c70 | 2014-07-04 13:38:35 -0300 | [diff] [blame] | 83 | return false; |
| 84 | |
Imre Deak | ecb2448 | 2016-02-12 18:55:21 +0200 | [diff] [blame] | 85 | ret = false; |
| 86 | |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 87 | tmp = I915_READ(lvds_encoder->reg); |
Daniel Vetter | b1dc332 | 2012-07-02 21:09:00 +0200 | [diff] [blame] | 88 | |
| 89 | if (!(tmp & LVDS_PORT_EN)) |
Imre Deak | ecb2448 | 2016-02-12 18:55:21 +0200 | [diff] [blame] | 90 | goto out; |
Daniel Vetter | b1dc332 | 2012-07-02 21:09:00 +0200 | [diff] [blame] | 91 | |
| 92 | if (HAS_PCH_CPT(dev)) |
| 93 | *pipe = PORT_TO_PIPE_CPT(tmp); |
| 94 | else |
| 95 | *pipe = PORT_TO_PIPE(tmp); |
| 96 | |
Imre Deak | ecb2448 | 2016-02-12 18:55:21 +0200 | [diff] [blame] | 97 | ret = true; |
| 98 | |
| 99 | out: |
| 100 | intel_display_power_put(dev_priv, power_domain); |
| 101 | |
| 102 | return ret; |
Daniel Vetter | b1dc332 | 2012-07-02 21:09:00 +0200 | [diff] [blame] | 103 | } |
| 104 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 105 | static void intel_lvds_get_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 106 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 107 | { |
| 108 | struct drm_device *dev = encoder->base.dev; |
| 109 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ville Syrjälä | d0669d0 | 2015-09-18 20:03:45 +0300 | [diff] [blame] | 110 | struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base); |
| 111 | u32 tmp, flags = 0; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 112 | |
Ville Syrjälä | d0669d0 | 2015-09-18 20:03:45 +0300 | [diff] [blame] | 113 | tmp = I915_READ(lvds_encoder->reg); |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 114 | if (tmp & LVDS_HSYNC_POLARITY) |
| 115 | flags |= DRM_MODE_FLAG_NHSYNC; |
| 116 | else |
| 117 | flags |= DRM_MODE_FLAG_PHSYNC; |
| 118 | if (tmp & LVDS_VSYNC_POLARITY) |
| 119 | flags |= DRM_MODE_FLAG_NVSYNC; |
| 120 | else |
| 121 | flags |= DRM_MODE_FLAG_PVSYNC; |
| 122 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 123 | pipe_config->base.adjusted_mode.flags |= flags; |
Daniel Vetter | 0692282 | 2013-07-11 13:35:40 +0200 | [diff] [blame] | 124 | |
Jani Nikula | a0cbe6a | 2016-04-29 15:34:02 +0300 | [diff] [blame] | 125 | if (INTEL_INFO(dev)->gen < 5) |
| 126 | pipe_config->gmch_pfit.lvds_border_bits = |
| 127 | tmp & LVDS_BORDER_ENABLE; |
| 128 | |
Daniel Vetter | 6b89cdd | 2014-07-09 22:35:53 +0200 | [diff] [blame] | 129 | /* gen2/3 store dither state in pfit control, needs to match */ |
| 130 | if (INTEL_INFO(dev)->gen < 4) { |
| 131 | tmp = I915_READ(PFIT_CONTROL); |
| 132 | |
| 133 | pipe_config->gmch_pfit.control |= tmp & PANEL_8TO6_DITHER_ENABLE; |
| 134 | } |
| 135 | |
Ville Syrjälä | e3b247d | 2016-02-17 21:41:09 +0200 | [diff] [blame] | 136 | pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 137 | } |
| 138 | |
Daniel Vetter | f6736a1 | 2013-06-05 13:34:30 +0200 | [diff] [blame] | 139 | static void intel_pre_enable_lvds(struct intel_encoder *encoder) |
Daniel Vetter | fc68309 | 2012-11-26 17:22:12 +0100 | [diff] [blame] | 140 | { |
| 141 | struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base); |
| 142 | struct drm_device *dev = encoder->base.dev; |
| 143 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 144 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); |
Ville Syrjälä | 124abe0 | 2015-09-08 13:40:45 +0300 | [diff] [blame] | 145 | const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode; |
Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 146 | int pipe = crtc->pipe; |
Daniel Vetter | fc68309 | 2012-11-26 17:22:12 +0100 | [diff] [blame] | 147 | u32 temp; |
| 148 | |
Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 149 | if (HAS_PCH_SPLIT(dev)) { |
| 150 | assert_fdi_rx_pll_disabled(dev_priv, pipe); |
| 151 | assert_shared_dpll_disabled(dev_priv, |
Ander Conselvan de Oliveira | 8106ddb | 2016-03-08 17:46:18 +0200 | [diff] [blame] | 152 | crtc->config->shared_dpll); |
Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 153 | } else { |
| 154 | assert_pll_disabled(dev_priv, pipe); |
| 155 | } |
| 156 | |
Daniel Vetter | fc68309 | 2012-11-26 17:22:12 +0100 | [diff] [blame] | 157 | temp = I915_READ(lvds_encoder->reg); |
| 158 | temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP; |
Daniel Vetter | 62810e5 | 2012-11-26 17:22:13 +0100 | [diff] [blame] | 159 | |
| 160 | if (HAS_PCH_CPT(dev)) { |
| 161 | temp &= ~PORT_TRANS_SEL_MASK; |
| 162 | temp |= PORT_TRANS_SEL_CPT(pipe); |
Daniel Vetter | fc68309 | 2012-11-26 17:22:12 +0100 | [diff] [blame] | 163 | } else { |
Daniel Vetter | 62810e5 | 2012-11-26 17:22:13 +0100 | [diff] [blame] | 164 | if (pipe == 1) { |
| 165 | temp |= LVDS_PIPEB_SELECT; |
| 166 | } else { |
| 167 | temp &= ~LVDS_PIPEB_SELECT; |
| 168 | } |
Daniel Vetter | fc68309 | 2012-11-26 17:22:12 +0100 | [diff] [blame] | 169 | } |
Daniel Vetter | 62810e5 | 2012-11-26 17:22:13 +0100 | [diff] [blame] | 170 | |
Daniel Vetter | fc68309 | 2012-11-26 17:22:12 +0100 | [diff] [blame] | 171 | /* set the corresponsding LVDS_BORDER bit */ |
Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 172 | temp &= ~LVDS_BORDER_ENABLE; |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 173 | temp |= crtc->config->gmch_pfit.lvds_border_bits; |
Daniel Vetter | fc68309 | 2012-11-26 17:22:12 +0100 | [diff] [blame] | 174 | /* Set the B0-B3 data pairs corresponding to whether we're going to |
| 175 | * set the DPLLs for dual-channel mode or not. |
| 176 | */ |
| 177 | if (lvds_encoder->is_dual_link) |
| 178 | temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP; |
| 179 | else |
| 180 | temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP); |
| 181 | |
| 182 | /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP) |
| 183 | * appropriately here, but we need to look more thoroughly into how |
Paulo Zanoni | 1f835a7 | 2014-07-04 13:38:36 -0300 | [diff] [blame] | 184 | * panels behave in the two modes. For now, let's just maintain the |
| 185 | * value we got from the BIOS. |
Daniel Vetter | fc68309 | 2012-11-26 17:22:12 +0100 | [diff] [blame] | 186 | */ |
Paulo Zanoni | 1f835a7 | 2014-07-04 13:38:36 -0300 | [diff] [blame] | 187 | temp &= ~LVDS_A3_POWER_MASK; |
| 188 | temp |= lvds_encoder->a3_power; |
Daniel Vetter | 62810e5 | 2012-11-26 17:22:13 +0100 | [diff] [blame] | 189 | |
| 190 | /* Set the dithering flag on LVDS as needed, note that there is no |
| 191 | * special lvds dither control bit on pch-split platforms, dithering is |
| 192 | * only controlled through the PIPECONF reg. */ |
Tvrtko Ursulin | 7e22dbb | 2016-05-10 10:57:06 +0100 | [diff] [blame] | 193 | if (IS_GEN4(dev_priv)) { |
Daniel Vetter | d8b3224 | 2013-04-25 17:54:44 +0200 | [diff] [blame] | 194 | /* Bspec wording suggests that LVDS port dithering only exists |
| 195 | * for 18bpp panels. */ |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 196 | if (crtc->config->dither && crtc->config->pipe_bpp == 18) |
Daniel Vetter | fc68309 | 2012-11-26 17:22:12 +0100 | [diff] [blame] | 197 | temp |= LVDS_ENABLE_DITHER; |
| 198 | else |
| 199 | temp &= ~LVDS_ENABLE_DITHER; |
| 200 | } |
| 201 | temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY); |
Ville Syrjälä | 4c6df4b | 2013-09-02 21:13:39 +0300 | [diff] [blame] | 202 | if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC) |
Daniel Vetter | fc68309 | 2012-11-26 17:22:12 +0100 | [diff] [blame] | 203 | temp |= LVDS_HSYNC_POLARITY; |
Ville Syrjälä | 4c6df4b | 2013-09-02 21:13:39 +0300 | [diff] [blame] | 204 | if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC) |
Daniel Vetter | fc68309 | 2012-11-26 17:22:12 +0100 | [diff] [blame] | 205 | temp |= LVDS_VSYNC_POLARITY; |
| 206 | |
| 207 | I915_WRITE(lvds_encoder->reg, temp); |
| 208 | } |
| 209 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 210 | /** |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 211 | * Sets the power state for the panel. |
| 212 | */ |
Daniel Vetter | c22834e | 2012-06-30 15:31:28 +0200 | [diff] [blame] | 213 | static void intel_enable_lvds(struct intel_encoder *encoder) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 214 | { |
Daniel Vetter | c22834e | 2012-06-30 15:31:28 +0200 | [diff] [blame] | 215 | struct drm_device *dev = encoder->base.dev; |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 216 | struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base); |
Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 217 | struct intel_connector *intel_connector = |
| 218 | &lvds_encoder->attached_connector->base; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 219 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 220 | i915_reg_t ctl_reg, stat_reg; |
Zhenyu Wang | 541998a | 2009-06-05 15:38:44 +0800 | [diff] [blame] | 221 | |
Eric Anholt | c619eed | 2010-01-28 16:45:52 -0800 | [diff] [blame] | 222 | if (HAS_PCH_SPLIT(dev)) { |
Zhenyu Wang | 541998a | 2009-06-05 15:38:44 +0800 | [diff] [blame] | 223 | ctl_reg = PCH_PP_CONTROL; |
Keith Packard | de842ef | 2011-08-06 10:30:45 -0700 | [diff] [blame] | 224 | stat_reg = PCH_PP_STATUS; |
Zhenyu Wang | 541998a | 2009-06-05 15:38:44 +0800 | [diff] [blame] | 225 | } else { |
| 226 | ctl_reg = PP_CONTROL; |
Keith Packard | de842ef | 2011-08-06 10:30:45 -0700 | [diff] [blame] | 227 | stat_reg = PP_STATUS; |
Zhenyu Wang | 541998a | 2009-06-05 15:38:44 +0800 | [diff] [blame] | 228 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 229 | |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 230 | I915_WRITE(lvds_encoder->reg, I915_READ(lvds_encoder->reg) | LVDS_PORT_EN); |
Chris Wilson | e9e331a | 2010-09-13 01:16:10 +0100 | [diff] [blame] | 231 | |
Chris Wilson | 2a1292f | 2010-12-05 19:21:18 +0000 | [diff] [blame] | 232 | I915_WRITE(ctl_reg, I915_READ(ctl_reg) | POWER_TARGET_ON); |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 233 | POSTING_READ(lvds_encoder->reg); |
Keith Packard | de842ef | 2011-08-06 10:30:45 -0700 | [diff] [blame] | 234 | if (wait_for((I915_READ(stat_reg) & PP_ON) != 0, 1000)) |
| 235 | DRM_ERROR("timed out waiting for panel to power on\n"); |
Chris Wilson | 2a1292f | 2010-12-05 19:21:18 +0000 | [diff] [blame] | 236 | |
Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 237 | intel_panel_enable_backlight(intel_connector); |
Chris Wilson | 2a1292f | 2010-12-05 19:21:18 +0000 | [diff] [blame] | 238 | } |
| 239 | |
Daniel Vetter | c22834e | 2012-06-30 15:31:28 +0200 | [diff] [blame] | 240 | static void intel_disable_lvds(struct intel_encoder *encoder) |
Chris Wilson | 2a1292f | 2010-12-05 19:21:18 +0000 | [diff] [blame] | 241 | { |
Daniel Vetter | c22834e | 2012-06-30 15:31:28 +0200 | [diff] [blame] | 242 | struct drm_device *dev = encoder->base.dev; |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 243 | struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base); |
Chris Wilson | 2a1292f | 2010-12-05 19:21:18 +0000 | [diff] [blame] | 244 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 245 | i915_reg_t ctl_reg, stat_reg; |
Chris Wilson | 2a1292f | 2010-12-05 19:21:18 +0000 | [diff] [blame] | 246 | |
| 247 | if (HAS_PCH_SPLIT(dev)) { |
| 248 | ctl_reg = PCH_PP_CONTROL; |
Keith Packard | de842ef | 2011-08-06 10:30:45 -0700 | [diff] [blame] | 249 | stat_reg = PCH_PP_STATUS; |
Chris Wilson | 2a1292f | 2010-12-05 19:21:18 +0000 | [diff] [blame] | 250 | } else { |
| 251 | ctl_reg = PP_CONTROL; |
Keith Packard | de842ef | 2011-08-06 10:30:45 -0700 | [diff] [blame] | 252 | stat_reg = PP_STATUS; |
Chris Wilson | 2a1292f | 2010-12-05 19:21:18 +0000 | [diff] [blame] | 253 | } |
| 254 | |
Chris Wilson | 2a1292f | 2010-12-05 19:21:18 +0000 | [diff] [blame] | 255 | I915_WRITE(ctl_reg, I915_READ(ctl_reg) & ~POWER_TARGET_ON); |
Keith Packard | de842ef | 2011-08-06 10:30:45 -0700 | [diff] [blame] | 256 | if (wait_for((I915_READ(stat_reg) & PP_ON) == 0, 1000)) |
| 257 | DRM_ERROR("timed out waiting for panel to power off\n"); |
Chris Wilson | 2a1292f | 2010-12-05 19:21:18 +0000 | [diff] [blame] | 258 | |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 259 | I915_WRITE(lvds_encoder->reg, I915_READ(lvds_encoder->reg) & ~LVDS_PORT_EN); |
| 260 | POSTING_READ(lvds_encoder->reg); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 261 | } |
| 262 | |
Ville Syrjälä | d26a5b6 | 2015-07-02 17:42:46 +0300 | [diff] [blame] | 263 | static void gmch_disable_lvds(struct intel_encoder *encoder) |
| 264 | { |
| 265 | struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base); |
| 266 | struct intel_connector *intel_connector = |
| 267 | &lvds_encoder->attached_connector->base; |
| 268 | |
| 269 | intel_panel_disable_backlight(intel_connector); |
| 270 | |
| 271 | intel_disable_lvds(encoder); |
| 272 | } |
| 273 | |
| 274 | static void pch_disable_lvds(struct intel_encoder *encoder) |
| 275 | { |
| 276 | struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base); |
| 277 | struct intel_connector *intel_connector = |
| 278 | &lvds_encoder->attached_connector->base; |
| 279 | |
| 280 | intel_panel_disable_backlight(intel_connector); |
| 281 | } |
| 282 | |
| 283 | static void pch_post_disable_lvds(struct intel_encoder *encoder) |
| 284 | { |
| 285 | intel_disable_lvds(encoder); |
| 286 | } |
| 287 | |
Damien Lespiau | c19de8e | 2013-11-28 15:29:18 +0000 | [diff] [blame] | 288 | static enum drm_mode_status |
| 289 | intel_lvds_mode_valid(struct drm_connector *connector, |
| 290 | struct drm_display_mode *mode) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 291 | { |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 292 | struct intel_connector *intel_connector = to_intel_connector(connector); |
| 293 | struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode; |
Mika Kahola | 7f7b58c | 2015-08-18 14:37:00 +0300 | [diff] [blame] | 294 | int max_pixclk = to_i915(connector->dev)->max_dotclk_freq; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 295 | |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 296 | if (mode->hdisplay > fixed_mode->hdisplay) |
| 297 | return MODE_PANEL; |
| 298 | if (mode->vdisplay > fixed_mode->vdisplay) |
| 299 | return MODE_PANEL; |
Mika Kahola | 7f7b58c | 2015-08-18 14:37:00 +0300 | [diff] [blame] | 300 | if (fixed_mode->clock > max_pixclk) |
| 301 | return MODE_CLOCK_HIGH; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 302 | |
| 303 | return MODE_OK; |
| 304 | } |
| 305 | |
Daniel Vetter | 7ae8923 | 2013-03-27 00:44:52 +0100 | [diff] [blame] | 306 | static bool intel_lvds_compute_config(struct intel_encoder *intel_encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 307 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 308 | { |
Daniel Vetter | 7ae8923 | 2013-03-27 00:44:52 +0100 | [diff] [blame] | 309 | struct drm_device *dev = intel_encoder->base.dev; |
Daniel Vetter | 7ae8923 | 2013-03-27 00:44:52 +0100 | [diff] [blame] | 310 | struct intel_lvds_encoder *lvds_encoder = |
| 311 | to_lvds_encoder(&intel_encoder->base); |
Jani Nikula | 4d89152 | 2012-10-26 12:03:59 +0300 | [diff] [blame] | 312 | struct intel_connector *intel_connector = |
| 313 | &lvds_encoder->attached_connector->base; |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 314 | struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode; |
Ander Conselvan de Oliveira | d21bd67 | 2015-03-20 16:18:14 +0200 | [diff] [blame] | 315 | struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc); |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 316 | unsigned int lvds_bpp; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 317 | |
| 318 | /* Should never happen!! */ |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 319 | if (INTEL_INFO(dev)->gen < 4 && intel_crtc->pipe == 0) { |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 320 | DRM_ERROR("Can't support LVDS on pipe A\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 321 | return false; |
| 322 | } |
| 323 | |
Paulo Zanoni | 1f835a7 | 2014-07-04 13:38:36 -0300 | [diff] [blame] | 324 | if (lvds_encoder->a3_power == LVDS_A3_POWER_UP) |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 325 | lvds_bpp = 8*3; |
| 326 | else |
| 327 | lvds_bpp = 6*3; |
| 328 | |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 329 | if (lvds_bpp != pipe_config->pipe_bpp && !pipe_config->bw_constrained) { |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 330 | DRM_DEBUG_KMS("forcing display bpp (was %d) to LVDS (%d)\n", |
| 331 | pipe_config->pipe_bpp, lvds_bpp); |
| 332 | pipe_config->pipe_bpp = lvds_bpp; |
| 333 | } |
Daniel Vetter | d8b3224 | 2013-04-25 17:54:44 +0200 | [diff] [blame] | 334 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 335 | /* |
Chris Wilson | 7167704 | 2010-07-17 13:38:43 +0100 | [diff] [blame] | 336 | * We have timings from the BIOS for the panel, put them in |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 337 | * to the adjusted mode. The CRTC will be set up for this mode, |
| 338 | * with the panel scaling set up to source from the H/VDisplay |
| 339 | * of the original mode. |
| 340 | */ |
Jani Nikula | 4d89152 | 2012-10-26 12:03:59 +0300 | [diff] [blame] | 341 | intel_fixed_panel_mode(intel_connector->panel.fixed_mode, |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 342 | adjusted_mode); |
Chris Wilson | 1d8e1c7 | 2010-08-07 11:01:28 +0100 | [diff] [blame] | 343 | |
| 344 | if (HAS_PCH_SPLIT(dev)) { |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 345 | pipe_config->has_pch_encoder = true; |
| 346 | |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 347 | intel_pch_panel_fitting(intel_crtc, pipe_config, |
| 348 | intel_connector->panel.fitting_mode); |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 349 | } else { |
| 350 | intel_gmch_panel_fitting(intel_crtc, pipe_config, |
| 351 | intel_connector->panel.fitting_mode); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 352 | |
Daniel Vetter | 21d8a47 | 2013-07-12 08:07:30 +0200 | [diff] [blame] | 353 | } |
Daniel Vetter | f9bef08 | 2012-04-15 19:53:19 +0200 | [diff] [blame] | 354 | |
Zhao Yakui | a3e17eb | 2009-10-10 10:42:37 +0800 | [diff] [blame] | 355 | /* |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 356 | * XXX: It would be nice to support lower refresh rates on the |
| 357 | * panels to reduce power consumption, and perhaps match the |
| 358 | * user's requested refresh rate. |
| 359 | */ |
| 360 | |
| 361 | return true; |
| 362 | } |
| 363 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 364 | /** |
| 365 | * Detect the LVDS connection. |
| 366 | * |
Jesse Barnes | b42d4c5 | 2009-09-10 15:28:04 -0700 | [diff] [blame] | 367 | * Since LVDS doesn't have hotlug, we use the lid as a proxy. Open means |
| 368 | * connected and closed means disconnected. We also send hotplug events as |
| 369 | * needed, using lid status notification from the input layer. |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 370 | */ |
Chris Wilson | 7b334fc | 2010-09-09 23:51:02 +0100 | [diff] [blame] | 371 | static enum drm_connector_status |
Chris Wilson | 930a9e2 | 2010-09-14 11:07:23 +0100 | [diff] [blame] | 372 | intel_lvds_detect(struct drm_connector *connector, bool force) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 373 | { |
Jesse Barnes | 7b9c5ab | 2010-02-12 09:30:00 -0800 | [diff] [blame] | 374 | struct drm_device *dev = connector->dev; |
Chris Wilson | 6ee3b5a | 2011-03-24 13:26:43 +0000 | [diff] [blame] | 375 | enum drm_connector_status status; |
Jesse Barnes | b42d4c5 | 2009-09-10 15:28:04 -0700 | [diff] [blame] | 376 | |
Chris Wilson | 164c859 | 2013-07-20 20:27:08 +0100 | [diff] [blame] | 377 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 378 | connector->base.id, connector->name); |
Chris Wilson | 164c859 | 2013-07-20 20:27:08 +0100 | [diff] [blame] | 379 | |
Chris Wilson | fe16d94 | 2011-02-12 10:29:38 +0000 | [diff] [blame] | 380 | status = intel_panel_detect(dev); |
| 381 | if (status != connector_status_unknown) |
| 382 | return status; |
Chris Wilson | 01fe9db | 2011-01-16 19:37:30 +0000 | [diff] [blame] | 383 | |
Chris Wilson | 6ee3b5a | 2011-03-24 13:26:43 +0000 | [diff] [blame] | 384 | return connector_status_connected; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 385 | } |
| 386 | |
| 387 | /** |
| 388 | * Return the list of DDC modes if available, or the BIOS fixed mode otherwise. |
| 389 | */ |
| 390 | static int intel_lvds_get_modes(struct drm_connector *connector) |
| 391 | { |
Jani Nikula | 62165e0 | 2012-10-19 14:51:47 +0300 | [diff] [blame] | 392 | struct intel_lvds_connector *lvds_connector = to_lvds_connector(connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 393 | struct drm_device *dev = connector->dev; |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 394 | struct drm_display_mode *mode; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 395 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 396 | /* use cached edid if we have one */ |
Chris Wilson | 2aa4f09 | 2012-11-21 16:14:04 +0000 | [diff] [blame] | 397 | if (!IS_ERR_OR_NULL(lvds_connector->base.edid)) |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 398 | return drm_add_edid_modes(connector, lvds_connector->base.edid); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 399 | |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 400 | mode = drm_mode_duplicate(dev, lvds_connector->base.panel.fixed_mode); |
Chris Wilson | 311bd68 | 2011-01-13 19:06:50 +0000 | [diff] [blame] | 401 | if (mode == NULL) |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 402 | return 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 403 | |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 404 | drm_mode_probed_add(connector, mode); |
| 405 | return 1; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 406 | } |
| 407 | |
Thomas Bächler | 0544edf | 2010-07-02 10:44:23 +0200 | [diff] [blame] | 408 | static int intel_no_modeset_on_lid_dmi_callback(const struct dmi_system_id *id) |
| 409 | { |
Daniel Vetter | bc0daf4 | 2012-04-01 13:16:49 +0200 | [diff] [blame] | 410 | DRM_INFO("Skipping forced modeset for %s\n", id->ident); |
Thomas Bächler | 0544edf | 2010-07-02 10:44:23 +0200 | [diff] [blame] | 411 | return 1; |
| 412 | } |
| 413 | |
| 414 | /* The GPU hangs up on these systems if modeset is performed on LID open */ |
| 415 | static const struct dmi_system_id intel_no_modeset_on_lid[] = { |
| 416 | { |
| 417 | .callback = intel_no_modeset_on_lid_dmi_callback, |
| 418 | .ident = "Toshiba Tecra A11", |
| 419 | .matches = { |
| 420 | DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"), |
| 421 | DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A11"), |
| 422 | }, |
| 423 | }, |
| 424 | |
| 425 | { } /* terminating entry */ |
| 426 | }; |
| 427 | |
Linus Torvalds | c9354c8 | 2009-11-02 09:29:55 -0800 | [diff] [blame] | 428 | /* |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 429 | * Lid events. Note the use of 'modeset': |
| 430 | * - we set it to MODESET_ON_LID_OPEN on lid close, |
| 431 | * and set it to MODESET_DONE on open |
Linus Torvalds | c9354c8 | 2009-11-02 09:29:55 -0800 | [diff] [blame] | 432 | * - we use it as a "only once" bit (ie we ignore |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 433 | * duplicate events where it was already properly set) |
| 434 | * - the suspend/resume paths will set it to |
| 435 | * MODESET_SUSPENDED and ignore the lid open event, |
| 436 | * because they restore the mode ("lid open"). |
Linus Torvalds | c9354c8 | 2009-11-02 09:29:55 -0800 | [diff] [blame] | 437 | */ |
Jesse Barnes | c1c7af6 | 2009-09-10 15:28:03 -0700 | [diff] [blame] | 438 | static int intel_lid_notify(struct notifier_block *nb, unsigned long val, |
| 439 | void *unused) |
| 440 | { |
Jani Nikula | db1740a | 2012-10-19 14:51:45 +0300 | [diff] [blame] | 441 | struct intel_lvds_connector *lvds_connector = |
| 442 | container_of(nb, struct intel_lvds_connector, lid_notifier); |
| 443 | struct drm_connector *connector = &lvds_connector->base.base; |
| 444 | struct drm_device *dev = connector->dev; |
| 445 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jesse Barnes | c1c7af6 | 2009-09-10 15:28:03 -0700 | [diff] [blame] | 446 | |
Alex Williamson | 2fb4e61 | 2011-04-21 16:08:14 -0600 | [diff] [blame] | 447 | if (dev->switch_power_state != DRM_SWITCH_POWER_ON) |
| 448 | return NOTIFY_OK; |
| 449 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 450 | mutex_lock(&dev_priv->modeset_restore_lock); |
| 451 | if (dev_priv->modeset_restore == MODESET_SUSPENDED) |
| 452 | goto exit; |
Zhao Yakui | a256537 | 2009-12-11 09:26:11 +0800 | [diff] [blame] | 453 | /* |
| 454 | * check and update the status of LVDS connector after receiving |
| 455 | * the LID nofication event. |
| 456 | */ |
Jani Nikula | db1740a | 2012-10-19 14:51:45 +0300 | [diff] [blame] | 457 | connector->status = connector->funcs->detect(connector, false); |
Chris Wilson | 7b334fc | 2010-09-09 23:51:02 +0100 | [diff] [blame] | 458 | |
Thomas Bächler | 0544edf | 2010-07-02 10:44:23 +0200 | [diff] [blame] | 459 | /* Don't force modeset on machines where it causes a GPU lockup */ |
| 460 | if (dmi_check_system(intel_no_modeset_on_lid)) |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 461 | goto exit; |
Linus Torvalds | c9354c8 | 2009-11-02 09:29:55 -0800 | [diff] [blame] | 462 | if (!acpi_lid_open()) { |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 463 | /* do modeset on next lid open event */ |
| 464 | dev_priv->modeset_restore = MODESET_ON_LID_OPEN; |
| 465 | goto exit; |
Jesse Barnes | 06891e2 | 2009-09-14 10:58:48 -0700 | [diff] [blame] | 466 | } |
Jesse Barnes | c1c7af6 | 2009-09-10 15:28:03 -0700 | [diff] [blame] | 467 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 468 | if (dev_priv->modeset_restore == MODESET_DONE) |
| 469 | goto exit; |
Linus Torvalds | c9354c8 | 2009-11-02 09:29:55 -0800 | [diff] [blame] | 470 | |
Daniel Vetter | 5be19d9 | 2013-10-09 10:47:12 +0200 | [diff] [blame] | 471 | /* |
| 472 | * Some old platform's BIOS love to wreak havoc while the lid is closed. |
| 473 | * We try to detect this here and undo any damage. The split for PCH |
| 474 | * platforms is rather conservative and a bit arbitrary expect that on |
| 475 | * those platforms VGA disabling requires actual legacy VGA I/O access, |
| 476 | * and as part of the cleanup in the hw state restore we also redisable |
| 477 | * the vga plane. |
| 478 | */ |
Bjørn Mork | 9f54d4bd | 2016-03-30 11:08:33 +0200 | [diff] [blame] | 479 | if (!HAS_PCH_SPLIT(dev)) |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 480 | intel_display_resume(dev); |
Jesse Barnes | 0632419 | 2009-09-10 15:28:05 -0700 | [diff] [blame] | 481 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 482 | dev_priv->modeset_restore = MODESET_DONE; |
| 483 | |
| 484 | exit: |
| 485 | mutex_unlock(&dev_priv->modeset_restore_lock); |
Jesse Barnes | c1c7af6 | 2009-09-10 15:28:03 -0700 | [diff] [blame] | 486 | return NOTIFY_OK; |
| 487 | } |
| 488 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 489 | /** |
| 490 | * intel_lvds_destroy - unregister and free LVDS structures |
| 491 | * @connector: connector to free |
| 492 | * |
| 493 | * Unregister the DDC bus for this connector then free the driver private |
| 494 | * structure. |
| 495 | */ |
| 496 | static void intel_lvds_destroy(struct drm_connector *connector) |
| 497 | { |
Jani Nikula | db1740a | 2012-10-19 14:51:45 +0300 | [diff] [blame] | 498 | struct intel_lvds_connector *lvds_connector = |
| 499 | to_lvds_connector(connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 500 | |
Jani Nikula | db1740a | 2012-10-19 14:51:45 +0300 | [diff] [blame] | 501 | if (lvds_connector->lid_notifier.notifier_call) |
| 502 | acpi_lid_notifier_unregister(&lvds_connector->lid_notifier); |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 503 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 504 | if (!IS_ERR_OR_NULL(lvds_connector->base.edid)) |
| 505 | kfree(lvds_connector->base.edid); |
| 506 | |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 507 | intel_panel_fini(&lvds_connector->base.panel); |
Jani Nikula | db1740a | 2012-10-19 14:51:45 +0300 | [diff] [blame] | 508 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 509 | drm_connector_cleanup(connector); |
| 510 | kfree(connector); |
| 511 | } |
| 512 | |
Jesse Barnes | 335041e | 2009-01-22 22:22:06 +1000 | [diff] [blame] | 513 | static int intel_lvds_set_property(struct drm_connector *connector, |
| 514 | struct drm_property *property, |
| 515 | uint64_t value) |
| 516 | { |
Jani Nikula | 4d89152 | 2012-10-26 12:03:59 +0300 | [diff] [blame] | 517 | struct intel_connector *intel_connector = to_intel_connector(connector); |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 518 | struct drm_device *dev = connector->dev; |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 519 | |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 520 | if (property == dev->mode_config.scaling_mode_property) { |
Jani Nikula | 62165e0 | 2012-10-19 14:51:47 +0300 | [diff] [blame] | 521 | struct drm_crtc *crtc; |
Zhenyu Wang | bb8a356 | 2010-03-29 16:40:50 +0800 | [diff] [blame] | 522 | |
Jesse Barnes | 53bd838 | 2009-07-01 10:04:40 -0700 | [diff] [blame] | 523 | if (value == DRM_MODE_SCALE_NONE) { |
| 524 | DRM_DEBUG_KMS("no scaling not supported\n"); |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 525 | return -EINVAL; |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 526 | } |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 527 | |
Jani Nikula | 4d89152 | 2012-10-26 12:03:59 +0300 | [diff] [blame] | 528 | if (intel_connector->panel.fitting_mode == value) { |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 529 | /* the LVDS scaling property is not changed */ |
| 530 | return 0; |
| 531 | } |
Jani Nikula | 4d89152 | 2012-10-26 12:03:59 +0300 | [diff] [blame] | 532 | intel_connector->panel.fitting_mode = value; |
Jani Nikula | 62165e0 | 2012-10-19 14:51:47 +0300 | [diff] [blame] | 533 | |
| 534 | crtc = intel_attached_encoder(connector)->base.crtc; |
Matt Roper | 83d6573 | 2015-02-25 13:12:16 -0800 | [diff] [blame] | 535 | if (crtc && crtc->state->enable) { |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 536 | /* |
| 537 | * If the CRTC is enabled, the display will be changed |
| 538 | * according to the new panel fitting mode. |
| 539 | */ |
Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 540 | intel_crtc_restore_mode(crtc); |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 541 | } |
| 542 | } |
| 543 | |
Jesse Barnes | 335041e | 2009-01-22 22:22:06 +1000 | [diff] [blame] | 544 | return 0; |
| 545 | } |
| 546 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 547 | static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs = { |
| 548 | .get_modes = intel_lvds_get_modes, |
| 549 | .mode_valid = intel_lvds_mode_valid, |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 550 | .best_encoder = intel_best_encoder, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 551 | }; |
| 552 | |
| 553 | static const struct drm_connector_funcs intel_lvds_connector_funcs = { |
Maarten Lankhorst | 4d688a2 | 2015-08-05 12:37:06 +0200 | [diff] [blame] | 554 | .dpms = drm_atomic_helper_connector_dpms, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 555 | .detect = intel_lvds_detect, |
| 556 | .fill_modes = drm_helper_probe_single_connector_modes, |
Jesse Barnes | 335041e | 2009-01-22 22:22:06 +1000 | [diff] [blame] | 557 | .set_property = intel_lvds_set_property, |
Matt Roper | 2545e4a | 2015-01-22 16:51:27 -0800 | [diff] [blame] | 558 | .atomic_get_property = intel_connector_atomic_get_property, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 559 | .destroy = intel_lvds_destroy, |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 560 | .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, |
Ander Conselvan de Oliveira | 9896972 | 2015-03-20 16:18:06 +0200 | [diff] [blame] | 561 | .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 562 | }; |
| 563 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 564 | static const struct drm_encoder_funcs intel_lvds_enc_funcs = { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 565 | .destroy = intel_encoder_destroy, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 566 | }; |
| 567 | |
Mathias Krause | bbe1c27 | 2014-08-27 18:41:19 +0200 | [diff] [blame] | 568 | static int intel_no_lvds_dmi_callback(const struct dmi_system_id *id) |
Jarod Wilson | 425d244 | 2009-05-05 10:00:25 -0400 | [diff] [blame] | 569 | { |
Daniel Vetter | bc0daf4 | 2012-04-01 13:16:49 +0200 | [diff] [blame] | 570 | DRM_INFO("Skipping LVDS initialization for %s\n", id->ident); |
Jarod Wilson | 425d244 | 2009-05-05 10:00:25 -0400 | [diff] [blame] | 571 | return 1; |
| 572 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 573 | |
Jarod Wilson | 425d244 | 2009-05-05 10:00:25 -0400 | [diff] [blame] | 574 | /* These systems claim to have LVDS, but really don't */ |
Jaswinder Singh Rajput | 93c05f2 | 2009-06-04 09:41:19 +1000 | [diff] [blame] | 575 | static const struct dmi_system_id intel_no_lvds[] = { |
Jarod Wilson | 425d244 | 2009-05-05 10:00:25 -0400 | [diff] [blame] | 576 | { |
| 577 | .callback = intel_no_lvds_dmi_callback, |
| 578 | .ident = "Apple Mac Mini (Core series)", |
| 579 | .matches = { |
Keith Packard | 98acd46 | 2009-06-14 12:31:58 -0700 | [diff] [blame] | 580 | DMI_MATCH(DMI_SYS_VENDOR, "Apple"), |
Jarod Wilson | 425d244 | 2009-05-05 10:00:25 -0400 | [diff] [blame] | 581 | DMI_MATCH(DMI_PRODUCT_NAME, "Macmini1,1"), |
| 582 | }, |
| 583 | }, |
| 584 | { |
| 585 | .callback = intel_no_lvds_dmi_callback, |
| 586 | .ident = "Apple Mac Mini (Core 2 series)", |
| 587 | .matches = { |
Keith Packard | 98acd46 | 2009-06-14 12:31:58 -0700 | [diff] [blame] | 588 | DMI_MATCH(DMI_SYS_VENDOR, "Apple"), |
Jarod Wilson | 425d244 | 2009-05-05 10:00:25 -0400 | [diff] [blame] | 589 | DMI_MATCH(DMI_PRODUCT_NAME, "Macmini2,1"), |
| 590 | }, |
| 591 | }, |
| 592 | { |
| 593 | .callback = intel_no_lvds_dmi_callback, |
| 594 | .ident = "MSI IM-945GSE-A", |
| 595 | .matches = { |
| 596 | DMI_MATCH(DMI_SYS_VENDOR, "MSI"), |
| 597 | DMI_MATCH(DMI_PRODUCT_NAME, "A9830IMS"), |
| 598 | }, |
| 599 | }, |
| 600 | { |
| 601 | .callback = intel_no_lvds_dmi_callback, |
| 602 | .ident = "Dell Studio Hybrid", |
| 603 | .matches = { |
| 604 | DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), |
| 605 | DMI_MATCH(DMI_PRODUCT_NAME, "Studio Hybrid 140g"), |
| 606 | }, |
| 607 | }, |
Jarod Wilson | 70aa96c | 2009-05-27 17:20:39 -0400 | [diff] [blame] | 608 | { |
| 609 | .callback = intel_no_lvds_dmi_callback, |
Pieterjan Camerlynck | b066254 | 2011-07-26 16:23:54 +0200 | [diff] [blame] | 610 | .ident = "Dell OptiPlex FX170", |
| 611 | .matches = { |
| 612 | DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), |
| 613 | DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex FX170"), |
| 614 | }, |
| 615 | }, |
| 616 | { |
| 617 | .callback = intel_no_lvds_dmi_callback, |
Jarod Wilson | 70aa96c | 2009-05-27 17:20:39 -0400 | [diff] [blame] | 618 | .ident = "AOpen Mini PC", |
| 619 | .matches = { |
| 620 | DMI_MATCH(DMI_SYS_VENDOR, "AOpen"), |
| 621 | DMI_MATCH(DMI_PRODUCT_NAME, "i965GMx-IF"), |
| 622 | }, |
| 623 | }, |
Michael Cousin | fa0864b | 2009-06-05 21:16:22 +0200 | [diff] [blame] | 624 | { |
| 625 | .callback = intel_no_lvds_dmi_callback, |
Tormod Volden | ed8c754 | 2009-07-13 22:26:48 +0200 | [diff] [blame] | 626 | .ident = "AOpen Mini PC MP915", |
| 627 | .matches = { |
| 628 | DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"), |
| 629 | DMI_MATCH(DMI_BOARD_NAME, "i915GMx-F"), |
| 630 | }, |
| 631 | }, |
| 632 | { |
| 633 | .callback = intel_no_lvds_dmi_callback, |
Knut Petersen | 22ab70d | 2011-01-14 15:38:10 +0000 | [diff] [blame] | 634 | .ident = "AOpen i915GMm-HFS", |
| 635 | .matches = { |
| 636 | DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"), |
| 637 | DMI_MATCH(DMI_BOARD_NAME, "i915GMm-HFS"), |
| 638 | }, |
| 639 | }, |
| 640 | { |
| 641 | .callback = intel_no_lvds_dmi_callback, |
Daniel Vetter | e57b688 | 2012-02-08 16:42:52 +0100 | [diff] [blame] | 642 | .ident = "AOpen i45GMx-I", |
| 643 | .matches = { |
| 644 | DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"), |
| 645 | DMI_MATCH(DMI_BOARD_NAME, "i45GMx-I"), |
| 646 | }, |
| 647 | }, |
| 648 | { |
| 649 | .callback = intel_no_lvds_dmi_callback, |
Michael Cousin | fa0864b | 2009-06-05 21:16:22 +0200 | [diff] [blame] | 650 | .ident = "Aopen i945GTt-VFA", |
| 651 | .matches = { |
| 652 | DMI_MATCH(DMI_PRODUCT_VERSION, "AO00001JW"), |
| 653 | }, |
| 654 | }, |
Stefan Bader | 9875557ee8 | 2010-03-29 17:53:12 +0200 | [diff] [blame] | 655 | { |
| 656 | .callback = intel_no_lvds_dmi_callback, |
| 657 | .ident = "Clientron U800", |
| 658 | .matches = { |
| 659 | DMI_MATCH(DMI_SYS_VENDOR, "Clientron"), |
| 660 | DMI_MATCH(DMI_PRODUCT_NAME, "U800"), |
| 661 | }, |
| 662 | }, |
Hans de Goede | 6a574b5 | 2011-06-04 15:39:21 +0200 | [diff] [blame] | 663 | { |
Joel Sass | 44306ab | 2012-01-10 13:03:55 -0500 | [diff] [blame] | 664 | .callback = intel_no_lvds_dmi_callback, |
| 665 | .ident = "Clientron E830", |
| 666 | .matches = { |
| 667 | DMI_MATCH(DMI_SYS_VENDOR, "Clientron"), |
| 668 | DMI_MATCH(DMI_PRODUCT_NAME, "E830"), |
| 669 | }, |
| 670 | }, |
| 671 | { |
Hans de Goede | 6a574b5 | 2011-06-04 15:39:21 +0200 | [diff] [blame] | 672 | .callback = intel_no_lvds_dmi_callback, |
| 673 | .ident = "Asus EeeBox PC EB1007", |
| 674 | .matches = { |
| 675 | DMI_MATCH(DMI_SYS_VENDOR, "ASUSTeK Computer INC."), |
| 676 | DMI_MATCH(DMI_PRODUCT_NAME, "EB1007"), |
| 677 | }, |
| 678 | }, |
Adam Jackson | 0999bbe | 2011-11-28 12:22:56 -0500 | [diff] [blame] | 679 | { |
| 680 | .callback = intel_no_lvds_dmi_callback, |
| 681 | .ident = "Asus AT5NM10T-I", |
| 682 | .matches = { |
| 683 | DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."), |
| 684 | DMI_MATCH(DMI_BOARD_NAME, "AT5NM10T-I"), |
| 685 | }, |
| 686 | }, |
Marc Gariepy | f5b8a7e | 2012-02-09 09:35:21 -0500 | [diff] [blame] | 687 | { |
| 688 | .callback = intel_no_lvds_dmi_callback, |
Ben Mesman | 45a211d | 2013-04-16 20:00:28 +0200 | [diff] [blame] | 689 | .ident = "Hewlett-Packard HP t5740", |
Jan-Benedict Glaw | 3347111 | 2012-05-22 15:21:53 +0200 | [diff] [blame] | 690 | .matches = { |
| 691 | DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"), |
Ben Mesman | 45a211d | 2013-04-16 20:00:28 +0200 | [diff] [blame] | 692 | DMI_MATCH(DMI_PRODUCT_NAME, " t5740"), |
Jan-Benedict Glaw | 3347111 | 2012-05-22 15:21:53 +0200 | [diff] [blame] | 693 | }, |
| 694 | }, |
| 695 | { |
| 696 | .callback = intel_no_lvds_dmi_callback, |
Marc Gariepy | f5b8a7e | 2012-02-09 09:35:21 -0500 | [diff] [blame] | 697 | .ident = "Hewlett-Packard t5745", |
| 698 | .matches = { |
| 699 | DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"), |
Marc Gariepy | 6200497 | 2012-05-01 13:37:57 -0400 | [diff] [blame] | 700 | DMI_MATCH(DMI_PRODUCT_NAME, "hp t5745"), |
Marc Gariepy | f5b8a7e | 2012-02-09 09:35:21 -0500 | [diff] [blame] | 701 | }, |
| 702 | }, |
| 703 | { |
| 704 | .callback = intel_no_lvds_dmi_callback, |
| 705 | .ident = "Hewlett-Packard st5747", |
| 706 | .matches = { |
| 707 | DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"), |
Marc Gariepy | 6200497 | 2012-05-01 13:37:57 -0400 | [diff] [blame] | 708 | DMI_MATCH(DMI_PRODUCT_NAME, "hp st5747"), |
Marc Gariepy | f5b8a7e | 2012-02-09 09:35:21 -0500 | [diff] [blame] | 709 | }, |
| 710 | }, |
Anisse Astier | 97effad | 2012-03-07 18:36:35 +0100 | [diff] [blame] | 711 | { |
| 712 | .callback = intel_no_lvds_dmi_callback, |
| 713 | .ident = "MSI Wind Box DC500", |
| 714 | .matches = { |
| 715 | DMI_MATCH(DMI_BOARD_VENDOR, "MICRO-STAR INTERNATIONAL CO., LTD"), |
| 716 | DMI_MATCH(DMI_BOARD_NAME, "MS-7469"), |
| 717 | }, |
| 718 | }, |
Sjoerd Simons | 9756fe3 | 2012-06-22 09:43:07 +0200 | [diff] [blame] | 719 | { |
| 720 | .callback = intel_no_lvds_dmi_callback, |
Calvin Walton | a51d4ed | 2012-08-24 07:56:31 -0400 | [diff] [blame] | 721 | .ident = "Gigabyte GA-D525TUD", |
| 722 | .matches = { |
| 723 | DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."), |
| 724 | DMI_MATCH(DMI_BOARD_NAME, "D525TUD"), |
| 725 | }, |
| 726 | }, |
Chris Wilson | c31407a | 2012-10-18 21:07:01 +0100 | [diff] [blame] | 727 | { |
| 728 | .callback = intel_no_lvds_dmi_callback, |
| 729 | .ident = "Supermicro X7SPA-H", |
| 730 | .matches = { |
| 731 | DMI_MATCH(DMI_SYS_VENDOR, "Supermicro"), |
| 732 | DMI_MATCH(DMI_PRODUCT_NAME, "X7SPA-H"), |
| 733 | }, |
| 734 | }, |
Christian Lamparter | 9e9dd0e | 2013-04-03 14:34:11 +0200 | [diff] [blame] | 735 | { |
| 736 | .callback = intel_no_lvds_dmi_callback, |
| 737 | .ident = "Fujitsu Esprimo Q900", |
| 738 | .matches = { |
| 739 | DMI_MATCH(DMI_SYS_VENDOR, "FUJITSU"), |
| 740 | DMI_MATCH(DMI_PRODUCT_NAME, "ESPRIMO Q900"), |
| 741 | }, |
| 742 | }, |
Chris Wilson | e5614f0 | 2013-07-03 15:05:03 -0700 | [diff] [blame] | 743 | { |
| 744 | .callback = intel_no_lvds_dmi_callback, |
Rob Pearce | 645378d | 2013-10-27 16:13:42 +0000 | [diff] [blame] | 745 | .ident = "Intel D410PT", |
| 746 | .matches = { |
| 747 | DMI_MATCH(DMI_BOARD_VENDOR, "Intel"), |
| 748 | DMI_MATCH(DMI_BOARD_NAME, "D410PT"), |
| 749 | }, |
| 750 | }, |
| 751 | { |
| 752 | .callback = intel_no_lvds_dmi_callback, |
| 753 | .ident = "Intel D425KT", |
| 754 | .matches = { |
| 755 | DMI_MATCH(DMI_BOARD_VENDOR, "Intel"), |
| 756 | DMI_EXACT_MATCH(DMI_BOARD_NAME, "D425KT"), |
| 757 | }, |
| 758 | }, |
| 759 | { |
| 760 | .callback = intel_no_lvds_dmi_callback, |
Chris Wilson | e5614f0 | 2013-07-03 15:05:03 -0700 | [diff] [blame] | 761 | .ident = "Intel D510MO", |
| 762 | .matches = { |
| 763 | DMI_MATCH(DMI_BOARD_VENDOR, "Intel"), |
| 764 | DMI_EXACT_MATCH(DMI_BOARD_NAME, "D510MO"), |
| 765 | }, |
| 766 | }, |
Jani Nikula | dcf6d29 | 2013-07-03 15:05:05 -0700 | [diff] [blame] | 767 | { |
| 768 | .callback = intel_no_lvds_dmi_callback, |
| 769 | .ident = "Intel D525MW", |
| 770 | .matches = { |
| 771 | DMI_MATCH(DMI_BOARD_VENDOR, "Intel"), |
| 772 | DMI_EXACT_MATCH(DMI_BOARD_NAME, "D525MW"), |
| 773 | }, |
| 774 | }, |
Jarod Wilson | 425d244 | 2009-05-05 10:00:25 -0400 | [diff] [blame] | 775 | |
| 776 | { } /* terminating entry */ |
| 777 | }; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 778 | |
Daniel Vetter | 1974cad | 2012-11-26 17:22:09 +0100 | [diff] [blame] | 779 | static int intel_dual_link_lvds_callback(const struct dmi_system_id *id) |
| 780 | { |
| 781 | DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident); |
| 782 | return 1; |
| 783 | } |
| 784 | |
| 785 | static const struct dmi_system_id intel_dual_link_lvds[] = { |
| 786 | { |
| 787 | .callback = intel_dual_link_lvds_callback, |
Lukas Wunner | 3916e3f | 2015-05-04 15:06:49 +0200 | [diff] [blame] | 788 | .ident = "Apple MacBook Pro 15\" (2010)", |
| 789 | .matches = { |
| 790 | DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."), |
| 791 | DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro6,2"), |
| 792 | }, |
| 793 | }, |
| 794 | { |
| 795 | .callback = intel_dual_link_lvds_callback, |
| 796 | .ident = "Apple MacBook Pro 15\" (2011)", |
Daniel Vetter | 1974cad | 2012-11-26 17:22:09 +0100 | [diff] [blame] | 797 | .matches = { |
| 798 | DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."), |
| 799 | DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"), |
| 800 | }, |
| 801 | }, |
Lukas Wunner | 3916e3f | 2015-05-04 15:06:49 +0200 | [diff] [blame] | 802 | { |
| 803 | .callback = intel_dual_link_lvds_callback, |
| 804 | .ident = "Apple MacBook Pro 15\" (2012)", |
| 805 | .matches = { |
| 806 | DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."), |
| 807 | DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro9,1"), |
| 808 | }, |
| 809 | }, |
Daniel Vetter | 1974cad | 2012-11-26 17:22:09 +0100 | [diff] [blame] | 810 | { } /* terminating entry */ |
| 811 | }; |
| 812 | |
| 813 | bool intel_is_dual_link_lvds(struct drm_device *dev) |
| 814 | { |
Daniel Vetter | 13c7d87 | 2012-11-26 17:22:10 +0100 | [diff] [blame] | 815 | struct intel_encoder *encoder; |
| 816 | struct intel_lvds_encoder *lvds_encoder; |
| 817 | |
Damien Lespiau | b2784e1 | 2014-08-05 11:29:37 +0100 | [diff] [blame] | 818 | for_each_intel_encoder(dev, encoder) { |
Daniel Vetter | 13c7d87 | 2012-11-26 17:22:10 +0100 | [diff] [blame] | 819 | if (encoder->type == INTEL_OUTPUT_LVDS) { |
| 820 | lvds_encoder = to_lvds_encoder(&encoder->base); |
| 821 | |
| 822 | return lvds_encoder->is_dual_link; |
| 823 | } |
| 824 | } |
| 825 | |
| 826 | return false; |
| 827 | } |
| 828 | |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 829 | static bool compute_is_dual_link_lvds(struct intel_lvds_encoder *lvds_encoder) |
Daniel Vetter | 13c7d87 | 2012-11-26 17:22:10 +0100 | [diff] [blame] | 830 | { |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 831 | struct drm_device *dev = lvds_encoder->base.base.dev; |
Daniel Vetter | 1974cad | 2012-11-26 17:22:09 +0100 | [diff] [blame] | 832 | unsigned int val; |
| 833 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 1974cad | 2012-11-26 17:22:09 +0100 | [diff] [blame] | 834 | |
| 835 | /* use the module option value if specified */ |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 836 | if (i915.lvds_channel_mode > 0) |
| 837 | return i915.lvds_channel_mode == 2; |
Daniel Vetter | 1974cad | 2012-11-26 17:22:09 +0100 | [diff] [blame] | 838 | |
Lukas Wunner | 6f317cf | 2015-04-12 21:10:35 +0200 | [diff] [blame] | 839 | /* single channel LVDS is limited to 112 MHz */ |
| 840 | if (lvds_encoder->attached_connector->base.panel.fixed_mode->clock |
| 841 | > 112999) |
| 842 | return true; |
| 843 | |
Daniel Vetter | 1974cad | 2012-11-26 17:22:09 +0100 | [diff] [blame] | 844 | if (dmi_check_system(intel_dual_link_lvds)) |
| 845 | return true; |
| 846 | |
Daniel Vetter | 13c7d87 | 2012-11-26 17:22:10 +0100 | [diff] [blame] | 847 | /* BIOS should set the proper LVDS register value at boot, but |
| 848 | * in reality, it doesn't set the value when the lid is closed; |
| 849 | * we need to check "the value to be set" in VBT when LVDS |
| 850 | * register is uninitialized. |
| 851 | */ |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 852 | val = I915_READ(lvds_encoder->reg); |
Daniel Vetter | 13c7d87 | 2012-11-26 17:22:10 +0100 | [diff] [blame] | 853 | if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED))) |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 854 | val = dev_priv->vbt.bios_lvds_val; |
Daniel Vetter | 13c7d87 | 2012-11-26 17:22:10 +0100 | [diff] [blame] | 855 | |
Daniel Vetter | 1974cad | 2012-11-26 17:22:09 +0100 | [diff] [blame] | 856 | return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP; |
| 857 | } |
| 858 | |
Chris Wilson | f3cfcba | 2012-02-09 09:35:53 +0000 | [diff] [blame] | 859 | static bool intel_lvds_supported(struct drm_device *dev) |
| 860 | { |
| 861 | /* With the introduction of the PCH we gained a dedicated |
| 862 | * LVDS presence pin, use it. */ |
Paulo Zanoni | 311e359 | 2013-03-06 20:03:19 -0300 | [diff] [blame] | 863 | if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) |
Chris Wilson | f3cfcba | 2012-02-09 09:35:53 +0000 | [diff] [blame] | 864 | return true; |
| 865 | |
| 866 | /* Otherwise LVDS was only attached to mobile products, |
| 867 | * except for the inglorious 830gm */ |
Paulo Zanoni | 311e359 | 2013-03-06 20:03:19 -0300 | [diff] [blame] | 868 | if (INTEL_INFO(dev)->gen <= 4 && IS_MOBILE(dev) && !IS_I830(dev)) |
| 869 | return true; |
| 870 | |
| 871 | return false; |
Chris Wilson | f3cfcba | 2012-02-09 09:35:53 +0000 | [diff] [blame] | 872 | } |
| 873 | |
Zhao Yakui | 18f9ed1 | 2009-11-20 03:24:16 +0000 | [diff] [blame] | 874 | /** |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 875 | * intel_lvds_init - setup LVDS connectors on this device |
| 876 | * @dev: drm device |
| 877 | * |
| 878 | * Create the connector, register the LVDS DDC bus, and try to figure out what |
| 879 | * modes we can display on the LVDS panel (if present). |
| 880 | */ |
Daniel Vetter | c909335 | 2013-06-06 22:22:47 +0200 | [diff] [blame] | 881 | void intel_lvds_init(struct drm_device *dev) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 882 | { |
| 883 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 884 | struct intel_lvds_encoder *lvds_encoder; |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 885 | struct intel_encoder *intel_encoder; |
Jani Nikula | c7362c4 | 2012-10-19 14:51:44 +0300 | [diff] [blame] | 886 | struct intel_lvds_connector *lvds_connector; |
Zhenyu Wang | bb8a356 | 2010-03-29 16:40:50 +0800 | [diff] [blame] | 887 | struct intel_connector *intel_connector; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 888 | struct drm_connector *connector; |
| 889 | struct drm_encoder *encoder; |
| 890 | struct drm_display_mode *scan; /* *modes, *bios_mode; */ |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 891 | struct drm_display_mode *fixed_mode = NULL; |
Vandana Kannan | 4b6ed68 | 2014-02-11 14:26:36 +0530 | [diff] [blame] | 892 | struct drm_display_mode *downclock_mode = NULL; |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 893 | struct edid *edid; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 894 | struct drm_crtc *crtc; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 895 | i915_reg_t lvds_reg; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 896 | u32 lvds; |
Chris Wilson | 270eea0 | 2010-09-24 01:15:02 +0100 | [diff] [blame] | 897 | int pipe; |
| 898 | u8 pin; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 899 | |
Daniel Vetter | b0616c5 | 2014-12-01 17:56:54 +0100 | [diff] [blame] | 900 | /* |
| 901 | * Unlock registers and just leave them unlocked. Do this before |
| 902 | * checking quirk lists to avoid bogus WARNINGs. |
| 903 | */ |
| 904 | if (HAS_PCH_SPLIT(dev)) { |
| 905 | I915_WRITE(PCH_PP_CONTROL, |
| 906 | I915_READ(PCH_PP_CONTROL) | PANEL_UNLOCK_REGS); |
Imre Deak | c5796b7 | 2015-09-03 16:24:35 +0300 | [diff] [blame] | 907 | } else if (INTEL_INFO(dev_priv)->gen < 5) { |
Daniel Vetter | b0616c5 | 2014-12-01 17:56:54 +0100 | [diff] [blame] | 908 | I915_WRITE(PP_CONTROL, |
| 909 | I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS); |
| 910 | } |
Chris Wilson | f3cfcba | 2012-02-09 09:35:53 +0000 | [diff] [blame] | 911 | if (!intel_lvds_supported(dev)) |
Daniel Vetter | c909335 | 2013-06-06 22:22:47 +0200 | [diff] [blame] | 912 | return; |
Chris Wilson | f3cfcba | 2012-02-09 09:35:53 +0000 | [diff] [blame] | 913 | |
Jarod Wilson | 425d244 | 2009-05-05 10:00:25 -0400 | [diff] [blame] | 914 | /* Skip init on machines we know falsely report LVDS */ |
| 915 | if (dmi_check_system(intel_no_lvds)) |
Daniel Vetter | c909335 | 2013-06-06 22:22:47 +0200 | [diff] [blame] | 916 | return; |
Paul Collins | 565dcd4 | 2009-02-04 23:05:41 +1300 | [diff] [blame] | 917 | |
Ville Syrjälä | d0669d0 | 2015-09-18 20:03:45 +0300 | [diff] [blame] | 918 | if (HAS_PCH_SPLIT(dev)) |
| 919 | lvds_reg = PCH_LVDS; |
| 920 | else |
| 921 | lvds_reg = LVDS; |
| 922 | |
| 923 | lvds = I915_READ(lvds_reg); |
| 924 | |
Eric Anholt | c619eed | 2010-01-28 16:45:52 -0800 | [diff] [blame] | 925 | if (HAS_PCH_SPLIT(dev)) { |
Ville Syrjälä | d0669d0 | 2015-09-18 20:03:45 +0300 | [diff] [blame] | 926 | if ((lvds & LVDS_DETECTED) == 0) |
Daniel Vetter | c909335 | 2013-06-06 22:22:47 +0200 | [diff] [blame] | 927 | return; |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 928 | if (dev_priv->vbt.edp.support) { |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 929 | DRM_DEBUG_KMS("disable LVDS for eDP support\n"); |
Daniel Vetter | c909335 | 2013-06-06 22:22:47 +0200 | [diff] [blame] | 930 | return; |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 931 | } |
Zhenyu Wang | 541998a | 2009-06-05 15:38:44 +0800 | [diff] [blame] | 932 | } |
| 933 | |
Chris Wilson | eebaed6 | 2015-06-19 13:57:43 +0100 | [diff] [blame] | 934 | pin = GMBUS_PIN_PANEL; |
Jani Nikula | 5a69d13 | 2016-03-16 12:43:30 +0200 | [diff] [blame] | 935 | if (!intel_bios_is_lvds_present(dev_priv, &pin)) { |
Ville Syrjälä | d0669d0 | 2015-09-18 20:03:45 +0300 | [diff] [blame] | 936 | if ((lvds & LVDS_PORT_EN) == 0) { |
Chris Wilson | eebaed6 | 2015-06-19 13:57:43 +0100 | [diff] [blame] | 937 | DRM_DEBUG_KMS("LVDS is not present in VBT\n"); |
| 938 | return; |
| 939 | } |
| 940 | DRM_DEBUG_KMS("LVDS is not present in VBT, but enabled anyway\n"); |
| 941 | } |
| 942 | |
Imre Deak | 96d12cb | 2015-09-03 16:24:36 +0300 | [diff] [blame] | 943 | /* Set the Panel Power On/Off timings if uninitialized. */ |
| 944 | if (INTEL_INFO(dev_priv)->gen < 5 && |
| 945 | I915_READ(PP_ON_DELAYS) == 0 && I915_READ(PP_OFF_DELAYS) == 0) { |
| 946 | /* Set T2 to 40ms and T5 to 200ms */ |
| 947 | I915_WRITE(PP_ON_DELAYS, 0x019007d0); |
| 948 | |
| 949 | /* Set T3 to 35ms and Tx to 200ms */ |
| 950 | I915_WRITE(PP_OFF_DELAYS, 0x015e07d0); |
| 951 | |
| 952 | DRM_DEBUG_KMS("Panel power timings uninitialized, setting defaults\n"); |
| 953 | } |
| 954 | |
Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 955 | lvds_encoder = kzalloc(sizeof(*lvds_encoder), GFP_KERNEL); |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 956 | if (!lvds_encoder) |
Daniel Vetter | c909335 | 2013-06-06 22:22:47 +0200 | [diff] [blame] | 957 | return; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 958 | |
Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 959 | lvds_connector = kzalloc(sizeof(*lvds_connector), GFP_KERNEL); |
Jani Nikula | c7362c4 | 2012-10-19 14:51:44 +0300 | [diff] [blame] | 960 | if (!lvds_connector) { |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 961 | kfree(lvds_encoder); |
Daniel Vetter | c909335 | 2013-06-06 22:22:47 +0200 | [diff] [blame] | 962 | return; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 963 | } |
| 964 | |
Ander Conselvan de Oliveira | 9bdbd0b | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 965 | if (intel_connector_init(&lvds_connector->base) < 0) { |
| 966 | kfree(lvds_connector); |
| 967 | kfree(lvds_encoder); |
| 968 | return; |
| 969 | } |
| 970 | |
Jani Nikula | 62165e0 | 2012-10-19 14:51:47 +0300 | [diff] [blame] | 971 | lvds_encoder->attached_connector = lvds_connector; |
Zhenyu Wang | bb8a356 | 2010-03-29 16:40:50 +0800 | [diff] [blame] | 972 | |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 973 | intel_encoder = &lvds_encoder->base; |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 974 | encoder = &intel_encoder->base; |
Jani Nikula | c7362c4 | 2012-10-19 14:51:44 +0300 | [diff] [blame] | 975 | intel_connector = &lvds_connector->base; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 976 | connector = &intel_connector->base; |
Zhenyu Wang | bb8a356 | 2010-03-29 16:40:50 +0800 | [diff] [blame] | 977 | drm_connector_init(dev, &intel_connector->base, &intel_lvds_connector_funcs, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 978 | DRM_MODE_CONNECTOR_LVDS); |
| 979 | |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 980 | drm_encoder_init(dev, &intel_encoder->base, &intel_lvds_enc_funcs, |
Ville Syrjälä | 13a3d91 | 2015-12-09 16:20:18 +0200 | [diff] [blame] | 981 | DRM_MODE_ENCODER_LVDS, NULL); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 982 | |
Daniel Vetter | c22834e | 2012-06-30 15:31:28 +0200 | [diff] [blame] | 983 | intel_encoder->enable = intel_enable_lvds; |
Daniel Vetter | f6736a1 | 2013-06-05 13:34:30 +0200 | [diff] [blame] | 984 | intel_encoder->pre_enable = intel_pre_enable_lvds; |
Daniel Vetter | 7ae8923 | 2013-03-27 00:44:52 +0100 | [diff] [blame] | 985 | intel_encoder->compute_config = intel_lvds_compute_config; |
Ville Syrjälä | d26a5b6 | 2015-07-02 17:42:46 +0300 | [diff] [blame] | 986 | if (HAS_PCH_SPLIT(dev_priv)) { |
| 987 | intel_encoder->disable = pch_disable_lvds; |
| 988 | intel_encoder->post_disable = pch_post_disable_lvds; |
| 989 | } else { |
| 990 | intel_encoder->disable = gmch_disable_lvds; |
| 991 | } |
Daniel Vetter | b1dc332 | 2012-07-02 21:09:00 +0200 | [diff] [blame] | 992 | intel_encoder->get_hw_state = intel_lvds_get_hw_state; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 993 | intel_encoder->get_config = intel_lvds_get_config; |
Daniel Vetter | b1dc332 | 2012-07-02 21:09:00 +0200 | [diff] [blame] | 994 | intel_connector->get_hw_state = intel_connector_get_hw_state; |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 995 | intel_connector->unregister = intel_connector_unregister; |
Daniel Vetter | c22834e | 2012-06-30 15:31:28 +0200 | [diff] [blame] | 996 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 997 | intel_connector_attach_encoder(intel_connector, intel_encoder); |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 998 | intel_encoder->type = INTEL_OUTPUT_LVDS; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 999 | |
Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 1000 | intel_encoder->cloneable = 0; |
Jesse Barnes | 27f8227 | 2011-09-02 12:54:37 -0700 | [diff] [blame] | 1001 | if (HAS_PCH_SPLIT(dev)) |
| 1002 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2); |
Daniel Vetter | 0b9f43a | 2012-06-05 10:07:11 +0200 | [diff] [blame] | 1003 | else if (IS_GEN4(dev)) |
| 1004 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1); |
Jesse Barnes | 27f8227 | 2011-09-02 12:54:37 -0700 | [diff] [blame] | 1005 | else |
| 1006 | intel_encoder->crtc_mask = (1 << 1); |
| 1007 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1008 | drm_connector_helper_add(connector, &intel_lvds_connector_helper_funcs); |
| 1009 | connector->display_info.subpixel_order = SubPixelHorizontalRGB; |
| 1010 | connector->interlace_allowed = false; |
| 1011 | connector->doublescan_allowed = false; |
| 1012 | |
Ville Syrjälä | d0669d0 | 2015-09-18 20:03:45 +0300 | [diff] [blame] | 1013 | lvds_encoder->reg = lvds_reg; |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 1014 | |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 1015 | /* create the scaling mode property */ |
| 1016 | drm_mode_create_scaling_mode_property(dev); |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 1017 | drm_object_attach_property(&connector->base, |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 1018 | dev->mode_config.scaling_mode_property, |
Jesse Barnes | dd1ea37 | 2010-06-24 11:05:10 -0700 | [diff] [blame] | 1019 | DRM_MODE_SCALE_ASPECT); |
Jani Nikula | 4d89152 | 2012-10-26 12:03:59 +0300 | [diff] [blame] | 1020 | intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1021 | /* |
| 1022 | * LVDS discovery: |
| 1023 | * 1) check for EDID on DDC |
| 1024 | * 2) check for VBT data |
| 1025 | * 3) check to see if LVDS is already on |
| 1026 | * if none of the above, no panel |
| 1027 | * 4) make sure lid is open |
| 1028 | * if closed, act like it's not there for now |
| 1029 | */ |
| 1030 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1031 | /* |
| 1032 | * Attempt to get the fixed panel mode from DDC. Assume that the |
| 1033 | * preferred mode is the right one. |
| 1034 | */ |
Daniel Vetter | 4da9854 | 2014-03-21 23:22:35 +0100 | [diff] [blame] | 1035 | mutex_lock(&dev->mode_config.mutex); |
Lukas Wunner | 4eddaee | 2016-01-11 20:09:20 +0100 | [diff] [blame] | 1036 | if (vga_switcheroo_handler_flags() & VGA_SWITCHEROO_CAN_SWITCH_DDC) |
| 1037 | edid = drm_get_edid_switcheroo(connector, |
| 1038 | intel_gmbus_get_adapter(dev_priv, pin)); |
| 1039 | else |
| 1040 | edid = drm_get_edid(connector, |
| 1041 | intel_gmbus_get_adapter(dev_priv, pin)); |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 1042 | if (edid) { |
| 1043 | if (drm_add_edid_modes(connector, edid)) { |
Chris Wilson | 3f8ff0e | 2010-11-08 23:20:52 +0000 | [diff] [blame] | 1044 | drm_mode_connector_update_edid_property(connector, |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 1045 | edid); |
Chris Wilson | 3f8ff0e | 2010-11-08 23:20:52 +0000 | [diff] [blame] | 1046 | } else { |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 1047 | kfree(edid); |
| 1048 | edid = ERR_PTR(-EINVAL); |
Chris Wilson | 3f8ff0e | 2010-11-08 23:20:52 +0000 | [diff] [blame] | 1049 | } |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 1050 | } else { |
| 1051 | edid = ERR_PTR(-ENOENT); |
Chris Wilson | 3f8ff0e | 2010-11-08 23:20:52 +0000 | [diff] [blame] | 1052 | } |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 1053 | lvds_connector->base.edid = edid; |
| 1054 | |
| 1055 | if (IS_ERR_OR_NULL(edid)) { |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 1056 | /* Didn't get an EDID, so |
| 1057 | * Set wide sync ranges so we get all modes |
| 1058 | * handed to valid_mode for checking |
| 1059 | */ |
| 1060 | connector->display_info.min_vfreq = 0; |
| 1061 | connector->display_info.max_vfreq = 200; |
| 1062 | connector->display_info.min_hfreq = 0; |
| 1063 | connector->display_info.max_hfreq = 200; |
| 1064 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1065 | |
| 1066 | list_for_each_entry(scan, &connector->probed_modes, head) { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1067 | if (scan->type & DRM_MODE_TYPE_PREFERRED) { |
Chris Wilson | 6a9d51b | 2012-11-21 16:14:03 +0000 | [diff] [blame] | 1068 | DRM_DEBUG_KMS("using preferred mode from EDID: "); |
| 1069 | drm_mode_debug_printmodeline(scan); |
| 1070 | |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 1071 | fixed_mode = drm_mode_duplicate(dev, scan); |
Daniel Vetter | c329a4e | 2015-06-18 10:30:23 +0200 | [diff] [blame] | 1072 | if (fixed_mode) |
Chris Wilson | 6a9d51b | 2012-11-21 16:14:03 +0000 | [diff] [blame] | 1073 | goto out; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1074 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1075 | } |
| 1076 | |
| 1077 | /* Failed to get EDID, what about VBT? */ |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1078 | if (dev_priv->vbt.lfp_lvds_vbt_mode) { |
Chris Wilson | 6a9d51b | 2012-11-21 16:14:03 +0000 | [diff] [blame] | 1079 | DRM_DEBUG_KMS("using mode from VBT: "); |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1080 | drm_mode_debug_printmodeline(dev_priv->vbt.lfp_lvds_vbt_mode); |
Chris Wilson | 6a9d51b | 2012-11-21 16:14:03 +0000 | [diff] [blame] | 1081 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1082 | fixed_mode = drm_mode_duplicate(dev, dev_priv->vbt.lfp_lvds_vbt_mode); |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 1083 | if (fixed_mode) { |
| 1084 | fixed_mode->type |= DRM_MODE_TYPE_PREFERRED; |
Jesse Barnes | e285f3c | 2009-01-14 10:53:36 -0800 | [diff] [blame] | 1085 | goto out; |
| 1086 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1087 | } |
| 1088 | |
| 1089 | /* |
| 1090 | * If we didn't get EDID, try checking if the panel is already turned |
| 1091 | * on. If so, assume that whatever is currently programmed is the |
| 1092 | * correct mode. |
| 1093 | */ |
Zhenyu Wang | 541998a | 2009-06-05 15:38:44 +0800 | [diff] [blame] | 1094 | |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 1095 | /* Ironlake: FIXME if still fail, not try pipe mode now */ |
Eric Anholt | c619eed | 2010-01-28 16:45:52 -0800 | [diff] [blame] | 1096 | if (HAS_PCH_SPLIT(dev)) |
Zhenyu Wang | 541998a | 2009-06-05 15:38:44 +0800 | [diff] [blame] | 1097 | goto failed; |
| 1098 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1099 | pipe = (lvds & LVDS_PIPEB_SELECT) ? 1 : 0; |
Chris Wilson | f875c15 | 2010-09-09 15:44:14 +0100 | [diff] [blame] | 1100 | crtc = intel_get_crtc_for_pipe(dev, pipe); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1101 | |
| 1102 | if (crtc && (lvds & LVDS_PORT_EN)) { |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 1103 | fixed_mode = intel_crtc_mode_get(dev, crtc); |
| 1104 | if (fixed_mode) { |
Chris Wilson | 6a9d51b | 2012-11-21 16:14:03 +0000 | [diff] [blame] | 1105 | DRM_DEBUG_KMS("using current (BIOS) mode: "); |
| 1106 | drm_mode_debug_printmodeline(fixed_mode); |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 1107 | fixed_mode->type |= DRM_MODE_TYPE_PREFERRED; |
Paul Collins | 565dcd4 | 2009-02-04 23:05:41 +1300 | [diff] [blame] | 1108 | goto out; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1109 | } |
| 1110 | } |
| 1111 | |
| 1112 | /* If we still don't have a mode after all that, give up. */ |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 1113 | if (!fixed_mode) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1114 | goto failed; |
| 1115 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1116 | out: |
Daniel Vetter | 4da9854 | 2014-03-21 23:22:35 +0100 | [diff] [blame] | 1117 | mutex_unlock(&dev->mode_config.mutex); |
| 1118 | |
Lukas Wunner | 6f317cf | 2015-04-12 21:10:35 +0200 | [diff] [blame] | 1119 | intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode); |
| 1120 | |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 1121 | lvds_encoder->is_dual_link = compute_is_dual_link_lvds(lvds_encoder); |
Daniel Vetter | 13c7d87 | 2012-11-26 17:22:10 +0100 | [diff] [blame] | 1122 | DRM_DEBUG_KMS("detected %s-link lvds configuration\n", |
| 1123 | lvds_encoder->is_dual_link ? "dual" : "single"); |
| 1124 | |
Lukas Wunner | af9b9c1 | 2015-11-05 09:30:50 +0100 | [diff] [blame] | 1125 | lvds_encoder->a3_power = lvds & LVDS_A3_POWER_MASK; |
Paulo Zanoni | 1f835a7 | 2014-07-04 13:38:36 -0300 | [diff] [blame] | 1126 | |
Jani Nikula | db1740a | 2012-10-19 14:51:45 +0300 | [diff] [blame] | 1127 | lvds_connector->lid_notifier.notifier_call = intel_lid_notify; |
| 1128 | if (acpi_lid_notifier_register(&lvds_connector->lid_notifier)) { |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 1129 | DRM_DEBUG_KMS("lid notifier registration failed\n"); |
Jani Nikula | db1740a | 2012-10-19 14:51:45 +0300 | [diff] [blame] | 1130 | lvds_connector->lid_notifier.notifier_call = NULL; |
Jesse Barnes | c1c7af6 | 2009-09-10 15:28:03 -0700 | [diff] [blame] | 1131 | } |
Thomas Wood | 34ea3d3 | 2014-05-29 16:57:41 +0100 | [diff] [blame] | 1132 | drm_connector_register(connector); |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 1133 | |
Ville Syrjälä | 6517d27 | 2014-11-07 11:16:02 +0200 | [diff] [blame] | 1134 | intel_panel_setup_backlight(connector, INVALID_PIPE); |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 1135 | |
Daniel Vetter | c909335 | 2013-06-06 22:22:47 +0200 | [diff] [blame] | 1136 | return; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1137 | |
| 1138 | failed: |
Daniel Vetter | 4da9854 | 2014-03-21 23:22:35 +0100 | [diff] [blame] | 1139 | mutex_unlock(&dev->mode_config.mutex); |
| 1140 | |
Zhao Yakui | 8a4c47f | 2009-07-20 13:48:04 +0800 | [diff] [blame] | 1141 | DRM_DEBUG_KMS("No LVDS modes found, disabling.\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1142 | drm_connector_cleanup(connector); |
Shaohua Li | 1991bdf | 2009-11-17 17:19:23 +0800 | [diff] [blame] | 1143 | drm_encoder_cleanup(encoder); |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 1144 | kfree(lvds_encoder); |
Jani Nikula | c7362c4 | 2012-10-19 14:51:44 +0300 | [diff] [blame] | 1145 | kfree(lvds_connector); |
Daniel Vetter | c909335 | 2013-06-06 22:22:47 +0200 | [diff] [blame] | 1146 | return; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1147 | } |