blob: 1a19aea8c88c4870a1bf904133732706e10081a1 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/leds.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023
Sujith394cf0a2009-02-09 13:26:54 +053024#include "debug.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080025#include "common.h"
26
27/*
28 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
29 * should rely on this file or its contents.
30 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070031
Sujith394cf0a2009-02-09 13:26:54 +053032struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070033
Sujith394cf0a2009-02-09 13:26:54 +053034/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070035
Ming Lei13bda122009-12-29 22:57:28 +080036#define ito64(x) (sizeof(x) == 1) ? \
Sujith394cf0a2009-02-09 13:26:54 +053037 (((unsigned long long int)(x)) & (0xff)) : \
Ming Lei13bda122009-12-29 22:57:28 +080038 (sizeof(x) == 2) ? \
Sujith394cf0a2009-02-09 13:26:54 +053039 (((unsigned long long int)(x)) & 0xffff) : \
Ming Lei13bda122009-12-29 22:57:28 +080040 ((sizeof(x) == 4) ? \
Sujith394cf0a2009-02-09 13:26:54 +053041 (((unsigned long long int)(x)) & 0xffffffff) : \
42 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070043
Sujith394cf0a2009-02-09 13:26:54 +053044/* increment with wrap-around */
45#define INCR(_l, _sz) do { \
46 (_l)++; \
47 (_l) &= ((_sz) - 1); \
48 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070049
Sujith394cf0a2009-02-09 13:26:54 +053050/* decrement with wrap-around */
51#define DECR(_l, _sz) do { \
52 (_l)--; \
53 (_l) &= ((_sz) - 1); \
54 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070055
Sujith394cf0a2009-02-09 13:26:54 +053056#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070057
Sujith394cf0a2009-02-09 13:26:54 +053058#define TSF_TO_TU(_h,_l) \
59 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
60
61#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
62
Sujith394cf0a2009-02-09 13:26:54 +053063struct ath_config {
64 u32 ath_aggr_prot;
65 u16 txpowlimit;
66 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070067};
68
Sujith394cf0a2009-02-09 13:26:54 +053069/*************************/
70/* Descriptor Management */
71/*************************/
72
73#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053074 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053075 (_bf)->bf_lastbf = NULL; \
76 (_bf)->bf_next = NULL; \
77 memset(&((_bf)->bf_state), 0, \
78 sizeof(struct ath_buf_state)); \
79 } while (0)
80
Sujitha119cc42009-03-30 15:28:38 +053081#define ATH_RXBUF_RESET(_bf) do { \
82 (_bf)->bf_stale = false; \
83 } while (0)
84
Sujith394cf0a2009-02-09 13:26:54 +053085/**
86 * enum buffer_type - Buffer type flags
87 *
88 * @BUF_HT: Send this buffer using HT capabilities
89 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
90 * @BUF_AGGR: Indicates whether the buffer can be aggregated
91 * (used in aggregation scheduling)
92 * @BUF_RETRY: Indicates whether the buffer is retried
93 * @BUF_XRETRY: To denote excessive retries of the buffer
94 */
95enum buffer_type {
96 BUF_HT = BIT(1),
97 BUF_AMPDU = BIT(2),
98 BUF_AGGR = BIT(3),
99 BUF_RETRY = BIT(4),
100 BUF_XRETRY = BIT(5),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700101};
102
Sujith394cf0a2009-02-09 13:26:54 +0530103#define bf_nframes bf_state.bfs_nframes
104#define bf_al bf_state.bfs_al
105#define bf_frmlen bf_state.bfs_frmlen
106#define bf_retries bf_state.bfs_retries
107#define bf_seqno bf_state.bfs_seqno
108#define bf_tidno bf_state.bfs_tidno
109#define bf_keyix bf_state.bfs_keyix
110#define bf_keytype bf_state.bfs_keytype
111#define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
112#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
113#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
114#define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
115#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700116
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400117#define ATH_TXSTATUS_RING_SIZE 64
118
Sujith394cf0a2009-02-09 13:26:54 +0530119struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400120 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +0530121 dma_addr_t dd_desc_paddr;
122 u32 dd_desc_len;
123 struct ath_buf *dd_bufptr;
Sujith394cf0a2009-02-09 13:26:54 +0530124};
125
126int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
127 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400128 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530129void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
130 struct list_head *head);
131
132/***********/
133/* RX / TX */
134/***********/
135
136#define ATH_MAX_ANTENNA 3
137#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +0530138#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +0200139#define ATH_TXBUF_RESERVE 5
140#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +0530141#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530142#define ATH_MGT_TXMAXTRY 4
Sujith394cf0a2009-02-09 13:26:54 +0530143
144#define TID_TO_WME_AC(_tid) \
145 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
146 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
147 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
148 WME_AC_VO)
149
Sujith394cf0a2009-02-09 13:26:54 +0530150#define ADDBA_EXCHANGE_ATTEMPTS 10
151#define ATH_AGGR_DELIM_SZ 4
152#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
153/* number of delimiters for encryption padding */
154#define ATH_AGGR_ENCRYPTDELIM 10
155/* minimum h/w qdepth to be sustained to maximize aggregation */
156#define ATH_AGGR_MIN_QDEPTH 2
157#define ATH_AMPDU_SUBFRAME_DEFAULT 32
Sujith394cf0a2009-02-09 13:26:54 +0530158
159#define IEEE80211_SEQ_SEQ_SHIFT 4
160#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530161#define IEEE80211_WEP_IVLEN 3
162#define IEEE80211_WEP_KIDLEN 1
163#define IEEE80211_WEP_CRCLEN 4
164#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
165 (IEEE80211_WEP_IVLEN + \
166 IEEE80211_WEP_KIDLEN + \
167 IEEE80211_WEP_CRCLEN))
168
169/* return whether a bit at index _n in bitmap _bm is set
170 * _sz is the size of the bitmap */
171#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
172 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
173
174/* return block-ack bitmap index given sequence and starting sequence */
175#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
176
177/* returns delimiter padding required given the packet length */
178#define ATH_AGGR_GET_NDELIM(_len) \
179 (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
180 (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
181
182#define BAW_WITHIN(_start, _bawsz, _seqno) \
183 ((((_seqno) - (_start)) & 4095) < (_bawsz))
184
Sujith394cf0a2009-02-09 13:26:54 +0530185#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
186
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400187#define ATH_TX_COMPLETE_POLL_INT 1000
188
Sujith394cf0a2009-02-09 13:26:54 +0530189enum ATH_AGGR_STATUS {
190 ATH_AGGR_DONE,
191 ATH_AGGR_BAW_CLOSED,
192 ATH_AGGR_LIMITED,
193};
194
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400195#define ATH_TXFIFO_DEPTH 8
Sujith394cf0a2009-02-09 13:26:54 +0530196struct ath_txq {
Felix Fietkau293f2ba2010-06-12 00:33:49 -0400197 int axq_class;
Sujith17d79042009-02-09 13:27:03 +0530198 u32 axq_qnum;
199 u32 *axq_link;
200 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530201 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530202 u32 axq_depth;
Sujith17d79042009-02-09 13:27:03 +0530203 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400204 bool axq_tx_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530205 struct list_head axq_acq;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400206 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
207 struct list_head txq_fifo_pending;
208 u8 txq_headidx;
209 u8 txq_tailidx;
Sujith394cf0a2009-02-09 13:26:54 +0530210};
211
Sujith93ef24b2010-05-20 15:34:40 +0530212struct ath_atx_ac {
213 int sched;
214 int qnum;
215 struct list_head list;
216 struct list_head tid_q;
217};
218
219struct ath_buf_state {
220 int bfs_nframes;
221 u16 bfs_al;
222 u16 bfs_frmlen;
223 int bfs_seqno;
224 int bfs_tidno;
225 int bfs_retries;
226 u8 bf_type;
227 u32 bfs_keyix;
228 enum ath9k_key_type bfs_keytype;
229};
230
231struct ath_buf {
232 struct list_head list;
233 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
234 an aggregate) */
235 struct ath_buf *bf_next; /* next subframe in the aggregate */
236 struct sk_buff *bf_mpdu; /* enclosing frame structure */
237 void *bf_desc; /* virtual addr of desc */
238 dma_addr_t bf_daddr; /* physical addr of desc */
239 dma_addr_t bf_buf_addr; /* physical addr of data buffer */
240 bool bf_stale;
241 bool bf_isnullfunc;
242 bool bf_tx_aborted;
243 u16 bf_flags;
244 struct ath_buf_state bf_state;
245 dma_addr_t bf_dmacontext;
246 struct ath_wiphy *aphy;
247};
248
249struct ath_atx_tid {
250 struct list_head list;
251 struct list_head buf_q;
252 struct ath_node *an;
253 struct ath_atx_ac *ac;
254 struct ath_buf *tx_buf[ATH_TID_MAX_BUFS];
255 u16 seq_start;
256 u16 seq_next;
257 u16 baw_size;
258 int tidno;
259 int baw_head; /* first un-acked tx buffer */
260 int baw_tail; /* next unused tx buffer slot */
261 int sched;
262 int paused;
263 u8 state;
264};
265
266struct ath_node {
267 struct ath_common *common;
268 struct ath_atx_tid tid[WME_NUM_TID];
269 struct ath_atx_ac ac[WME_NUM_AC];
270 u16 maxampdu;
271 u8 mpdudensity;
272 int last_rssi;
273};
274
Sujith394cf0a2009-02-09 13:26:54 +0530275#define AGGR_CLEANUP BIT(1)
276#define AGGR_ADDBA_COMPLETE BIT(2)
277#define AGGR_ADDBA_PROGRESS BIT(3)
278
Sujith394cf0a2009-02-09 13:26:54 +0530279struct ath_tx_control {
280 struct ath_txq *txq;
281 int if_id;
Jouni Malinenf0ed85c62009-03-03 19:23:31 +0200282 enum ath9k_internal_frame_type frame_type;
Sujith394cf0a2009-02-09 13:26:54 +0530283};
284
Sujith394cf0a2009-02-09 13:26:54 +0530285#define ATH_TX_ERROR 0x01
286#define ATH_TX_XRETRY 0x02
287#define ATH_TX_BAR 0x04
Sujith394cf0a2009-02-09 13:26:54 +0530288
Sujith394cf0a2009-02-09 13:26:54 +0530289struct ath_tx {
290 u16 seq_no;
291 u32 txqsetup;
Felix Fietkau1d2231e2010-06-12 00:33:51 -0400292 int hwq_map[WME_NUM_AC];
Sujith394cf0a2009-02-09 13:26:54 +0530293 spinlock_t txbuflock;
294 struct list_head txbuf;
295 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
296 struct ath_descdma txdma;
Felix Fietkau97923b12010-06-12 00:33:55 -0400297 int pending_frames[WME_NUM_AC];
Sujith394cf0a2009-02-09 13:26:54 +0530298};
299
Felix Fietkaub5c804752010-04-15 17:38:48 -0400300struct ath_rx_edma {
301 struct sk_buff_head rx_fifo;
302 struct sk_buff_head rx_buffers;
303 u32 rx_fifo_hwsize;
304};
305
Sujith394cf0a2009-02-09 13:26:54 +0530306struct ath_rx {
307 u8 defant;
308 u8 rxotherant;
309 u32 *rxlink;
Sujith394cf0a2009-02-09 13:26:54 +0530310 unsigned int rxfilter;
311 spinlock_t rxflushlock;
312 spinlock_t rxbuflock;
313 struct list_head rxbuf;
314 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400315 struct ath_buf *rx_bufptr;
316 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Sujith394cf0a2009-02-09 13:26:54 +0530317};
318
319int ath_startrecv(struct ath_softc *sc);
320bool ath_stoprecv(struct ath_softc *sc);
321void ath_flushrecv(struct ath_softc *sc);
322u32 ath_calcrxfilter(struct ath_softc *sc);
323int ath_rx_init(struct ath_softc *sc, int nbufs);
324void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400325int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530326struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
327void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
328int ath_tx_setup(struct ath_softc *sc, int haltype);
329void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
330void ath_draintxq(struct ath_softc *sc,
331 struct ath_txq *txq, bool retry_tx);
332void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
333void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
334void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
335int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith797fe5cb2009-03-30 15:28:45 +0530336void ath_tx_cleanup(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530337int ath_txq_update(struct ath_softc *sc, int qnum,
338 struct ath9k_tx_queue_info *q);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200339int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530340 struct ath_tx_control *txctl);
341void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400342void ath_tx_edma_tasklet(struct ath_softc *sc);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200343void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
Sujith394cf0a2009-02-09 13:26:54 +0530344bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
Sujithf83da962009-07-23 15:32:37 +0530345void ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
346 u16 tid, u16 *ssn);
347void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530348void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Senthil Balasubramanian3f7c5c12010-02-03 22:51:13 +0530349void ath9k_enable_ps(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530350
351/********/
Sujith17d79042009-02-09 13:27:03 +0530352/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530353/********/
354
Sujith17d79042009-02-09 13:27:03 +0530355struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530356 int av_bslot;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200357 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530358 enum nl80211_iftype av_opmode;
359 struct ath_buf *av_bcbuf;
360 struct ath_tx_control av_btxctl;
Jouni Malinenf0ed85c62009-03-03 19:23:31 +0200361 u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
Sujith394cf0a2009-02-09 13:26:54 +0530362};
363
364/*******************/
365/* Beacon Handling */
366/*******************/
367
368/*
369 * Regardless of the number of beacons we stagger, (i.e. regardless of the
370 * number of BSSIDs) if a given beacon does not go out even after waiting this
371 * number of beacon intervals, the game's up.
372 */
373#define BSTUCK_THRESH (9 * ATH_BCBUF)
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200374#define ATH_BCBUF 4
Sujith394cf0a2009-02-09 13:26:54 +0530375#define ATH_DEFAULT_BINTVAL 100 /* TU */
376#define ATH_DEFAULT_BMISS_LIMIT 10
377#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
378
379struct ath_beacon_config {
380 u16 beacon_interval;
381 u16 listen_interval;
382 u16 dtim_period;
383 u16 bmiss_timeout;
384 u8 dtim_count;
Sujith86b89ee2008-08-07 10:54:57 +0530385};
386
Sujith394cf0a2009-02-09 13:26:54 +0530387struct ath_beacon {
388 enum {
389 OK, /* no change needed */
390 UPDATE, /* update pending */
391 COMMIT /* beacon sent, commit change */
392 } updateslot; /* slot time update fsm */
393
394 u32 beaconq;
395 u32 bmisscnt;
396 u32 ast_be_xmit;
397 u64 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200398 struct ieee80211_vif *bslot[ATH_BCBUF];
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200399 struct ath_wiphy *bslot_aphy[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530400 int slottime;
401 int slotupdate;
402 struct ath9k_tx_queue_info beacon_qi;
403 struct ath_descdma bdma;
404 struct ath_txq *cabq;
405 struct list_head bbuf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700406};
407
Sujith9fc9ab02009-03-03 10:16:51 +0530408void ath_beacon_tasklet(unsigned long data);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200409void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200410int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
Sujith17d79042009-02-09 13:27:03 +0530411void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
Vivek Natarajan94db2932009-11-25 12:01:54 +0530412int ath_beaconq_config(struct ath_softc *sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700413
Sujith394cf0a2009-02-09 13:26:54 +0530414/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530415/* ANI */
Sujith394cf0a2009-02-09 13:26:54 +0530416/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530417
Sujith20977d32009-02-20 15:13:28 +0530418#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
419#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400420#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
421#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530422#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
423#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujithf1dc5602008-10-29 10:16:30 +0530424
Sujith55624202010-01-08 10:36:02 +0530425void ath_ani_calibrate(unsigned long data);
426
Sujith0fca65c2010-01-08 10:36:00 +0530427/**********/
428/* BTCOEX */
429/**********/
430
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700431/* Defines the BT AR_BT_COEX_WGHT used */
432enum ath_stomp_type {
433 ATH_BTCOEX_NO_STOMP,
434 ATH_BTCOEX_STOMP_ALL,
435 ATH_BTCOEX_STOMP_LOW,
436 ATH_BTCOEX_STOMP_NONE
437};
438
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700439struct ath_btcoex {
440 bool hw_timer_enabled;
441 spinlock_t btcoex_lock;
442 struct timer_list period_timer; /* Timer for BT period */
443 u32 bt_priority_cnt;
444 unsigned long bt_priority_time;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700445 int bt_stomp_type; /* Types of BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700446 u32 btcoex_no_stomp; /* in usec */
447 u32 btcoex_period; /* in usec */
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530448 u32 btscan_no_stomp; /* in usec */
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700449 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700450};
451
Sujith0fca65c2010-01-08 10:36:00 +0530452int ath_init_btcoex_timer(struct ath_softc *sc);
453void ath9k_btcoex_timer_resume(struct ath_softc *sc);
454void ath9k_btcoex_timer_pause(struct ath_softc *sc);
455
Sujith394cf0a2009-02-09 13:26:54 +0530456/********************/
457/* LED Control */
458/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530459
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530460#define ATH_LED_PIN_DEF 1
461#define ATH_LED_PIN_9287 8
Sujith394cf0a2009-02-09 13:26:54 +0530462#define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
463#define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
Sujithf1dc5602008-10-29 10:16:30 +0530464
Sujith394cf0a2009-02-09 13:26:54 +0530465enum ath_led_type {
466 ATH_LED_RADIO,
467 ATH_LED_ASSOC,
468 ATH_LED_TX,
469 ATH_LED_RX
470};
Sujithf1dc5602008-10-29 10:16:30 +0530471
Sujith394cf0a2009-02-09 13:26:54 +0530472struct ath_led {
473 struct ath_softc *sc;
474 struct led_classdev led_cdev;
475 enum ath_led_type led_type;
476 char name[32];
477 bool registered;
478};
Sujithf1dc5602008-10-29 10:16:30 +0530479
Sujith0fca65c2010-01-08 10:36:00 +0530480void ath_init_leds(struct ath_softc *sc);
481void ath_deinit_leds(struct ath_softc *sc);
482
Sujith394cf0a2009-02-09 13:26:54 +0530483/********************/
484/* Main driver core */
485/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530486
Sujith394cf0a2009-02-09 13:26:54 +0530487/*
488 * Default cache line size, in bytes.
489 * Used when PCI device not fully initialized by bootrom/BIOS
490*/
491#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530492#define ATH_REGCLASSIDS_MAX 10
493#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
494#define ATH_MAX_SW_RETRIES 10
495#define ATH_CHAN_MAX 255
496#define IEEE80211_WEP_NKID 4 /* number of key ids */
497
Sujith394cf0a2009-02-09 13:26:54 +0530498#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith394cf0a2009-02-09 13:26:54 +0530499#define ATH_RATE_DUMMY_MARKER 0
500
Sujith1b04b932010-01-08 10:36:05 +0530501#define SC_OP_INVALID BIT(0)
502#define SC_OP_BEACONS BIT(1)
503#define SC_OP_RXAGGR BIT(2)
504#define SC_OP_TXAGGR BIT(3)
505#define SC_OP_FULL_RESET BIT(4)
506#define SC_OP_PREAMBLE_SHORT BIT(5)
507#define SC_OP_PROTECT_ENABLE BIT(6)
508#define SC_OP_RXFLUSH BIT(7)
509#define SC_OP_LED_ASSOCIATED BIT(8)
510#define SC_OP_LED_ON BIT(9)
511#define SC_OP_SCANNING BIT(10)
512#define SC_OP_TSF_RESET BIT(11)
513#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530514#define SC_OP_BT_SCAN BIT(13)
Sujith1b04b932010-01-08 10:36:05 +0530515
516/* Powersave flags */
517#define PS_WAIT_FOR_BEACON BIT(0)
518#define PS_WAIT_FOR_CAB BIT(1)
519#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
520#define PS_WAIT_FOR_TX_ACK BIT(3)
521#define PS_BEACON_SYNC BIT(4)
522#define PS_NULLFUNC_COMPLETED BIT(5)
523#define PS_ENABLED BIT(6)
Sujith394cf0a2009-02-09 13:26:54 +0530524
Jouni Malinenbce048d2009-03-03 19:23:28 +0200525struct ath_wiphy;
Felix Fietkau545750d2009-11-23 22:21:01 +0100526struct ath_rate_table;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200527
Sujith394cf0a2009-02-09 13:26:54 +0530528struct ath_softc {
529 struct ieee80211_hw *hw;
530 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200531
532 spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
Jouni Malinenbce048d2009-03-03 19:23:28 +0200533 struct ath_wiphy *pri_wiphy;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200534 struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
535 * have NULL entries */
536 int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200537 int chan_idx;
538 int chan_is_ht;
539 struct ath_wiphy *next_wiphy;
540 struct work_struct chan_work;
Jouni Malinen7ec3e512009-03-03 19:23:37 +0200541 int wiphy_select_failures;
542 unsigned long wiphy_select_first_fail;
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200543 struct delayed_work wiphy_work;
544 unsigned long wiphy_scheduler_int;
545 int wiphy_scheduler_index;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200546
Sujith394cf0a2009-02-09 13:26:54 +0530547 struct tasklet_struct intr_tq;
548 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530549 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530550 void __iomem *mem;
551 int irq;
552 spinlock_t sc_resetlock;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700553 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400554 spinlock_t sc_pm_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530555 struct mutex mutex;
556
Sujith17d79042009-02-09 13:27:03 +0530557 u32 intrstatus;
Sujith394cf0a2009-02-09 13:26:54 +0530558 u32 sc_flags; /* SC_OP_* */
Sujith1b04b932010-01-08 10:36:05 +0530559 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530560 u16 curtxpow;
Sujith17d79042009-02-09 13:27:03 +0530561 u8 nbcnvifs;
562 u16 nvifs;
Gabor Juhos96148322009-07-24 17:27:21 +0200563 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530564 bool ps_idle;
Gabor Juhos709ade92009-07-14 20:17:15 -0400565 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530566
Sujith17d79042009-02-09 13:27:03 +0530567 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530568 struct ath_rx rx;
569 struct ath_tx tx;
570 struct ath_beacon beacon;
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400571 const struct ath_rate_table *cur_rate_table;
Felix Fietkau545750d2009-11-23 22:21:01 +0100572 enum wireless_mode cur_rate_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530573 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
574
575 struct ath_led radio_led;
576 struct ath_led assoc_led;
577 struct ath_led tx_led;
578 struct ath_led rx_led;
579 struct delayed_work ath_led_blink_work;
580 int led_on_duration;
581 int led_off_duration;
582 int led_on_cnt;
583 int led_off_cnt;
584
Johannes Berg57c4d7b2009-04-23 16:10:04 +0200585 int beacon_interval;
586
Felix Fietkaua830df02009-11-23 22:33:27 +0100587#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530588 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700589#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530590 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400591 struct delayed_work tx_complete_work;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700592 struct ath_btcoex btcoex;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400593
594 struct ath_descdma txsdma;
Sujith394cf0a2009-02-09 13:26:54 +0530595};
596
Jouni Malinenbce048d2009-03-03 19:23:28 +0200597struct ath_wiphy {
598 struct ath_softc *sc; /* shared for all virtual wiphys */
599 struct ieee80211_hw *hw;
Jouni Malinenf0ed85c62009-03-03 19:23:31 +0200600 enum ath_wiphy_state {
Jouni Malinen9580a222009-03-03 19:23:33 +0200601 ATH_WIPHY_INACTIVE,
Jouni Malinenf0ed85c62009-03-03 19:23:31 +0200602 ATH_WIPHY_ACTIVE,
603 ATH_WIPHY_PAUSING,
604 ATH_WIPHY_PAUSED,
Jouni Malinen8089cc42009-03-03 19:23:38 +0200605 ATH_WIPHY_SCAN,
Jouni Malinenf0ed85c62009-03-03 19:23:31 +0200606 } state;
Luis R. Rodriguez194b7c12009-10-29 10:41:15 -0700607 bool idle;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200608 int chan_idx;
609 int chan_is_ht;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200610};
611
Sujith55624202010-01-08 10:36:02 +0530612void ath9k_tasklet(unsigned long data);
Sujith394cf0a2009-02-09 13:26:54 +0530613int ath_reset(struct ath_softc *sc, bool retry_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530614int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
615int ath_cabq_update(struct ath_softc *);
616
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700617static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530618{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700619 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530620}
621
Sujith394cf0a2009-02-09 13:26:54 +0530622extern struct ieee80211_ops ath9k_ops;
Sujith55624202010-01-08 10:36:02 +0530623extern int modparam_nohwcrypt;
Sujith394cf0a2009-02-09 13:26:54 +0530624
625irqreturn_t ath_isr(int irq, void *dev);
Sujith285f2dd2010-01-08 10:36:07 +0530626int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700627 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530628void ath9k_deinit_device(struct ath_softc *sc);
Sujith285f2dd2010-01-08 10:36:07 +0530629void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200630void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
631 struct ath9k_channel *ichan);
632void ath_update_chainmask(struct ath_softc *sc, int is_ht);
633int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
634 struct ath9k_channel *hchan);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800635
636void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
637void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
Sujith55624202010-01-08 10:36:02 +0530638bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
Sujith394cf0a2009-02-09 13:26:54 +0530639
640#ifdef CONFIG_PCI
641int ath_pci_init(void);
642void ath_pci_exit(void);
643#else
644static inline int ath_pci_init(void) { return 0; };
645static inline void ath_pci_exit(void) {};
646#endif
647
648#ifdef CONFIG_ATHEROS_AR71XX
649int ath_ahb_init(void);
650void ath_ahb_exit(void);
651#else
652static inline int ath_ahb_init(void) { return 0; };
653static inline void ath_ahb_exit(void) {};
654#endif
655
Gabor Juhos0bc07982009-07-14 20:17:14 -0400656void ath9k_ps_wakeup(struct ath_softc *sc);
657void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200658
659void ath9k_set_bssid_mask(struct ieee80211_hw *hw);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200660int ath9k_wiphy_add(struct ath_softc *sc);
661int ath9k_wiphy_del(struct ath_wiphy *aphy);
Jouni Malinenf0ed85c62009-03-03 19:23:31 +0200662void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb);
663int ath9k_wiphy_pause(struct ath_wiphy *aphy);
664int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200665int ath9k_wiphy_select(struct ath_wiphy *aphy);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200666void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200667void ath9k_wiphy_chan_work(struct work_struct *work);
Jouni Malinen9580a222009-03-03 19:23:33 +0200668bool ath9k_wiphy_started(struct ath_softc *sc);
Jouni Malinen18eb62f2009-03-03 19:23:35 +0200669void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
670 struct ath_wiphy *selected);
Jouni Malinen8089cc42009-03-03 19:23:38 +0200671bool ath9k_wiphy_scanning(struct ath_softc *sc);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200672void ath9k_wiphy_work(struct work_struct *work);
Luis R. Rodriguez64839172009-07-14 20:22:53 -0400673bool ath9k_all_wiphys_idle(struct ath_softc *sc);
Luis R. Rodriguez194b7c12009-10-29 10:41:15 -0700674void ath9k_set_wiphy_idle(struct ath_wiphy *aphy, bool idle);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200675
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800676void ath_mac80211_stop_queue(struct ath_softc *sc, u16 skb_queue);
677void ath_mac80211_start_queue(struct ath_softc *sc, u16 skb_queue);
678
Sujith0fca65c2010-01-08 10:36:00 +0530679void ath_start_rfkill_poll(struct ath_softc *sc);
680extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
681
Sujith394cf0a2009-02-09 13:26:54 +0530682#endif /* ATH9K_H */