blob: 01e1f62d9d12215a7b77cea8b1aa82fec695a045 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 1995 Waldorf GmbH
Ralf Baechle966f4402006-03-15 11:36:31 +00007 * Copyright (C) 1994 - 2000, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
9 * Copyright (C) 2004, 2005 MIPS Technologies, Inc. All rights reserved.
Ralf Baechle70342282013-01-22 12:59:30 +010010 * Author: Maciej W. Rozycki <macro@mips.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
12#ifndef _ASM_IO_H
13#define _ASM_IO_H
14
Serge Semin9748e332018-07-09 16:57:12 +030015#define ARCH_HAS_IOREMAP_WC
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/compiler.h>
18#include <linux/kernel.h>
19#include <linux/types.h>
Jim Quinlan92d11592012-09-06 11:36:55 -040020#include <linux/irqflags.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
22#include <asm/addrspace.h>
Yoichi Yuasa893a0572012-07-18 14:12:01 -070023#include <asm/bug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/byteorder.h>
25#include <asm/cpu.h>
26#include <asm/cpu-features.h>
Ralf Baechle140c1722006-12-07 15:35:43 +010027#include <asm-generic/iomap.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <asm/page.h>
29#include <asm/pgtable-bits.h>
30#include <asm/processor.h>
Ralf Baechlefe00f942005-03-01 19:22:29 +000031#include <asm/string.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
Maciej W. Rozyckic3455b02005-06-30 10:48:40 +000033#include <ioremap.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <mangle-port.h>
35
36/*
37 * Slowdown I/O port space accesses for antique hardware.
38 */
39#undef CONF_SLOWDOWN_IO
40
41/*
Maciej W. Rozycki4912ba72005-02-22 21:49:17 +000042 * Raw operations are never swapped in software. OTOH values that raw
Linus Torvalds1da177e2005-04-16 15:20:36 -070043 * operations are working on may or may not have been swapped by the bus
44 * hardware. An example use would be for flash memory that's used for
45 * execute in place.
46 */
Ralf Baechle21a151d2007-10-11 23:46:15 +010047# define __raw_ioswabb(a, x) (x)
48# define __raw_ioswabw(a, x) (x)
49# define __raw_ioswabl(a, x) (x)
50# define __raw_ioswabq(a, x) (x)
51# define ____raw_ioswabq(a, x) (x)
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Atsushi Nemotoa8433132006-02-17 01:36:24 +090053/* ioswab[bwlq], __mem_ioswab[bwlq] are defined in mangle-port.h */
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#define IO_SPACE_LIMIT 0xffff
56
57/*
58 * On MIPS I/O ports are memory mapped, so we access them using normal
59 * load/store instructions. mips_io_port_base is the virtual address to
60 * which all ports are being mapped. For sake of efficiency some code
61 * assumes that this is an address that can be loaded with a single lui
62 * instruction, so the lower 16 bits must be zero. Should be true on
63 * on any sane architecture; generic code does not use this assumption.
64 */
65extern const unsigned long mips_io_port_base;
66
Ralf Baechle966f4402006-03-15 11:36:31 +000067/*
68 * Gcc will generate code to load the value of mips_io_port_base after each
69 * function call which may be fairly wasteful in some cases. So we don't
70 * play quite by the book. We tell gcc mips_io_port_base is a long variable
71 * which solves the code generation issue. Now we need to violate the
72 * aliasing rules a little to make initialization possible and finally we
73 * will need the barrier() to fight side effects of the aliasing chat.
74 * This trickery will eventually collapse under gcc's optimizer. Oh well.
75 */
76static inline void set_io_port_base(unsigned long base)
77{
78 * (unsigned long *) &mips_io_port_base = base;
79 barrier();
80}
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82/*
83 * Thanks to James van Artsdalen for a better timing-fix than
84 * the two short jumps: using outb's to a nonexistent port seems
85 * to guarantee better timings even on fast machines.
86 *
87 * On the other hand, I'd like to be sure of a non-existent port:
88 * I feel a bit unsafe about using 0x80 (should be safe, though)
89 *
90 * Linus
91 *
92 */
93
94#define __SLOW_DOWN_IO \
95 __asm__ __volatile__( \
96 "sb\t$0,0x80(%0)" \
97 : : "r" (mips_io_port_base));
98
99#ifdef CONF_SLOWDOWN_IO
100#ifdef REALLY_SLOW_IO
101#define SLOW_DOWN_IO { __SLOW_DOWN_IO; __SLOW_DOWN_IO; __SLOW_DOWN_IO; __SLOW_DOWN_IO; }
102#else
103#define SLOW_DOWN_IO __SLOW_DOWN_IO
104#endif
105#else
106#define SLOW_DOWN_IO
107#endif
108
109/*
110 * virt_to_phys - map virtual addresses to physical
111 * @address: address to remap
112 *
113 * The returned physical address is the physical (CPU) mapping for
114 * the memory address given. It is only valid to use this function on
115 * addresses directly mapped or allocated via kmalloc.
116 *
117 * This function does not give bus mappings for DMA transfers. In
118 * almost all conceivable cases a device driver should not be using
119 * this function
120 */
Franck Bui-Huu99e3b942006-10-19 13:19:59 +0200121static inline unsigned long virt_to_phys(volatile const void *address)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122{
David Daney49c426b2013-05-07 17:11:16 +0000123 return __pa(address);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124}
125
126/*
127 * phys_to_virt - map physical address to virtual
128 * @address: address to remap
129 *
130 * The returned virtual address is a current CPU mapping for
131 * the memory address given. It is only valid to use this function on
132 * addresses that have a kernel mapping
133 *
134 * This function does not handle bus mappings for DMA transfers. In
135 * almost all conceivable cases a device driver should not be using
136 * this function
137 */
138static inline void * phys_to_virt(unsigned long address)
139{
Franck Bui-Huu6f284a22007-01-10 09:44:05 +0100140 return (void *)(address + PAGE_OFFSET - PHYS_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141}
142
143/*
144 * ISA I/O bus memory addresses are 1:1 with the physical address.
145 */
146static inline unsigned long isa_virt_to_bus(volatile void * address)
147{
148 return (unsigned long)address - PAGE_OFFSET;
149}
150
151static inline void * isa_bus_to_virt(unsigned long address)
152{
153 return (void *)(address + PAGE_OFFSET);
154}
155
156#define isa_page_to_bus page_to_phys
157
158/*
159 * However PCI ones are not necessarily 1:1 and therefore these interfaces
160 * are forbidden in portable PCI drivers.
161 *
162 * Allow them for x86 for legacy drivers, though.
163 */
164#define virt_to_bus virt_to_phys
165#define bus_to_virt phys_to_virt
166
167/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 * Change "struct page" to physical address.
169 */
170#define page_to_phys(page) ((dma_addr_t)page_to_pfn(page) << PAGE_SHIFT)
171
Ralf Baechle15d45cc2014-11-22 00:22:09 +0100172extern void __iomem * __ioremap(phys_addr_t offset, phys_addr_t size, unsigned long flags);
Ralf Baechled89e36d2006-10-19 14:21:47 +0100173extern void __iounmap(const volatile void __iomem *addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
Markos Chandras78857612013-06-17 08:09:00 +0000175#ifndef CONFIG_PCI
176struct pci_dev;
177static inline void pci_iounmap(struct pci_dev *dev, void __iomem *addr) {}
178#endif
179
Ralf Baechle15d45cc2014-11-22 00:22:09 +0100180static inline void __iomem * __ioremap_mode(phys_addr_t offset, unsigned long size,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 unsigned long flags)
182{
Atsushi Nemoto5ddcb3c2007-06-26 01:14:01 +0900183 void __iomem *addr = plat_ioremap(offset, size, flags);
184
185 if (addr)
186 return addr;
187
Ralf Baechle15d45cc2014-11-22 00:22:09 +0100188#define __IS_LOW512(addr) (!((phys_addr_t)(addr) & (phys_addr_t) ~0x1fffffffULL))
Maciej W. Rozyckic3455b02005-06-30 10:48:40 +0000189
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 if (cpu_has_64bit_addresses) {
191 u64 base = UNCAC_BASE;
192
193 /*
194 * R10000 supports a 2 bit uncached attribute therefore
195 * UNCAC_BASE may not equal IO_BASE.
196 */
197 if (flags == _CACHE_UNCACHED)
198 base = (u64) IO_BASE;
Ralf Baechlefe00f942005-03-01 19:22:29 +0000199 return (void __iomem *) (unsigned long) (base + offset);
Maciej W. Rozyckic3455b02005-06-30 10:48:40 +0000200 } else if (__builtin_constant_p(offset) &&
201 __builtin_constant_p(size) && __builtin_constant_p(flags)) {
Ralf Baechle15d45cc2014-11-22 00:22:09 +0100202 phys_addr_t phys_addr, last_addr;
Maciej W. Rozyckic3455b02005-06-30 10:48:40 +0000203
204 phys_addr = fixup_bigphys_addr(offset, size);
205
206 /* Don't allow wraparound or zero size. */
207 last_addr = phys_addr + size - 1;
208 if (!size || last_addr < phys_addr)
209 return NULL;
210
211 /*
212 * Map uncached objects in the low 512MB of address
213 * space using KSEG1.
214 */
215 if (__IS_LOW512(phys_addr) && __IS_LOW512(last_addr) &&
216 flags == _CACHE_UNCACHED)
Atsushi Nemotoc0cf5002007-07-11 23:12:00 +0900217 return (void __iomem *)
218 (unsigned long)CKSEG1ADDR(phys_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 }
220
221 return __ioremap(offset, size, flags);
Maciej W. Rozyckic3455b02005-06-30 10:48:40 +0000222
223#undef __IS_LOW512
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224}
225
226/*
227 * ioremap - map bus memory into CPU space
228 * @offset: bus address of the memory
229 * @size: size of the resource to map
230 *
231 * ioremap performs a platform specific sequence of operations to
232 * make bus memory CPU accessible via the readb/readw/readl/writeb/
233 * writew/writel functions and the other mmio helpers. The returned
234 * address is not guaranteed to be usable directly as a virtual
235 * address.
236 */
237#define ioremap(offset, size) \
238 __ioremap_mode((offset), (size), _CACHE_UNCACHED)
239
240/*
241 * ioremap_nocache - map bus memory into CPU space
242 * @offset: bus address of the memory
243 * @size: size of the resource to map
244 *
245 * ioremap_nocache performs a platform specific sequence of operations to
246 * make bus memory CPU accessible via the readb/readw/readl/writeb/
247 * writew/writel functions and the other mmio helpers. The returned
248 * address is not guaranteed to be usable directly as a virtual
249 * address.
250 *
251 * This version of ioremap ensures that the memory is marked uncachable
252 * on the CPU as well as honouring existing caching rules from things like
253 * the PCI bus. Note that there are other caches and buffers on many
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300254 * busses. In particular driver authors should read up on PCI writes
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 *
256 * It's useful if some control registers are in such an area and
257 * write combining or read caching is not desirable:
258 */
259#define ioremap_nocache(offset, size) \
260 __ioremap_mode((offset), (size), _CACHE_UNCACHED)
Ben Hutchingsda11f982015-10-06 00:56:56 +0100261#define ioremap_uc ioremap_nocache
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
263/*
Ralf Baechle70342282013-01-22 12:59:30 +0100264 * ioremap_cachable - map bus memory into CPU space
265 * @offset: bus address of the memory
266 * @size: size of the resource to map
Ralf Baechle778e2ac2006-02-28 17:04:20 +0000267 *
268 * ioremap_nocache performs a platform specific sequence of operations to
269 * make bus memory CPU accessible via the readb/readw/readl/writeb/
270 * writew/writel functions and the other mmio helpers. The returned
271 * address is not guaranteed to be usable directly as a virtual
272 * address.
273 *
274 * This version of ioremap ensures that the memory is marked cachable by
Ralf Baechle70342282013-01-22 12:59:30 +0100275 * the CPU. Also enables full write-combining. Useful for some
Ralf Baechle778e2ac2006-02-28 17:04:20 +0000276 * memory-like regions on I/O busses.
277 */
278#define ioremap_cachable(offset, size) \
Chris Dearman35133692007-09-19 00:58:24 +0100279 __ioremap_mode((offset), (size), _page_cachable_default)
Maciej W. Rozyckia68f3762016-01-09 02:05:31 +0000280#define ioremap_cache ioremap_cachable
Ralf Baechle778e2ac2006-02-28 17:04:20 +0000281
282/*
Serge Semin9748e332018-07-09 16:57:12 +0300283 * ioremap_wc - map bus memory into CPU space
284 * @offset: bus address of the memory
285 * @size: size of the resource to map
286 *
287 * ioremap_wc performs a platform specific sequence of operations to
288 * make bus memory CPU accessible via the readb/readw/readl/writeb/
289 * writew/writel functions and the other mmio helpers. The returned
290 * address is not guaranteed to be usable directly as a virtual
291 * address.
292 *
293 * This version of ioremap ensures that the memory is marked uncachable
294 * but accelerated by means of write-combining feature. It is specifically
295 * useful for PCIe prefetchable windows, which may vastly improve a
296 * communications performance. If it was determined on boot stage, what
297 * CPU CCA doesn't support UCA, the method shall fall-back to the
298 * _CACHE_UNCACHED option (see cpu_probe() method).
299 */
300#define ioremap_wc(offset, size) \
301 __ioremap_mode((offset), (size), boot_cpu_data.writecombine)
302
303/*
Ralf Baechle70342282013-01-22 12:59:30 +0100304 * These two are MIPS specific ioremap variant. ioremap_cacheable_cow
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 * requests a cachable mapping, ioremap_uncached_accelerated requests a
306 * mapping using the uncached accelerated mode which isn't supported on
307 * all processors.
308 */
309#define ioremap_cacheable_cow(offset, size) \
310 __ioremap_mode((offset), (size), _CACHE_CACHABLE_COW)
311#define ioremap_uncached_accelerated(offset, size) \
312 __ioremap_mode((offset), (size), _CACHE_UNCACHED_ACCELERATED)
313
Ralf Baechled89e36d2006-10-19 14:21:47 +0100314static inline void iounmap(const volatile void __iomem *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315{
Atsushi Nemoto5ddcb3c2007-06-26 01:14:01 +0900316 if (plat_iounmap(addr))
317 return;
318
Maciej W. Rozyckic3455b02005-06-30 10:48:40 +0000319#define __IS_KSEG1(addr) (((unsigned long)(addr) & ~0x1fffffffUL) == CKSEG1)
320
321 if (cpu_has_64bit_addresses ||
322 (__builtin_constant_p(addr) && __IS_KSEG1(addr)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 return;
324
325 __iounmap(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
Maciej W. Rozyckic3455b02005-06-30 10:48:40 +0000327#undef __IS_KSEG1
328}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Huacai Chen1e820da32016-03-03 09:45:13 +0800330#if defined(CONFIG_CPU_CAVIUM_OCTEON) || defined(CONFIG_LOONGSON3_ENHANCEMENT)
331#define war_io_reorder_wmb() wmb()
David Daney8faca492008-12-11 15:33:29 -0800332#else
Sinan Kayaf6b7aee2018-04-03 08:55:03 -0400333#define war_io_reorder_wmb() barrier()
David Daney8faca492008-12-11 15:33:29 -0800334#endif
335
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336#define __BUILD_MEMORY_SINGLE(pfx, bwlq, type, irq) \
337 \
338static inline void pfx##write##bwlq(type val, \
339 volatile void __iomem *mem) \
340{ \
341 volatile type *__mem; \
342 type __val; \
343 \
Huacai Chen1e820da32016-03-03 09:45:13 +0800344 war_io_reorder_wmb(); \
David Daney8faca492008-12-11 15:33:29 -0800345 \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 __mem = (void *)__swizzle_addr_##bwlq((unsigned long)(mem)); \
347 \
Atsushi Nemotoa8433132006-02-17 01:36:24 +0900348 __val = pfx##ioswab##bwlq(__mem, val); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 \
Ralf Baechle70342282013-01-22 12:59:30 +0100350 if (sizeof(type) != sizeof(u64) || sizeof(u64) == sizeof(long)) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 *__mem = __val; \
352 else if (cpu_has_64bits) { \
353 unsigned long __flags; \
354 type __tmp; \
355 \
356 if (irq) \
357 local_irq_save(__flags); \
358 __asm__ __volatile__( \
Ralf Baechlea809d462014-03-30 13:20:10 +0200359 ".set arch=r4000" "\t\t# __writeq""\n\t" \
Ralf Baechle70342282013-01-22 12:59:30 +0100360 "dsll32 %L0, %L0, 0" "\n\t" \
361 "dsrl32 %L0, %L0, 0" "\n\t" \
362 "dsll32 %M0, %M0, 0" "\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 "or %L0, %L0, %M0" "\n\t" \
364 "sd %L0, %2" "\n\t" \
365 ".set mips0" "\n" \
366 : "=r" (__tmp) \
Ralf Baechleb77bb372011-06-30 14:43:14 +0100367 : "0" (__val), "m" (*__mem)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 if (irq) \
369 local_irq_restore(__flags); \
370 } else \
371 BUG(); \
372} \
373 \
Atsushi Nemotob887d3f2006-02-09 00:57:44 +0900374static inline type pfx##read##bwlq(const volatile void __iomem *mem) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375{ \
376 volatile type *__mem; \
377 type __val; \
378 \
379 __mem = (void *)__swizzle_addr_##bwlq((unsigned long)(mem)); \
380 \
Ralf Baechle70342282013-01-22 12:59:30 +0100381 if (sizeof(type) != sizeof(u64) || sizeof(u64) == sizeof(long)) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 __val = *__mem; \
383 else if (cpu_has_64bits) { \
384 unsigned long __flags; \
385 \
Thiemo Seufer049b13c2005-02-21 11:44:31 +0000386 if (irq) \
387 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 __asm__ __volatile__( \
Ralf Baechlea809d462014-03-30 13:20:10 +0200389 ".set arch=r4000" "\t\t# __readq" "\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 "ld %L0, %1" "\n\t" \
Ralf Baechle70342282013-01-22 12:59:30 +0100391 "dsra32 %M0, %L0, 0" "\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 "sll %L0, %L0, 0" "\n\t" \
393 ".set mips0" "\n" \
394 : "=r" (__val) \
Ralf Baechleb77bb372011-06-30 14:43:14 +0100395 : "m" (*__mem)); \
Thiemo Seufer049b13c2005-02-21 11:44:31 +0000396 if (irq) \
397 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 } else { \
399 __val = 0; \
400 BUG(); \
401 } \
402 \
Sinan Kayaa1cc7032018-04-12 22:30:44 -0400403 /* prevent prefetching of coherent DMA data prematurely */ \
404 rmb(); \
Atsushi Nemotoa8433132006-02-17 01:36:24 +0900405 return pfx##ioswab##bwlq(__mem, __val); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406}
407
408#define __BUILD_IOPORT_SINGLE(pfx, bwlq, type, p, slow) \
409 \
410static inline void pfx##out##bwlq##p(type val, unsigned long port) \
411{ \
412 volatile type *__addr; \
413 type __val; \
414 \
Huacai Chen1e820da32016-03-03 09:45:13 +0800415 war_io_reorder_wmb(); \
David Daney8faca492008-12-11 15:33:29 -0800416 \
Atsushi Nemotoa8433132006-02-17 01:36:24 +0900417 __addr = (void *)__swizzle_addr_##bwlq(mips_io_port_base + port); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 \
Atsushi Nemotoa8433132006-02-17 01:36:24 +0900419 __val = pfx##ioswab##bwlq(__addr, val); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 \
Ralf Baechle9d58f302005-09-23 20:02:38 +0000421 /* Really, we want this to be atomic */ \
422 BUILD_BUG_ON(sizeof(type) > sizeof(unsigned long)); \
423 \
424 *__addr = __val; \
425 slow; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426} \
427 \
428static inline type pfx##in##bwlq##p(unsigned long port) \
429{ \
430 volatile type *__addr; \
431 type __val; \
432 \
Atsushi Nemotoa8433132006-02-17 01:36:24 +0900433 __addr = (void *)__swizzle_addr_##bwlq(mips_io_port_base + port); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 \
Ralf Baechle9d58f302005-09-23 20:02:38 +0000435 BUILD_BUG_ON(sizeof(type) > sizeof(unsigned long)); \
436 \
437 __val = *__addr; \
438 slow; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 \
Huacai Chen18f3e952018-06-12 17:54:42 +0800440 /* prevent prefetching of coherent DMA data prematurely */ \
441 rmb(); \
Atsushi Nemotoa8433132006-02-17 01:36:24 +0900442 return pfx##ioswab##bwlq(__addr, __val); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443}
444
445#define __BUILD_MEMORY_PFX(bus, bwlq, type) \
446 \
447__BUILD_MEMORY_SINGLE(bus, bwlq, type, 1)
448
Ralf Baechle9d58f302005-09-23 20:02:38 +0000449#define BUILDIO_MEM(bwlq, type) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451__BUILD_MEMORY_PFX(__raw_, bwlq, type) \
Maciej W. Rozycki4912ba72005-02-22 21:49:17 +0000452__BUILD_MEMORY_PFX(, bwlq, type) \
Al Viro290f10a2005-12-07 23:12:54 -0500453__BUILD_MEMORY_PFX(__mem_, bwlq, type) \
Ralf Baechle9d58f302005-09-23 20:02:38 +0000454
455BUILDIO_MEM(b, u8)
456BUILDIO_MEM(w, u16)
457BUILDIO_MEM(l, u32)
458BUILDIO_MEM(q, u64)
459
460#define __BUILD_IOPORT_PFX(bus, bwlq, type) \
461 __BUILD_IOPORT_SINGLE(bus, bwlq, type, ,) \
462 __BUILD_IOPORT_SINGLE(bus, bwlq, type, _p, SLOW_DOWN_IO)
463
464#define BUILDIO_IOPORT(bwlq, type) \
465 __BUILD_IOPORT_PFX(, bwlq, type) \
Al Viro290f10a2005-12-07 23:12:54 -0500466 __BUILD_IOPORT_PFX(__mem_, bwlq, type)
Ralf Baechle9d58f302005-09-23 20:02:38 +0000467
468BUILDIO_IOPORT(b, u8)
469BUILDIO_IOPORT(w, u16)
470BUILDIO_IOPORT(l, u32)
471#ifdef CONFIG_64BIT
472BUILDIO_IOPORT(q, u64)
473#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
475#define __BUILDIO(bwlq, type) \
476 \
Maciej W. Rozycki4912ba72005-02-22 21:49:17 +0000477__BUILD_MEMORY_SINGLE(____raw_, bwlq, type, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479__BUILDIO(q, u64)
480
481#define readb_relaxed readb
482#define readw_relaxed readw
483#define readl_relaxed readl
484#define readq_relaxed readq
485
Florian Fainelliedd42012013-05-31 13:07:44 +0000486#define writeb_relaxed writeb
487#define writew_relaxed writew
488#define writel_relaxed writel
489#define writeq_relaxed writeq
490
Florian Fainellif868ba22009-12-16 11:29:06 +0100491#define readb_be(addr) \
492 __raw_readb((__force unsigned *)(addr))
493#define readw_be(addr) \
494 be16_to_cpu(__raw_readw((__force unsigned *)(addr)))
495#define readl_be(addr) \
496 be32_to_cpu(__raw_readl((__force unsigned *)(addr)))
497#define readq_be(addr) \
498 be64_to_cpu(__raw_readq((__force unsigned *)(addr)))
499
500#define writeb_be(val, addr) \
501 __raw_writeb((val), (__force unsigned *)(addr))
502#define writew_be(val, addr) \
503 __raw_writew(cpu_to_be16((val)), (__force unsigned *)(addr))
504#define writel_be(val, addr) \
505 __raw_writel(cpu_to_be32((val)), (__force unsigned *)(addr))
506#define writeq_be(val, addr) \
507 __raw_writeq(cpu_to_be64((val)), (__force unsigned *)(addr))
508
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509/*
510 * Some code tests for these symbols
511 */
512#define readq readq
513#define writeq writeq
514
515#define __BUILD_MEMORY_STRING(bwlq, type) \
516 \
Arnaud Giersch99289a42005-11-13 00:38:18 +0100517static inline void writes##bwlq(volatile void __iomem *mem, \
518 const void *addr, unsigned int count) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519{ \
Arnaud Giersch99289a42005-11-13 00:38:18 +0100520 const volatile type *__addr = addr; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 \
522 while (count--) { \
Al Viro290f10a2005-12-07 23:12:54 -0500523 __mem_write##bwlq(*__addr, mem); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 __addr++; \
525 } \
526} \
527 \
528static inline void reads##bwlq(volatile void __iomem *mem, void *addr, \
529 unsigned int count) \
530{ \
531 volatile type *__addr = addr; \
532 \
533 while (count--) { \
Al Viro290f10a2005-12-07 23:12:54 -0500534 *__addr = __mem_read##bwlq(mem); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 __addr++; \
536 } \
537}
538
539#define __BUILD_IOPORT_STRING(bwlq, type) \
540 \
Ralf Baechleecba36d2005-04-18 14:54:43 +0000541static inline void outs##bwlq(unsigned long port, const void *addr, \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 unsigned int count) \
543{ \
Ralf Baechleecba36d2005-04-18 14:54:43 +0000544 const volatile type *__addr = addr; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 \
546 while (count--) { \
Al Viro290f10a2005-12-07 23:12:54 -0500547 __mem_out##bwlq(*__addr, port); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 __addr++; \
549 } \
550} \
551 \
552static inline void ins##bwlq(unsigned long port, void *addr, \
553 unsigned int count) \
554{ \
555 volatile type *__addr = addr; \
556 \
557 while (count--) { \
Al Viro290f10a2005-12-07 23:12:54 -0500558 *__addr = __mem_in##bwlq(port); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 __addr++; \
560 } \
561}
562
563#define BUILDSTRING(bwlq, type) \
564 \
565__BUILD_MEMORY_STRING(bwlq, type) \
566__BUILD_IOPORT_STRING(bwlq, type)
567
568BUILDSTRING(b, u8)
569BUILDSTRING(w, u16)
570BUILDSTRING(l, u32)
Ralf Baechle9d58f302005-09-23 20:02:38 +0000571#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572BUILDSTRING(q, u64)
Ralf Baechle9d58f302005-09-23 20:02:38 +0000573#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
575
David Daney8faca492008-12-11 15:33:29 -0800576#ifdef CONFIG_CPU_CAVIUM_OCTEON
577#define mmiowb() wmb()
578#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579/* Depends on MIPS II instruction set */
580#define mmiowb() asm volatile ("sync" ::: "memory")
David Daney8faca492008-12-11 15:33:29 -0800581#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582
Ralf Baechlefe00f942005-03-01 19:22:29 +0000583static inline void memset_io(volatile void __iomem *addr, unsigned char val, int count)
584{
585 memset((void __force *) addr, val, count);
586}
587static inline void memcpy_fromio(void *dst, const volatile void __iomem *src, int count)
588{
589 memcpy(dst, (void __force *) src, count);
590}
591static inline void memcpy_toio(volatile void __iomem *dst, const void *src, int count)
592{
593 memcpy((void __force *) dst, src, count);
594}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595
596/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 * The caches on some architectures aren't dma-coherent and have need to
598 * handle this in software. There are three types of operations that
599 * can be applied to dma buffers.
600 *
601 * - dma_cache_wback_inv(start, size) makes caches and coherent by
602 * writing the content of the caches back to memory, if necessary.
603 * The function also invalidates the affected part of the caches as
604 * necessary before DMA transfers from outside to memory.
605 * - dma_cache_wback(start, size) makes caches and coherent by
606 * writing the content of the caches back to memory, if necessary.
607 * The function also invalidates the affected part of the caches as
608 * necessary before DMA transfers from outside to memory.
609 * - dma_cache_inv(start, size) invalidates the affected parts of the
610 * caches. Dirty lines of the caches may be written back or simply
611 * be discarded. This operation is necessary before dma operations
612 * to the memory.
Ralf Baechle622a9ed2007-10-16 23:29:42 -0700613 *
614 * This API used to be exported; it now is for arch code internal use only.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 */
Christoph Hellwig972dc3b2018-06-15 13:08:31 +0200616#ifdef CONFIG_DMA_NONCOHERENT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617
618extern void (*_dma_cache_wback_inv)(unsigned long start, unsigned long size);
619extern void (*_dma_cache_wback)(unsigned long start, unsigned long size);
620extern void (*_dma_cache_inv)(unsigned long start, unsigned long size);
621
Ralf Baechle21a151d2007-10-11 23:46:15 +0100622#define dma_cache_wback_inv(start, size) _dma_cache_wback_inv(start, size)
623#define dma_cache_wback(start, size) _dma_cache_wback(start, size)
624#define dma_cache_inv(start, size) _dma_cache_inv(start, size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625
626#else /* Sane hardware */
627
Ralf Baechle70342282013-01-22 12:59:30 +0100628#define dma_cache_wback_inv(start,size) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 do { (void) (start); (void) (size); } while (0)
630#define dma_cache_wback(start,size) \
631 do { (void) (start); (void) (size); } while (0)
632#define dma_cache_inv(start,size) \
633 do { (void) (start); (void) (size); } while (0)
634
Christoph Hellwig972dc3b2018-06-15 13:08:31 +0200635#endif /* CONFIG_DMA_NONCOHERENT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636
637/*
638 * Read a 32-bit register that requires a 64-bit read cycle on the bus.
639 * Avoid interrupt mucking, just adjust the address for 4-byte access.
640 * Assume the addresses are 8-byte aligned.
641 */
642#ifdef __MIPSEB__
643#define __CSR_32_ADJUST 4
644#else
645#define __CSR_32_ADJUST 0
646#endif
647
Ralf Baechle21a151d2007-10-11 23:46:15 +0100648#define csr_out32(v, a) (*(volatile u32 *)((unsigned long)(a) + __CSR_32_ADJUST) = (v))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649#define csr_in32(a) (*(volatile u32 *)((unsigned long)(a) + __CSR_32_ADJUST))
650
651/*
652 * Convert a physical pointer to a virtual kernel pointer for /dev/mem
653 * access
654 */
655#define xlate_dev_mem_ptr(p) __va(p)
656
657/*
658 * Convert a virtual cached pointer to an uncached pointer
659 */
660#define xlate_dev_kmem_ptr(p) p
661
Paul Burtond8c825e2017-08-12 21:36:15 -0700662void __ioread64_copy(void *to, const void __iomem *from, size_t count);
663
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664#endif /* _ASM_IO_H */