blob: 1bee0ac88760211e61694db706cac0a834b107e2 [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/*
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302 * arch/arm/plat-omap/include/plat/dmtimer.h
Russell Kinga09e64f2008-08-05 16:14:15 +01003 *
4 * OMAP Dual-Mode Timers
5 *
Thara Gopinatheddb1262011-02-23 00:14:04 -07006 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7 * Tarun Kanti DebBarma <tarun.kanti@ti.com>
8 * Thara Gopinath <thara@ti.com>
9 *
10 * Platform device conversion and hwmod support.
11 *
Russell Kinga09e64f2008-08-05 16:14:15 +010012 * Copyright (C) 2005 Nokia Corporation
13 * Author: Lauri Leukkunen <lauri.leukkunen@nokia.com>
14 * PWM and clock framwork support by Timo Teras.
15 *
16 * This program is free software; you can redistribute it and/or modify it
17 * under the terms of the GNU General Public License as published by the
18 * Free Software Foundation; either version 2 of the License, or (at your
19 * option) any later version.
20 *
21 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
22 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
23 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
24 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
27 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
28 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
29 *
30 * You should have received a copy of the GNU General Public License along
31 * with this program; if not, write to the Free Software Foundation, Inc.,
32 * 675 Mass Ave, Cambridge, MA 02139, USA.
33 */
34
Tony Lindgrencaf64f22011-03-29 15:54:48 -070035#include <linux/clk.h>
36#include <linux/delay.h>
Paul Walmsleya7cd4b082011-07-09 18:00:25 -060037#include <linux/io.h>
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +053038#include <linux/platform_device.h>
Tony Lindgrencaf64f22011-03-29 15:54:48 -070039
Russell Kinga09e64f2008-08-05 16:14:15 +010040#ifndef __ASM_ARCH_DMTIMER_H
41#define __ASM_ARCH_DMTIMER_H
42
43/* clock sources */
44#define OMAP_TIMER_SRC_SYS_CLK 0x00
45#define OMAP_TIMER_SRC_32_KHZ 0x01
46#define OMAP_TIMER_SRC_EXT_CLK 0x02
47
48/* timer interrupt enable bits */
49#define OMAP_TIMER_INT_CAPTURE (1 << 2)
50#define OMAP_TIMER_INT_OVERFLOW (1 << 1)
51#define OMAP_TIMER_INT_MATCH (1 << 0)
52
53/* trigger types */
54#define OMAP_TIMER_TRIGGER_NONE 0x00
55#define OMAP_TIMER_TRIGGER_OVERFLOW 0x01
56#define OMAP_TIMER_TRIGGER_OVERFLOW_AND_COMPARE 0x02
57
Jon Hunter971d0252012-09-27 11:49:45 -050058/* posted mode types */
59#define OMAP_TIMER_NONPOSTED 0x00
60#define OMAP_TIMER_POSTED 0x01
61
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053062/* timer capabilities used in hwmod database */
63#define OMAP_TIMER_SECURE 0x80000000
64#define OMAP_TIMER_ALWON 0x40000000
65#define OMAP_TIMER_HAS_PWM 0x20000000
Jon Hunter66159752012-06-05 12:34:57 -050066#define OMAP_TIMER_NEEDS_RESET 0x10000000
Jon Hunter5c3e4ec2012-09-23 17:28:27 -060067#define OMAP_TIMER_HAS_DSP_IRQ 0x08000000
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053068
69struct omap_timer_capability_dev_attr {
70 u32 timer_capability;
71};
72
Russell Kinga09e64f2008-08-05 16:14:15 +010073struct omap_dm_timer;
Russell Kinga09e64f2008-08-05 16:14:15 +010074
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053075struct timer_regs {
76 u32 tidr;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053077 u32 tistat;
78 u32 tisr;
79 u32 tier;
80 u32 twer;
81 u32 tclr;
82 u32 tcrr;
83 u32 tldr;
84 u32 ttrg;
85 u32 twps;
86 u32 tmar;
87 u32 tcar1;
88 u32 tsicr;
89 u32 tcar2;
90 u32 tpir;
91 u32 tnir;
92 u32 tcvr;
93 u32 tocr;
94 u32 towr;
95};
96
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +053097struct dmtimer_platform_data {
Jon Hunter2b2d3522012-06-05 12:34:59 -050098 /* set_timer_src - Only used for OMAP1 devices */
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +053099 int (*set_timer_src)(struct platform_device *pdev, int source);
Jon Hunterd1c16912012-06-05 12:34:52 -0500100 u32 timer_capability;
Tony Lindgren6e740f92012-10-29 15:20:45 -0700101 int (*get_context_loss_count)(struct device *);
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +0530102};
103
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500104int omap_dm_timer_reserve_systimer(int id);
Russell Kinga09e64f2008-08-05 16:14:15 +0100105struct omap_dm_timer *omap_dm_timer_request(void);
106struct omap_dm_timer *omap_dm_timer_request_specific(int timer_id);
Jon Hunter373fe0b2012-09-06 15:28:00 -0500107struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530108int omap_dm_timer_free(struct omap_dm_timer *timer);
Russell Kinga09e64f2008-08-05 16:14:15 +0100109void omap_dm_timer_enable(struct omap_dm_timer *timer);
110void omap_dm_timer_disable(struct omap_dm_timer *timer);
111
112int omap_dm_timer_get_irq(struct omap_dm_timer *timer);
113
114u32 omap_dm_timer_modify_idlect_mask(u32 inputmask);
115struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer);
116
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530117int omap_dm_timer_trigger(struct omap_dm_timer *timer);
118int omap_dm_timer_start(struct omap_dm_timer *timer);
119int omap_dm_timer_stop(struct omap_dm_timer *timer);
Russell Kinga09e64f2008-08-05 16:14:15 +0100120
Paul Walmsleyf2480762009-04-23 21:11:10 -0600121int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530122int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload, unsigned int value);
123int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload, unsigned int value);
124int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable, unsigned int match);
125int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on, int toggle, int trigger);
126int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler);
Russell Kinga09e64f2008-08-05 16:14:15 +0100127
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530128int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer, unsigned int value);
Russell Kinga09e64f2008-08-05 16:14:15 +0100129
130unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530131int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value);
Russell Kinga09e64f2008-08-05 16:14:15 +0100132unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530133int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value);
Russell Kinga09e64f2008-08-05 16:14:15 +0100134
135int omap_dm_timers_active(void);
136
Tony Lindgrenec974892011-03-29 15:54:48 -0700137/*
138 * Do not use the defines below, they are not needed. They should be only
139 * used by dmtimer.c and sys_timer related code.
140 */
141
Tony Lindgrenee17f112011-09-16 15:44:20 -0700142/*
143 * The interrupt registers are different between v1 and v2 ip.
144 * These registers are offsets from timer->iobase.
145 */
146#define OMAP_TIMER_ID_OFFSET 0x00
147#define OMAP_TIMER_OCP_CFG_OFFSET 0x10
148
149#define OMAP_TIMER_V1_SYS_STAT_OFFSET 0x14
150#define OMAP_TIMER_V1_STAT_OFFSET 0x18
151#define OMAP_TIMER_V1_INT_EN_OFFSET 0x1c
152
153#define OMAP_TIMER_V2_IRQSTATUS_RAW 0x24
154#define OMAP_TIMER_V2_IRQSTATUS 0x28
155#define OMAP_TIMER_V2_IRQENABLE_SET 0x2c
156#define OMAP_TIMER_V2_IRQENABLE_CLR 0x30
157
158/*
159 * The functional registers have a different base on v1 and v2 ip.
160 * These registers are offsets from timer->func_base. The func_base
161 * is samae as io_base for v1 and io_base + 0x14 for v2 ip.
162 *
163 */
164#define OMAP_TIMER_V2_FUNC_OFFSET 0x14
165
Tony Lindgrenec974892011-03-29 15:54:48 -0700166#define _OMAP_TIMER_WAKEUP_EN_OFFSET 0x20
167#define _OMAP_TIMER_CTRL_OFFSET 0x24
168#define OMAP_TIMER_CTRL_GPOCFG (1 << 14)
169#define OMAP_TIMER_CTRL_CAPTMODE (1 << 13)
170#define OMAP_TIMER_CTRL_PT (1 << 12)
171#define OMAP_TIMER_CTRL_TCM_LOWTOHIGH (0x1 << 8)
172#define OMAP_TIMER_CTRL_TCM_HIGHTOLOW (0x2 << 8)
173#define OMAP_TIMER_CTRL_TCM_BOTHEDGES (0x3 << 8)
174#define OMAP_TIMER_CTRL_SCPWM (1 << 7)
175#define OMAP_TIMER_CTRL_CE (1 << 6) /* compare enable */
176#define OMAP_TIMER_CTRL_PRE (1 << 5) /* prescaler enable */
177#define OMAP_TIMER_CTRL_PTV_SHIFT 2 /* prescaler value shift */
178#define OMAP_TIMER_CTRL_POSTED (1 << 2)
179#define OMAP_TIMER_CTRL_AR (1 << 1) /* auto-reload enable */
180#define OMAP_TIMER_CTRL_ST (1 << 0) /* start timer */
181#define _OMAP_TIMER_COUNTER_OFFSET 0x28
182#define _OMAP_TIMER_LOAD_OFFSET 0x2c
183#define _OMAP_TIMER_TRIGGER_OFFSET 0x30
184#define _OMAP_TIMER_WRITE_PEND_OFFSET 0x34
185#define WP_NONE 0 /* no write pending bit */
186#define WP_TCLR (1 << 0)
187#define WP_TCRR (1 << 1)
188#define WP_TLDR (1 << 2)
189#define WP_TTGR (1 << 3)
190#define WP_TMAR (1 << 4)
191#define WP_TPIR (1 << 5)
192#define WP_TNIR (1 << 6)
193#define WP_TCVR (1 << 7)
194#define WP_TOCR (1 << 8)
195#define WP_TOWR (1 << 9)
196#define _OMAP_TIMER_MATCH_OFFSET 0x38
197#define _OMAP_TIMER_CAPTURE_OFFSET 0x3c
198#define _OMAP_TIMER_IF_CTRL_OFFSET 0x40
199#define _OMAP_TIMER_CAPTURE2_OFFSET 0x44 /* TCAR2, 34xx only */
200#define _OMAP_TIMER_TICK_POS_OFFSET 0x48 /* TPIR, 34xx only */
201#define _OMAP_TIMER_TICK_NEG_OFFSET 0x4c /* TNIR, 34xx only */
202#define _OMAP_TIMER_TICK_COUNT_OFFSET 0x50 /* TCVR, 34xx only */
203#define _OMAP_TIMER_TICK_INT_MASK_SET_OFFSET 0x54 /* TOCR, 34xx only */
204#define _OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET 0x58 /* TOWR, 34xx only */
205
206/* register offsets with the write pending bit encoded */
207#define WPSHIFT 16
208
Tony Lindgrenec974892011-03-29 15:54:48 -0700209#define OMAP_TIMER_WAKEUP_EN_REG (_OMAP_TIMER_WAKEUP_EN_OFFSET \
210 | (WP_NONE << WPSHIFT))
211
212#define OMAP_TIMER_CTRL_REG (_OMAP_TIMER_CTRL_OFFSET \
213 | (WP_TCLR << WPSHIFT))
214
215#define OMAP_TIMER_COUNTER_REG (_OMAP_TIMER_COUNTER_OFFSET \
216 | (WP_TCRR << WPSHIFT))
217
218#define OMAP_TIMER_LOAD_REG (_OMAP_TIMER_LOAD_OFFSET \
219 | (WP_TLDR << WPSHIFT))
220
221#define OMAP_TIMER_TRIGGER_REG (_OMAP_TIMER_TRIGGER_OFFSET \
222 | (WP_TTGR << WPSHIFT))
223
224#define OMAP_TIMER_WRITE_PEND_REG (_OMAP_TIMER_WRITE_PEND_OFFSET \
225 | (WP_NONE << WPSHIFT))
226
227#define OMAP_TIMER_MATCH_REG (_OMAP_TIMER_MATCH_OFFSET \
228 | (WP_TMAR << WPSHIFT))
229
230#define OMAP_TIMER_CAPTURE_REG (_OMAP_TIMER_CAPTURE_OFFSET \
231 | (WP_NONE << WPSHIFT))
232
233#define OMAP_TIMER_IF_CTRL_REG (_OMAP_TIMER_IF_CTRL_OFFSET \
234 | (WP_NONE << WPSHIFT))
235
236#define OMAP_TIMER_CAPTURE2_REG (_OMAP_TIMER_CAPTURE2_OFFSET \
237 | (WP_NONE << WPSHIFT))
238
239#define OMAP_TIMER_TICK_POS_REG (_OMAP_TIMER_TICK_POS_OFFSET \
240 | (WP_TPIR << WPSHIFT))
241
242#define OMAP_TIMER_TICK_NEG_REG (_OMAP_TIMER_TICK_NEG_OFFSET \
243 | (WP_TNIR << WPSHIFT))
244
245#define OMAP_TIMER_TICK_COUNT_REG (_OMAP_TIMER_TICK_COUNT_OFFSET \
246 | (WP_TCVR << WPSHIFT))
247
248#define OMAP_TIMER_TICK_INT_MASK_SET_REG \
249 (_OMAP_TIMER_TICK_INT_MASK_SET_OFFSET | (WP_TOCR << WPSHIFT))
250
251#define OMAP_TIMER_TICK_INT_MASK_COUNT_REG \
252 (_OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET | (WP_TOWR << WPSHIFT))
253
254struct omap_dm_timer {
255 unsigned long phys_base;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530256 int id;
Tony Lindgrenec974892011-03-29 15:54:48 -0700257 int irq;
Tarun Kanti DebBarmaf1bbbb12012-05-07 23:55:30 -0600258 struct clk *fclk;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530259
Tony Lindgrenee17f112011-09-16 15:44:20 -0700260 void __iomem *io_base;
261 void __iomem *sys_stat; /* TISTAT timer status */
262 void __iomem *irq_stat; /* TISR/IRQSTATUS interrupt status */
263 void __iomem *irq_ena; /* irq enable */
264 void __iomem *irq_dis; /* irq disable, only on v2 ip */
265 void __iomem *pend; /* write pending */
266 void __iomem *func_base; /* function register base */
267
Tony Lindgrenaa561882011-03-29 15:54:48 -0700268 unsigned long rate;
Tony Lindgrenec974892011-03-29 15:54:48 -0700269 unsigned reserved:1;
Tony Lindgrenec974892011-03-29 15:54:48 -0700270 unsigned posted:1;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530271 struct timer_regs context;
Tony Lindgren6e740f92012-10-29 15:20:45 -0700272 int (*get_context_loss_count)(struct device *);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530273 int ctx_loss_count;
274 int revision;
Jon Hunterd1c16912012-06-05 12:34:52 -0500275 u32 capability;
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +0530276 struct platform_device *pdev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530277 struct list_head node;
Tony Lindgrenec974892011-03-29 15:54:48 -0700278};
Russell Kinga09e64f2008-08-05 16:14:15 +0100279
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530280int omap_dm_timer_prepare(struct omap_dm_timer *timer);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700281
Tony Lindgrenee17f112011-09-16 15:44:20 -0700282static inline u32 __omap_dm_timer_read(struct omap_dm_timer *timer, u32 reg,
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700283 int posted)
284{
285 if (posted)
Tony Lindgrenee17f112011-09-16 15:44:20 -0700286 while (__raw_readl(timer->pend) & (reg >> WPSHIFT))
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700287 cpu_relax();
288
Tony Lindgrenee17f112011-09-16 15:44:20 -0700289 return __raw_readl(timer->func_base + (reg & 0xff));
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700290}
291
Tony Lindgrenee17f112011-09-16 15:44:20 -0700292static inline void __omap_dm_timer_write(struct omap_dm_timer *timer,
293 u32 reg, u32 val, int posted)
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700294{
295 if (posted)
Tony Lindgrenee17f112011-09-16 15:44:20 -0700296 while (__raw_readl(timer->pend) & (reg >> WPSHIFT))
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700297 cpu_relax();
298
Tony Lindgrenee17f112011-09-16 15:44:20 -0700299 __raw_writel(val, timer->func_base + (reg & 0xff));
300}
301
302static inline void __omap_dm_timer_init_regs(struct omap_dm_timer *timer)
303{
304 u32 tidr;
305
306 /* Assume v1 ip if bits [31:16] are zero */
307 tidr = __raw_readl(timer->io_base);
308 if (!(tidr >> 16)) {
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530309 timer->revision = 1;
Tony Lindgrenee17f112011-09-16 15:44:20 -0700310 timer->sys_stat = timer->io_base +
311 OMAP_TIMER_V1_SYS_STAT_OFFSET;
312 timer->irq_stat = timer->io_base + OMAP_TIMER_V1_STAT_OFFSET;
313 timer->irq_ena = timer->io_base + OMAP_TIMER_V1_INT_EN_OFFSET;
Paul Walmsleya7022d62012-04-13 06:34:28 -0600314 timer->irq_dis = NULL;
Tony Lindgrenee17f112011-09-16 15:44:20 -0700315 timer->pend = timer->io_base + _OMAP_TIMER_WRITE_PEND_OFFSET;
316 timer->func_base = timer->io_base;
317 } else {
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530318 timer->revision = 2;
Paul Walmsleya7022d62012-04-13 06:34:28 -0600319 timer->sys_stat = NULL;
Tony Lindgrenee17f112011-09-16 15:44:20 -0700320 timer->irq_stat = timer->io_base + OMAP_TIMER_V2_IRQSTATUS;
321 timer->irq_ena = timer->io_base + OMAP_TIMER_V2_IRQENABLE_SET;
322 timer->irq_dis = timer->io_base + OMAP_TIMER_V2_IRQENABLE_CLR;
323 timer->pend = timer->io_base +
324 _OMAP_TIMER_WRITE_PEND_OFFSET +
325 OMAP_TIMER_V2_FUNC_OFFSET;
326 timer->func_base = timer->io_base + OMAP_TIMER_V2_FUNC_OFFSET;
327 }
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700328}
329
330/* Assumes the source clock has been set by caller */
Tony Lindgrenee17f112011-09-16 15:44:20 -0700331static inline void __omap_dm_timer_reset(struct omap_dm_timer *timer,
332 int autoidle, int wakeup)
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700333{
334 u32 l;
335
Tony Lindgrenee17f112011-09-16 15:44:20 -0700336 l = __raw_readl(timer->io_base + OMAP_TIMER_OCP_CFG_OFFSET);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700337 l |= 0x02 << 3; /* Set to smart-idle mode */
338 l |= 0x2 << 8; /* Set clock activity to perserve f-clock on idle */
339
340 if (autoidle)
341 l |= 0x1 << 0;
342
343 if (wakeup)
344 l |= 1 << 2;
345
Tony Lindgrenee17f112011-09-16 15:44:20 -0700346 __raw_writel(l, timer->io_base + OMAP_TIMER_OCP_CFG_OFFSET);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700347
348 /* Match hardware reset default of posted mode */
Tony Lindgrenee17f112011-09-16 15:44:20 -0700349 __omap_dm_timer_write(timer, OMAP_TIMER_IF_CTRL_REG,
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700350 OMAP_TIMER_CTRL_POSTED, 0);
351}
352
353static inline int __omap_dm_timer_set_source(struct clk *timer_fck,
354 struct clk *parent)
355{
356 int ret;
357
358 clk_disable(timer_fck);
359 ret = clk_set_parent(timer_fck, parent);
360 clk_enable(timer_fck);
361
362 /*
363 * When the functional clock disappears, too quick writes seem
364 * to cause an abort. XXX Is this still necessary?
365 */
366 __delay(300000);
367
368 return ret;
369}
370
Tony Lindgrenee17f112011-09-16 15:44:20 -0700371static inline void __omap_dm_timer_stop(struct omap_dm_timer *timer,
372 int posted, unsigned long rate)
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700373{
374 u32 l;
375
Tony Lindgrenee17f112011-09-16 15:44:20 -0700376 l = __omap_dm_timer_read(timer, OMAP_TIMER_CTRL_REG, posted);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700377 if (l & OMAP_TIMER_CTRL_ST) {
378 l &= ~0x1;
Tony Lindgrenee17f112011-09-16 15:44:20 -0700379 __omap_dm_timer_write(timer, OMAP_TIMER_CTRL_REG, l, posted);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700380#ifdef CONFIG_ARCH_OMAP2PLUS
381 /* Readback to make sure write has completed */
Tony Lindgrenee17f112011-09-16 15:44:20 -0700382 __omap_dm_timer_read(timer, OMAP_TIMER_CTRL_REG, posted);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700383 /*
384 * Wait for functional clock period x 3.5 to make sure that
385 * timer is stopped
386 */
387 udelay(3500000 / rate + 1);
388#endif
389 }
390
391 /* Ack possibly pending interrupt */
Tony Lindgrenee17f112011-09-16 15:44:20 -0700392 __raw_writel(OMAP_TIMER_INT_OVERFLOW, timer->irq_stat);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700393}
394
Tony Lindgrenee17f112011-09-16 15:44:20 -0700395static inline void __omap_dm_timer_load_start(struct omap_dm_timer *timer,
396 u32 ctrl, unsigned int load,
397 int posted)
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700398{
Tony Lindgrenee17f112011-09-16 15:44:20 -0700399 __omap_dm_timer_write(timer, OMAP_TIMER_COUNTER_REG, load, posted);
400 __omap_dm_timer_write(timer, OMAP_TIMER_CTRL_REG, ctrl, posted);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700401}
402
Tony Lindgrenee17f112011-09-16 15:44:20 -0700403static inline void __omap_dm_timer_int_enable(struct omap_dm_timer *timer,
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700404 unsigned int value)
405{
Tony Lindgrenee17f112011-09-16 15:44:20 -0700406 __raw_writel(value, timer->irq_ena);
407 __omap_dm_timer_write(timer, OMAP_TIMER_WAKEUP_EN_REG, value, 0);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700408}
409
Tony Lindgrenee17f112011-09-16 15:44:20 -0700410static inline unsigned int
411__omap_dm_timer_read_counter(struct omap_dm_timer *timer, int posted)
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700412{
Tony Lindgrenee17f112011-09-16 15:44:20 -0700413 return __omap_dm_timer_read(timer, OMAP_TIMER_COUNTER_REG, posted);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700414}
415
Tony Lindgrenee17f112011-09-16 15:44:20 -0700416static inline void __omap_dm_timer_write_status(struct omap_dm_timer *timer,
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700417 unsigned int value)
418{
Tony Lindgrenee17f112011-09-16 15:44:20 -0700419 __raw_writel(value, timer->irq_stat);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700420}
421
Russell Kinga09e64f2008-08-05 16:14:15 +0100422#endif /* __ASM_ARCH_DMTIMER_H */