blob: 5f2fbe8a3ae63e6f1e25b694020019d88d0be0a9 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Arnd Bergmanna50067d2020-05-28 11:17:17 +02002//
3// rt5682.c -- RT5682 ALSA SoC audio component driver
4//
5// Copyright 2018 Realtek Semiconductor Corp.
6// Author: Bard Liao <bardliao@realtek.com>
7//
Bard Liao0ddce712018-06-07 16:37:38 +08008
9#include <linux/module.h>
10#include <linux/moduleparam.h>
11#include <linux/init.h>
12#include <linux/delay.h>
13#include <linux/pm.h>
Oder Chiou03f6fc62020-02-19 18:28:57 +080014#include <linux/pm_runtime.h>
Bard Liao0ddce712018-06-07 16:37:38 +080015#include <linux/platform_device.h>
16#include <linux/spi/spi.h>
17#include <linux/acpi.h>
18#include <linux/gpio.h>
19#include <linux/of_gpio.h>
Bard Liao0ddce712018-06-07 16:37:38 +080020#include <linux/mutex.h>
21#include <sound/core.h>
22#include <sound/pcm.h>
23#include <sound/pcm_params.h>
24#include <sound/jack.h>
25#include <sound/soc.h>
26#include <sound/soc-dapm.h>
27#include <sound/initval.h>
28#include <sound/tlv.h>
29#include <sound/rt5682.h>
30
31#include "rl6231.h"
32#include "rt5682.h"
Bard Liao0ddce712018-06-07 16:37:38 +080033
Arnd Bergmanna50067d2020-05-28 11:17:17 +020034const char *rt5682_supply_names[RT5682_NUM_SUPPLIES] = {
Bard Liao0ddce712018-06-07 16:37:38 +080035 "AVDD",
36 "MICVDD",
37 "VBAT",
38};
Arnd Bergmanna50067d2020-05-28 11:17:17 +020039EXPORT_SYMBOL_GPL(rt5682_supply_names);
Bard liao3ac1b2e2019-01-17 06:08:53 +080040
Bard Liao0ddce712018-06-07 16:37:38 +080041static const struct reg_sequence patch_list[] = {
Shuming Fan37efe232018-09-18 19:51:53 +080042 {RT5682_HP_IMP_SENS_CTRL_19, 0x1000},
Shuming Fan28b20dd2018-09-18 19:51:38 +080043 {RT5682_DAC_ADC_DIG_VOL1, 0xa020},
Shuming Fanbc0947092019-11-25 17:19:40 +080044 {RT5682_I2C_CTRL, 0x000f},
derek.fang0c48a652020-02-13 15:05:10 +080045 {RT5682_PLL2_INTERNAL, 0x8266},
Bard Liao0ddce712018-06-07 16:37:38 +080046};
47
Arnd Bergmanna50067d2020-05-28 11:17:17 +020048void rt5682_apply_patch_list(struct rt5682_priv *rt5682, struct device *dev)
49{
50 int ret;
51
52 ret = regmap_multi_reg_write(rt5682->regmap, patch_list,
53 ARRAY_SIZE(patch_list));
54 if (ret)
55 dev_warn(dev, "Failed to apply regmap patch: %d\n", ret);
56}
57EXPORT_SYMBOL_GPL(rt5682_apply_patch_list);
58
59const struct reg_default rt5682_reg[RT5682_REG_NUM] = {
Bard Liao0ddce712018-06-07 16:37:38 +080060 {0x0002, 0x8080},
61 {0x0003, 0x8000},
62 {0x0005, 0x0000},
63 {0x0006, 0x0000},
64 {0x0008, 0x800f},
65 {0x000b, 0x0000},
66 {0x0010, 0x4040},
67 {0x0011, 0x0000},
68 {0x0012, 0x1404},
69 {0x0013, 0x1000},
70 {0x0014, 0xa00a},
71 {0x0015, 0x0404},
72 {0x0016, 0x0404},
73 {0x0019, 0xafaf},
74 {0x001c, 0x2f2f},
75 {0x001f, 0x0000},
76 {0x0022, 0x5757},
77 {0x0023, 0x0039},
78 {0x0024, 0x000b},
79 {0x0026, 0xc0c4},
80 {0x0029, 0x8080},
81 {0x002a, 0xa0a0},
82 {0x002b, 0x0300},
83 {0x0030, 0x0000},
84 {0x003c, 0x0080},
85 {0x0044, 0x0c0c},
86 {0x0049, 0x0000},
87 {0x0061, 0x0000},
88 {0x0062, 0x0000},
89 {0x0063, 0x003f},
90 {0x0064, 0x0000},
91 {0x0065, 0x0000},
92 {0x0066, 0x0030},
93 {0x0067, 0x0000},
94 {0x006b, 0x0000},
95 {0x006c, 0x0000},
96 {0x006d, 0x2200},
97 {0x006e, 0x0a10},
98 {0x0070, 0x8000},
99 {0x0071, 0x8000},
100 {0x0073, 0x0000},
101 {0x0074, 0x0000},
102 {0x0075, 0x0002},
103 {0x0076, 0x0001},
104 {0x0079, 0x0000},
105 {0x007a, 0x0000},
106 {0x007b, 0x0000},
107 {0x007c, 0x0100},
108 {0x007e, 0x0000},
109 {0x0080, 0x0000},
110 {0x0081, 0x0000},
111 {0x0082, 0x0000},
112 {0x0083, 0x0000},
113 {0x0084, 0x0000},
114 {0x0085, 0x0000},
115 {0x0086, 0x0005},
116 {0x0087, 0x0000},
117 {0x0088, 0x0000},
118 {0x008c, 0x0003},
119 {0x008d, 0x0000},
120 {0x008e, 0x0060},
121 {0x008f, 0x1000},
122 {0x0091, 0x0c26},
123 {0x0092, 0x0073},
124 {0x0093, 0x0000},
125 {0x0094, 0x0080},
126 {0x0098, 0x0000},
127 {0x009a, 0x0000},
128 {0x009b, 0x0000},
129 {0x009c, 0x0000},
130 {0x009d, 0x0000},
131 {0x009e, 0x100c},
132 {0x009f, 0x0000},
133 {0x00a0, 0x0000},
134 {0x00a3, 0x0002},
135 {0x00a4, 0x0001},
136 {0x00ae, 0x2040},
137 {0x00af, 0x0000},
138 {0x00b6, 0x0000},
139 {0x00b7, 0x0000},
140 {0x00b8, 0x0000},
141 {0x00b9, 0x0002},
142 {0x00be, 0x0000},
143 {0x00c0, 0x0160},
144 {0x00c1, 0x82a0},
145 {0x00c2, 0x0000},
146 {0x00d0, 0x0000},
147 {0x00d1, 0x2244},
148 {0x00d2, 0x3300},
149 {0x00d3, 0x2200},
150 {0x00d4, 0x0000},
151 {0x00d9, 0x0009},
152 {0x00da, 0x0000},
153 {0x00db, 0x0000},
154 {0x00dc, 0x00c0},
155 {0x00dd, 0x2220},
156 {0x00de, 0x3131},
157 {0x00df, 0x3131},
158 {0x00e0, 0x3131},
159 {0x00e2, 0x0000},
160 {0x00e3, 0x4000},
161 {0x00e4, 0x0aa0},
162 {0x00e5, 0x3131},
163 {0x00e6, 0x3131},
164 {0x00e7, 0x3131},
165 {0x00e8, 0x3131},
166 {0x00ea, 0xb320},
167 {0x00eb, 0x0000},
168 {0x00f0, 0x0000},
169 {0x00f1, 0x00d0},
170 {0x00f2, 0x00d0},
171 {0x00f6, 0x0000},
172 {0x00fa, 0x0000},
173 {0x00fb, 0x0000},
174 {0x00fc, 0x0000},
175 {0x00fd, 0x0000},
176 {0x00fe, 0x10ec},
177 {0x00ff, 0x6530},
178 {0x0100, 0xa0a0},
179 {0x010b, 0x0000},
180 {0x010c, 0xae00},
181 {0x010d, 0xaaa0},
182 {0x010e, 0x8aa2},
183 {0x010f, 0x02a2},
184 {0x0110, 0xc000},
185 {0x0111, 0x04a2},
186 {0x0112, 0x2800},
187 {0x0113, 0x0000},
188 {0x0117, 0x0100},
189 {0x0125, 0x0410},
190 {0x0132, 0x6026},
191 {0x0136, 0x5555},
192 {0x0138, 0x3700},
193 {0x013a, 0x2000},
194 {0x013b, 0x2000},
195 {0x013c, 0x2005},
196 {0x013f, 0x0000},
197 {0x0142, 0x0000},
198 {0x0145, 0x0002},
199 {0x0146, 0x0000},
200 {0x0147, 0x0000},
201 {0x0148, 0x0000},
202 {0x0149, 0x0000},
203 {0x0150, 0x79a1},
derek.fang0c48a652020-02-13 15:05:10 +0800204 {0x0156, 0xaaaa},
Bard Liao0ddce712018-06-07 16:37:38 +0800205 {0x0160, 0x4ec0},
206 {0x0161, 0x0080},
207 {0x0162, 0x0200},
208 {0x0163, 0x0800},
209 {0x0164, 0x0000},
210 {0x0165, 0x0000},
211 {0x0166, 0x0000},
212 {0x0167, 0x000f},
213 {0x0168, 0x000f},
214 {0x0169, 0x0021},
215 {0x0190, 0x413d},
216 {0x0194, 0x0000},
217 {0x0195, 0x0000},
218 {0x0197, 0x0022},
219 {0x0198, 0x0000},
220 {0x0199, 0x0000},
221 {0x01af, 0x0000},
222 {0x01b0, 0x0400},
223 {0x01b1, 0x0000},
224 {0x01b2, 0x0000},
225 {0x01b3, 0x0000},
226 {0x01b4, 0x0000},
227 {0x01b5, 0x0000},
228 {0x01b6, 0x01c3},
229 {0x01b7, 0x02a0},
230 {0x01b8, 0x03e9},
231 {0x01b9, 0x1389},
232 {0x01ba, 0xc351},
233 {0x01bb, 0x0009},
234 {0x01bc, 0x0018},
235 {0x01bd, 0x002a},
236 {0x01be, 0x004c},
237 {0x01bf, 0x0097},
238 {0x01c0, 0x433d},
239 {0x01c2, 0x0000},
240 {0x01c3, 0x0000},
241 {0x01c4, 0x0000},
242 {0x01c5, 0x0000},
243 {0x01c6, 0x0000},
244 {0x01c7, 0x0000},
245 {0x01c8, 0x40af},
246 {0x01c9, 0x0702},
247 {0x01ca, 0x0000},
248 {0x01cb, 0x0000},
249 {0x01cc, 0x5757},
250 {0x01cd, 0x5757},
251 {0x01ce, 0x5757},
252 {0x01cf, 0x5757},
253 {0x01d0, 0x5757},
254 {0x01d1, 0x5757},
255 {0x01d2, 0x5757},
256 {0x01d3, 0x5757},
257 {0x01d4, 0x5757},
258 {0x01d5, 0x5757},
259 {0x01d6, 0x0000},
260 {0x01d7, 0x0008},
261 {0x01d8, 0x0029},
262 {0x01d9, 0x3333},
263 {0x01da, 0x0000},
264 {0x01db, 0x0004},
265 {0x01dc, 0x0000},
266 {0x01de, 0x7c00},
267 {0x01df, 0x0320},
268 {0x01e0, 0x06a1},
269 {0x01e1, 0x0000},
270 {0x01e2, 0x0000},
271 {0x01e3, 0x0000},
272 {0x01e4, 0x0000},
273 {0x01e6, 0x0001},
274 {0x01e7, 0x0000},
275 {0x01e8, 0x0000},
276 {0x01ea, 0x0000},
277 {0x01eb, 0x0000},
278 {0x01ec, 0x0000},
279 {0x01ed, 0x0000},
280 {0x01ee, 0x0000},
281 {0x01ef, 0x0000},
282 {0x01f0, 0x0000},
283 {0x01f1, 0x0000},
284 {0x01f2, 0x0000},
285 {0x01f3, 0x0000},
286 {0x01f4, 0x0000},
287 {0x0210, 0x6297},
288 {0x0211, 0xa005},
289 {0x0212, 0x824c},
290 {0x0213, 0xf7ff},
291 {0x0214, 0xf24c},
292 {0x0215, 0x0102},
293 {0x0216, 0x00a3},
294 {0x0217, 0x0048},
295 {0x0218, 0xa2c0},
296 {0x0219, 0x0400},
297 {0x021a, 0x00c8},
298 {0x021b, 0x00c0},
299 {0x021c, 0x0000},
300 {0x0250, 0x4500},
301 {0x0251, 0x40b3},
302 {0x0252, 0x0000},
303 {0x0253, 0x0000},
304 {0x0254, 0x0000},
305 {0x0255, 0x0000},
306 {0x0256, 0x0000},
307 {0x0257, 0x0000},
308 {0x0258, 0x0000},
309 {0x0259, 0x0000},
310 {0x025a, 0x0005},
311 {0x0270, 0x0000},
312 {0x02ff, 0x0110},
313 {0x0300, 0x001f},
314 {0x0301, 0x032c},
315 {0x0302, 0x5f21},
316 {0x0303, 0x4000},
317 {0x0304, 0x4000},
318 {0x0305, 0x06d5},
319 {0x0306, 0x8000},
320 {0x0307, 0x0700},
321 {0x0310, 0x4560},
322 {0x0311, 0xa4a8},
323 {0x0312, 0x7418},
324 {0x0313, 0x0000},
325 {0x0314, 0x0006},
326 {0x0315, 0xffff},
327 {0x0316, 0xc400},
328 {0x0317, 0x0000},
329 {0x03c0, 0x7e00},
330 {0x03c1, 0x8000},
331 {0x03c2, 0x8000},
332 {0x03c3, 0x8000},
333 {0x03c4, 0x8000},
334 {0x03c5, 0x8000},
335 {0x03c6, 0x8000},
336 {0x03c7, 0x8000},
337 {0x03c8, 0x8000},
338 {0x03c9, 0x8000},
339 {0x03ca, 0x8000},
340 {0x03cb, 0x8000},
341 {0x03cc, 0x8000},
342 {0x03d0, 0x0000},
343 {0x03d1, 0x0000},
344 {0x03d2, 0x0000},
345 {0x03d3, 0x0000},
346 {0x03d4, 0x2000},
347 {0x03d5, 0x2000},
348 {0x03d6, 0x0000},
349 {0x03d7, 0x0000},
350 {0x03d8, 0x2000},
351 {0x03d9, 0x2000},
352 {0x03da, 0x2000},
353 {0x03db, 0x2000},
354 {0x03dc, 0x0000},
355 {0x03dd, 0x0000},
356 {0x03de, 0x0000},
357 {0x03df, 0x2000},
358 {0x03e0, 0x0000},
359 {0x03e1, 0x0000},
360 {0x03e2, 0x0000},
361 {0x03e3, 0x0000},
362 {0x03e4, 0x0000},
363 {0x03e5, 0x0000},
364 {0x03e6, 0x0000},
365 {0x03e7, 0x0000},
366 {0x03e8, 0x0000},
367 {0x03e9, 0x0000},
368 {0x03ea, 0x0000},
369 {0x03eb, 0x0000},
370 {0x03ec, 0x0000},
371 {0x03ed, 0x0000},
372 {0x03ee, 0x0000},
373 {0x03ef, 0x0000},
374 {0x03f0, 0x0800},
375 {0x03f1, 0x0800},
376 {0x03f2, 0x0800},
377 {0x03f3, 0x0800},
378};
Arnd Bergmanna50067d2020-05-28 11:17:17 +0200379EXPORT_SYMBOL_GPL(rt5682_reg);
Bard Liao0ddce712018-06-07 16:37:38 +0800380
Arnd Bergmanna50067d2020-05-28 11:17:17 +0200381bool rt5682_volatile_register(struct device *dev, unsigned int reg)
Bard Liao0ddce712018-06-07 16:37:38 +0800382{
383 switch (reg) {
384 case RT5682_RESET:
385 case RT5682_CBJ_CTRL_2:
386 case RT5682_INT_ST_1:
387 case RT5682_4BTN_IL_CMD_1:
388 case RT5682_AJD1_CTRL:
389 case RT5682_HP_CALIB_CTRL_1:
390 case RT5682_DEVICE_ID:
391 case RT5682_I2C_MODE:
392 case RT5682_HP_CALIB_CTRL_10:
393 case RT5682_EFUSE_CTRL_2:
394 case RT5682_JD_TOP_VC_VTRL:
395 case RT5682_HP_IMP_SENS_CTRL_19:
396 case RT5682_IL_CMD_1:
397 case RT5682_SAR_IL_CMD_2:
398 case RT5682_SAR_IL_CMD_4:
399 case RT5682_SAR_IL_CMD_10:
400 case RT5682_SAR_IL_CMD_11:
401 case RT5682_EFUSE_CTRL_6...RT5682_EFUSE_CTRL_11:
402 case RT5682_HP_CALIB_STA_1...RT5682_HP_CALIB_STA_11:
403 return true;
404 default:
405 return false;
406 }
407}
Arnd Bergmanna50067d2020-05-28 11:17:17 +0200408EXPORT_SYMBOL_GPL(rt5682_volatile_register);
Bard Liao0ddce712018-06-07 16:37:38 +0800409
Arnd Bergmanna50067d2020-05-28 11:17:17 +0200410bool rt5682_readable_register(struct device *dev, unsigned int reg)
Bard Liao0ddce712018-06-07 16:37:38 +0800411{
412 switch (reg) {
413 case RT5682_RESET:
414 case RT5682_VERSION_ID:
415 case RT5682_VENDOR_ID:
416 case RT5682_DEVICE_ID:
417 case RT5682_HP_CTRL_1:
418 case RT5682_HP_CTRL_2:
419 case RT5682_HPL_GAIN:
420 case RT5682_HPR_GAIN:
421 case RT5682_I2C_CTRL:
422 case RT5682_CBJ_BST_CTRL:
423 case RT5682_CBJ_CTRL_1:
424 case RT5682_CBJ_CTRL_2:
425 case RT5682_CBJ_CTRL_3:
426 case RT5682_CBJ_CTRL_4:
427 case RT5682_CBJ_CTRL_5:
428 case RT5682_CBJ_CTRL_6:
429 case RT5682_CBJ_CTRL_7:
430 case RT5682_DAC1_DIG_VOL:
431 case RT5682_STO1_ADC_DIG_VOL:
432 case RT5682_STO1_ADC_BOOST:
433 case RT5682_HP_IMP_GAIN_1:
434 case RT5682_HP_IMP_GAIN_2:
435 case RT5682_SIDETONE_CTRL:
436 case RT5682_STO1_ADC_MIXER:
437 case RT5682_AD_DA_MIXER:
438 case RT5682_STO1_DAC_MIXER:
439 case RT5682_A_DAC1_MUX:
440 case RT5682_DIG_INF2_DATA:
441 case RT5682_REC_MIXER:
442 case RT5682_CAL_REC:
443 case RT5682_ALC_BACK_GAIN:
444 case RT5682_PWR_DIG_1:
445 case RT5682_PWR_DIG_2:
446 case RT5682_PWR_ANLG_1:
447 case RT5682_PWR_ANLG_2:
448 case RT5682_PWR_ANLG_3:
449 case RT5682_PWR_MIXER:
450 case RT5682_PWR_VOL:
451 case RT5682_CLK_DET:
452 case RT5682_RESET_LPF_CTRL:
453 case RT5682_RESET_HPF_CTRL:
454 case RT5682_DMIC_CTRL_1:
455 case RT5682_I2S1_SDP:
456 case RT5682_I2S2_SDP:
457 case RT5682_ADDA_CLK_1:
458 case RT5682_ADDA_CLK_2:
459 case RT5682_I2S1_F_DIV_CTRL_1:
460 case RT5682_I2S1_F_DIV_CTRL_2:
461 case RT5682_TDM_CTRL:
462 case RT5682_TDM_ADDA_CTRL_1:
463 case RT5682_TDM_ADDA_CTRL_2:
464 case RT5682_DATA_SEL_CTRL_1:
465 case RT5682_TDM_TCON_CTRL:
466 case RT5682_GLB_CLK:
467 case RT5682_PLL_CTRL_1:
468 case RT5682_PLL_CTRL_2:
469 case RT5682_PLL_TRACK_1:
470 case RT5682_PLL_TRACK_2:
471 case RT5682_PLL_TRACK_3:
472 case RT5682_PLL_TRACK_4:
473 case RT5682_PLL_TRACK_5:
474 case RT5682_PLL_TRACK_6:
475 case RT5682_PLL_TRACK_11:
476 case RT5682_SDW_REF_CLK:
477 case RT5682_DEPOP_1:
478 case RT5682_DEPOP_2:
479 case RT5682_HP_CHARGE_PUMP_1:
480 case RT5682_HP_CHARGE_PUMP_2:
481 case RT5682_MICBIAS_1:
482 case RT5682_MICBIAS_2:
483 case RT5682_PLL_TRACK_12:
484 case RT5682_PLL_TRACK_14:
485 case RT5682_PLL2_CTRL_1:
486 case RT5682_PLL2_CTRL_2:
487 case RT5682_PLL2_CTRL_3:
488 case RT5682_PLL2_CTRL_4:
489 case RT5682_RC_CLK_CTRL:
490 case RT5682_I2S_M_CLK_CTRL_1:
491 case RT5682_I2S2_F_DIV_CTRL_1:
492 case RT5682_I2S2_F_DIV_CTRL_2:
493 case RT5682_EQ_CTRL_1:
494 case RT5682_EQ_CTRL_2:
495 case RT5682_IRQ_CTRL_1:
496 case RT5682_IRQ_CTRL_2:
497 case RT5682_IRQ_CTRL_3:
498 case RT5682_IRQ_CTRL_4:
499 case RT5682_INT_ST_1:
500 case RT5682_GPIO_CTRL_1:
501 case RT5682_GPIO_CTRL_2:
502 case RT5682_GPIO_CTRL_3:
503 case RT5682_HP_AMP_DET_CTRL_1:
504 case RT5682_HP_AMP_DET_CTRL_2:
505 case RT5682_MID_HP_AMP_DET:
506 case RT5682_LOW_HP_AMP_DET:
507 case RT5682_DELAY_BUF_CTRL:
508 case RT5682_SV_ZCD_1:
509 case RT5682_SV_ZCD_2:
510 case RT5682_IL_CMD_1:
511 case RT5682_IL_CMD_2:
512 case RT5682_IL_CMD_3:
513 case RT5682_IL_CMD_4:
514 case RT5682_IL_CMD_5:
515 case RT5682_IL_CMD_6:
516 case RT5682_4BTN_IL_CMD_1:
517 case RT5682_4BTN_IL_CMD_2:
518 case RT5682_4BTN_IL_CMD_3:
519 case RT5682_4BTN_IL_CMD_4:
520 case RT5682_4BTN_IL_CMD_5:
521 case RT5682_4BTN_IL_CMD_6:
522 case RT5682_4BTN_IL_CMD_7:
523 case RT5682_ADC_STO1_HP_CTRL_1:
524 case RT5682_ADC_STO1_HP_CTRL_2:
525 case RT5682_AJD1_CTRL:
526 case RT5682_JD1_THD:
527 case RT5682_JD2_THD:
528 case RT5682_JD_CTRL_1:
529 case RT5682_DUMMY_1:
530 case RT5682_DUMMY_2:
531 case RT5682_DUMMY_3:
532 case RT5682_DAC_ADC_DIG_VOL1:
533 case RT5682_BIAS_CUR_CTRL_2:
534 case RT5682_BIAS_CUR_CTRL_3:
535 case RT5682_BIAS_CUR_CTRL_4:
536 case RT5682_BIAS_CUR_CTRL_5:
537 case RT5682_BIAS_CUR_CTRL_6:
538 case RT5682_BIAS_CUR_CTRL_7:
539 case RT5682_BIAS_CUR_CTRL_8:
540 case RT5682_BIAS_CUR_CTRL_9:
541 case RT5682_BIAS_CUR_CTRL_10:
542 case RT5682_VREF_REC_OP_FB_CAP_CTRL:
543 case RT5682_CHARGE_PUMP_1:
544 case RT5682_DIG_IN_CTRL_1:
545 case RT5682_PAD_DRIVING_CTRL:
546 case RT5682_SOFT_RAMP_DEPOP:
547 case RT5682_CHOP_DAC:
548 case RT5682_CHOP_ADC:
549 case RT5682_CALIB_ADC_CTRL:
550 case RT5682_VOL_TEST:
551 case RT5682_SPKVDD_DET_STA:
552 case RT5682_TEST_MODE_CTRL_1:
553 case RT5682_TEST_MODE_CTRL_2:
554 case RT5682_TEST_MODE_CTRL_3:
555 case RT5682_TEST_MODE_CTRL_4:
556 case RT5682_TEST_MODE_CTRL_5:
557 case RT5682_PLL1_INTERNAL:
558 case RT5682_PLL2_INTERNAL:
559 case RT5682_STO_NG2_CTRL_1:
560 case RT5682_STO_NG2_CTRL_2:
561 case RT5682_STO_NG2_CTRL_3:
562 case RT5682_STO_NG2_CTRL_4:
563 case RT5682_STO_NG2_CTRL_5:
564 case RT5682_STO_NG2_CTRL_6:
565 case RT5682_STO_NG2_CTRL_7:
566 case RT5682_STO_NG2_CTRL_8:
567 case RT5682_STO_NG2_CTRL_9:
568 case RT5682_STO_NG2_CTRL_10:
569 case RT5682_STO1_DAC_SIL_DET:
570 case RT5682_SIL_PSV_CTRL1:
571 case RT5682_SIL_PSV_CTRL2:
572 case RT5682_SIL_PSV_CTRL3:
573 case RT5682_SIL_PSV_CTRL4:
574 case RT5682_SIL_PSV_CTRL5:
575 case RT5682_HP_IMP_SENS_CTRL_01:
576 case RT5682_HP_IMP_SENS_CTRL_02:
577 case RT5682_HP_IMP_SENS_CTRL_03:
578 case RT5682_HP_IMP_SENS_CTRL_04:
579 case RT5682_HP_IMP_SENS_CTRL_05:
580 case RT5682_HP_IMP_SENS_CTRL_06:
581 case RT5682_HP_IMP_SENS_CTRL_07:
582 case RT5682_HP_IMP_SENS_CTRL_08:
583 case RT5682_HP_IMP_SENS_CTRL_09:
584 case RT5682_HP_IMP_SENS_CTRL_10:
585 case RT5682_HP_IMP_SENS_CTRL_11:
586 case RT5682_HP_IMP_SENS_CTRL_12:
587 case RT5682_HP_IMP_SENS_CTRL_13:
588 case RT5682_HP_IMP_SENS_CTRL_14:
589 case RT5682_HP_IMP_SENS_CTRL_15:
590 case RT5682_HP_IMP_SENS_CTRL_16:
591 case RT5682_HP_IMP_SENS_CTRL_17:
592 case RT5682_HP_IMP_SENS_CTRL_18:
593 case RT5682_HP_IMP_SENS_CTRL_19:
594 case RT5682_HP_IMP_SENS_CTRL_20:
595 case RT5682_HP_IMP_SENS_CTRL_21:
596 case RT5682_HP_IMP_SENS_CTRL_22:
597 case RT5682_HP_IMP_SENS_CTRL_23:
598 case RT5682_HP_IMP_SENS_CTRL_24:
599 case RT5682_HP_IMP_SENS_CTRL_25:
600 case RT5682_HP_IMP_SENS_CTRL_26:
601 case RT5682_HP_IMP_SENS_CTRL_27:
602 case RT5682_HP_IMP_SENS_CTRL_28:
603 case RT5682_HP_IMP_SENS_CTRL_29:
604 case RT5682_HP_IMP_SENS_CTRL_30:
605 case RT5682_HP_IMP_SENS_CTRL_31:
606 case RT5682_HP_IMP_SENS_CTRL_32:
607 case RT5682_HP_IMP_SENS_CTRL_33:
608 case RT5682_HP_IMP_SENS_CTRL_34:
609 case RT5682_HP_IMP_SENS_CTRL_35:
610 case RT5682_HP_IMP_SENS_CTRL_36:
611 case RT5682_HP_IMP_SENS_CTRL_37:
612 case RT5682_HP_IMP_SENS_CTRL_38:
613 case RT5682_HP_IMP_SENS_CTRL_39:
614 case RT5682_HP_IMP_SENS_CTRL_40:
615 case RT5682_HP_IMP_SENS_CTRL_41:
616 case RT5682_HP_IMP_SENS_CTRL_42:
617 case RT5682_HP_IMP_SENS_CTRL_43:
618 case RT5682_HP_LOGIC_CTRL_1:
619 case RT5682_HP_LOGIC_CTRL_2:
620 case RT5682_HP_LOGIC_CTRL_3:
621 case RT5682_HP_CALIB_CTRL_1:
622 case RT5682_HP_CALIB_CTRL_2:
623 case RT5682_HP_CALIB_CTRL_3:
624 case RT5682_HP_CALIB_CTRL_4:
625 case RT5682_HP_CALIB_CTRL_5:
626 case RT5682_HP_CALIB_CTRL_6:
627 case RT5682_HP_CALIB_CTRL_7:
628 case RT5682_HP_CALIB_CTRL_9:
629 case RT5682_HP_CALIB_CTRL_10:
630 case RT5682_HP_CALIB_CTRL_11:
631 case RT5682_HP_CALIB_STA_1:
632 case RT5682_HP_CALIB_STA_2:
633 case RT5682_HP_CALIB_STA_3:
634 case RT5682_HP_CALIB_STA_4:
635 case RT5682_HP_CALIB_STA_5:
636 case RT5682_HP_CALIB_STA_6:
637 case RT5682_HP_CALIB_STA_7:
638 case RT5682_HP_CALIB_STA_8:
639 case RT5682_HP_CALIB_STA_9:
640 case RT5682_HP_CALIB_STA_10:
641 case RT5682_HP_CALIB_STA_11:
642 case RT5682_SAR_IL_CMD_1:
643 case RT5682_SAR_IL_CMD_2:
644 case RT5682_SAR_IL_CMD_3:
645 case RT5682_SAR_IL_CMD_4:
646 case RT5682_SAR_IL_CMD_5:
647 case RT5682_SAR_IL_CMD_6:
648 case RT5682_SAR_IL_CMD_7:
649 case RT5682_SAR_IL_CMD_8:
650 case RT5682_SAR_IL_CMD_9:
651 case RT5682_SAR_IL_CMD_10:
652 case RT5682_SAR_IL_CMD_11:
653 case RT5682_SAR_IL_CMD_12:
654 case RT5682_SAR_IL_CMD_13:
655 case RT5682_EFUSE_CTRL_1:
656 case RT5682_EFUSE_CTRL_2:
657 case RT5682_EFUSE_CTRL_3:
658 case RT5682_EFUSE_CTRL_4:
659 case RT5682_EFUSE_CTRL_5:
660 case RT5682_EFUSE_CTRL_6:
661 case RT5682_EFUSE_CTRL_7:
662 case RT5682_EFUSE_CTRL_8:
663 case RT5682_EFUSE_CTRL_9:
664 case RT5682_EFUSE_CTRL_10:
665 case RT5682_EFUSE_CTRL_11:
666 case RT5682_JD_TOP_VC_VTRL:
667 case RT5682_DRC1_CTRL_0:
668 case RT5682_DRC1_CTRL_1:
669 case RT5682_DRC1_CTRL_2:
670 case RT5682_DRC1_CTRL_3:
671 case RT5682_DRC1_CTRL_4:
672 case RT5682_DRC1_CTRL_5:
673 case RT5682_DRC1_CTRL_6:
674 case RT5682_DRC1_HARD_LMT_CTRL_1:
675 case RT5682_DRC1_HARD_LMT_CTRL_2:
676 case RT5682_DRC1_PRIV_1:
677 case RT5682_DRC1_PRIV_2:
678 case RT5682_DRC1_PRIV_3:
679 case RT5682_DRC1_PRIV_4:
680 case RT5682_DRC1_PRIV_5:
681 case RT5682_DRC1_PRIV_6:
682 case RT5682_DRC1_PRIV_7:
683 case RT5682_DRC1_PRIV_8:
684 case RT5682_EQ_AUTO_RCV_CTRL1:
685 case RT5682_EQ_AUTO_RCV_CTRL2:
686 case RT5682_EQ_AUTO_RCV_CTRL3:
687 case RT5682_EQ_AUTO_RCV_CTRL4:
688 case RT5682_EQ_AUTO_RCV_CTRL5:
689 case RT5682_EQ_AUTO_RCV_CTRL6:
690 case RT5682_EQ_AUTO_RCV_CTRL7:
691 case RT5682_EQ_AUTO_RCV_CTRL8:
692 case RT5682_EQ_AUTO_RCV_CTRL9:
693 case RT5682_EQ_AUTO_RCV_CTRL10:
694 case RT5682_EQ_AUTO_RCV_CTRL11:
695 case RT5682_EQ_AUTO_RCV_CTRL12:
696 case RT5682_EQ_AUTO_RCV_CTRL13:
697 case RT5682_ADC_L_EQ_LPF1_A1:
698 case RT5682_R_EQ_LPF1_A1:
699 case RT5682_L_EQ_LPF1_H0:
700 case RT5682_R_EQ_LPF1_H0:
701 case RT5682_L_EQ_BPF1_A1:
702 case RT5682_R_EQ_BPF1_A1:
703 case RT5682_L_EQ_BPF1_A2:
704 case RT5682_R_EQ_BPF1_A2:
705 case RT5682_L_EQ_BPF1_H0:
706 case RT5682_R_EQ_BPF1_H0:
707 case RT5682_L_EQ_BPF2_A1:
708 case RT5682_R_EQ_BPF2_A1:
709 case RT5682_L_EQ_BPF2_A2:
710 case RT5682_R_EQ_BPF2_A2:
711 case RT5682_L_EQ_BPF2_H0:
712 case RT5682_R_EQ_BPF2_H0:
713 case RT5682_L_EQ_BPF3_A1:
714 case RT5682_R_EQ_BPF3_A1:
715 case RT5682_L_EQ_BPF3_A2:
716 case RT5682_R_EQ_BPF3_A2:
717 case RT5682_L_EQ_BPF3_H0:
718 case RT5682_R_EQ_BPF3_H0:
719 case RT5682_L_EQ_BPF4_A1:
720 case RT5682_R_EQ_BPF4_A1:
721 case RT5682_L_EQ_BPF4_A2:
722 case RT5682_R_EQ_BPF4_A2:
723 case RT5682_L_EQ_BPF4_H0:
724 case RT5682_R_EQ_BPF4_H0:
725 case RT5682_L_EQ_HPF1_A1:
726 case RT5682_R_EQ_HPF1_A1:
727 case RT5682_L_EQ_HPF1_H0:
728 case RT5682_R_EQ_HPF1_H0:
729 case RT5682_L_EQ_PRE_VOL:
730 case RT5682_R_EQ_PRE_VOL:
731 case RT5682_L_EQ_POST_VOL:
732 case RT5682_R_EQ_POST_VOL:
733 case RT5682_I2C_MODE:
734 return true;
735 default:
736 return false;
737 }
738}
Arnd Bergmanna50067d2020-05-28 11:17:17 +0200739EXPORT_SYMBOL_GPL(rt5682_readable_register);
Bard Liao0ddce712018-06-07 16:37:38 +0800740
Shuming Fan75094872018-08-24 10:52:19 +0800741static const DECLARE_TLV_DB_SCALE(dac_vol_tlv, -6525, 75, 0);
742static const DECLARE_TLV_DB_SCALE(adc_vol_tlv, -1725, 75, 0);
Bard Liao0ddce712018-06-07 16:37:38 +0800743static const DECLARE_TLV_DB_SCALE(adc_bst_tlv, 0, 1200, 0);
744
745/* {0, +20, +24, +30, +35, +40, +44, +50, +52} dB */
746static const DECLARE_TLV_DB_RANGE(bst_tlv,
747 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
748 1, 1, TLV_DB_SCALE_ITEM(2000, 0, 0),
749 2, 2, TLV_DB_SCALE_ITEM(2400, 0, 0),
750 3, 5, TLV_DB_SCALE_ITEM(3000, 500, 0),
751 6, 6, TLV_DB_SCALE_ITEM(4400, 0, 0),
752 7, 7, TLV_DB_SCALE_ITEM(5000, 0, 0),
753 8, 8, TLV_DB_SCALE_ITEM(5200, 0, 0)
754);
755
756/* Interface data select */
757static const char * const rt5682_data_select[] = {
758 "L/R", "R/L", "L/L", "R/R"
759};
760
761static SOC_ENUM_SINGLE_DECL(rt5682_if2_adc_enum,
762 RT5682_DIG_INF2_DATA, RT5682_IF2_ADC_SEL_SFT, rt5682_data_select);
763
764static SOC_ENUM_SINGLE_DECL(rt5682_if1_01_adc_enum,
765 RT5682_TDM_ADDA_CTRL_1, RT5682_IF1_ADC1_SEL_SFT, rt5682_data_select);
766
767static SOC_ENUM_SINGLE_DECL(rt5682_if1_23_adc_enum,
768 RT5682_TDM_ADDA_CTRL_1, RT5682_IF1_ADC2_SEL_SFT, rt5682_data_select);
769
770static SOC_ENUM_SINGLE_DECL(rt5682_if1_45_adc_enum,
771 RT5682_TDM_ADDA_CTRL_1, RT5682_IF1_ADC3_SEL_SFT, rt5682_data_select);
772
773static SOC_ENUM_SINGLE_DECL(rt5682_if1_67_adc_enum,
774 RT5682_TDM_ADDA_CTRL_1, RT5682_IF1_ADC4_SEL_SFT, rt5682_data_select);
775
776static const struct snd_kcontrol_new rt5682_if2_adc_swap_mux =
777 SOC_DAPM_ENUM("IF2 ADC Swap Mux", rt5682_if2_adc_enum);
778
779static const struct snd_kcontrol_new rt5682_if1_01_adc_swap_mux =
780 SOC_DAPM_ENUM("IF1 01 ADC Swap Mux", rt5682_if1_01_adc_enum);
781
782static const struct snd_kcontrol_new rt5682_if1_23_adc_swap_mux =
783 SOC_DAPM_ENUM("IF1 23 ADC Swap Mux", rt5682_if1_23_adc_enum);
784
785static const struct snd_kcontrol_new rt5682_if1_45_adc_swap_mux =
786 SOC_DAPM_ENUM("IF1 45 ADC Swap Mux", rt5682_if1_45_adc_enum);
787
788static const struct snd_kcontrol_new rt5682_if1_67_adc_swap_mux =
789 SOC_DAPM_ENUM("IF1 67 ADC Swap Mux", rt5682_if1_67_adc_enum);
790
Oder Chiou03f6fc62020-02-19 18:28:57 +0800791static const char * const rt5682_dac_select[] = {
792 "IF1", "SOUND"
793};
794
795static SOC_ENUM_SINGLE_DECL(rt5682_dacl_enum,
796 RT5682_AD_DA_MIXER, RT5682_DAC1_L_SEL_SFT, rt5682_dac_select);
797
798static const struct snd_kcontrol_new rt5682_dac_l_mux =
799 SOC_DAPM_ENUM("DAC L Mux", rt5682_dacl_enum);
800
801static SOC_ENUM_SINGLE_DECL(rt5682_dacr_enum,
802 RT5682_AD_DA_MIXER, RT5682_DAC1_R_SEL_SFT, rt5682_dac_select);
803
804static const struct snd_kcontrol_new rt5682_dac_r_mux =
805 SOC_DAPM_ENUM("DAC R Mux", rt5682_dacr_enum);
806
Arnd Bergmanna50067d2020-05-28 11:17:17 +0200807void rt5682_reset(struct rt5682_priv *rt5682)
Bard Liao0ddce712018-06-07 16:37:38 +0800808{
Oder Chioub5848c82020-02-05 02:28:56 +0000809 regmap_write(rt5682->regmap, RT5682_RESET, 0);
810 if (!rt5682->is_sdw)
811 regmap_write(rt5682->regmap, RT5682_I2C_MODE, 1);
Bard Liao0ddce712018-06-07 16:37:38 +0800812}
Arnd Bergmanna50067d2020-05-28 11:17:17 +0200813EXPORT_SYMBOL_GPL(rt5682_reset);
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +0800814
Bard Liao0ddce712018-06-07 16:37:38 +0800815/**
816 * rt5682_sel_asrc_clk_src - select ASRC clock source for a set of filters
817 * @component: SoC audio component device.
818 * @filter_mask: mask of filters.
819 * @clk_src: clock source
820 *
821 * The ASRC function is for asynchronous MCLK and LRCK. Also, since RT5682 can
822 * only support standard 32fs or 64fs i2s format, ASRC should be enabled to
823 * support special i2s clock format such as Intel's 100fs(100 * sampling rate).
824 * ASRC function will track i2s clock and generate a corresponding system clock
825 * for codec. This function provides an API to select the clock source for a
826 * set of filters specified by the mask. And the component driver will turn on
827 * ASRC for these filters if ASRC is selected as their clock source.
828 */
829int rt5682_sel_asrc_clk_src(struct snd_soc_component *component,
830 unsigned int filter_mask, unsigned int clk_src)
831{
Bard Liao0ddce712018-06-07 16:37:38 +0800832 switch (clk_src) {
833 case RT5682_CLK_SEL_SYS:
834 case RT5682_CLK_SEL_I2S1_ASRC:
835 case RT5682_CLK_SEL_I2S2_ASRC:
836 break;
837
838 default:
839 return -EINVAL;
840 }
841
842 if (filter_mask & RT5682_DA_STEREO1_FILTER) {
843 snd_soc_component_update_bits(component, RT5682_PLL_TRACK_2,
844 RT5682_FILTER_CLK_SEL_MASK,
845 clk_src << RT5682_FILTER_CLK_SEL_SFT);
846 }
847
848 if (filter_mask & RT5682_AD_STEREO1_FILTER) {
849 snd_soc_component_update_bits(component, RT5682_PLL_TRACK_3,
850 RT5682_FILTER_CLK_SEL_MASK,
851 clk_src << RT5682_FILTER_CLK_SEL_SFT);
852 }
853
854 return 0;
855}
856EXPORT_SYMBOL_GPL(rt5682_sel_asrc_clk_src);
857
858static int rt5682_button_detect(struct snd_soc_component *component)
859{
860 int btn_type, val;
861
Kuninori Morimoto467a2552020-06-16 14:21:37 +0900862 val = snd_soc_component_read(component, RT5682_4BTN_IL_CMD_1);
Bard Liao0ddce712018-06-07 16:37:38 +0800863 btn_type = val & 0xfff0;
864 snd_soc_component_write(component, RT5682_4BTN_IL_CMD_1, val);
Tzung-Bi Shih9c1cb752020-04-30 16:22:29 +0800865 dev_dbg(component->dev, "%s btn_type=%x\n", __func__, btn_type);
Bard Liao2daf3d92018-07-03 13:07:25 +0800866 snd_soc_component_update_bits(component,
867 RT5682_SAR_IL_CMD_2, 0x10, 0x10);
Bard Liao0ddce712018-06-07 16:37:38 +0800868
869 return btn_type;
870}
871
872static void rt5682_enable_push_button_irq(struct snd_soc_component *component,
873 bool enable)
874{
Oder Chioub5848c82020-02-05 02:28:56 +0000875 struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
876
Bard Liao0ddce712018-06-07 16:37:38 +0800877 if (enable) {
878 snd_soc_component_update_bits(component, RT5682_SAR_IL_CMD_1,
879 RT5682_SAR_BUTT_DET_MASK, RT5682_SAR_BUTT_DET_EN);
880 snd_soc_component_update_bits(component, RT5682_SAR_IL_CMD_13,
881 RT5682_SAR_SOUR_MASK, RT5682_SAR_SOUR_BTN);
882 snd_soc_component_write(component, RT5682_IL_CMD_1, 0x0040);
883 snd_soc_component_update_bits(component, RT5682_4BTN_IL_CMD_2,
884 RT5682_4BTN_IL_MASK | RT5682_4BTN_IL_RST_MASK,
885 RT5682_4BTN_IL_EN | RT5682_4BTN_IL_NOR);
Oder Chioub5848c82020-02-05 02:28:56 +0000886 if (rt5682->is_sdw)
887 snd_soc_component_update_bits(component,
888 RT5682_IRQ_CTRL_3,
889 RT5682_IL_IRQ_MASK | RT5682_IL_IRQ_TYPE_MASK,
890 RT5682_IL_IRQ_EN | RT5682_IL_IRQ_PUL);
891 else
892 snd_soc_component_update_bits(component,
893 RT5682_IRQ_CTRL_3, RT5682_IL_IRQ_MASK,
894 RT5682_IL_IRQ_EN);
Bard Liao0ddce712018-06-07 16:37:38 +0800895 } else {
896 snd_soc_component_update_bits(component, RT5682_IRQ_CTRL_3,
897 RT5682_IL_IRQ_MASK, RT5682_IL_IRQ_DIS);
898 snd_soc_component_update_bits(component, RT5682_SAR_IL_CMD_1,
899 RT5682_SAR_BUTT_DET_MASK, RT5682_SAR_BUTT_DET_DIS);
900 snd_soc_component_update_bits(component, RT5682_4BTN_IL_CMD_2,
901 RT5682_4BTN_IL_MASK, RT5682_4BTN_IL_DIS);
902 snd_soc_component_update_bits(component, RT5682_4BTN_IL_CMD_2,
903 RT5682_4BTN_IL_RST_MASK, RT5682_4BTN_IL_RST);
904 snd_soc_component_update_bits(component, RT5682_SAR_IL_CMD_13,
905 RT5682_SAR_SOUR_MASK, RT5682_SAR_SOUR_TYPE);
906 }
907}
908
909/**
910 * rt5682_headset_detect - Detect headset.
911 * @component: SoC audio component device.
912 * @jack_insert: Jack insert or not.
913 *
914 * Detect whether is headset or not when jack inserted.
915 *
916 * Returns detect status.
917 */
Arnd Bergmanna50067d2020-05-28 11:17:17 +0200918int rt5682_headset_detect(struct snd_soc_component *component, int jack_insert)
Bard Liao0ddce712018-06-07 16:37:38 +0800919{
920 struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
Derek Fangebbfabc2020-02-18 21:51:51 +0800921 struct snd_soc_dapm_context *dapm = &component->dapm;
Bard Liao0ddce712018-06-07 16:37:38 +0800922 unsigned int val, count;
923
924 if (jack_insert) {
Shuming Fan4834d702019-03-08 11:36:08 +0800925 snd_soc_component_update_bits(component, RT5682_PWR_ANLG_1,
Shuming Fan675212b2019-03-18 15:17:13 +0800926 RT5682_PWR_VREF2 | RT5682_PWR_MB,
927 RT5682_PWR_VREF2 | RT5682_PWR_MB);
Shuming Fan4834d702019-03-08 11:36:08 +0800928 snd_soc_component_update_bits(component,
derek.fang0c48a652020-02-13 15:05:10 +0800929 RT5682_PWR_ANLG_1, RT5682_PWR_FV2, 0);
Shuming Fan4834d702019-03-08 11:36:08 +0800930 usleep_range(15000, 20000);
931 snd_soc_component_update_bits(component,
derek.fang0c48a652020-02-13 15:05:10 +0800932 RT5682_PWR_ANLG_1, RT5682_PWR_FV2, RT5682_PWR_FV2);
Shuming Fan4834d702019-03-08 11:36:08 +0800933 snd_soc_component_update_bits(component, RT5682_PWR_ANLG_3,
934 RT5682_PWR_CBJ, RT5682_PWR_CBJ);
Shuming Fan9bc5fd71b2020-06-23 20:53:12 +0800935 snd_soc_component_update_bits(component,
936 RT5682_HP_CHARGE_PUMP_1,
937 RT5682_OSW_L_MASK | RT5682_OSW_R_MASK, 0);
Bard Liao0ddce712018-06-07 16:37:38 +0800938 snd_soc_component_update_bits(component, RT5682_CBJ_CTRL_1,
939 RT5682_TRIG_JD_MASK, RT5682_TRIG_JD_HIGH);
940
941 count = 0;
Kuninori Morimoto467a2552020-06-16 14:21:37 +0900942 val = snd_soc_component_read(component, RT5682_CBJ_CTRL_2)
Bard Liao0ddce712018-06-07 16:37:38 +0800943 & RT5682_JACK_TYPE_MASK;
944 while (val == 0 && count < 50) {
945 usleep_range(10000, 15000);
Kuninori Morimoto467a2552020-06-16 14:21:37 +0900946 val = snd_soc_component_read(component,
Bard Liao0ddce712018-06-07 16:37:38 +0800947 RT5682_CBJ_CTRL_2) & RT5682_JACK_TYPE_MASK;
948 count++;
949 }
950
951 switch (val) {
952 case 0x1:
953 case 0x2:
954 rt5682->jack_type = SND_JACK_HEADSET;
955 rt5682_enable_push_button_irq(component, true);
956 break;
957 default:
958 rt5682->jack_type = SND_JACK_HEADPHONE;
Tzung-Bi Shih70255cf2020-04-30 16:22:28 +0800959 break;
Bard Liao0ddce712018-06-07 16:37:38 +0800960 }
Shuming Fan9bc5fd71b2020-06-23 20:53:12 +0800961
962 snd_soc_component_update_bits(component,
963 RT5682_HP_CHARGE_PUMP_1,
964 RT5682_OSW_L_MASK | RT5682_OSW_R_MASK,
965 RT5682_OSW_L_EN | RT5682_OSW_R_EN);
Bard Liao0ddce712018-06-07 16:37:38 +0800966 } else {
967 rt5682_enable_push_button_irq(component, false);
968 snd_soc_component_update_bits(component, RT5682_CBJ_CTRL_1,
969 RT5682_TRIG_JD_MASK, RT5682_TRIG_JD_LOW);
Derek Fangebbfabc2020-02-18 21:51:51 +0800970 if (snd_soc_dapm_get_pin_status(dapm, "MICBIAS"))
971 snd_soc_component_update_bits(component,
972 RT5682_PWR_ANLG_1, RT5682_PWR_VREF2, 0);
973 else
974 snd_soc_component_update_bits(component,
975 RT5682_PWR_ANLG_1,
976 RT5682_PWR_VREF2 | RT5682_PWR_MB, 0);
Shuming Fan4834d702019-03-08 11:36:08 +0800977 snd_soc_component_update_bits(component, RT5682_PWR_ANLG_3,
978 RT5682_PWR_CBJ, 0);
Bard Liao0ddce712018-06-07 16:37:38 +0800979
980 rt5682->jack_type = 0;
981 }
982
983 dev_dbg(component->dev, "jack_type = %d\n", rt5682->jack_type);
984 return rt5682->jack_type;
985}
Arnd Bergmanna50067d2020-05-28 11:17:17 +0200986EXPORT_SYMBOL_GPL(rt5682_headset_detect);
Bard Liao0ddce712018-06-07 16:37:38 +0800987
988static int rt5682_set_jack_detect(struct snd_soc_component *component,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +0800989 struct snd_soc_jack *hs_jack, void *data)
Bard Liao0ddce712018-06-07 16:37:38 +0800990{
991 struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
992
Jaska Uimonena315e762019-09-27 15:14:07 -0500993 rt5682->hs_jack = hs_jack;
994
Oder Chioubc4be652020-07-01 15:16:45 +0800995 if (!hs_jack) {
996 regmap_update_bits(rt5682->regmap, RT5682_IRQ_CTRL_2,
997 RT5682_JD1_EN_MASK, RT5682_JD1_DIS);
998 regmap_update_bits(rt5682->regmap, RT5682_RC_CLK_CTRL,
999 RT5682_POW_JDH | RT5682_POW_JDL, 0);
1000 cancel_delayed_work_sync(&rt5682->jack_detect_work);
Jaska Uimonena315e762019-09-27 15:14:07 -05001001
Oder Chioubc4be652020-07-01 15:16:45 +08001002 return 0;
1003 }
1004
1005 if (!rt5682->is_sdw) {
Oder Chioub5848c82020-02-05 02:28:56 +00001006 switch (rt5682->pdata.jd_src) {
1007 case RT5682_JD1:
1008 snd_soc_component_update_bits(component,
1009 RT5682_CBJ_CTRL_2, RT5682_EXT_JD_SRC,
1010 RT5682_EXT_JD_SRC_MANUAL);
1011 snd_soc_component_write(component, RT5682_CBJ_CTRL_1,
1012 0xd042);
1013 snd_soc_component_update_bits(component,
1014 RT5682_CBJ_CTRL_3, RT5682_CBJ_IN_BUF_EN,
1015 RT5682_CBJ_IN_BUF_EN);
1016 snd_soc_component_update_bits(component,
1017 RT5682_SAR_IL_CMD_1, RT5682_SAR_POW_MASK,
1018 RT5682_SAR_POW_EN);
1019 regmap_update_bits(rt5682->regmap, RT5682_GPIO_CTRL_1,
1020 RT5682_GP1_PIN_MASK, RT5682_GP1_PIN_IRQ);
1021 regmap_update_bits(rt5682->regmap, RT5682_RC_CLK_CTRL,
Bard Liao0ddce712018-06-07 16:37:38 +08001022 RT5682_POW_IRQ | RT5682_POW_JDH |
1023 RT5682_POW_ANA, RT5682_POW_IRQ |
1024 RT5682_POW_JDH | RT5682_POW_ANA);
Oder Chioub5848c82020-02-05 02:28:56 +00001025 regmap_update_bits(rt5682->regmap, RT5682_PWR_ANLG_2,
1026 RT5682_PWR_JDH | RT5682_PWR_JDL,
1027 RT5682_PWR_JDH | RT5682_PWR_JDL);
1028 regmap_update_bits(rt5682->regmap, RT5682_IRQ_CTRL_2,
1029 RT5682_JD1_EN_MASK | RT5682_JD1_POL_MASK,
1030 RT5682_JD1_EN | RT5682_JD1_POL_NOR);
1031 regmap_update_bits(rt5682->regmap, RT5682_4BTN_IL_CMD_4,
1032 0x7f7f, (rt5682->pdata.btndet_delay << 8 |
1033 rt5682->pdata.btndet_delay));
1034 regmap_update_bits(rt5682->regmap, RT5682_4BTN_IL_CMD_5,
1035 0x7f7f, (rt5682->pdata.btndet_delay << 8 |
1036 rt5682->pdata.btndet_delay));
1037 regmap_update_bits(rt5682->regmap, RT5682_4BTN_IL_CMD_6,
1038 0x7f7f, (rt5682->pdata.btndet_delay << 8 |
1039 rt5682->pdata.btndet_delay));
1040 regmap_update_bits(rt5682->regmap, RT5682_4BTN_IL_CMD_7,
1041 0x7f7f, (rt5682->pdata.btndet_delay << 8 |
1042 rt5682->pdata.btndet_delay));
1043 mod_delayed_work(system_power_efficient_wq,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001044 &rt5682->jack_detect_work,
1045 msecs_to_jiffies(250));
Oder Chioub5848c82020-02-05 02:28:56 +00001046 break;
Bard Liao0ddce712018-06-07 16:37:38 +08001047
Oder Chioub5848c82020-02-05 02:28:56 +00001048 case RT5682_JD_NULL:
1049 regmap_update_bits(rt5682->regmap, RT5682_IRQ_CTRL_2,
1050 RT5682_JD1_EN_MASK, RT5682_JD1_DIS);
1051 regmap_update_bits(rt5682->regmap, RT5682_RC_CLK_CTRL,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001052 RT5682_POW_JDH | RT5682_POW_JDL, 0);
Oder Chioub5848c82020-02-05 02:28:56 +00001053 break;
Bard Liao0ddce712018-06-07 16:37:38 +08001054
Oder Chioub5848c82020-02-05 02:28:56 +00001055 default:
1056 dev_warn(component->dev, "Wrong JD source\n");
1057 break;
1058 }
Bard Liao0ddce712018-06-07 16:37:38 +08001059 }
1060
Bard Liao0ddce712018-06-07 16:37:38 +08001061 return 0;
1062}
1063
Arnd Bergmanna50067d2020-05-28 11:17:17 +02001064void rt5682_jack_detect_handler(struct work_struct *work)
Bard Liao0ddce712018-06-07 16:37:38 +08001065{
1066 struct rt5682_priv *rt5682 =
1067 container_of(work, struct rt5682_priv, jack_detect_work.work);
1068 int val, btn_type;
1069
1070 while (!rt5682->component)
1071 usleep_range(10000, 15000);
1072
1073 while (!rt5682->component->card->instantiated)
1074 usleep_range(10000, 15000);
1075
1076 mutex_lock(&rt5682->calibrate_mutex);
1077
Kuninori Morimoto467a2552020-06-16 14:21:37 +09001078 val = snd_soc_component_read(rt5682->component, RT5682_AJD1_CTRL)
Bard Liao0ddce712018-06-07 16:37:38 +08001079 & RT5682_JDH_RS_MASK;
1080 if (!val) {
1081 /* jack in */
1082 if (rt5682->jack_type == 0) {
1083 /* jack was out, report jack type */
1084 rt5682->jack_type =
1085 rt5682_headset_detect(rt5682->component, 1);
1086 } else {
1087 /* jack is already in, report button event */
1088 rt5682->jack_type = SND_JACK_HEADSET;
1089 btn_type = rt5682_button_detect(rt5682->component);
1090 /**
1091 * rt5682 can report three kinds of button behavior,
1092 * one click, double click and hold. However,
1093 * currently we will report button pressed/released
1094 * event. So all the three button behaviors are
1095 * treated as button pressed.
1096 */
1097 switch (btn_type) {
1098 case 0x8000:
1099 case 0x4000:
1100 case 0x2000:
1101 rt5682->jack_type |= SND_JACK_BTN_0;
1102 break;
1103 case 0x1000:
1104 case 0x0800:
1105 case 0x0400:
1106 rt5682->jack_type |= SND_JACK_BTN_1;
1107 break;
1108 case 0x0200:
1109 case 0x0100:
1110 case 0x0080:
1111 rt5682->jack_type |= SND_JACK_BTN_2;
1112 break;
1113 case 0x0040:
1114 case 0x0020:
1115 case 0x0010:
1116 rt5682->jack_type |= SND_JACK_BTN_3;
1117 break;
1118 case 0x0000: /* unpressed */
1119 break;
1120 default:
Bard Liao0ddce712018-06-07 16:37:38 +08001121 dev_err(rt5682->component->dev,
1122 "Unexpected button code 0x%04x\n",
1123 btn_type);
1124 break;
1125 }
1126 }
1127 } else {
1128 /* jack out */
1129 rt5682->jack_type = rt5682_headset_detect(rt5682->component, 0);
1130 }
1131
1132 snd_soc_jack_report(rt5682->hs_jack, rt5682->jack_type,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001133 SND_JACK_HEADSET |
1134 SND_JACK_BTN_0 | SND_JACK_BTN_1 |
1135 SND_JACK_BTN_2 | SND_JACK_BTN_3);
Bard Liao0ddce712018-06-07 16:37:38 +08001136
Oder Chioub5848c82020-02-05 02:28:56 +00001137 if (!rt5682->is_sdw) {
1138 if (rt5682->jack_type & (SND_JACK_BTN_0 | SND_JACK_BTN_1 |
1139 SND_JACK_BTN_2 | SND_JACK_BTN_3))
1140 schedule_delayed_work(&rt5682->jd_check_work, 0);
1141 else
1142 cancel_delayed_work_sync(&rt5682->jd_check_work);
1143 }
Bard Liao0ddce712018-06-07 16:37:38 +08001144
1145 mutex_unlock(&rt5682->calibrate_mutex);
1146}
Arnd Bergmanna50067d2020-05-28 11:17:17 +02001147EXPORT_SYMBOL_GPL(rt5682_jack_detect_handler);
Bard Liao0ddce712018-06-07 16:37:38 +08001148
1149static const struct snd_kcontrol_new rt5682_snd_controls[] = {
Bard Liao0ddce712018-06-07 16:37:38 +08001150 /* DAC Digital Volume */
1151 SOC_DOUBLE_TLV("DAC1 Playback Volume", RT5682_DAC1_DIG_VOL,
Oder Chiou5b7ddb82020-03-13 10:38:50 +08001152 RT5682_L_VOL_SFT + 1, RT5682_R_VOL_SFT + 1, 87, 0, dac_vol_tlv),
Bard Liao0ddce712018-06-07 16:37:38 +08001153
1154 /* IN Boost Volume */
1155 SOC_SINGLE_TLV("CBJ Boost Volume", RT5682_CBJ_BST_CTRL,
1156 RT5682_BST_CBJ_SFT, 8, 0, bst_tlv),
1157
1158 /* ADC Digital Volume Control */
1159 SOC_DOUBLE("STO1 ADC Capture Switch", RT5682_STO1_ADC_DIG_VOL,
1160 RT5682_L_MUTE_SFT, RT5682_R_MUTE_SFT, 1, 1),
1161 SOC_DOUBLE_TLV("STO1 ADC Capture Volume", RT5682_STO1_ADC_DIG_VOL,
Shuming Fan75094872018-08-24 10:52:19 +08001162 RT5682_L_VOL_SFT + 1, RT5682_R_VOL_SFT + 1, 63, 0, adc_vol_tlv),
Bard Liao0ddce712018-06-07 16:37:38 +08001163
1164 /* ADC Boost Volume Control */
1165 SOC_DOUBLE_TLV("STO1 ADC Boost Gain Volume", RT5682_STO1_ADC_BOOST,
1166 RT5682_STO1_ADC_L_BST_SFT, RT5682_STO1_ADC_R_BST_SFT,
1167 3, 0, adc_bst_tlv),
1168};
1169
Bard Liao0ddce712018-06-07 16:37:38 +08001170static int rt5682_div_sel(struct rt5682_priv *rt5682,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001171 int target, const int div[], int size)
Bard Liao0ddce712018-06-07 16:37:38 +08001172{
1173 int i;
1174
1175 if (rt5682->sysclk < target) {
Tzung-Bi Shih9c1cb752020-04-30 16:22:29 +08001176 dev_err(rt5682->component->dev,
1177 "sysclk rate %d is too low\n", rt5682->sysclk);
Bard Liao0ddce712018-06-07 16:37:38 +08001178 return 0;
1179 }
1180
1181 for (i = 0; i < size - 1; i++) {
Shuming Fan243de012020-03-17 15:33:21 +08001182 dev_dbg(rt5682->component->dev, "div[%d]=%d\n", i, div[i]);
Bard Liao0ddce712018-06-07 16:37:38 +08001183 if (target * div[i] == rt5682->sysclk)
1184 return i;
1185 if (target * div[i + 1] > rt5682->sysclk) {
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001186 dev_dbg(rt5682->component->dev,
1187 "can't find div for sysclk %d\n",
Bard Liao0ddce712018-06-07 16:37:38 +08001188 rt5682->sysclk);
1189 return i;
1190 }
1191 }
1192
1193 if (target * div[i] < rt5682->sysclk)
Tzung-Bi Shih9c1cb752020-04-30 16:22:29 +08001194 dev_err(rt5682->component->dev,
1195 "sysclk rate %d is too high\n", rt5682->sysclk);
Bard Liao0ddce712018-06-07 16:37:38 +08001196
1197 return size - 1;
Bard Liao0ddce712018-06-07 16:37:38 +08001198}
1199
1200/**
1201 * set_dmic_clk - Set parameter of dmic.
1202 *
1203 * @w: DAPM widget.
1204 * @kcontrol: The kcontrol of this widget.
1205 * @event: Event id.
1206 *
1207 * Choose dmic clock between 1MHz and 3MHz.
1208 * It is better for clock to approximate 3MHz.
1209 */
1210static int set_dmic_clk(struct snd_soc_dapm_widget *w,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001211 struct snd_kcontrol *kcontrol, int event)
Bard Liao0ddce712018-06-07 16:37:38 +08001212{
1213 struct snd_soc_component *component =
1214 snd_soc_dapm_to_component(w->dapm);
1215 struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
Oder Chiou9a74c442020-03-23 16:25:45 +08001216 int idx = -EINVAL, dmic_clk_rate = 3072000;
Bard Liao0ddce712018-06-07 16:37:38 +08001217 static const int div[] = {2, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128};
1218
Oder Chiou9a74c442020-03-23 16:25:45 +08001219 if (rt5682->pdata.dmic_clk_rate)
1220 dmic_clk_rate = rt5682->pdata.dmic_clk_rate;
1221
1222 idx = rt5682_div_sel(rt5682, dmic_clk_rate, div, ARRAY_SIZE(div));
Bard Liao0ddce712018-06-07 16:37:38 +08001223
1224 snd_soc_component_update_bits(component, RT5682_DMIC_CTRL_1,
1225 RT5682_DMIC_CLK_MASK, idx << RT5682_DMIC_CLK_SFT);
1226
1227 return 0;
1228}
1229
1230static int set_filter_clk(struct snd_soc_dapm_widget *w,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001231 struct snd_kcontrol *kcontrol, int event)
Bard Liao0ddce712018-06-07 16:37:38 +08001232{
1233 struct snd_soc_component *component =
1234 snd_soc_dapm_to_component(w->dapm);
1235 struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
Shuming Fan1c5b6a22019-03-18 15:17:42 +08001236 int ref, val, reg, idx = -EINVAL;
Bard Liao0ddce712018-06-07 16:37:38 +08001237 static const int div_f[] = {1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48};
1238 static const int div_o[] = {1, 2, 4, 6, 8, 12, 16, 24, 32, 48};
1239
Oder Chiou03f6fc62020-02-19 18:28:57 +08001240 if (rt5682->is_sdw)
1241 return 0;
1242
Kuninori Morimoto467a2552020-06-16 14:21:37 +09001243 val = snd_soc_component_read(component, RT5682_GPIO_CTRL_1) &
Bard Liao0ddce712018-06-07 16:37:38 +08001244 RT5682_GP4_PIN_MASK;
1245 if (w->shift == RT5682_PWR_ADC_S1F_BIT &&
1246 val == RT5682_GP4_PIN_ADCDAT2)
1247 ref = 256 * rt5682->lrck[RT5682_AIF2];
1248 else
1249 ref = 256 * rt5682->lrck[RT5682_AIF1];
1250
1251 idx = rt5682_div_sel(rt5682, ref, div_f, ARRAY_SIZE(div_f));
1252
Shuming Fan1c5b6a22019-03-18 15:17:42 +08001253 if (w->shift == RT5682_PWR_ADC_S1F_BIT)
Bard Liao0ddce712018-06-07 16:37:38 +08001254 reg = RT5682_PLL_TRACK_3;
Shuming Fan1c5b6a22019-03-18 15:17:42 +08001255 else
Bard Liao0ddce712018-06-07 16:37:38 +08001256 reg = RT5682_PLL_TRACK_2;
Bard Liao0ddce712018-06-07 16:37:38 +08001257
1258 snd_soc_component_update_bits(component, reg,
1259 RT5682_FILTER_CLK_DIV_MASK, idx << RT5682_FILTER_CLK_DIV_SFT);
1260
1261 /* select over sample rate */
1262 for (idx = 0; idx < ARRAY_SIZE(div_o); idx++) {
1263 if (rt5682->sysclk <= 12288000 * div_o[idx])
1264 break;
1265 }
1266
1267 snd_soc_component_update_bits(component, RT5682_ADDA_CLK_1,
Shuming Fan1c5b6a22019-03-18 15:17:42 +08001268 RT5682_ADC_OSR_MASK | RT5682_DAC_OSR_MASK,
1269 (idx << RT5682_ADC_OSR_SFT) | (idx << RT5682_DAC_OSR_SFT));
Bard Liao0ddce712018-06-07 16:37:38 +08001270
1271 return 0;
1272}
1273
1274static int is_sys_clk_from_pll1(struct snd_soc_dapm_widget *w,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001275 struct snd_soc_dapm_widget *sink)
Bard Liao0ddce712018-06-07 16:37:38 +08001276{
1277 unsigned int val;
1278 struct snd_soc_component *component =
1279 snd_soc_dapm_to_component(w->dapm);
1280
Kuninori Morimoto467a2552020-06-16 14:21:37 +09001281 val = snd_soc_component_read(component, RT5682_GLB_CLK);
Bard Liao0ddce712018-06-07 16:37:38 +08001282 val &= RT5682_SCLK_SRC_MASK;
1283 if (val == RT5682_SCLK_SRC_PLL1)
1284 return 1;
1285 else
1286 return 0;
1287}
1288
derek.fang0c48a652020-02-13 15:05:10 +08001289static int is_sys_clk_from_pll2(struct snd_soc_dapm_widget *w,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001290 struct snd_soc_dapm_widget *sink)
derek.fang0c48a652020-02-13 15:05:10 +08001291{
1292 unsigned int val;
1293 struct snd_soc_component *component =
1294 snd_soc_dapm_to_component(w->dapm);
1295
Kuninori Morimoto467a2552020-06-16 14:21:37 +09001296 val = snd_soc_component_read(component, RT5682_GLB_CLK);
derek.fang0c48a652020-02-13 15:05:10 +08001297 val &= RT5682_SCLK_SRC_MASK;
1298 if (val == RT5682_SCLK_SRC_PLL2)
1299 return 1;
1300 else
1301 return 0;
1302}
1303
Bard Liao0ddce712018-06-07 16:37:38 +08001304static int is_using_asrc(struct snd_soc_dapm_widget *w,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001305 struct snd_soc_dapm_widget *sink)
Bard Liao0ddce712018-06-07 16:37:38 +08001306{
1307 unsigned int reg, shift, val;
1308 struct snd_soc_component *component =
1309 snd_soc_dapm_to_component(w->dapm);
1310
1311 switch (w->shift) {
1312 case RT5682_ADC_STO1_ASRC_SFT:
1313 reg = RT5682_PLL_TRACK_3;
1314 shift = RT5682_FILTER_CLK_SEL_SFT;
1315 break;
1316 case RT5682_DAC_STO1_ASRC_SFT:
1317 reg = RT5682_PLL_TRACK_2;
1318 shift = RT5682_FILTER_CLK_SEL_SFT;
1319 break;
1320 default:
1321 return 0;
1322 }
1323
Kuninori Morimoto467a2552020-06-16 14:21:37 +09001324 val = (snd_soc_component_read(component, reg) >> shift) & 0xf;
Bard Liao0ddce712018-06-07 16:37:38 +08001325 switch (val) {
1326 case RT5682_CLK_SEL_I2S1_ASRC:
1327 case RT5682_CLK_SEL_I2S2_ASRC:
1328 return 1;
1329 default:
1330 return 0;
1331 }
Bard Liao0ddce712018-06-07 16:37:38 +08001332}
1333
1334/* Digital Mixer */
1335static const struct snd_kcontrol_new rt5682_sto1_adc_l_mix[] = {
1336 SOC_DAPM_SINGLE("ADC1 Switch", RT5682_STO1_ADC_MIXER,
1337 RT5682_M_STO1_ADC_L1_SFT, 1, 1),
1338 SOC_DAPM_SINGLE("ADC2 Switch", RT5682_STO1_ADC_MIXER,
1339 RT5682_M_STO1_ADC_L2_SFT, 1, 1),
1340};
1341
1342static const struct snd_kcontrol_new rt5682_sto1_adc_r_mix[] = {
1343 SOC_DAPM_SINGLE("ADC1 Switch", RT5682_STO1_ADC_MIXER,
1344 RT5682_M_STO1_ADC_R1_SFT, 1, 1),
1345 SOC_DAPM_SINGLE("ADC2 Switch", RT5682_STO1_ADC_MIXER,
1346 RT5682_M_STO1_ADC_R2_SFT, 1, 1),
1347};
1348
1349static const struct snd_kcontrol_new rt5682_dac_l_mix[] = {
1350 SOC_DAPM_SINGLE("Stereo ADC Switch", RT5682_AD_DA_MIXER,
1351 RT5682_M_ADCMIX_L_SFT, 1, 1),
1352 SOC_DAPM_SINGLE("DAC1 Switch", RT5682_AD_DA_MIXER,
1353 RT5682_M_DAC1_L_SFT, 1, 1),
1354};
1355
1356static const struct snd_kcontrol_new rt5682_dac_r_mix[] = {
1357 SOC_DAPM_SINGLE("Stereo ADC Switch", RT5682_AD_DA_MIXER,
1358 RT5682_M_ADCMIX_R_SFT, 1, 1),
1359 SOC_DAPM_SINGLE("DAC1 Switch", RT5682_AD_DA_MIXER,
1360 RT5682_M_DAC1_R_SFT, 1, 1),
1361};
1362
1363static const struct snd_kcontrol_new rt5682_sto1_dac_l_mix[] = {
1364 SOC_DAPM_SINGLE("DAC L1 Switch", RT5682_STO1_DAC_MIXER,
1365 RT5682_M_DAC_L1_STO_L_SFT, 1, 1),
1366 SOC_DAPM_SINGLE("DAC R1 Switch", RT5682_STO1_DAC_MIXER,
1367 RT5682_M_DAC_R1_STO_L_SFT, 1, 1),
1368};
1369
1370static const struct snd_kcontrol_new rt5682_sto1_dac_r_mix[] = {
1371 SOC_DAPM_SINGLE("DAC L1 Switch", RT5682_STO1_DAC_MIXER,
1372 RT5682_M_DAC_L1_STO_R_SFT, 1, 1),
1373 SOC_DAPM_SINGLE("DAC R1 Switch", RT5682_STO1_DAC_MIXER,
1374 RT5682_M_DAC_R1_STO_R_SFT, 1, 1),
1375};
1376
1377/* Analog Input Mixer */
1378static const struct snd_kcontrol_new rt5682_rec1_l_mix[] = {
1379 SOC_DAPM_SINGLE("CBJ Switch", RT5682_REC_MIXER,
1380 RT5682_M_CBJ_RM1_L_SFT, 1, 1),
1381};
1382
1383/* STO1 ADC1 Source */
1384/* MX-26 [13] [5] */
1385static const char * const rt5682_sto1_adc1_src[] = {
1386 "DAC MIX", "ADC"
1387};
1388
1389static SOC_ENUM_SINGLE_DECL(
1390 rt5682_sto1_adc1l_enum, RT5682_STO1_ADC_MIXER,
1391 RT5682_STO1_ADC1L_SRC_SFT, rt5682_sto1_adc1_src);
1392
1393static const struct snd_kcontrol_new rt5682_sto1_adc1l_mux =
1394 SOC_DAPM_ENUM("Stereo1 ADC1L Source", rt5682_sto1_adc1l_enum);
1395
1396static SOC_ENUM_SINGLE_DECL(
1397 rt5682_sto1_adc1r_enum, RT5682_STO1_ADC_MIXER,
1398 RT5682_STO1_ADC1R_SRC_SFT, rt5682_sto1_adc1_src);
1399
1400static const struct snd_kcontrol_new rt5682_sto1_adc1r_mux =
1401 SOC_DAPM_ENUM("Stereo1 ADC1L Source", rt5682_sto1_adc1r_enum);
1402
1403/* STO1 ADC Source */
1404/* MX-26 [11:10] [3:2] */
1405static const char * const rt5682_sto1_adc_src[] = {
1406 "ADC1 L", "ADC1 R"
1407};
1408
1409static SOC_ENUM_SINGLE_DECL(
1410 rt5682_sto1_adcl_enum, RT5682_STO1_ADC_MIXER,
1411 RT5682_STO1_ADCL_SRC_SFT, rt5682_sto1_adc_src);
1412
1413static const struct snd_kcontrol_new rt5682_sto1_adcl_mux =
1414 SOC_DAPM_ENUM("Stereo1 ADCL Source", rt5682_sto1_adcl_enum);
1415
1416static SOC_ENUM_SINGLE_DECL(
1417 rt5682_sto1_adcr_enum, RT5682_STO1_ADC_MIXER,
1418 RT5682_STO1_ADCR_SRC_SFT, rt5682_sto1_adc_src);
1419
1420static const struct snd_kcontrol_new rt5682_sto1_adcr_mux =
1421 SOC_DAPM_ENUM("Stereo1 ADCR Source", rt5682_sto1_adcr_enum);
1422
1423/* STO1 ADC2 Source */
1424/* MX-26 [12] [4] */
1425static const char * const rt5682_sto1_adc2_src[] = {
1426 "DAC MIX", "DMIC"
1427};
1428
1429static SOC_ENUM_SINGLE_DECL(
1430 rt5682_sto1_adc2l_enum, RT5682_STO1_ADC_MIXER,
1431 RT5682_STO1_ADC2L_SRC_SFT, rt5682_sto1_adc2_src);
1432
1433static const struct snd_kcontrol_new rt5682_sto1_adc2l_mux =
1434 SOC_DAPM_ENUM("Stereo1 ADC2L Source", rt5682_sto1_adc2l_enum);
1435
1436static SOC_ENUM_SINGLE_DECL(
1437 rt5682_sto1_adc2r_enum, RT5682_STO1_ADC_MIXER,
1438 RT5682_STO1_ADC2R_SRC_SFT, rt5682_sto1_adc2_src);
1439
1440static const struct snd_kcontrol_new rt5682_sto1_adc2r_mux =
1441 SOC_DAPM_ENUM("Stereo1 ADC2R Source", rt5682_sto1_adc2r_enum);
1442
1443/* MX-79 [6:4] I2S1 ADC data location */
1444static const unsigned int rt5682_if1_adc_slot_values[] = {
1445 0,
1446 2,
1447 4,
1448 6,
1449};
1450
1451static const char * const rt5682_if1_adc_slot_src[] = {
1452 "Slot 0", "Slot 2", "Slot 4", "Slot 6"
1453};
1454
1455static SOC_VALUE_ENUM_SINGLE_DECL(rt5682_if1_adc_slot_enum,
1456 RT5682_TDM_CTRL, RT5682_TDM_ADC_LCA_SFT, RT5682_TDM_ADC_LCA_MASK,
1457 rt5682_if1_adc_slot_src, rt5682_if1_adc_slot_values);
1458
1459static const struct snd_kcontrol_new rt5682_if1_adc_slot_mux =
1460 SOC_DAPM_ENUM("IF1 ADC Slot location", rt5682_if1_adc_slot_enum);
1461
1462/* Analog DAC L1 Source, Analog DAC R1 Source*/
1463/* MX-2B [4], MX-2B [0]*/
1464static const char * const rt5682_alg_dac1_src[] = {
1465 "Stereo1 DAC Mixer", "DAC1"
1466};
1467
1468static SOC_ENUM_SINGLE_DECL(
1469 rt5682_alg_dac_l1_enum, RT5682_A_DAC1_MUX,
1470 RT5682_A_DACL1_SFT, rt5682_alg_dac1_src);
1471
1472static const struct snd_kcontrol_new rt5682_alg_dac_l1_mux =
1473 SOC_DAPM_ENUM("Analog DAC L1 Source", rt5682_alg_dac_l1_enum);
1474
1475static SOC_ENUM_SINGLE_DECL(
1476 rt5682_alg_dac_r1_enum, RT5682_A_DAC1_MUX,
1477 RT5682_A_DACR1_SFT, rt5682_alg_dac1_src);
1478
1479static const struct snd_kcontrol_new rt5682_alg_dac_r1_mux =
1480 SOC_DAPM_ENUM("Analog DAC R1 Source", rt5682_alg_dac_r1_enum);
1481
1482/* Out Switch */
1483static const struct snd_kcontrol_new hpol_switch =
1484 SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5682_HP_CTRL_1,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001485 RT5682_L_MUTE_SFT, 1, 1);
Bard Liao0ddce712018-06-07 16:37:38 +08001486static const struct snd_kcontrol_new hpor_switch =
1487 SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5682_HP_CTRL_1,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001488 RT5682_R_MUTE_SFT, 1, 1);
Bard Liao0ddce712018-06-07 16:37:38 +08001489
1490static int rt5682_hp_event(struct snd_soc_dapm_widget *w,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001491 struct snd_kcontrol *kcontrol, int event)
Bard Liao0ddce712018-06-07 16:37:38 +08001492{
1493 struct snd_soc_component *component =
1494 snd_soc_dapm_to_component(w->dapm);
1495
1496 switch (event) {
1497 case SND_SOC_DAPM_PRE_PMU:
1498 snd_soc_component_write(component,
1499 RT5682_HP_LOGIC_CTRL_2, 0x0012);
1500 snd_soc_component_write(component,
1501 RT5682_HP_CTRL_2, 0x6000);
Bard Liao0ddce712018-06-07 16:37:38 +08001502 snd_soc_component_update_bits(component,
1503 RT5682_DEPOP_1, 0x60, 0x60);
Shuming Fan28b20dd2018-09-18 19:51:38 +08001504 snd_soc_component_update_bits(component,
1505 RT5682_DAC_ADC_DIG_VOL1, 0x00c0, 0x0080);
Bard Liao0ddce712018-06-07 16:37:38 +08001506 break;
1507
1508 case SND_SOC_DAPM_POST_PMD:
1509 snd_soc_component_update_bits(component,
1510 RT5682_DEPOP_1, 0x60, 0x0);
1511 snd_soc_component_write(component,
1512 RT5682_HP_CTRL_2, 0x0000);
Shuming Fan28b20dd2018-09-18 19:51:38 +08001513 snd_soc_component_update_bits(component,
1514 RT5682_DAC_ADC_DIG_VOL1, 0x00c0, 0x0000);
Bard Liao0ddce712018-06-07 16:37:38 +08001515 break;
Bard Liao0ddce712018-06-07 16:37:38 +08001516 }
1517
1518 return 0;
Bard Liao0ddce712018-06-07 16:37:38 +08001519}
1520
1521static int set_dmic_power(struct snd_soc_dapm_widget *w,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001522 struct snd_kcontrol *kcontrol, int event)
Bard Liao0ddce712018-06-07 16:37:38 +08001523{
Oder Chiou8b15ee02020-03-23 16:25:46 +08001524 struct snd_soc_component *component =
1525 snd_soc_dapm_to_component(w->dapm);
1526 struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
1527 unsigned int delay = 50;
1528
1529 if (rt5682->pdata.dmic_delay)
1530 delay = rt5682->pdata.dmic_delay;
1531
Bard Liao0ddce712018-06-07 16:37:38 +08001532 switch (event) {
1533 case SND_SOC_DAPM_POST_PMU:
1534 /*Add delay to avoid pop noise*/
Oder Chiou8b15ee02020-03-23 16:25:46 +08001535 msleep(delay);
Bard Liao0ddce712018-06-07 16:37:38 +08001536 break;
Bard Liao0ddce712018-06-07 16:37:38 +08001537 }
1538
1539 return 0;
1540}
1541
Oder Chioub2d48dd2020-02-19 18:28:58 +08001542static int rt5682_set_verf(struct snd_soc_dapm_widget *w,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001543 struct snd_kcontrol *kcontrol, int event)
Bard Liao0ddce712018-06-07 16:37:38 +08001544{
1545 struct snd_soc_component *component =
1546 snd_soc_dapm_to_component(w->dapm);
1547
1548 switch (event) {
1549 case SND_SOC_DAPM_PRE_PMU:
1550 switch (w->shift) {
1551 case RT5682_PWR_VREF1_BIT:
1552 snd_soc_component_update_bits(component,
1553 RT5682_PWR_ANLG_1, RT5682_PWR_FV1, 0);
1554 break;
1555
1556 case RT5682_PWR_VREF2_BIT:
1557 snd_soc_component_update_bits(component,
1558 RT5682_PWR_ANLG_1, RT5682_PWR_FV2, 0);
1559 break;
Bard Liao0ddce712018-06-07 16:37:38 +08001560 }
1561 break;
1562
1563 case SND_SOC_DAPM_POST_PMU:
1564 usleep_range(15000, 20000);
1565 switch (w->shift) {
1566 case RT5682_PWR_VREF1_BIT:
1567 snd_soc_component_update_bits(component,
1568 RT5682_PWR_ANLG_1, RT5682_PWR_FV1,
1569 RT5682_PWR_FV1);
1570 break;
1571
1572 case RT5682_PWR_VREF2_BIT:
1573 snd_soc_component_update_bits(component,
1574 RT5682_PWR_ANLG_1, RT5682_PWR_FV2,
1575 RT5682_PWR_FV2);
1576 break;
Bard Liao0ddce712018-06-07 16:37:38 +08001577 }
1578 break;
Bard Liao0ddce712018-06-07 16:37:38 +08001579 }
1580
1581 return 0;
1582}
1583
1584static const unsigned int rt5682_adcdat_pin_values[] = {
1585 1,
1586 3,
1587};
1588
1589static const char * const rt5682_adcdat_pin_select[] = {
1590 "ADCDAT1",
1591 "ADCDAT2",
1592};
1593
1594static SOC_VALUE_ENUM_SINGLE_DECL(rt5682_adcdat_pin_enum,
1595 RT5682_GPIO_CTRL_1, RT5682_GP4_PIN_SFT, RT5682_GP4_PIN_MASK,
1596 rt5682_adcdat_pin_select, rt5682_adcdat_pin_values);
1597
1598static const struct snd_kcontrol_new rt5682_adcdat_pin_ctrl =
1599 SOC_DAPM_ENUM("ADCDAT", rt5682_adcdat_pin_enum);
1600
1601static const struct snd_soc_dapm_widget rt5682_dapm_widgets[] = {
1602 SND_SOC_DAPM_SUPPLY("LDO2", RT5682_PWR_ANLG_3, RT5682_PWR_LDO2_BIT,
1603 0, NULL, 0),
1604 SND_SOC_DAPM_SUPPLY("PLL1", RT5682_PWR_ANLG_3, RT5682_PWR_PLL_BIT,
1605 0, NULL, 0),
1606 SND_SOC_DAPM_SUPPLY("PLL2B", RT5682_PWR_ANLG_3, RT5682_PWR_PLL2B_BIT,
1607 0, NULL, 0),
1608 SND_SOC_DAPM_SUPPLY("PLL2F", RT5682_PWR_ANLG_3, RT5682_PWR_PLL2F_BIT,
derek.fang0c48a652020-02-13 15:05:10 +08001609 0, set_filter_clk, SND_SOC_DAPM_PRE_PMU),
Bard Liao0ddce712018-06-07 16:37:38 +08001610 SND_SOC_DAPM_SUPPLY("Vref1", RT5682_PWR_ANLG_1, RT5682_PWR_VREF1_BIT, 0,
Oder Chioub2d48dd2020-02-19 18:28:58 +08001611 rt5682_set_verf, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU),
derek.fang0c48a652020-02-13 15:05:10 +08001612 SND_SOC_DAPM_SUPPLY("Vref2", RT5682_PWR_ANLG_1, RT5682_PWR_VREF2_BIT, 0,
1613 NULL, 0),
Derek Fangebbfabc2020-02-18 21:51:51 +08001614 SND_SOC_DAPM_SUPPLY("MICBIAS", SND_SOC_NOPM, 0, 0, NULL, 0),
Bard Liao0ddce712018-06-07 16:37:38 +08001615
1616 /* ASRC */
1617 SND_SOC_DAPM_SUPPLY_S("DAC STO1 ASRC", 1, RT5682_PLL_TRACK_1,
1618 RT5682_DAC_STO1_ASRC_SFT, 0, NULL, 0),
1619 SND_SOC_DAPM_SUPPLY_S("ADC STO1 ASRC", 1, RT5682_PLL_TRACK_1,
1620 RT5682_ADC_STO1_ASRC_SFT, 0, NULL, 0),
1621 SND_SOC_DAPM_SUPPLY_S("AD ASRC", 1, RT5682_PLL_TRACK_1,
1622 RT5682_AD_ASRC_SFT, 0, NULL, 0),
1623 SND_SOC_DAPM_SUPPLY_S("DA ASRC", 1, RT5682_PLL_TRACK_1,
1624 RT5682_DA_ASRC_SFT, 0, NULL, 0),
1625 SND_SOC_DAPM_SUPPLY_S("DMIC ASRC", 1, RT5682_PLL_TRACK_1,
1626 RT5682_DMIC_ASRC_SFT, 0, NULL, 0),
1627
1628 /* Input Side */
1629 SND_SOC_DAPM_SUPPLY("MICBIAS1", RT5682_PWR_ANLG_2, RT5682_PWR_MB1_BIT,
1630 0, NULL, 0),
1631 SND_SOC_DAPM_SUPPLY("MICBIAS2", RT5682_PWR_ANLG_2, RT5682_PWR_MB2_BIT,
1632 0, NULL, 0),
1633
1634 /* Input Lines */
1635 SND_SOC_DAPM_INPUT("DMIC L1"),
1636 SND_SOC_DAPM_INPUT("DMIC R1"),
1637
1638 SND_SOC_DAPM_INPUT("IN1P"),
1639
1640 SND_SOC_DAPM_SUPPLY("DMIC CLK", SND_SOC_NOPM, 0, 0,
1641 set_dmic_clk, SND_SOC_DAPM_PRE_PMU),
1642 SND_SOC_DAPM_SUPPLY("DMIC1 Power", RT5682_DMIC_CTRL_1,
1643 RT5682_DMIC_1_EN_SFT, 0, set_dmic_power, SND_SOC_DAPM_POST_PMU),
1644
1645 /* Boost */
1646 SND_SOC_DAPM_PGA("BST1 CBJ", SND_SOC_NOPM,
1647 0, 0, NULL, 0),
1648
Bard Liao0ddce712018-06-07 16:37:38 +08001649 /* REC Mixer */
1650 SND_SOC_DAPM_MIXER("RECMIX1L", SND_SOC_NOPM, 0, 0, rt5682_rec1_l_mix,
1651 ARRAY_SIZE(rt5682_rec1_l_mix)),
1652 SND_SOC_DAPM_SUPPLY("RECMIX1L Power", RT5682_PWR_ANLG_2,
1653 RT5682_PWR_RM1_L_BIT, 0, NULL, 0),
1654
1655 /* ADCs */
1656 SND_SOC_DAPM_ADC("ADC1 L", NULL, SND_SOC_NOPM, 0, 0),
1657 SND_SOC_DAPM_ADC("ADC1 R", NULL, SND_SOC_NOPM, 0, 0),
1658
1659 SND_SOC_DAPM_SUPPLY("ADC1 L Power", RT5682_PWR_DIG_1,
1660 RT5682_PWR_ADC_L1_BIT, 0, NULL, 0),
1661 SND_SOC_DAPM_SUPPLY("ADC1 R Power", RT5682_PWR_DIG_1,
1662 RT5682_PWR_ADC_R1_BIT, 0, NULL, 0),
1663 SND_SOC_DAPM_SUPPLY("ADC1 clock", RT5682_CHOP_ADC,
1664 RT5682_CKGEN_ADC1_SFT, 0, NULL, 0),
1665
1666 /* ADC Mux */
1667 SND_SOC_DAPM_MUX("Stereo1 ADC L1 Mux", SND_SOC_NOPM, 0, 0,
1668 &rt5682_sto1_adc1l_mux),
1669 SND_SOC_DAPM_MUX("Stereo1 ADC R1 Mux", SND_SOC_NOPM, 0, 0,
1670 &rt5682_sto1_adc1r_mux),
1671 SND_SOC_DAPM_MUX("Stereo1 ADC L2 Mux", SND_SOC_NOPM, 0, 0,
1672 &rt5682_sto1_adc2l_mux),
1673 SND_SOC_DAPM_MUX("Stereo1 ADC R2 Mux", SND_SOC_NOPM, 0, 0,
1674 &rt5682_sto1_adc2r_mux),
1675 SND_SOC_DAPM_MUX("Stereo1 ADC L Mux", SND_SOC_NOPM, 0, 0,
1676 &rt5682_sto1_adcl_mux),
1677 SND_SOC_DAPM_MUX("Stereo1 ADC R Mux", SND_SOC_NOPM, 0, 0,
1678 &rt5682_sto1_adcr_mux),
1679 SND_SOC_DAPM_MUX("IF1_ADC Mux", SND_SOC_NOPM, 0, 0,
1680 &rt5682_if1_adc_slot_mux),
1681
1682 /* ADC Mixer */
1683 SND_SOC_DAPM_SUPPLY("ADC Stereo1 Filter", RT5682_PWR_DIG_2,
1684 RT5682_PWR_ADC_S1F_BIT, 0, set_filter_clk,
1685 SND_SOC_DAPM_PRE_PMU),
1686 SND_SOC_DAPM_MIXER("Stereo1 ADC MIXL", RT5682_STO1_ADC_DIG_VOL,
1687 RT5682_L_MUTE_SFT, 1, rt5682_sto1_adc_l_mix,
1688 ARRAY_SIZE(rt5682_sto1_adc_l_mix)),
1689 SND_SOC_DAPM_MIXER("Stereo1 ADC MIXR", RT5682_STO1_ADC_DIG_VOL,
1690 RT5682_R_MUTE_SFT, 1, rt5682_sto1_adc_r_mix,
1691 ARRAY_SIZE(rt5682_sto1_adc_r_mix)),
Bard Liao2daf3d92018-07-03 13:07:25 +08001692 SND_SOC_DAPM_SUPPLY("BTN Detection Mode", RT5682_SAR_IL_CMD_1,
1693 14, 1, NULL, 0),
Bard Liao0ddce712018-06-07 16:37:38 +08001694
1695 /* ADC PGA */
1696 SND_SOC_DAPM_PGA("Stereo1 ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
1697
1698 /* Digital Interface */
1699 SND_SOC_DAPM_SUPPLY("I2S1", RT5682_PWR_DIG_1, RT5682_PWR_I2S1_BIT,
1700 0, NULL, 0),
1701 SND_SOC_DAPM_SUPPLY("I2S2", RT5682_PWR_DIG_1, RT5682_PWR_I2S2_BIT,
1702 0, NULL, 0),
1703 SND_SOC_DAPM_PGA("IF1 DAC1", SND_SOC_NOPM, 0, 0, NULL, 0),
1704 SND_SOC_DAPM_PGA("IF1 DAC1 L", SND_SOC_NOPM, 0, 0, NULL, 0),
1705 SND_SOC_DAPM_PGA("IF1 DAC1 R", SND_SOC_NOPM, 0, 0, NULL, 0),
Oder Chiou03f6fc62020-02-19 18:28:57 +08001706 SND_SOC_DAPM_PGA("SOUND DAC L", SND_SOC_NOPM, 0, 0, NULL, 0),
1707 SND_SOC_DAPM_PGA("SOUND DAC R", SND_SOC_NOPM, 0, 0, NULL, 0),
Bard Liao0ddce712018-06-07 16:37:38 +08001708
1709 /* Digital Interface Select */
1710 SND_SOC_DAPM_MUX("IF1 01 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001711 &rt5682_if1_01_adc_swap_mux),
Bard Liao0ddce712018-06-07 16:37:38 +08001712 SND_SOC_DAPM_MUX("IF1 23 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001713 &rt5682_if1_23_adc_swap_mux),
Bard Liao0ddce712018-06-07 16:37:38 +08001714 SND_SOC_DAPM_MUX("IF1 45 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001715 &rt5682_if1_45_adc_swap_mux),
Bard Liao0ddce712018-06-07 16:37:38 +08001716 SND_SOC_DAPM_MUX("IF1 67 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001717 &rt5682_if1_67_adc_swap_mux),
Bard Liao0ddce712018-06-07 16:37:38 +08001718 SND_SOC_DAPM_MUX("IF2 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001719 &rt5682_if2_adc_swap_mux),
Bard Liao0ddce712018-06-07 16:37:38 +08001720
1721 SND_SOC_DAPM_MUX("ADCDAT Mux", SND_SOC_NOPM, 0, 0,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001722 &rt5682_adcdat_pin_ctrl),
Bard Liao0ddce712018-06-07 16:37:38 +08001723
Oder Chiou03f6fc62020-02-19 18:28:57 +08001724 SND_SOC_DAPM_MUX("DAC L Mux", SND_SOC_NOPM, 0, 0,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001725 &rt5682_dac_l_mux),
Oder Chiou03f6fc62020-02-19 18:28:57 +08001726 SND_SOC_DAPM_MUX("DAC R Mux", SND_SOC_NOPM, 0, 0,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001727 &rt5682_dac_r_mux),
Oder Chiou03f6fc62020-02-19 18:28:57 +08001728
Bard Liao0ddce712018-06-07 16:37:38 +08001729 /* Audio Interface */
1730 SND_SOC_DAPM_AIF_OUT("AIF1TX", "AIF1 Capture", 0,
1731 RT5682_I2S1_SDP, RT5682_SEL_ADCDAT_SFT, 1),
1732 SND_SOC_DAPM_AIF_OUT("AIF2TX", "AIF2 Capture", 0,
1733 RT5682_I2S2_SDP, RT5682_I2S2_PIN_CFG_SFT, 1),
1734 SND_SOC_DAPM_AIF_IN("AIF1RX", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
Oder Chiou03f6fc62020-02-19 18:28:57 +08001735 SND_SOC_DAPM_AIF_IN("SDWRX", "SDW Playback", 0, SND_SOC_NOPM, 0, 0),
1736 SND_SOC_DAPM_AIF_OUT("SDWTX", "SDW Capture", 0, SND_SOC_NOPM, 0, 0),
Bard Liao0ddce712018-06-07 16:37:38 +08001737
1738 /* Output Side */
1739 /* DAC mixer before sound effect */
1740 SND_SOC_DAPM_MIXER("DAC1 MIXL", SND_SOC_NOPM, 0, 0,
1741 rt5682_dac_l_mix, ARRAY_SIZE(rt5682_dac_l_mix)),
1742 SND_SOC_DAPM_MIXER("DAC1 MIXR", SND_SOC_NOPM, 0, 0,
1743 rt5682_dac_r_mix, ARRAY_SIZE(rt5682_dac_r_mix)),
1744
1745 /* DAC channel Mux */
1746 SND_SOC_DAPM_MUX("DAC L1 Source", SND_SOC_NOPM, 0, 0,
1747 &rt5682_alg_dac_l1_mux),
1748 SND_SOC_DAPM_MUX("DAC R1 Source", SND_SOC_NOPM, 0, 0,
1749 &rt5682_alg_dac_r1_mux),
1750
1751 /* DAC Mixer */
1752 SND_SOC_DAPM_SUPPLY("DAC Stereo1 Filter", RT5682_PWR_DIG_2,
1753 RT5682_PWR_DAC_S1F_BIT, 0, set_filter_clk,
1754 SND_SOC_DAPM_PRE_PMU),
1755 SND_SOC_DAPM_MIXER("Stereo1 DAC MIXL", SND_SOC_NOPM, 0, 0,
1756 rt5682_sto1_dac_l_mix, ARRAY_SIZE(rt5682_sto1_dac_l_mix)),
1757 SND_SOC_DAPM_MIXER("Stereo1 DAC MIXR", SND_SOC_NOPM, 0, 0,
1758 rt5682_sto1_dac_r_mix, ARRAY_SIZE(rt5682_sto1_dac_r_mix)),
1759
1760 /* DACs */
1761 SND_SOC_DAPM_DAC("DAC L1", NULL, RT5682_PWR_DIG_1,
1762 RT5682_PWR_DAC_L1_BIT, 0),
1763 SND_SOC_DAPM_DAC("DAC R1", NULL, RT5682_PWR_DIG_1,
1764 RT5682_PWR_DAC_R1_BIT, 0),
1765 SND_SOC_DAPM_SUPPLY_S("DAC 1 Clock", 3, RT5682_CHOP_DAC,
1766 RT5682_CKGEN_DAC1_SFT, 0, NULL, 0),
1767
1768 /* HPO */
1769 SND_SOC_DAPM_PGA_S("HP Amp", 1, SND_SOC_NOPM, 0, 0, rt5682_hp_event,
1770 SND_SOC_DAPM_POST_PMD | SND_SOC_DAPM_PRE_PMU),
1771
1772 SND_SOC_DAPM_SUPPLY("HP Amp L", RT5682_PWR_ANLG_1,
1773 RT5682_PWR_HA_L_BIT, 0, NULL, 0),
1774 SND_SOC_DAPM_SUPPLY("HP Amp R", RT5682_PWR_ANLG_1,
1775 RT5682_PWR_HA_R_BIT, 0, NULL, 0),
1776 SND_SOC_DAPM_SUPPLY_S("Charge Pump", 1, RT5682_DEPOP_1,
Shuming Fan44d13f62019-11-18 17:16:24 +08001777 RT5682_PUMP_EN_SFT, 0, NULL, 0),
Bard Liao0ddce712018-06-07 16:37:38 +08001778 SND_SOC_DAPM_SUPPLY_S("Capless", 2, RT5682_DEPOP_1,
1779 RT5682_CAPLESS_EN_SFT, 0, NULL, 0),
1780
1781 SND_SOC_DAPM_SWITCH("HPOL Playback", SND_SOC_NOPM, 0, 0,
1782 &hpol_switch),
1783 SND_SOC_DAPM_SWITCH("HPOR Playback", SND_SOC_NOPM, 0, 0,
1784 &hpor_switch),
1785
1786 /* CLK DET */
1787 SND_SOC_DAPM_SUPPLY("CLKDET SYS", RT5682_CLK_DET,
1788 RT5682_SYS_CLK_DET_SFT, 0, NULL, 0),
1789 SND_SOC_DAPM_SUPPLY("CLKDET PLL1", RT5682_CLK_DET,
1790 RT5682_PLL1_CLK_DET_SFT, 0, NULL, 0),
1791 SND_SOC_DAPM_SUPPLY("CLKDET PLL2", RT5682_CLK_DET,
1792 RT5682_PLL2_CLK_DET_SFT, 0, NULL, 0),
1793 SND_SOC_DAPM_SUPPLY("CLKDET", RT5682_CLK_DET,
1794 RT5682_POW_CLK_DET_SFT, 0, NULL, 0),
1795
1796 /* Output Lines */
1797 SND_SOC_DAPM_OUTPUT("HPOL"),
1798 SND_SOC_DAPM_OUTPUT("HPOR"),
Bard Liao0ddce712018-06-07 16:37:38 +08001799};
1800
1801static const struct snd_soc_dapm_route rt5682_dapm_routes[] = {
1802 /*PLL*/
1803 {"ADC Stereo1 Filter", NULL, "PLL1", is_sys_clk_from_pll1},
derek.fang0c48a652020-02-13 15:05:10 +08001804 {"ADC Stereo1 Filter", NULL, "PLL2B", is_sys_clk_from_pll2},
1805 {"ADC Stereo1 Filter", NULL, "PLL2F", is_sys_clk_from_pll2},
Bard Liao0ddce712018-06-07 16:37:38 +08001806 {"DAC Stereo1 Filter", NULL, "PLL1", is_sys_clk_from_pll1},
derek.fang0c48a652020-02-13 15:05:10 +08001807 {"DAC Stereo1 Filter", NULL, "PLL2B", is_sys_clk_from_pll2},
1808 {"DAC Stereo1 Filter", NULL, "PLL2F", is_sys_clk_from_pll2},
Bard Liao0ddce712018-06-07 16:37:38 +08001809
1810 /*ASRC*/
1811 {"ADC Stereo1 Filter", NULL, "ADC STO1 ASRC", is_using_asrc},
1812 {"DAC Stereo1 Filter", NULL, "DAC STO1 ASRC", is_using_asrc},
1813 {"ADC STO1 ASRC", NULL, "AD ASRC"},
Shuming Fan8077ec02019-01-22 15:50:09 +08001814 {"ADC STO1 ASRC", NULL, "DA ASRC"},
Bard Liao0ddce712018-06-07 16:37:38 +08001815 {"ADC STO1 ASRC", NULL, "CLKDET"},
Shuming Fan8077ec02019-01-22 15:50:09 +08001816 {"DAC STO1 ASRC", NULL, "AD ASRC"},
Bard Liao0ddce712018-06-07 16:37:38 +08001817 {"DAC STO1 ASRC", NULL, "DA ASRC"},
1818 {"DAC STO1 ASRC", NULL, "CLKDET"},
1819
1820 /*Vref*/
1821 {"MICBIAS1", NULL, "Vref1"},
Bard Liao0ddce712018-06-07 16:37:38 +08001822 {"MICBIAS2", NULL, "Vref1"},
Bard Liao0ddce712018-06-07 16:37:38 +08001823
1824 {"CLKDET SYS", NULL, "CLKDET"},
1825
1826 {"IN1P", NULL, "LDO2"},
1827
1828 {"BST1 CBJ", NULL, "IN1P"},
Bard Liao0ddce712018-06-07 16:37:38 +08001829
1830 {"RECMIX1L", "CBJ Switch", "BST1 CBJ"},
1831 {"RECMIX1L", NULL, "RECMIX1L Power"},
1832
1833 {"ADC1 L", NULL, "RECMIX1L"},
1834 {"ADC1 L", NULL, "ADC1 L Power"},
1835 {"ADC1 L", NULL, "ADC1 clock"},
1836
1837 {"DMIC L1", NULL, "DMIC CLK"},
1838 {"DMIC L1", NULL, "DMIC1 Power"},
1839 {"DMIC R1", NULL, "DMIC CLK"},
1840 {"DMIC R1", NULL, "DMIC1 Power"},
1841 {"DMIC CLK", NULL, "DMIC ASRC"},
1842
1843 {"Stereo1 ADC L Mux", "ADC1 L", "ADC1 L"},
1844 {"Stereo1 ADC L Mux", "ADC1 R", "ADC1 R"},
1845 {"Stereo1 ADC R Mux", "ADC1 L", "ADC1 L"},
1846 {"Stereo1 ADC R Mux", "ADC1 R", "ADC1 R"},
1847
1848 {"Stereo1 ADC L1 Mux", "ADC", "Stereo1 ADC L Mux"},
1849 {"Stereo1 ADC L1 Mux", "DAC MIX", "Stereo1 DAC MIXL"},
1850 {"Stereo1 ADC L2 Mux", "DMIC", "DMIC L1"},
1851 {"Stereo1 ADC L2 Mux", "DAC MIX", "Stereo1 DAC MIXL"},
1852
1853 {"Stereo1 ADC R1 Mux", "ADC", "Stereo1 ADC R Mux"},
1854 {"Stereo1 ADC R1 Mux", "DAC MIX", "Stereo1 DAC MIXR"},
1855 {"Stereo1 ADC R2 Mux", "DMIC", "DMIC R1"},
1856 {"Stereo1 ADC R2 Mux", "DAC MIX", "Stereo1 DAC MIXR"},
1857
1858 {"Stereo1 ADC MIXL", "ADC1 Switch", "Stereo1 ADC L1 Mux"},
1859 {"Stereo1 ADC MIXL", "ADC2 Switch", "Stereo1 ADC L2 Mux"},
1860 {"Stereo1 ADC MIXL", NULL, "ADC Stereo1 Filter"},
1861
1862 {"Stereo1 ADC MIXR", "ADC1 Switch", "Stereo1 ADC R1 Mux"},
1863 {"Stereo1 ADC MIXR", "ADC2 Switch", "Stereo1 ADC R2 Mux"},
1864 {"Stereo1 ADC MIXR", NULL, "ADC Stereo1 Filter"},
1865
Bard Liao2daf3d92018-07-03 13:07:25 +08001866 {"ADC Stereo1 Filter", NULL, "BTN Detection Mode"},
1867
Bard Liao0ddce712018-06-07 16:37:38 +08001868 {"Stereo1 ADC MIX", NULL, "Stereo1 ADC MIXL"},
1869 {"Stereo1 ADC MIX", NULL, "Stereo1 ADC MIXR"},
1870
1871 {"IF1 01 ADC Swap Mux", "L/R", "Stereo1 ADC MIX"},
1872 {"IF1 01 ADC Swap Mux", "L/L", "Stereo1 ADC MIX"},
1873 {"IF1 01 ADC Swap Mux", "R/L", "Stereo1 ADC MIX"},
1874 {"IF1 01 ADC Swap Mux", "R/R", "Stereo1 ADC MIX"},
1875 {"IF1 23 ADC Swap Mux", "L/R", "Stereo1 ADC MIX"},
1876 {"IF1 23 ADC Swap Mux", "R/L", "Stereo1 ADC MIX"},
1877 {"IF1 23 ADC Swap Mux", "L/L", "Stereo1 ADC MIX"},
1878 {"IF1 23 ADC Swap Mux", "R/R", "Stereo1 ADC MIX"},
1879 {"IF1 45 ADC Swap Mux", "L/R", "Stereo1 ADC MIX"},
1880 {"IF1 45 ADC Swap Mux", "R/L", "Stereo1 ADC MIX"},
1881 {"IF1 45 ADC Swap Mux", "L/L", "Stereo1 ADC MIX"},
1882 {"IF1 45 ADC Swap Mux", "R/R", "Stereo1 ADC MIX"},
1883 {"IF1 67 ADC Swap Mux", "L/R", "Stereo1 ADC MIX"},
1884 {"IF1 67 ADC Swap Mux", "R/L", "Stereo1 ADC MIX"},
1885 {"IF1 67 ADC Swap Mux", "L/L", "Stereo1 ADC MIX"},
1886 {"IF1 67 ADC Swap Mux", "R/R", "Stereo1 ADC MIX"},
1887
1888 {"IF1_ADC Mux", "Slot 0", "IF1 01 ADC Swap Mux"},
1889 {"IF1_ADC Mux", "Slot 2", "IF1 23 ADC Swap Mux"},
1890 {"IF1_ADC Mux", "Slot 4", "IF1 45 ADC Swap Mux"},
1891 {"IF1_ADC Mux", "Slot 6", "IF1 67 ADC Swap Mux"},
Bard Liao0ddce712018-06-07 16:37:38 +08001892 {"ADCDAT Mux", "ADCDAT1", "IF1_ADC Mux"},
Oder Chiou03f6fc62020-02-19 18:28:57 +08001893 {"AIF1TX", NULL, "I2S1"},
Bard Liao0ddce712018-06-07 16:37:38 +08001894 {"AIF1TX", NULL, "ADCDAT Mux"},
1895 {"IF2 ADC Swap Mux", "L/R", "Stereo1 ADC MIX"},
1896 {"IF2 ADC Swap Mux", "R/L", "Stereo1 ADC MIX"},
1897 {"IF2 ADC Swap Mux", "L/L", "Stereo1 ADC MIX"},
1898 {"IF2 ADC Swap Mux", "R/R", "Stereo1 ADC MIX"},
1899 {"ADCDAT Mux", "ADCDAT2", "IF2 ADC Swap Mux"},
1900 {"AIF2TX", NULL, "ADCDAT Mux"},
1901
Oder Chiou03f6fc62020-02-19 18:28:57 +08001902 {"SDWTX", NULL, "PLL2B"},
1903 {"SDWTX", NULL, "PLL2F"},
1904 {"SDWTX", NULL, "ADCDAT Mux"},
1905
Bard Liao0ddce712018-06-07 16:37:38 +08001906 {"IF1 DAC1 L", NULL, "AIF1RX"},
1907 {"IF1 DAC1 L", NULL, "I2S1"},
1908 {"IF1 DAC1 L", NULL, "DAC Stereo1 Filter"},
1909 {"IF1 DAC1 R", NULL, "AIF1RX"},
1910 {"IF1 DAC1 R", NULL, "I2S1"},
1911 {"IF1 DAC1 R", NULL, "DAC Stereo1 Filter"},
1912
Oder Chiou03f6fc62020-02-19 18:28:57 +08001913 {"SOUND DAC L", NULL, "SDWRX"},
1914 {"SOUND DAC L", NULL, "DAC Stereo1 Filter"},
1915 {"SOUND DAC L", NULL, "PLL2B"},
1916 {"SOUND DAC L", NULL, "PLL2F"},
1917 {"SOUND DAC R", NULL, "SDWRX"},
1918 {"SOUND DAC R", NULL, "DAC Stereo1 Filter"},
1919 {"SOUND DAC R", NULL, "PLL2B"},
1920 {"SOUND DAC R", NULL, "PLL2F"},
1921
1922 {"DAC L Mux", "IF1", "IF1 DAC1 L"},
1923 {"DAC L Mux", "SOUND", "SOUND DAC L"},
1924 {"DAC R Mux", "IF1", "IF1 DAC1 R"},
1925 {"DAC R Mux", "SOUND", "SOUND DAC R"},
1926
Bard Liao0ddce712018-06-07 16:37:38 +08001927 {"DAC1 MIXL", "Stereo ADC Switch", "Stereo1 ADC MIXL"},
Oder Chiou03f6fc62020-02-19 18:28:57 +08001928 {"DAC1 MIXL", "DAC1 Switch", "DAC L Mux"},
Bard Liao0ddce712018-06-07 16:37:38 +08001929 {"DAC1 MIXR", "Stereo ADC Switch", "Stereo1 ADC MIXR"},
Oder Chiou03f6fc62020-02-19 18:28:57 +08001930 {"DAC1 MIXR", "DAC1 Switch", "DAC R Mux"},
Bard Liao0ddce712018-06-07 16:37:38 +08001931
1932 {"Stereo1 DAC MIXL", "DAC L1 Switch", "DAC1 MIXL"},
1933 {"Stereo1 DAC MIXL", "DAC R1 Switch", "DAC1 MIXR"},
1934
1935 {"Stereo1 DAC MIXR", "DAC R1 Switch", "DAC1 MIXR"},
1936 {"Stereo1 DAC MIXR", "DAC L1 Switch", "DAC1 MIXL"},
1937
1938 {"DAC L1 Source", "DAC1", "DAC1 MIXL"},
1939 {"DAC L1 Source", "Stereo1 DAC Mixer", "Stereo1 DAC MIXL"},
1940 {"DAC R1 Source", "DAC1", "DAC1 MIXR"},
1941 {"DAC R1 Source", "Stereo1 DAC Mixer", "Stereo1 DAC MIXR"},
1942
1943 {"DAC L1", NULL, "DAC L1 Source"},
1944 {"DAC R1", NULL, "DAC R1 Source"},
1945
1946 {"DAC L1", NULL, "DAC 1 Clock"},
1947 {"DAC R1", NULL, "DAC 1 Clock"},
1948
1949 {"HP Amp", NULL, "DAC L1"},
1950 {"HP Amp", NULL, "DAC R1"},
1951 {"HP Amp", NULL, "HP Amp L"},
1952 {"HP Amp", NULL, "HP Amp R"},
1953 {"HP Amp", NULL, "Capless"},
1954 {"HP Amp", NULL, "Charge Pump"},
1955 {"HP Amp", NULL, "CLKDET SYS"},
Shuming Fanbf0fa002018-09-18 19:51:08 +08001956 {"HP Amp", NULL, "Vref1"},
Bard Liao0ddce712018-06-07 16:37:38 +08001957 {"HPOL Playback", "Switch", "HP Amp"},
1958 {"HPOR Playback", "Switch", "HP Amp"},
1959 {"HPOL", NULL, "HPOL Playback"},
1960 {"HPOR", NULL, "HPOR Playback"},
1961};
1962
1963static int rt5682_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08001964 unsigned int rx_mask, int slots, int slot_width)
Bard Liao0ddce712018-06-07 16:37:38 +08001965{
1966 struct snd_soc_component *component = dai->component;
1967 unsigned int cl, val = 0;
1968
1969 if (tx_mask || rx_mask)
1970 snd_soc_component_update_bits(component, RT5682_TDM_ADDA_CTRL_2,
1971 RT5682_TDM_EN, RT5682_TDM_EN);
1972 else
1973 snd_soc_component_update_bits(component, RT5682_TDM_ADDA_CTRL_2,
1974 RT5682_TDM_EN, 0);
1975
1976 switch (slots) {
1977 case 4:
1978 val |= RT5682_TDM_TX_CH_4;
1979 val |= RT5682_TDM_RX_CH_4;
1980 break;
1981 case 6:
1982 val |= RT5682_TDM_TX_CH_6;
1983 val |= RT5682_TDM_RX_CH_6;
1984 break;
1985 case 8:
1986 val |= RT5682_TDM_TX_CH_8;
1987 val |= RT5682_TDM_RX_CH_8;
1988 break;
1989 case 2:
1990 break;
1991 default:
1992 return -EINVAL;
1993 }
1994
1995 snd_soc_component_update_bits(component, RT5682_TDM_CTRL,
1996 RT5682_TDM_TX_CH_MASK | RT5682_TDM_RX_CH_MASK, val);
1997
1998 switch (slot_width) {
1999 case 8:
2000 if (tx_mask || rx_mask)
2001 return -EINVAL;
2002 cl = RT5682_I2S1_TX_CHL_8 | RT5682_I2S1_RX_CHL_8;
2003 break;
2004 case 16:
2005 val = RT5682_TDM_CL_16;
2006 cl = RT5682_I2S1_TX_CHL_16 | RT5682_I2S1_RX_CHL_16;
2007 break;
2008 case 20:
2009 val = RT5682_TDM_CL_20;
2010 cl = RT5682_I2S1_TX_CHL_20 | RT5682_I2S1_RX_CHL_20;
2011 break;
2012 case 24:
2013 val = RT5682_TDM_CL_24;
2014 cl = RT5682_I2S1_TX_CHL_24 | RT5682_I2S1_RX_CHL_24;
2015 break;
2016 case 32:
2017 val = RT5682_TDM_CL_32;
2018 cl = RT5682_I2S1_TX_CHL_32 | RT5682_I2S1_RX_CHL_32;
2019 break;
2020 default:
2021 return -EINVAL;
2022 }
2023
2024 snd_soc_component_update_bits(component, RT5682_TDM_TCON_CTRL,
2025 RT5682_TDM_CL_MASK, val);
2026 snd_soc_component_update_bits(component, RT5682_I2S1_SDP,
2027 RT5682_I2S1_TX_CHL_MASK | RT5682_I2S1_RX_CHL_MASK, cl);
2028
2029 return 0;
2030}
2031
Bard Liao0ddce712018-06-07 16:37:38 +08002032static int rt5682_hw_params(struct snd_pcm_substream *substream,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08002033 struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
Bard Liao0ddce712018-06-07 16:37:38 +08002034{
2035 struct snd_soc_component *component = dai->component;
2036 struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
2037 unsigned int len_1 = 0, len_2 = 0;
2038 int pre_div, frame_size;
2039
2040 rt5682->lrck[dai->id] = params_rate(params);
2041 pre_div = rl6231_get_clk_info(rt5682->sysclk, rt5682->lrck[dai->id]);
2042
2043 frame_size = snd_soc_params_to_frame_size(params);
2044 if (frame_size < 0) {
2045 dev_err(component->dev, "Unsupported frame size: %d\n",
2046 frame_size);
2047 return -EINVAL;
2048 }
2049
2050 dev_dbg(dai->dev, "lrck is %dHz and pre_div is %d for iis %d\n",
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08002051 rt5682->lrck[dai->id], pre_div, dai->id);
Bard Liao0ddce712018-06-07 16:37:38 +08002052
2053 switch (params_width(params)) {
2054 case 16:
2055 break;
2056 case 20:
2057 len_1 |= RT5682_I2S1_DL_20;
2058 len_2 |= RT5682_I2S2_DL_20;
2059 break;
2060 case 24:
2061 len_1 |= RT5682_I2S1_DL_24;
2062 len_2 |= RT5682_I2S2_DL_24;
2063 break;
2064 case 32:
2065 len_1 |= RT5682_I2S1_DL_32;
2066 len_2 |= RT5682_I2S2_DL_24;
2067 break;
2068 case 8:
2069 len_1 |= RT5682_I2S2_DL_8;
2070 len_2 |= RT5682_I2S2_DL_8;
2071 break;
2072 default:
2073 return -EINVAL;
2074 }
2075
2076 switch (dai->id) {
2077 case RT5682_AIF1:
2078 snd_soc_component_update_bits(component, RT5682_I2S1_SDP,
2079 RT5682_I2S1_DL_MASK, len_1);
2080 if (rt5682->master[RT5682_AIF1]) {
2081 snd_soc_component_update_bits(component,
derek.fang0c48a652020-02-13 15:05:10 +08002082 RT5682_ADDA_CLK_1, RT5682_I2S_M_DIV_MASK |
2083 RT5682_I2S_CLK_SRC_MASK,
2084 pre_div << RT5682_I2S_M_DIV_SFT |
2085 (rt5682->sysclk_src) << RT5682_I2S_CLK_SRC_SFT);
Bard Liao0ddce712018-06-07 16:37:38 +08002086 }
2087 if (params_channels(params) == 1) /* mono mode */
2088 snd_soc_component_update_bits(component,
2089 RT5682_I2S1_SDP, RT5682_I2S1_MONO_MASK,
2090 RT5682_I2S1_MONO_EN);
2091 else
2092 snd_soc_component_update_bits(component,
2093 RT5682_I2S1_SDP, RT5682_I2S1_MONO_MASK,
2094 RT5682_I2S1_MONO_DIS);
2095 break;
2096 case RT5682_AIF2:
2097 snd_soc_component_update_bits(component, RT5682_I2S2_SDP,
2098 RT5682_I2S2_DL_MASK, len_2);
2099 if (rt5682->master[RT5682_AIF2]) {
2100 snd_soc_component_update_bits(component,
2101 RT5682_I2S_M_CLK_CTRL_1, RT5682_I2S2_M_PD_MASK,
2102 pre_div << RT5682_I2S2_M_PD_SFT);
2103 }
2104 if (params_channels(params) == 1) /* mono mode */
2105 snd_soc_component_update_bits(component,
2106 RT5682_I2S2_SDP, RT5682_I2S2_MONO_MASK,
2107 RT5682_I2S2_MONO_EN);
2108 else
2109 snd_soc_component_update_bits(component,
2110 RT5682_I2S2_SDP, RT5682_I2S2_MONO_MASK,
2111 RT5682_I2S2_MONO_DIS);
2112 break;
2113 default:
2114 dev_err(component->dev, "Invalid dai->id: %d\n", dai->id);
2115 return -EINVAL;
2116 }
2117
2118 return 0;
2119}
2120
2121static int rt5682_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2122{
2123 struct snd_soc_component *component = dai->component;
2124 struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
2125 unsigned int reg_val = 0, tdm_ctrl = 0;
2126
2127 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2128 case SND_SOC_DAIFMT_CBM_CFM:
2129 rt5682->master[dai->id] = 1;
2130 break;
2131 case SND_SOC_DAIFMT_CBS_CFS:
2132 rt5682->master[dai->id] = 0;
2133 break;
2134 default:
2135 return -EINVAL;
2136 }
2137
2138 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2139 case SND_SOC_DAIFMT_NB_NF:
2140 break;
2141 case SND_SOC_DAIFMT_IB_NF:
2142 reg_val |= RT5682_I2S_BP_INV;
2143 tdm_ctrl |= RT5682_TDM_S_BP_INV;
2144 break;
2145 case SND_SOC_DAIFMT_NB_IF:
2146 if (dai->id == RT5682_AIF1)
2147 tdm_ctrl |= RT5682_TDM_S_LP_INV | RT5682_TDM_M_BP_INV;
2148 else
2149 return -EINVAL;
2150 break;
2151 case SND_SOC_DAIFMT_IB_IF:
2152 if (dai->id == RT5682_AIF1)
2153 tdm_ctrl |= RT5682_TDM_S_BP_INV | RT5682_TDM_S_LP_INV |
2154 RT5682_TDM_M_BP_INV | RT5682_TDM_M_LP_INV;
2155 else
2156 return -EINVAL;
2157 break;
2158 default:
2159 return -EINVAL;
2160 }
2161
2162 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2163 case SND_SOC_DAIFMT_I2S:
2164 break;
2165 case SND_SOC_DAIFMT_LEFT_J:
2166 reg_val |= RT5682_I2S_DF_LEFT;
2167 tdm_ctrl |= RT5682_TDM_DF_LEFT;
2168 break;
2169 case SND_SOC_DAIFMT_DSP_A:
2170 reg_val |= RT5682_I2S_DF_PCM_A;
2171 tdm_ctrl |= RT5682_TDM_DF_PCM_A;
2172 break;
2173 case SND_SOC_DAIFMT_DSP_B:
2174 reg_val |= RT5682_I2S_DF_PCM_B;
2175 tdm_ctrl |= RT5682_TDM_DF_PCM_B;
2176 break;
2177 default:
2178 return -EINVAL;
2179 }
2180
2181 switch (dai->id) {
2182 case RT5682_AIF1:
2183 snd_soc_component_update_bits(component, RT5682_I2S1_SDP,
2184 RT5682_I2S_DF_MASK, reg_val);
2185 snd_soc_component_update_bits(component, RT5682_TDM_TCON_CTRL,
2186 RT5682_TDM_MS_MASK | RT5682_TDM_S_BP_MASK |
2187 RT5682_TDM_DF_MASK | RT5682_TDM_M_BP_MASK |
2188 RT5682_TDM_M_LP_MASK | RT5682_TDM_S_LP_MASK,
2189 tdm_ctrl | rt5682->master[dai->id]);
2190 break;
2191 case RT5682_AIF2:
2192 if (rt5682->master[dai->id] == 0)
2193 reg_val |= RT5682_I2S2_MS_S;
2194 snd_soc_component_update_bits(component, RT5682_I2S2_SDP,
2195 RT5682_I2S2_MS_MASK | RT5682_I2S_BP_MASK |
2196 RT5682_I2S_DF_MASK, reg_val);
2197 break;
2198 default:
2199 dev_err(component->dev, "Invalid dai->id: %d\n", dai->id);
2200 return -EINVAL;
2201 }
2202 return 0;
2203}
2204
2205static int rt5682_set_component_sysclk(struct snd_soc_component *component,
2206 int clk_id, int source, unsigned int freq, int dir)
2207{
2208 struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
2209 unsigned int reg_val = 0, src = 0;
2210
2211 if (freq == rt5682->sysclk && clk_id == rt5682->sysclk_src)
2212 return 0;
2213
2214 switch (clk_id) {
2215 case RT5682_SCLK_S_MCLK:
2216 reg_val |= RT5682_SCLK_SRC_MCLK;
2217 src = RT5682_CLK_SRC_MCLK;
2218 break;
2219 case RT5682_SCLK_S_PLL1:
2220 reg_val |= RT5682_SCLK_SRC_PLL1;
2221 src = RT5682_CLK_SRC_PLL1;
2222 break;
2223 case RT5682_SCLK_S_PLL2:
2224 reg_val |= RT5682_SCLK_SRC_PLL2;
2225 src = RT5682_CLK_SRC_PLL2;
2226 break;
2227 case RT5682_SCLK_S_RCCLK:
2228 reg_val |= RT5682_SCLK_SRC_RCCLK;
2229 src = RT5682_CLK_SRC_RCCLK;
2230 break;
2231 default:
2232 dev_err(component->dev, "Invalid clock id (%d)\n", clk_id);
2233 return -EINVAL;
2234 }
2235 snd_soc_component_update_bits(component, RT5682_GLB_CLK,
2236 RT5682_SCLK_SRC_MASK, reg_val);
2237
2238 if (rt5682->master[RT5682_AIF2]) {
2239 snd_soc_component_update_bits(component,
2240 RT5682_I2S_M_CLK_CTRL_1, RT5682_I2S2_SRC_MASK,
2241 src << RT5682_I2S2_SRC_SFT);
2242 }
2243
2244 rt5682->sysclk = freq;
2245 rt5682->sysclk_src = clk_id;
2246
2247 dev_dbg(component->dev, "Sysclk is %dHz and clock id is %d\n",
2248 freq, clk_id);
2249
2250 return 0;
2251}
2252
2253static int rt5682_set_component_pll(struct snd_soc_component *component,
2254 int pll_id, int source, unsigned int freq_in,
2255 unsigned int freq_out)
2256{
2257 struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
derek.fang0c48a652020-02-13 15:05:10 +08002258 struct rl6231_pll_code pll_code, pll2f_code, pll2b_code;
derek.fangd54348f2020-06-12 13:15:23 +08002259 unsigned int pll2_fout1, pll2_ps_val;
Bard Liao0ddce712018-06-07 16:37:38 +08002260 int ret;
2261
derek.fang0c48a652020-02-13 15:05:10 +08002262 if (source == rt5682->pll_src[pll_id] &&
2263 freq_in == rt5682->pll_in[pll_id] &&
2264 freq_out == rt5682->pll_out[pll_id])
Bard Liao0ddce712018-06-07 16:37:38 +08002265 return 0;
2266
2267 if (!freq_in || !freq_out) {
2268 dev_dbg(component->dev, "PLL disabled\n");
2269
derek.fang0c48a652020-02-13 15:05:10 +08002270 rt5682->pll_in[pll_id] = 0;
2271 rt5682->pll_out[pll_id] = 0;
Bard Liao0ddce712018-06-07 16:37:38 +08002272 snd_soc_component_update_bits(component, RT5682_GLB_CLK,
2273 RT5682_SCLK_SRC_MASK, RT5682_SCLK_SRC_MCLK);
2274 return 0;
2275 }
2276
derek.fang0c48a652020-02-13 15:05:10 +08002277 if (pll_id == RT5682_PLL2) {
2278 switch (source) {
2279 case RT5682_PLL2_S_MCLK:
2280 snd_soc_component_update_bits(component,
2281 RT5682_GLB_CLK, RT5682_PLL2_SRC_MASK,
2282 RT5682_PLL2_SRC_MCLK);
2283 break;
2284 default:
2285 dev_err(component->dev, "Unknown PLL2 Source %d\n",
2286 source);
2287 return -EINVAL;
2288 }
2289
2290 /**
2291 * PLL2 concatenates 2 PLL units.
2292 * We suggest the Fout of the front PLL is 3.84MHz.
2293 */
2294 pll2_fout1 = 3840000;
2295 ret = rl6231_pll_calc(freq_in, pll2_fout1, &pll2f_code);
2296 if (ret < 0) {
2297 dev_err(component->dev, "Unsupport input clock %d\n",
2298 freq_in);
2299 return ret;
2300 }
2301 dev_dbg(component->dev, "PLL2F: fin=%d fout=%d bypass=%d m=%d n=%d k=%d\n",
2302 freq_in, pll2_fout1,
2303 pll2f_code.m_bp,
2304 (pll2f_code.m_bp ? 0 : pll2f_code.m_code),
2305 pll2f_code.n_code, pll2f_code.k_code);
2306
2307 ret = rl6231_pll_calc(pll2_fout1, freq_out, &pll2b_code);
2308 if (ret < 0) {
2309 dev_err(component->dev, "Unsupport input clock %d\n",
2310 pll2_fout1);
2311 return ret;
2312 }
2313 dev_dbg(component->dev, "PLL2B: fin=%d fout=%d bypass=%d m=%d n=%d k=%d\n",
2314 pll2_fout1, freq_out,
2315 pll2b_code.m_bp,
2316 (pll2b_code.m_bp ? 0 : pll2b_code.m_code),
2317 pll2b_code.n_code, pll2b_code.k_code);
2318
2319 snd_soc_component_write(component, RT5682_PLL2_CTRL_1,
2320 pll2f_code.k_code << RT5682_PLL2F_K_SFT |
2321 pll2b_code.k_code << RT5682_PLL2B_K_SFT |
2322 pll2b_code.m_code);
2323 snd_soc_component_write(component, RT5682_PLL2_CTRL_2,
2324 pll2f_code.m_code << RT5682_PLL2F_M_SFT |
2325 pll2b_code.n_code);
2326 snd_soc_component_write(component, RT5682_PLL2_CTRL_3,
2327 pll2f_code.n_code << RT5682_PLL2F_N_SFT);
derek.fangd54348f2020-06-12 13:15:23 +08002328
2329 if (freq_out == 22579200)
2330 pll2_ps_val = 1 << RT5682_PLL2B_SEL_PS_SFT;
2331 else
2332 pll2_ps_val = 1 << RT5682_PLL2B_PS_BYP_SFT;
derek.fang0c48a652020-02-13 15:05:10 +08002333 snd_soc_component_update_bits(component, RT5682_PLL2_CTRL_4,
derek.fangd54348f2020-06-12 13:15:23 +08002334 RT5682_PLL2B_SEL_PS_MASK | RT5682_PLL2B_PS_BYP_MASK |
derek.fang0c48a652020-02-13 15:05:10 +08002335 RT5682_PLL2B_M_BP_MASK | RT5682_PLL2F_M_BP_MASK | 0xf,
derek.fangd54348f2020-06-12 13:15:23 +08002336 pll2_ps_val |
derek.fang0c48a652020-02-13 15:05:10 +08002337 (pll2b_code.m_bp ? 1 : 0) << RT5682_PLL2B_M_BP_SFT |
2338 (pll2f_code.m_bp ? 1 : 0) << RT5682_PLL2F_M_BP_SFT |
2339 0xf);
2340 } else {
2341 switch (source) {
2342 case RT5682_PLL1_S_MCLK:
2343 snd_soc_component_update_bits(component,
2344 RT5682_GLB_CLK, RT5682_PLL1_SRC_MASK,
2345 RT5682_PLL1_SRC_MCLK);
2346 break;
2347 case RT5682_PLL1_S_BCLK1:
2348 snd_soc_component_update_bits(component,
2349 RT5682_GLB_CLK, RT5682_PLL1_SRC_MASK,
2350 RT5682_PLL1_SRC_BCLK1);
2351 break;
2352 default:
2353 dev_err(component->dev, "Unknown PLL1 Source %d\n",
2354 source);
2355 return -EINVAL;
2356 }
2357
2358 ret = rl6231_pll_calc(freq_in, freq_out, &pll_code);
2359 if (ret < 0) {
2360 dev_err(component->dev, "Unsupport input clock %d\n",
2361 freq_in);
2362 return ret;
2363 }
2364
2365 dev_dbg(component->dev, "bypass=%d m=%d n=%d k=%d\n",
2366 pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code),
2367 pll_code.n_code, pll_code.k_code);
2368
2369 snd_soc_component_write(component, RT5682_PLL_CTRL_1,
2370 pll_code.n_code << RT5682_PLL_N_SFT | pll_code.k_code);
2371 snd_soc_component_write(component, RT5682_PLL_CTRL_2,
2372 (pll_code.m_bp ? 0 : pll_code.m_code) << RT5682_PLL_M_SFT |
2373 pll_code.m_bp << RT5682_PLL_M_BP_SFT | RT5682_PLL_RST);
Bard Liao0ddce712018-06-07 16:37:38 +08002374 }
2375
derek.fang0c48a652020-02-13 15:05:10 +08002376 rt5682->pll_in[pll_id] = freq_in;
2377 rt5682->pll_out[pll_id] = freq_out;
2378 rt5682->pll_src[pll_id] = source;
Bard Liao0ddce712018-06-07 16:37:38 +08002379
2380 return 0;
2381}
2382
derek.fang0c48a652020-02-13 15:05:10 +08002383static int rt5682_set_bclk1_ratio(struct snd_soc_dai *dai, unsigned int ratio)
2384{
2385 struct snd_soc_component *component = dai->component;
2386 struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
2387
2388 rt5682->bclk[dai->id] = ratio;
2389
2390 switch (ratio) {
2391 case 256:
2392 snd_soc_component_update_bits(component, RT5682_TDM_TCON_CTRL,
2393 RT5682_TDM_BCLK_MS1_MASK, RT5682_TDM_BCLK_MS1_256);
2394 break;
2395 case 128:
2396 snd_soc_component_update_bits(component, RT5682_TDM_TCON_CTRL,
2397 RT5682_TDM_BCLK_MS1_MASK, RT5682_TDM_BCLK_MS1_128);
2398 break;
2399 case 64:
2400 snd_soc_component_update_bits(component, RT5682_TDM_TCON_CTRL,
2401 RT5682_TDM_BCLK_MS1_MASK, RT5682_TDM_BCLK_MS1_64);
2402 break;
2403 case 32:
2404 snd_soc_component_update_bits(component, RT5682_TDM_TCON_CTRL,
2405 RT5682_TDM_BCLK_MS1_MASK, RT5682_TDM_BCLK_MS1_32);
2406 break;
2407 default:
2408 dev_err(dai->dev, "Invalid bclk1 ratio %d\n", ratio);
2409 return -EINVAL;
2410 }
2411
2412 return 0;
2413}
2414
2415static int rt5682_set_bclk2_ratio(struct snd_soc_dai *dai, unsigned int ratio)
Bard Liao0ddce712018-06-07 16:37:38 +08002416{
2417 struct snd_soc_component *component = dai->component;
2418 struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
2419
2420 rt5682->bclk[dai->id] = ratio;
2421
2422 switch (ratio) {
2423 case 64:
2424 snd_soc_component_update_bits(component, RT5682_ADDA_CLK_2,
2425 RT5682_I2S2_BCLK_MS2_MASK,
2426 RT5682_I2S2_BCLK_MS2_64);
2427 break;
2428 case 32:
2429 snd_soc_component_update_bits(component, RT5682_ADDA_CLK_2,
2430 RT5682_I2S2_BCLK_MS2_MASK,
2431 RT5682_I2S2_BCLK_MS2_32);
2432 break;
2433 default:
derek.fang0c48a652020-02-13 15:05:10 +08002434 dev_err(dai->dev, "Invalid bclk2 ratio %d\n", ratio);
Bard Liao0ddce712018-06-07 16:37:38 +08002435 return -EINVAL;
2436 }
2437
2438 return 0;
2439}
2440
2441static int rt5682_set_bias_level(struct snd_soc_component *component,
Tzung-Bi Shih5b8e0902020-04-30 16:22:27 +08002442 enum snd_soc_bias_level level)
Bard Liao0ddce712018-06-07 16:37:38 +08002443{
2444 struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
2445
2446 switch (level) {
2447 case SND_SOC_BIAS_PREPARE:
2448 regmap_update_bits(rt5682->regmap, RT5682_PWR_ANLG_1,
Shuming Fan675212b2019-03-18 15:17:13 +08002449 RT5682_PWR_BG, RT5682_PWR_BG);
Bard Liao0ddce712018-06-07 16:37:38 +08002450 regmap_update_bits(rt5682->regmap, RT5682_PWR_DIG_1,
2451 RT5682_DIG_GATE_CTRL | RT5682_PWR_LDO,
2452 RT5682_DIG_GATE_CTRL | RT5682_PWR_LDO);
2453 break;
2454
2455 case SND_SOC_BIAS_STANDBY:
Bard Liao0ddce712018-06-07 16:37:38 +08002456 regmap_update_bits(rt5682->regmap, RT5682_PWR_DIG_1,
2457 RT5682_DIG_GATE_CTRL, RT5682_DIG_GATE_CTRL);
2458 break;
2459 case SND_SOC_BIAS_OFF:
2460 regmap_update_bits(rt5682->regmap, RT5682_PWR_DIG_1,
2461 RT5682_DIG_GATE_CTRL | RT5682_PWR_LDO, 0);
2462 regmap_update_bits(rt5682->regmap, RT5682_PWR_ANLG_1,
Shuming Fan675212b2019-03-18 15:17:13 +08002463 RT5682_PWR_BG, 0);
Bard Liao0ddce712018-06-07 16:37:38 +08002464 break;
Tzung-Bi Shih70255cf2020-04-30 16:22:28 +08002465 case SND_SOC_BIAS_ON:
Bard Liao0ddce712018-06-07 16:37:38 +08002466 break;
2467 }
2468
2469 return 0;
2470}
2471
Derek Fangebbfabc2020-02-18 21:51:51 +08002472#ifdef CONFIG_COMMON_CLK
2473#define CLK_PLL2_FIN 48000000
Derek Fangebbfabc2020-02-18 21:51:51 +08002474#define CLK_48 48000
derek.fangfde418b2020-06-12 13:15:24 +08002475#define CLK_44 44100
Derek Fangebbfabc2020-02-18 21:51:51 +08002476
2477static bool rt5682_clk_check(struct rt5682_priv *rt5682)
2478{
2479 if (!rt5682->master[RT5682_AIF1]) {
2480 dev_err(rt5682->component->dev, "sysclk/dai not set correctly\n");
2481 return false;
2482 }
2483 return true;
2484}
2485
2486static int rt5682_wclk_prepare(struct clk_hw *hw)
2487{
2488 struct rt5682_priv *rt5682 =
2489 container_of(hw, struct rt5682_priv,
2490 dai_clks_hw[RT5682_DAI_WCLK_IDX]);
2491 struct snd_soc_component *component = rt5682->component;
2492 struct snd_soc_dapm_context *dapm =
2493 snd_soc_component_get_dapm(component);
2494
2495 if (!rt5682_clk_check(rt5682))
2496 return -EINVAL;
2497
2498 snd_soc_dapm_mutex_lock(dapm);
2499
2500 snd_soc_dapm_force_enable_pin_unlocked(dapm, "MICBIAS");
2501 snd_soc_component_update_bits(component, RT5682_PWR_ANLG_1,
2502 RT5682_PWR_MB, RT5682_PWR_MB);
2503 snd_soc_dapm_force_enable_pin_unlocked(dapm, "I2S1");
2504 snd_soc_dapm_force_enable_pin_unlocked(dapm, "PLL2F");
2505 snd_soc_dapm_force_enable_pin_unlocked(dapm, "PLL2B");
2506 snd_soc_dapm_sync_unlocked(dapm);
2507
2508 snd_soc_dapm_mutex_unlock(dapm);
2509
2510 return 0;
2511}
2512
2513static void rt5682_wclk_unprepare(struct clk_hw *hw)
2514{
2515 struct rt5682_priv *rt5682 =
2516 container_of(hw, struct rt5682_priv,
2517 dai_clks_hw[RT5682_DAI_WCLK_IDX]);
2518 struct snd_soc_component *component = rt5682->component;
2519 struct snd_soc_dapm_context *dapm =
2520 snd_soc_component_get_dapm(component);
2521
2522 if (!rt5682_clk_check(rt5682))
2523 return;
2524
2525 snd_soc_dapm_mutex_lock(dapm);
2526
2527 snd_soc_dapm_disable_pin_unlocked(dapm, "MICBIAS");
2528 if (!rt5682->jack_type)
2529 snd_soc_component_update_bits(component, RT5682_PWR_ANLG_1,
2530 RT5682_PWR_MB, 0);
2531 snd_soc_dapm_disable_pin_unlocked(dapm, "I2S1");
2532 snd_soc_dapm_disable_pin_unlocked(dapm, "PLL2F");
2533 snd_soc_dapm_disable_pin_unlocked(dapm, "PLL2B");
2534 snd_soc_dapm_sync_unlocked(dapm);
2535
2536 snd_soc_dapm_mutex_unlock(dapm);
2537}
2538
2539static unsigned long rt5682_wclk_recalc_rate(struct clk_hw *hw,
2540 unsigned long parent_rate)
2541{
2542 struct rt5682_priv *rt5682 =
2543 container_of(hw, struct rt5682_priv,
2544 dai_clks_hw[RT5682_DAI_WCLK_IDX]);
derek.fangfde418b2020-06-12 13:15:24 +08002545 struct snd_soc_component *component = rt5682->component;
2546 const char * const clk_name = __clk_get_name(hw->clk);
Derek Fangebbfabc2020-02-18 21:51:51 +08002547
2548 if (!rt5682_clk_check(rt5682))
2549 return 0;
2550 /*
derek.fangfde418b2020-06-12 13:15:24 +08002551 * Only accept to set wclk rate to 44.1k or 48kHz.
Derek Fangebbfabc2020-02-18 21:51:51 +08002552 */
derek.fangfde418b2020-06-12 13:15:24 +08002553 if (rt5682->lrck[RT5682_AIF1] != CLK_48 &&
2554 rt5682->lrck[RT5682_AIF1] != CLK_44) {
2555 dev_warn(component->dev, "%s: clk %s only support %d or %d Hz output\n",
2556 __func__, clk_name, CLK_44, CLK_48);
2557 return 0;
2558 }
2559
2560 return rt5682->lrck[RT5682_AIF1];
Derek Fangebbfabc2020-02-18 21:51:51 +08002561}
2562
2563static long rt5682_wclk_round_rate(struct clk_hw *hw, unsigned long rate,
2564 unsigned long *parent_rate)
2565{
2566 struct rt5682_priv *rt5682 =
2567 container_of(hw, struct rt5682_priv,
2568 dai_clks_hw[RT5682_DAI_WCLK_IDX]);
derek.fangfde418b2020-06-12 13:15:24 +08002569 struct snd_soc_component *component = rt5682->component;
2570 const char * const clk_name = __clk_get_name(hw->clk);
Derek Fangebbfabc2020-02-18 21:51:51 +08002571
2572 if (!rt5682_clk_check(rt5682))
2573 return -EINVAL;
2574 /*
derek.fangfde418b2020-06-12 13:15:24 +08002575 * Only accept to set wclk rate to 44.1k or 48kHz.
2576 * It will force to 48kHz if not both.
Derek Fangebbfabc2020-02-18 21:51:51 +08002577 */
derek.fangfde418b2020-06-12 13:15:24 +08002578 if (rate != CLK_48 && rate != CLK_44) {
2579 dev_warn(component->dev, "%s: clk %s only support %d or %d Hz output\n",
2580 __func__, clk_name, CLK_44, CLK_48);
2581 rate = CLK_48;
2582 }
2583
2584 return rate;
Derek Fangebbfabc2020-02-18 21:51:51 +08002585}
2586
2587static int rt5682_wclk_set_rate(struct clk_hw *hw, unsigned long rate,
2588 unsigned long parent_rate)
2589{
2590 struct rt5682_priv *rt5682 =
2591 container_of(hw, struct rt5682_priv,
2592 dai_clks_hw[RT5682_DAI_WCLK_IDX]);
2593 struct snd_soc_component *component = rt5682->component;
2594 struct clk *parent_clk;
2595 const char * const clk_name = __clk_get_name(hw->clk);
2596 int pre_div;
derek.fangfde418b2020-06-12 13:15:24 +08002597 unsigned int clk_pll2_out;
Derek Fangebbfabc2020-02-18 21:51:51 +08002598
2599 if (!rt5682_clk_check(rt5682))
2600 return -EINVAL;
2601
2602 /*
2603 * Whether the wclk's parent clk (mclk) exists or not, please ensure
2604 * it is fixed or set to 48MHz before setting wclk rate. It's a
2605 * temporary limitation. Only accept 48MHz clk as the clk provider.
2606 *
2607 * It will set the codec anyway by assuming mclk is 48MHz.
2608 */
2609 parent_clk = clk_get_parent(hw->clk);
2610 if (!parent_clk)
2611 dev_warn(component->dev,
2612 "Parent mclk of wclk not acquired in driver. Please ensure mclk was provided as %d Hz.\n",
2613 CLK_PLL2_FIN);
2614
2615 if (parent_rate != CLK_PLL2_FIN)
2616 dev_warn(component->dev, "clk %s only support %d Hz input\n",
2617 clk_name, CLK_PLL2_FIN);
2618
2619 /*
derek.fangfde418b2020-06-12 13:15:24 +08002620 * To achieve the rate conversion from 48MHz to 44.1k or 48kHz,
2621 * PLL2 is needed.
Derek Fangebbfabc2020-02-18 21:51:51 +08002622 */
derek.fangfde418b2020-06-12 13:15:24 +08002623 clk_pll2_out = rate * 512;
Derek Fangebbfabc2020-02-18 21:51:51 +08002624 rt5682_set_component_pll(component, RT5682_PLL2, RT5682_PLL2_S_MCLK,
derek.fangfde418b2020-06-12 13:15:24 +08002625 CLK_PLL2_FIN, clk_pll2_out);
Derek Fangebbfabc2020-02-18 21:51:51 +08002626
2627 rt5682_set_component_sysclk(component, RT5682_SCLK_S_PLL2, 0,
derek.fangfde418b2020-06-12 13:15:24 +08002628 clk_pll2_out, SND_SOC_CLOCK_IN);
2629
2630 rt5682->lrck[RT5682_AIF1] = rate;
Derek Fangebbfabc2020-02-18 21:51:51 +08002631
2632 pre_div = rl6231_get_clk_info(rt5682->sysclk, rate);
2633
2634 snd_soc_component_update_bits(component, RT5682_ADDA_CLK_1,
2635 RT5682_I2S_M_DIV_MASK | RT5682_I2S_CLK_SRC_MASK,
2636 pre_div << RT5682_I2S_M_DIV_SFT |
2637 (rt5682->sysclk_src) << RT5682_I2S_CLK_SRC_SFT);
2638
2639 return 0;
2640}
2641
2642static unsigned long rt5682_bclk_recalc_rate(struct clk_hw *hw,
2643 unsigned long parent_rate)
2644{
2645 struct rt5682_priv *rt5682 =
2646 container_of(hw, struct rt5682_priv,
2647 dai_clks_hw[RT5682_DAI_BCLK_IDX]);
2648 struct snd_soc_component *component = rt5682->component;
2649 unsigned int bclks_per_wclk;
2650
Kuninori Morimotocf6e26c2020-06-16 14:19:41 +09002651 bclks_per_wclk = snd_soc_component_read(component, RT5682_TDM_TCON_CTRL);
Derek Fangebbfabc2020-02-18 21:51:51 +08002652
2653 switch (bclks_per_wclk & RT5682_TDM_BCLK_MS1_MASK) {
2654 case RT5682_TDM_BCLK_MS1_256:
2655 return parent_rate * 256;
2656 case RT5682_TDM_BCLK_MS1_128:
2657 return parent_rate * 128;
2658 case RT5682_TDM_BCLK_MS1_64:
2659 return parent_rate * 64;
2660 case RT5682_TDM_BCLK_MS1_32:
2661 return parent_rate * 32;
2662 default:
2663 return 0;
2664 }
2665}
2666
2667static unsigned long rt5682_bclk_get_factor(unsigned long rate,
2668 unsigned long parent_rate)
2669{
2670 unsigned long factor;
2671
2672 factor = rate / parent_rate;
2673 if (factor < 64)
2674 return 32;
2675 else if (factor < 128)
2676 return 64;
2677 else if (factor < 256)
2678 return 128;
2679 else
2680 return 256;
2681}
2682
2683static long rt5682_bclk_round_rate(struct clk_hw *hw, unsigned long rate,
2684 unsigned long *parent_rate)
2685{
2686 struct rt5682_priv *rt5682 =
2687 container_of(hw, struct rt5682_priv,
2688 dai_clks_hw[RT5682_DAI_BCLK_IDX]);
2689 unsigned long factor;
2690
2691 if (!*parent_rate || !rt5682_clk_check(rt5682))
2692 return -EINVAL;
2693
2694 /*
2695 * BCLK rates are set as a multiplier of WCLK in HW.
2696 * We don't allow changing the parent WCLK. We just do
2697 * some rounding down based on the parent WCLK rate
2698 * and find the appropriate multiplier of BCLK to
2699 * get the rounded down BCLK value.
2700 */
2701 factor = rt5682_bclk_get_factor(rate, *parent_rate);
2702
2703 return *parent_rate * factor;
2704}
2705
2706static int rt5682_bclk_set_rate(struct clk_hw *hw, unsigned long rate,
2707 unsigned long parent_rate)
2708{
2709 struct rt5682_priv *rt5682 =
2710 container_of(hw, struct rt5682_priv,
2711 dai_clks_hw[RT5682_DAI_BCLK_IDX]);
2712 struct snd_soc_component *component = rt5682->component;
2713 struct snd_soc_dai *dai = NULL;
2714 unsigned long factor;
2715
2716 if (!rt5682_clk_check(rt5682))
2717 return -EINVAL;
2718
2719 factor = rt5682_bclk_get_factor(rate, parent_rate);
2720
2721 for_each_component_dais(component, dai)
2722 if (dai->id == RT5682_AIF1)
2723 break;
2724 if (!dai) {
2725 dev_err(component->dev, "dai %d not found in component\n",
2726 RT5682_AIF1);
2727 return -ENODEV;
2728 }
2729
2730 return rt5682_set_bclk1_ratio(dai, factor);
2731}
2732
2733static const struct clk_ops rt5682_dai_clk_ops[RT5682_DAI_NUM_CLKS] = {
2734 [RT5682_DAI_WCLK_IDX] = {
2735 .prepare = rt5682_wclk_prepare,
2736 .unprepare = rt5682_wclk_unprepare,
2737 .recalc_rate = rt5682_wclk_recalc_rate,
2738 .round_rate = rt5682_wclk_round_rate,
2739 .set_rate = rt5682_wclk_set_rate,
2740 },
2741 [RT5682_DAI_BCLK_IDX] = {
2742 .recalc_rate = rt5682_bclk_recalc_rate,
2743 .round_rate = rt5682_bclk_round_rate,
2744 .set_rate = rt5682_bclk_set_rate,
2745 },
2746};
2747
2748static int rt5682_register_dai_clks(struct snd_soc_component *component)
2749{
2750 struct device *dev = component->dev;
2751 struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
2752 struct rt5682_platform_data *pdata = &rt5682->pdata;
2753 struct clk_init_data init;
2754 struct clk *dai_clk;
2755 struct clk_lookup *dai_clk_lookup;
2756 struct clk_hw *dai_clk_hw;
2757 const char *parent_name;
2758 int i, ret;
2759
2760 for (i = 0; i < RT5682_DAI_NUM_CLKS; ++i) {
2761 dai_clk_hw = &rt5682->dai_clks_hw[i];
2762
2763 switch (i) {
2764 case RT5682_DAI_WCLK_IDX:
2765 /* Make MCLK the parent of WCLK */
2766 if (rt5682->mclk) {
2767 parent_name = __clk_get_name(rt5682->mclk);
2768 init.parent_names = &parent_name;
2769 init.num_parents = 1;
2770 } else {
2771 init.parent_names = NULL;
2772 init.num_parents = 0;
2773 }
2774 break;
2775 case RT5682_DAI_BCLK_IDX:
2776 /* Make WCLK the parent of BCLK */
2777 parent_name = __clk_get_name(
2778 rt5682->dai_clks[RT5682_DAI_WCLK_IDX]);
2779 init.parent_names = &parent_name;
2780 init.num_parents = 1;
2781 break;
2782 default:
2783 dev_err(dev, "Invalid clock index\n");
2784 ret = -EINVAL;
2785 goto err;
2786 }
2787
2788 init.name = pdata->dai_clk_names[i];
2789 init.ops = &rt5682_dai_clk_ops[i];
2790 init.flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_GATE;
2791 dai_clk_hw->init = &init;
2792
2793 dai_clk = devm_clk_register(dev, dai_clk_hw);
2794 if (IS_ERR(dai_clk)) {
2795 dev_warn(dev, "Failed to register %s: %ld\n",
2796 init.name, PTR_ERR(dai_clk));
2797 ret = PTR_ERR(dai_clk);
2798 goto err;
2799 }
2800 rt5682->dai_clks[i] = dai_clk;
2801
2802 if (dev->of_node) {
2803 devm_of_clk_add_hw_provider(dev, of_clk_hw_simple_get,
2804 dai_clk_hw);
2805 } else {
2806 dai_clk_lookup = clkdev_create(dai_clk, init.name,
2807 "%s", dev_name(dev));
2808 if (!dai_clk_lookup) {
2809 ret = -ENOMEM;
2810 goto err;
2811 } else {
2812 rt5682->dai_clks_lookup[i] = dai_clk_lookup;
2813 }
2814 }
2815 }
2816
2817 return 0;
2818
2819err:
2820 do {
2821 if (rt5682->dai_clks_lookup[i])
2822 clkdev_drop(rt5682->dai_clks_lookup[i]);
2823 } while (i-- > 0);
2824
2825 return ret;
2826}
2827#endif /* CONFIG_COMMON_CLK */
2828
Bard Liao0ddce712018-06-07 16:37:38 +08002829static int rt5682_probe(struct snd_soc_component *component)
2830{
2831 struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
Oder Chiou03f6fc62020-02-19 18:28:57 +08002832 struct sdw_slave *slave;
2833 unsigned long time;
Shuming Fan969943b2020-07-17 15:02:56 +08002834 struct snd_soc_dapm_context *dapm = &component->dapm;
Bard Liao0ddce712018-06-07 16:37:38 +08002835
Derek Fangebbfabc2020-02-18 21:51:51 +08002836#ifdef CONFIG_COMMON_CLK
2837 int ret;
2838#endif
Bard Liao0ddce712018-06-07 16:37:38 +08002839 rt5682->component = component;
2840
Oder Chiou03f6fc62020-02-19 18:28:57 +08002841 if (rt5682->is_sdw) {
2842 slave = rt5682->slave;
2843 time = wait_for_completion_timeout(
2844 &slave->initialization_complete,
2845 msecs_to_jiffies(RT5682_PROBE_TIMEOUT));
2846 if (!time) {
2847 dev_err(&slave->dev, "Initialization not complete, timed out\n");
2848 return -ETIMEDOUT;
2849 }
Shuming Fan914f6742020-03-27 15:38:49 +08002850 } else {
2851#ifdef CONFIG_COMMON_CLK
2852 /* Check if MCLK provided */
2853 rt5682->mclk = devm_clk_get(component->dev, "mclk");
2854 if (IS_ERR(rt5682->mclk)) {
2855 if (PTR_ERR(rt5682->mclk) != -ENOENT) {
2856 ret = PTR_ERR(rt5682->mclk);
2857 return ret;
2858 }
2859 rt5682->mclk = NULL;
Shuming Fan914f6742020-03-27 15:38:49 +08002860 }
derek.fang19ab0f02020-06-12 13:15:25 +08002861
2862 /* Register CCF DAI clock control */
2863 ret = rt5682_register_dai_clks(component);
2864 if (ret)
2865 return ret;
2866
Shuming Fan914f6742020-03-27 15:38:49 +08002867 /* Initial setup for CCF */
2868 rt5682->lrck[RT5682_AIF1] = CLK_48;
2869#endif
Oder Chiou03f6fc62020-02-19 18:28:57 +08002870 }
2871
Shuming Fan969943b2020-07-17 15:02:56 +08002872 snd_soc_dapm_disable_pin(dapm, "MICBIAS");
2873 snd_soc_dapm_disable_pin(dapm, "Vref2");
2874 snd_soc_dapm_sync(dapm);
Bard Liao0ddce712018-06-07 16:37:38 +08002875 return 0;
2876}
2877
2878static void rt5682_remove(struct snd_soc_component *component)
2879{
2880 struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
2881
Derek Fangebbfabc2020-02-18 21:51:51 +08002882#ifdef CONFIG_COMMON_CLK
2883 int i;
2884
2885 for (i = RT5682_DAI_NUM_CLKS - 1; i >= 0; --i) {
2886 if (rt5682->dai_clks_lookup[i])
2887 clkdev_drop(rt5682->dai_clks_lookup[i]);
2888 }
2889#endif
2890
Oder Chioub5848c82020-02-05 02:28:56 +00002891 rt5682_reset(rt5682);
Bard Liao0ddce712018-06-07 16:37:38 +08002892}
2893
2894#ifdef CONFIG_PM
2895static int rt5682_suspend(struct snd_soc_component *component)
2896{
2897 struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
2898
2899 regcache_cache_only(rt5682->regmap, true);
2900 regcache_mark_dirty(rt5682->regmap);
2901 return 0;
2902}
2903
2904static int rt5682_resume(struct snd_soc_component *component)
2905{
2906 struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
2907
2908 regcache_cache_only(rt5682->regmap, false);
2909 regcache_sync(rt5682->regmap);
2910
Arnd Bergmanna50067d2020-05-28 11:17:17 +02002911 mod_delayed_work(system_power_efficient_wq,
2912 &rt5682->jack_detect_work, msecs_to_jiffies(250));
Shuming Fan4834d702019-03-08 11:36:08 +08002913
Bard Liao0ddce712018-06-07 16:37:38 +08002914 return 0;
2915}
2916#else
2917#define rt5682_suspend NULL
2918#define rt5682_resume NULL
2919#endif
2920
Arnd Bergmanna50067d2020-05-28 11:17:17 +02002921const struct snd_soc_dai_ops rt5682_aif1_dai_ops = {
Bard Liao0ddce712018-06-07 16:37:38 +08002922 .hw_params = rt5682_hw_params,
2923 .set_fmt = rt5682_set_dai_fmt,
2924 .set_tdm_slot = rt5682_set_tdm_slot,
derek.fang0c48a652020-02-13 15:05:10 +08002925 .set_bclk_ratio = rt5682_set_bclk1_ratio,
Bard Liao0ddce712018-06-07 16:37:38 +08002926};
Arnd Bergmanna50067d2020-05-28 11:17:17 +02002927EXPORT_SYMBOL_GPL(rt5682_aif1_dai_ops);
Bard Liao0ddce712018-06-07 16:37:38 +08002928
Arnd Bergmanna50067d2020-05-28 11:17:17 +02002929const struct snd_soc_dai_ops rt5682_aif2_dai_ops = {
Bard Liao0ddce712018-06-07 16:37:38 +08002930 .hw_params = rt5682_hw_params,
2931 .set_fmt = rt5682_set_dai_fmt,
derek.fang0c48a652020-02-13 15:05:10 +08002932 .set_bclk_ratio = rt5682_set_bclk2_ratio,
Bard Liao0ddce712018-06-07 16:37:38 +08002933};
Arnd Bergmanna50067d2020-05-28 11:17:17 +02002934EXPORT_SYMBOL_GPL(rt5682_aif2_dai_ops);
Bard Liao0ddce712018-06-07 16:37:38 +08002935
Arnd Bergmanna50067d2020-05-28 11:17:17 +02002936const struct snd_soc_component_driver rt5682_soc_component_dev = {
Bard Liao0ddce712018-06-07 16:37:38 +08002937 .probe = rt5682_probe,
2938 .remove = rt5682_remove,
2939 .suspend = rt5682_suspend,
2940 .resume = rt5682_resume,
2941 .set_bias_level = rt5682_set_bias_level,
2942 .controls = rt5682_snd_controls,
2943 .num_controls = ARRAY_SIZE(rt5682_snd_controls),
2944 .dapm_widgets = rt5682_dapm_widgets,
2945 .num_dapm_widgets = ARRAY_SIZE(rt5682_dapm_widgets),
2946 .dapm_routes = rt5682_dapm_routes,
2947 .num_dapm_routes = ARRAY_SIZE(rt5682_dapm_routes),
2948 .set_sysclk = rt5682_set_component_sysclk,
2949 .set_pll = rt5682_set_component_pll,
2950 .set_jack = rt5682_set_jack_detect,
2951 .use_pmdown_time = 1,
2952 .endianness = 1,
2953 .non_legacy_dai_naming = 1,
2954};
Arnd Bergmanna50067d2020-05-28 11:17:17 +02002955EXPORT_SYMBOL_GPL(rt5682_soc_component_dev);
Bard Liao0ddce712018-06-07 16:37:38 +08002956
Arnd Bergmanna50067d2020-05-28 11:17:17 +02002957int rt5682_parse_dt(struct rt5682_priv *rt5682, struct device *dev)
Bard Liao0ddce712018-06-07 16:37:38 +08002958{
2959
2960 device_property_read_u32(dev, "realtek,dmic1-data-pin",
2961 &rt5682->pdata.dmic1_data_pin);
2962 device_property_read_u32(dev, "realtek,dmic1-clk-pin",
2963 &rt5682->pdata.dmic1_clk_pin);
2964 device_property_read_u32(dev, "realtek,jd-src",
2965 &rt5682->pdata.jd_src);
Shuming Fane2264452019-10-30 16:55:33 +08002966 device_property_read_u32(dev, "realtek,btndet-delay",
2967 &rt5682->pdata.btndet_delay);
Oder Chiou9a74c442020-03-23 16:25:45 +08002968 device_property_read_u32(dev, "realtek,dmic-clk-rate-hz",
2969 &rt5682->pdata.dmic_clk_rate);
Oder Chiou8b15ee02020-03-23 16:25:46 +08002970 device_property_read_u32(dev, "realtek,dmic-delay-ms",
2971 &rt5682->pdata.dmic_delay);
Bard Liao0ddce712018-06-07 16:37:38 +08002972
2973 rt5682->pdata.ldo1_en = of_get_named_gpio(dev->of_node,
2974 "realtek,ldo1-en-gpios", 0);
2975
Derek Fangebbfabc2020-02-18 21:51:51 +08002976 if (device_property_read_string_array(dev, "clock-output-names",
2977 rt5682->pdata.dai_clk_names,
2978 RT5682_DAI_NUM_CLKS) < 0)
2979 dev_warn(dev, "Using default DAI clk names: %s, %s\n",
2980 rt5682->pdata.dai_clk_names[RT5682_DAI_WCLK_IDX],
2981 rt5682->pdata.dai_clk_names[RT5682_DAI_BCLK_IDX]);
2982
Bard Liao0ddce712018-06-07 16:37:38 +08002983 return 0;
2984}
Arnd Bergmanna50067d2020-05-28 11:17:17 +02002985EXPORT_SYMBOL_GPL(rt5682_parse_dt);
Bard Liao0ddce712018-06-07 16:37:38 +08002986
Arnd Bergmanna50067d2020-05-28 11:17:17 +02002987void rt5682_calibrate(struct rt5682_priv *rt5682)
Bard Liao0ddce712018-06-07 16:37:38 +08002988{
2989 int value, count;
2990
2991 mutex_lock(&rt5682->calibrate_mutex);
2992
Oder Chioub5848c82020-02-05 02:28:56 +00002993 rt5682_reset(rt5682);
Shuming Fanbc0947092019-11-25 17:19:40 +08002994 regmap_write(rt5682->regmap, RT5682_I2C_CTRL, 0x000f);
Shuming Fanafd603e2018-09-18 19:50:38 +08002995 regmap_write(rt5682->regmap, RT5682_PWR_ANLG_1, 0xa2af);
Bard Liao0ddce712018-06-07 16:37:38 +08002996 usleep_range(15000, 20000);
Shuming Fanafd603e2018-09-18 19:50:38 +08002997 regmap_write(rt5682->regmap, RT5682_PWR_ANLG_1, 0xf2af);
Shuming Fan513792c2018-08-24 10:51:51 +08002998 regmap_write(rt5682->regmap, RT5682_MICBIAS_2, 0x0300);
2999 regmap_write(rt5682->regmap, RT5682_GLB_CLK, 0x8000);
3000 regmap_write(rt5682->regmap, RT5682_PWR_DIG_1, 0x0100);
Shuming Fanafd603e2018-09-18 19:50:38 +08003001 regmap_write(rt5682->regmap, RT5682_HP_IMP_SENS_CTRL_19, 0x3800);
Bard Liao0ddce712018-06-07 16:37:38 +08003002 regmap_write(rt5682->regmap, RT5682_CHOP_DAC, 0x3000);
Shuming Fanafd603e2018-09-18 19:50:38 +08003003 regmap_write(rt5682->regmap, RT5682_CALIB_ADC_CTRL, 0x7005);
Bard Liao0ddce712018-06-07 16:37:38 +08003004 regmap_write(rt5682->regmap, RT5682_STO1_ADC_MIXER, 0x686c);
3005 regmap_write(rt5682->regmap, RT5682_CAL_REC, 0x0d0d);
Bard Liao0ddce712018-06-07 16:37:38 +08003006 regmap_write(rt5682->regmap, RT5682_HP_CALIB_CTRL_2, 0x0321);
3007 regmap_write(rt5682->regmap, RT5682_HP_LOGIC_CTRL_2, 0x0004);
3008 regmap_write(rt5682->regmap, RT5682_HP_CALIB_CTRL_1, 0x7c00);
3009 regmap_write(rt5682->regmap, RT5682_HP_CALIB_CTRL_3, 0x06a1);
3010 regmap_write(rt5682->regmap, RT5682_A_DAC1_MUX, 0x0311);
Shuming Fan513792c2018-08-24 10:51:51 +08003011 regmap_write(rt5682->regmap, RT5682_HP_CALIB_CTRL_1, 0x7c00);
Bard Liao0ddce712018-06-07 16:37:38 +08003012
3013 regmap_write(rt5682->regmap, RT5682_HP_CALIB_CTRL_1, 0xfc00);
3014
3015 for (count = 0; count < 60; count++) {
3016 regmap_read(rt5682->regmap, RT5682_HP_CALIB_STA_1, &value);
3017 if (!(value & 0x8000))
3018 break;
3019
3020 usleep_range(10000, 10005);
3021 }
3022
3023 if (count >= 60)
Tzung-Bi Shih9c1cb752020-04-30 16:22:29 +08003024 dev_err(rt5682->component->dev, "HP Calibration Failure\n");
Bard Liao0ddce712018-06-07 16:37:38 +08003025
3026 /* restore settings */
Shuming Fanafd603e2018-09-18 19:50:38 +08003027 regmap_write(rt5682->regmap, RT5682_PWR_ANLG_1, 0x02af);
3028 regmap_write(rt5682->regmap, RT5682_MICBIAS_2, 0x0080);
Shuming Fan513792c2018-08-24 10:51:51 +08003029 regmap_write(rt5682->regmap, RT5682_GLB_CLK, 0x0000);
Bard Liao0ddce712018-06-07 16:37:38 +08003030 regmap_write(rt5682->regmap, RT5682_PWR_DIG_1, 0x0000);
Shuming Fanafd603e2018-09-18 19:50:38 +08003031 regmap_write(rt5682->regmap, RT5682_CHOP_DAC, 0x2000);
3032 regmap_write(rt5682->regmap, RT5682_CALIB_ADC_CTRL, 0x2005);
Shuming Fan22c7d5e2019-01-02 17:18:56 +08003033 regmap_write(rt5682->regmap, RT5682_STO1_ADC_MIXER, 0xc0c4);
Bard Liao0ddce712018-06-07 16:37:38 +08003034
3035 mutex_unlock(&rt5682->calibrate_mutex);
Bard Liao0ddce712018-06-07 16:37:38 +08003036}
Arnd Bergmanna50067d2020-05-28 11:17:17 +02003037EXPORT_SYMBOL_GPL(rt5682_calibrate);
Bard Liao0ddce712018-06-07 16:37:38 +08003038
3039MODULE_DESCRIPTION("ASoC RT5682 driver");
3040MODULE_AUTHOR("Bard Liao <bardliao@realtek.com>");
3041MODULE_LICENSE("GPL v2");