blob: 3eb13d6d31ef4addf69c5f34943eab534f4da4fa [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Jamie Iles7779b3452014-02-25 17:01:01 -06002/*
3 * Copyright (c) 2011 Jamie Iles
4 *
Jamie Iles7779b3452014-02-25 17:01:01 -06005 * All enquiries to support@picochip.com
6 */
Jiang Qiue6cb3482016-04-28 17:32:03 +08007#include <linux/acpi.h>
Phil Edworthye6bf3772018-03-12 18:30:56 +00008#include <linux/clk.h>
Jamie Iles7779b3452014-02-25 17:01:01 -06009#include <linux/err.h>
Phil Edworthye6bf3772018-03-12 18:30:56 +000010#include <linux/gpio/driver.h>
Jamie Iles7779b3452014-02-25 17:01:01 -060011#include <linux/init.h>
12#include <linux/interrupt.h>
13#include <linux/io.h>
14#include <linux/ioport.h>
15#include <linux/irq.h>
Andy Shevchenko043a0c92021-06-04 21:50:13 +030016#include <linux/mod_devicetable.h>
Jamie Iles7779b3452014-02-25 17:01:01 -060017#include <linux/module.h>
18#include <linux/of.h>
Andy Shevchenko043a0c92021-06-04 21:50:13 +030019#include <linux/platform_data/gpio-dwapb.h>
Jamie Iles7779b3452014-02-25 17:01:01 -060020#include <linux/platform_device.h>
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +080021#include <linux/property.h>
Alan Tull07901a92017-10-11 11:34:44 -050022#include <linux/reset.h>
Weike Chen3d2613c2014-09-17 09:18:39 -070023#include <linux/slab.h>
Andy Shevchenko043a0c92021-06-04 21:50:13 +030024#include <linux/spinlock.h>
Jamie Iles7779b3452014-02-25 17:01:01 -060025
Jiang Qiue6cb3482016-04-28 17:32:03 +080026#include "gpiolib.h"
Andy Shevchenko77cb9072019-07-30 13:43:36 +030027#include "gpiolib-acpi.h"
Jiang Qiue6cb3482016-04-28 17:32:03 +080028
Jamie Iles7779b3452014-02-25 17:01:01 -060029#define GPIO_SWPORTA_DR 0x00
30#define GPIO_SWPORTA_DDR 0x04
31#define GPIO_SWPORTB_DR 0x0c
32#define GPIO_SWPORTB_DDR 0x10
33#define GPIO_SWPORTC_DR 0x18
34#define GPIO_SWPORTC_DDR 0x1c
35#define GPIO_SWPORTD_DR 0x24
36#define GPIO_SWPORTD_DDR 0x28
37#define GPIO_INTEN 0x30
38#define GPIO_INTMASK 0x34
39#define GPIO_INTTYPE_LEVEL 0x38
40#define GPIO_INT_POLARITY 0x3c
41#define GPIO_INTSTATUS 0x40
Weike Chen5d60d9e2014-09-17 09:18:41 -070042#define GPIO_PORTA_DEBOUNCE 0x48
Jamie Iles7779b3452014-02-25 17:01:01 -060043#define GPIO_PORTA_EOI 0x4c
44#define GPIO_EXT_PORTA 0x50
45#define GPIO_EXT_PORTB 0x54
46#define GPIO_EXT_PORTC 0x58
47#define GPIO_EXT_PORTD 0x5c
48
Andy Shevchenkoc58220c2020-04-15 17:15:21 +030049#define DWAPB_DRIVER_NAME "gpio-dwapb"
Jamie Iles7779b3452014-02-25 17:01:01 -060050#define DWAPB_MAX_PORTS 4
Andy Shevchenkoc58220c2020-04-15 17:15:21 +030051
Linus Walleij89f99fe2018-02-08 17:03:58 +010052#define GPIO_EXT_PORT_STRIDE 0x04 /* register stride 32 bits */
53#define GPIO_SWPORT_DR_STRIDE 0x0c /* register stride 3*32 bits */
54#define GPIO_SWPORT_DDR_STRIDE 0x0c /* register stride 3*32 bits */
Jamie Iles7779b3452014-02-25 17:01:01 -060055
Hoan Trana72b8c42017-02-21 11:32:43 -080056#define GPIO_REG_OFFSET_V2 1
57
58#define GPIO_INTMASK_V2 0x44
59#define GPIO_INTTYPE_LEVEL_V2 0x34
60#define GPIO_INT_POLARITY_V2 0x38
61#define GPIO_INTSTATUS_V2 0x3c
62#define GPIO_PORTA_EOI_V2 0x40
63
Serge Semin5c544c92020-03-23 22:54:00 +030064#define DWAPB_NR_CLOCKS 2
65
Jamie Iles7779b3452014-02-25 17:01:01 -060066struct dwapb_gpio;
67
Weike Chen1e960db2014-09-17 09:18:42 -070068#ifdef CONFIG_PM_SLEEP
69/* Store GPIO context across system-wide suspend/resume transitions */
70struct dwapb_context {
71 u32 data;
72 u32 dir;
73 u32 ext;
74 u32 int_en;
75 u32 int_mask;
76 u32 int_type;
77 u32 int_pol;
78 u32 int_deb;
Hoan Tran6437c7b2017-09-08 15:41:15 -070079 u32 wake_en;
Weike Chen1e960db2014-09-17 09:18:42 -070080};
81#endif
82
Serge Semin0ea68392020-07-30 18:28:02 +030083struct dwapb_gpio_port_irqchip {
84 struct irq_chip irqchip;
85 unsigned int nr_irqs;
86 unsigned int irq[DWAPB_MAX_GPIOS];
87};
88
Jamie Iles7779b3452014-02-25 17:01:01 -060089struct dwapb_gpio_port {
Linus Walleij0f4630f2015-12-04 14:02:58 +010090 struct gpio_chip gc;
Serge Semin0ea68392020-07-30 18:28:02 +030091 struct dwapb_gpio_port_irqchip *pirq;
Jamie Iles7779b3452014-02-25 17:01:01 -060092 struct dwapb_gpio *gpio;
Weike Chen1e960db2014-09-17 09:18:42 -070093#ifdef CONFIG_PM_SLEEP
94 struct dwapb_context *ctx;
95#endif
96 unsigned int idx;
Jamie Iles7779b3452014-02-25 17:01:01 -060097};
Serge Semin0ea68392020-07-30 18:28:02 +030098#define to_dwapb_gpio(_gc) \
99 (container_of(_gc, struct dwapb_gpio_port, gc)->gpio)
Jamie Iles7779b3452014-02-25 17:01:01 -0600100
101struct dwapb_gpio {
102 struct device *dev;
103 void __iomem *regs;
104 struct dwapb_gpio_port *ports;
105 unsigned int nr_ports;
Hoan Trana72b8c42017-02-21 11:32:43 -0800106 unsigned int flags;
Alan Tull07901a92017-10-11 11:34:44 -0500107 struct reset_control *rst;
Serge Semin5c544c92020-03-23 22:54:00 +0300108 struct clk_bulk_data clks[DWAPB_NR_CLOCKS];
Jamie Iles7779b3452014-02-25 17:01:01 -0600109};
110
Hoan Trana72b8c42017-02-21 11:32:43 -0800111static inline u32 gpio_reg_v2_convert(unsigned int offset)
112{
113 switch (offset) {
114 case GPIO_INTMASK:
115 return GPIO_INTMASK_V2;
116 case GPIO_INTTYPE_LEVEL:
117 return GPIO_INTTYPE_LEVEL_V2;
118 case GPIO_INT_POLARITY:
119 return GPIO_INT_POLARITY_V2;
120 case GPIO_INTSTATUS:
121 return GPIO_INTSTATUS_V2;
122 case GPIO_PORTA_EOI:
123 return GPIO_PORTA_EOI_V2;
124 }
125
126 return offset;
127}
128
129static inline u32 gpio_reg_convert(struct dwapb_gpio *gpio, unsigned int offset)
130{
131 if (gpio->flags & GPIO_REG_OFFSET_V2)
132 return gpio_reg_v2_convert(offset);
133
134 return offset;
135}
136
Weike Chen67809b92014-09-17 09:18:40 -0700137static inline u32 dwapb_read(struct dwapb_gpio *gpio, unsigned int offset)
138{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100139 struct gpio_chip *gc = &gpio->ports[0].gc;
Weike Chen67809b92014-09-17 09:18:40 -0700140 void __iomem *reg_base = gpio->regs;
141
Hoan Trana72b8c42017-02-21 11:32:43 -0800142 return gc->read_reg(reg_base + gpio_reg_convert(gpio, offset));
Weike Chen67809b92014-09-17 09:18:40 -0700143}
144
145static inline void dwapb_write(struct dwapb_gpio *gpio, unsigned int offset,
146 u32 val)
147{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100148 struct gpio_chip *gc = &gpio->ports[0].gc;
Weike Chen67809b92014-09-17 09:18:40 -0700149 void __iomem *reg_base = gpio->regs;
150
Hoan Trana72b8c42017-02-21 11:32:43 -0800151 gc->write_reg(reg_base + gpio_reg_convert(gpio, offset), val);
Weike Chen67809b92014-09-17 09:18:40 -0700152}
153
Linus Walleij62c16232018-02-08 18:00:05 +0100154static struct dwapb_gpio_port *dwapb_offs_to_port(struct dwapb_gpio *gpio, unsigned int offs)
155{
156 struct dwapb_gpio_port *port;
157 int i;
158
159 for (i = 0; i < gpio->nr_ports; i++) {
160 port = &gpio->ports[i];
Serge Seminf9f890b2020-07-30 18:28:01 +0300161 if (port->idx == offs / DWAPB_MAX_GPIOS)
Linus Walleij62c16232018-02-08 18:00:05 +0100162 return port;
163 }
164
165 return NULL;
166}
167
Jamie Iles7779b3452014-02-25 17:01:01 -0600168static void dwapb_toggle_trigger(struct dwapb_gpio *gpio, unsigned int offs)
169{
Linus Walleij62c16232018-02-08 18:00:05 +0100170 struct dwapb_gpio_port *port = dwapb_offs_to_port(gpio, offs);
171 struct gpio_chip *gc;
172 u32 pol;
173 int val;
Jamie Iles7779b3452014-02-25 17:01:01 -0600174
Linus Walleij62c16232018-02-08 18:00:05 +0100175 if (!port)
176 return;
177 gc = &port->gc;
178
179 pol = dwapb_read(gpio, GPIO_INT_POLARITY);
180 /* Just read the current value right out of the data register */
Serge Seminf9f890b2020-07-30 18:28:01 +0300181 val = gc->get(gc, offs % DWAPB_MAX_GPIOS);
Linus Walleij62c16232018-02-08 18:00:05 +0100182 if (val)
183 pol &= ~BIT(offs);
Jamie Iles7779b3452014-02-25 17:01:01 -0600184 else
Linus Walleij62c16232018-02-08 18:00:05 +0100185 pol |= BIT(offs);
Jamie Iles7779b3452014-02-25 17:01:01 -0600186
Linus Walleij62c16232018-02-08 18:00:05 +0100187 dwapb_write(gpio, GPIO_INT_POLARITY, pol);
Jamie Iles7779b3452014-02-25 17:01:01 -0600188}
189
Weike Chen3d2613c2014-09-17 09:18:39 -0700190static u32 dwapb_do_irq(struct dwapb_gpio *gpio)
Jamie Iles7779b3452014-02-25 17:01:01 -0600191{
Serge Semin0ea68392020-07-30 18:28:02 +0300192 struct gpio_chip *gc = &gpio->ports[0].gc;
Andy Shevchenko038aa1f2020-04-15 17:15:22 +0300193 unsigned long irq_status;
Andy Shevchenkoe092bc52020-04-15 17:15:26 +0300194 irq_hw_number_t hwirq;
Jamie Iles7779b3452014-02-25 17:01:01 -0600195
Andy Shevchenko038aa1f2020-04-15 17:15:22 +0300196 irq_status = dwapb_read(gpio, GPIO_INTSTATUS);
Serge Seminf9f890b2020-07-30 18:28:01 +0300197 for_each_set_bit(hwirq, &irq_status, DWAPB_MAX_GPIOS) {
Serge Semin0ea68392020-07-30 18:28:02 +0300198 int gpio_irq = irq_find_mapping(gc->irq.domain, hwirq);
Andy Shevchenko038aa1f2020-04-15 17:15:22 +0300199 u32 irq_type = irq_get_trigger_type(gpio_irq);
Jamie Iles7779b3452014-02-25 17:01:01 -0600200
201 generic_handle_irq(gpio_irq);
Jamie Iles7779b3452014-02-25 17:01:01 -0600202
Andy Shevchenko038aa1f2020-04-15 17:15:22 +0300203 if ((irq_type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Jamie Iles7779b3452014-02-25 17:01:01 -0600204 dwapb_toggle_trigger(gpio, hwirq);
205 }
206
Andy Shevchenko038aa1f2020-04-15 17:15:22 +0300207 return irq_status;
Weike Chen3d2613c2014-09-17 09:18:39 -0700208}
209
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200210static void dwapb_irq_handler(struct irq_desc *desc)
Weike Chen3d2613c2014-09-17 09:18:39 -0700211{
Jiang Liu476f8b42015-06-04 12:13:15 +0800212 struct dwapb_gpio *gpio = irq_desc_get_handler_data(desc);
Weike Chen3d2613c2014-09-17 09:18:39 -0700213 struct irq_chip *chip = irq_desc_get_chip(desc);
214
Andy Shevchenko9b0aef32020-04-15 17:15:23 +0300215 chained_irq_enter(chip, desc);
Weike Chen3d2613c2014-09-17 09:18:39 -0700216 dwapb_do_irq(gpio);
Andy Shevchenko9b0aef32020-04-15 17:15:23 +0300217 chained_irq_exit(chip, desc);
Jamie Iles7779b3452014-02-25 17:01:01 -0600218}
219
Serge Semin75c12362020-07-30 18:28:00 +0300220static irqreturn_t dwapb_irq_handler_mfd(int irq, void *dev_id)
221{
222 return IRQ_RETVAL(dwapb_do_irq(dev_id));
223}
224
Serge Semin0ea68392020-07-30 18:28:02 +0300225static void dwapb_irq_ack(struct irq_data *d)
226{
227 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
228 struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
229 u32 val = BIT(irqd_to_hwirq(d));
230 unsigned long flags;
231
232 spin_lock_irqsave(&gc->bgpio_lock, flags);
233 dwapb_write(gpio, GPIO_PORTA_EOI, val);
234 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
235}
236
237static void dwapb_irq_mask(struct irq_data *d)
238{
239 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
240 struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
241 unsigned long flags;
242 u32 val;
243
244 spin_lock_irqsave(&gc->bgpio_lock, flags);
245 val = dwapb_read(gpio, GPIO_INTMASK) | BIT(irqd_to_hwirq(d));
246 dwapb_write(gpio, GPIO_INTMASK, val);
247 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
248}
249
250static void dwapb_irq_unmask(struct irq_data *d)
251{
252 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
253 struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
254 unsigned long flags;
255 u32 val;
256
257 spin_lock_irqsave(&gc->bgpio_lock, flags);
258 val = dwapb_read(gpio, GPIO_INTMASK) & ~BIT(irqd_to_hwirq(d));
259 dwapb_write(gpio, GPIO_INTMASK, val);
260 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
261}
262
Jamie Iles7779b3452014-02-25 17:01:01 -0600263static void dwapb_irq_enable(struct irq_data *d)
264{
Serge Semin0ea68392020-07-30 18:28:02 +0300265 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
266 struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
Jamie Iles7779b3452014-02-25 17:01:01 -0600267 unsigned long flags;
268 u32 val;
269
Linus Walleij0f4630f2015-12-04 14:02:58 +0100270 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen67809b92014-09-17 09:18:40 -0700271 val = dwapb_read(gpio, GPIO_INTEN);
Andy Shevchenkoe092bc52020-04-15 17:15:26 +0300272 val |= BIT(irqd_to_hwirq(d));
Weike Chen67809b92014-09-17 09:18:40 -0700273 dwapb_write(gpio, GPIO_INTEN, val);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100274 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Jamie Iles7779b3452014-02-25 17:01:01 -0600275}
276
277static void dwapb_irq_disable(struct irq_data *d)
278{
Serge Semin0ea68392020-07-30 18:28:02 +0300279 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
280 struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
Jamie Iles7779b3452014-02-25 17:01:01 -0600281 unsigned long flags;
282 u32 val;
283
Linus Walleij0f4630f2015-12-04 14:02:58 +0100284 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen67809b92014-09-17 09:18:40 -0700285 val = dwapb_read(gpio, GPIO_INTEN);
Andy Shevchenkoe092bc52020-04-15 17:15:26 +0300286 val &= ~BIT(irqd_to_hwirq(d));
Weike Chen67809b92014-09-17 09:18:40 -0700287 dwapb_write(gpio, GPIO_INTEN, val);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100288 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Jamie Iles7779b3452014-02-25 17:01:01 -0600289}
290
Jamie Iles7779b3452014-02-25 17:01:01 -0600291static int dwapb_irq_set_type(struct irq_data *d, u32 type)
292{
Serge Semin0ea68392020-07-30 18:28:02 +0300293 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
294 struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
Andy Shevchenkoe092bc52020-04-15 17:15:26 +0300295 irq_hw_number_t bit = irqd_to_hwirq(d);
Jamie Iles7779b3452014-02-25 17:01:01 -0600296 unsigned long level, polarity, flags;
297
Linus Walleij0f4630f2015-12-04 14:02:58 +0100298 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen67809b92014-09-17 09:18:40 -0700299 level = dwapb_read(gpio, GPIO_INTTYPE_LEVEL);
300 polarity = dwapb_read(gpio, GPIO_INT_POLARITY);
Jamie Iles7779b3452014-02-25 17:01:01 -0600301
302 switch (type) {
303 case IRQ_TYPE_EDGE_BOTH:
304 level |= BIT(bit);
305 dwapb_toggle_trigger(gpio, bit);
306 break;
307 case IRQ_TYPE_EDGE_RISING:
308 level |= BIT(bit);
309 polarity |= BIT(bit);
310 break;
311 case IRQ_TYPE_EDGE_FALLING:
312 level |= BIT(bit);
313 polarity &= ~BIT(bit);
314 break;
315 case IRQ_TYPE_LEVEL_HIGH:
316 level &= ~BIT(bit);
317 polarity |= BIT(bit);
318 break;
319 case IRQ_TYPE_LEVEL_LOW:
320 level &= ~BIT(bit);
321 polarity &= ~BIT(bit);
322 break;
323 }
324
Serge Semin0ea68392020-07-30 18:28:02 +0300325 if (type & IRQ_TYPE_LEVEL_MASK)
326 irq_set_handler_locked(d, handle_level_irq);
327 else if (type & IRQ_TYPE_EDGE_BOTH)
328 irq_set_handler_locked(d, handle_edge_irq);
Sebastian Andrzej Siewior6a2f4b72014-05-26 22:58:14 +0200329
Weike Chen67809b92014-09-17 09:18:40 -0700330 dwapb_write(gpio, GPIO_INTTYPE_LEVEL, level);
Xiaoguang Chenedadced2017-06-02 07:27:15 +0800331 if (type != IRQ_TYPE_EDGE_BOTH)
332 dwapb_write(gpio, GPIO_INT_POLARITY, polarity);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100333 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Jamie Iles7779b3452014-02-25 17:01:01 -0600334
335 return 0;
336}
337
Hoan Tran6437c7b2017-09-08 15:41:15 -0700338#ifdef CONFIG_PM_SLEEP
339static int dwapb_irq_set_wake(struct irq_data *d, unsigned int enable)
340{
Jia He3fe37202020-10-16 23:35:44 +0800341 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
342 struct dwapb_gpio *gpio = to_dwapb_gpio(gc);
Hoan Tran6437c7b2017-09-08 15:41:15 -0700343 struct dwapb_context *ctx = gpio->ports[0].ctx;
Andy Shevchenkoe092bc52020-04-15 17:15:26 +0300344 irq_hw_number_t bit = irqd_to_hwirq(d);
Hoan Tran6437c7b2017-09-08 15:41:15 -0700345
346 if (enable)
Andy Shevchenkoe092bc52020-04-15 17:15:26 +0300347 ctx->wake_en |= BIT(bit);
Hoan Tran6437c7b2017-09-08 15:41:15 -0700348 else
Andy Shevchenkoe092bc52020-04-15 17:15:26 +0300349 ctx->wake_en &= ~BIT(bit);
Hoan Tran6437c7b2017-09-08 15:41:15 -0700350
351 return 0;
352}
353#endif
354
Weike Chen5d60d9e2014-09-17 09:18:41 -0700355static int dwapb_gpio_set_debounce(struct gpio_chip *gc,
356 unsigned offset, unsigned debounce)
357{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100358 struct dwapb_gpio_port *port = gpiochip_get_data(gc);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700359 struct dwapb_gpio *gpio = port->gpio;
360 unsigned long flags, val_deb;
Linus Walleijd97a1b52017-10-20 12:26:51 +0200361 unsigned long mask = BIT(offset);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700362
Linus Walleij0f4630f2015-12-04 14:02:58 +0100363 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700364
365 val_deb = dwapb_read(gpio, GPIO_PORTA_DEBOUNCE);
366 if (debounce)
Andy Shevchenko48ce8052020-04-15 17:15:29 +0300367 val_deb |= mask;
Weike Chen5d60d9e2014-09-17 09:18:41 -0700368 else
Andy Shevchenko48ce8052020-04-15 17:15:29 +0300369 val_deb &= ~mask;
370 dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, val_deb);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700371
Linus Walleij0f4630f2015-12-04 14:02:58 +0100372 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700373
374 return 0;
375}
376
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300377static int dwapb_gpio_set_config(struct gpio_chip *gc, unsigned offset,
378 unsigned long config)
379{
380 u32 debounce;
381
382 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
383 return -ENOTSUPP;
384
385 debounce = pinconf_to_config_argument(config);
386 return dwapb_gpio_set_debounce(gc, offset, debounce);
387}
388
Serge Semin0ea68392020-07-30 18:28:02 +0300389static int dwapb_convert_irqs(struct dwapb_gpio_port_irqchip *pirq,
390 struct dwapb_port_property *pp)
391{
392 int i;
393
394 /* Group all available IRQs into an array of parental IRQs. */
395 for (i = 0; i < pp->ngpio; ++i) {
396 if (!pp->irq[i])
397 continue;
398
399 pirq->irq[pirq->nr_irqs++] = pp->irq[i];
400 }
401
402 return pirq->nr_irqs ? 0 : -ENOENT;
403}
404
Jamie Iles7779b3452014-02-25 17:01:01 -0600405static void dwapb_configure_irqs(struct dwapb_gpio *gpio,
Weike Chen3d2613c2014-09-17 09:18:39 -0700406 struct dwapb_gpio_port *port,
407 struct dwapb_port_property *pp)
Jamie Iles7779b3452014-02-25 17:01:01 -0600408{
Serge Semin0ea68392020-07-30 18:28:02 +0300409 struct dwapb_gpio_port_irqchip *pirq;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100410 struct gpio_chip *gc = &port->gc;
Serge Semin0ea68392020-07-30 18:28:02 +0300411 struct gpio_irq_chip *girq;
412 int err;
Jamie Iles7779b3452014-02-25 17:01:01 -0600413
Serge Semin0ea68392020-07-30 18:28:02 +0300414 pirq = devm_kzalloc(gpio->dev, sizeof(*pirq), GFP_KERNEL);
415 if (!pirq)
416 return;
417
418 if (dwapb_convert_irqs(pirq, pp)) {
Andy Shevchenko551cb862020-05-19 16:12:33 +0300419 dev_warn(gpio->dev, "no IRQ for port%d\n", pp->idx);
Serge Semin0ea68392020-07-30 18:28:02 +0300420 goto err_kfree_pirq;
Andy Shevchenko551cb862020-05-19 16:12:33 +0300421 }
422
Serge Semin0ea68392020-07-30 18:28:02 +0300423 girq = &gc->irq;
424 girq->handler = handle_bad_irq;
425 girq->default_type = IRQ_TYPE_NONE;
Jamie Iles7779b3452014-02-25 17:01:01 -0600426
Serge Semin0ea68392020-07-30 18:28:02 +0300427 port->pirq = pirq;
428 pirq->irqchip.name = DWAPB_DRIVER_NAME;
429 pirq->irqchip.irq_ack = dwapb_irq_ack;
430 pirq->irqchip.irq_mask = dwapb_irq_mask;
431 pirq->irqchip.irq_unmask = dwapb_irq_unmask;
432 pirq->irqchip.irq_set_type = dwapb_irq_set_type;
433 pirq->irqchip.irq_enable = dwapb_irq_enable;
434 pirq->irqchip.irq_disable = dwapb_irq_disable;
Hoan Tran6437c7b2017-09-08 15:41:15 -0700435#ifdef CONFIG_PM_SLEEP
Serge Semin0ea68392020-07-30 18:28:02 +0300436 pirq->irqchip.irq_set_wake = dwapb_irq_set_wake;
Hoan Tran6437c7b2017-09-08 15:41:15 -0700437#endif
Jamie Iles7779b3452014-02-25 17:01:01 -0600438
Weike Chen3d2613c2014-09-17 09:18:39 -0700439 if (!pp->irq_shared) {
Serge Semin0ea68392020-07-30 18:28:02 +0300440 girq->num_parents = pirq->nr_irqs;
441 girq->parents = pirq->irq;
442 girq->parent_handler_data = gpio;
443 girq->parent_handler = dwapb_irq_handler;
Weike Chen3d2613c2014-09-17 09:18:39 -0700444 } else {
Serge Semin0ea68392020-07-30 18:28:02 +0300445 /* This will let us handle the parent IRQ in the driver */
446 girq->num_parents = 0;
447 girq->parents = NULL;
448 girq->parent_handler = NULL;
449
Weike Chen3d2613c2014-09-17 09:18:39 -0700450 /*
451 * Request a shared IRQ since where MFD would have devices
452 * using the same irq pin
453 */
Phil Edworthye6ca26a2018-04-26 17:19:47 +0100454 err = devm_request_irq(gpio->dev, pp->irq[0],
Weike Chen3d2613c2014-09-17 09:18:39 -0700455 dwapb_irq_handler_mfd,
Andy Shevchenkoc58220c2020-04-15 17:15:21 +0300456 IRQF_SHARED, DWAPB_DRIVER_NAME, gpio);
Weike Chen3d2613c2014-09-17 09:18:39 -0700457 if (err) {
458 dev_err(gpio->dev, "error requesting IRQ\n");
Serge Semin0ea68392020-07-30 18:28:02 +0300459 goto err_kfree_pirq;
Weike Chen3d2613c2014-09-17 09:18:39 -0700460 }
461 }
Jamie Iles7779b3452014-02-25 17:01:01 -0600462
Serge Semin0ea68392020-07-30 18:28:02 +0300463 girq->chip = &pirq->irqchip;
Jamie Iles7779b3452014-02-25 17:01:01 -0600464
Serge Semin0ea68392020-07-30 18:28:02 +0300465 return;
Jamie Iles7779b3452014-02-25 17:01:01 -0600466
Serge Semin0ea68392020-07-30 18:28:02 +0300467err_kfree_pirq:
468 devm_kfree(gpio->dev, pirq);
Jamie Iles7779b3452014-02-25 17:01:01 -0600469}
470
471static int dwapb_gpio_add_port(struct dwapb_gpio *gpio,
Weike Chen3d2613c2014-09-17 09:18:39 -0700472 struct dwapb_port_property *pp,
Jamie Iles7779b3452014-02-25 17:01:01 -0600473 unsigned int offs)
474{
475 struct dwapb_gpio_port *port;
Jamie Iles7779b3452014-02-25 17:01:01 -0600476 void __iomem *dat, *set, *dirout;
477 int err;
478
Jamie Iles7779b3452014-02-25 17:01:01 -0600479 port = &gpio->ports[offs];
480 port->gpio = gpio;
Weike Chen1e960db2014-09-17 09:18:42 -0700481 port->idx = pp->idx;
482
483#ifdef CONFIG_PM_SLEEP
484 port->ctx = devm_kzalloc(gpio->dev, sizeof(*port->ctx), GFP_KERNEL);
485 if (!port->ctx)
486 return -ENOMEM;
487#endif
Jamie Iles7779b3452014-02-25 17:01:01 -0600488
Andy Shevchenko1475b622020-04-22 14:06:54 +0300489 dat = gpio->regs + GPIO_EXT_PORTA + pp->idx * GPIO_EXT_PORT_STRIDE;
490 set = gpio->regs + GPIO_SWPORTA_DR + pp->idx * GPIO_SWPORT_DR_STRIDE;
491 dirout = gpio->regs + GPIO_SWPORTA_DDR + pp->idx * GPIO_SWPORT_DDR_STRIDE;
Jamie Iles7779b3452014-02-25 17:01:01 -0600492
Linus Walleij62c16232018-02-08 18:00:05 +0100493 /* This registers 32 GPIO lines per port */
Linus Walleij0f4630f2015-12-04 14:02:58 +0100494 err = bgpio_init(&port->gc, gpio->dev, 4, dat, set, NULL, dirout,
Linus Walleijd97a1b52017-10-20 12:26:51 +0200495 NULL, 0);
Jamie Iles7779b3452014-02-25 17:01:01 -0600496 if (err) {
Jiang Qiue8159182016-04-28 17:32:01 +0800497 dev_err(gpio->dev, "failed to init gpio chip for port%d\n",
498 port->idx);
Jamie Iles7779b3452014-02-25 17:01:01 -0600499 return err;
500 }
501
Weike Chen3d2613c2014-09-17 09:18:39 -0700502#ifdef CONFIG_OF_GPIO
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800503 port->gc.of_node = to_of_node(pp->fwnode);
Weike Chen3d2613c2014-09-17 09:18:39 -0700504#endif
Linus Walleij0f4630f2015-12-04 14:02:58 +0100505 port->gc.ngpio = pp->ngpio;
506 port->gc.base = pp->gpio_base;
Jamie Iles7779b3452014-02-25 17:01:01 -0600507
Weike Chen5d60d9e2014-09-17 09:18:41 -0700508 /* Only port A support debounce */
509 if (pp->idx == 0)
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300510 port->gc.set_config = dwapb_gpio_set_config;
Weike Chen5d60d9e2014-09-17 09:18:41 -0700511
Andy Shevchenko551cb862020-05-19 16:12:33 +0300512 /* Only port A can provide interrupts in all configurations of the IP */
513 if (pp->idx == 0)
Weike Chen3d2613c2014-09-17 09:18:39 -0700514 dwapb_configure_irqs(gpio, port, pp);
Jamie Iles7779b3452014-02-25 17:01:01 -0600515
Serge Seminfeeaefd2020-07-30 18:28:07 +0300516 err = devm_gpiochip_add_data(gpio->dev, &port->gc, port);
Andy Shevchenko494a94e2020-05-19 16:12:30 +0300517 if (err) {
Jiang Qiue8159182016-04-28 17:32:01 +0800518 dev_err(gpio->dev, "failed to register gpiochip for port%d\n",
519 port->idx);
Andy Shevchenko494a94e2020-05-19 16:12:30 +0300520 return err;
521 }
Jamie Iles7779b3452014-02-25 17:01:01 -0600522
Andy Shevchenko494a94e2020-05-19 16:12:30 +0300523 return 0;
Jamie Iles7779b3452014-02-25 17:01:01 -0600524}
525
Andy Shevchenko4c2b54f2020-04-15 17:15:32 +0300526static void dwapb_get_irq(struct device *dev, struct fwnode_handle *fwnode,
527 struct dwapb_port_property *pp)
528{
Andy Shevchenkobd56b052021-06-01 19:21:28 +0300529 int irq, j;
Andy Shevchenko4c2b54f2020-04-15 17:15:32 +0300530
531 for (j = 0; j < pp->ngpio; j++) {
Andy Shevchenkobd56b052021-06-01 19:21:28 +0300532 if (has_acpi_companion(dev))
Andy Shevchenkoaa909392020-05-19 16:12:32 +0300533 irq = platform_get_irq_optional(to_platform_device(dev), j);
Andy Shevchenkobd56b052021-06-01 19:21:28 +0300534 else
535 irq = fwnode_irq_get(fwnode, j);
Andy Shevchenkoaa909392020-05-19 16:12:32 +0300536 if (irq > 0)
537 pp->irq[j] = irq;
Andy Shevchenko4c2b54f2020-04-15 17:15:32 +0300538 }
Andy Shevchenko4c2b54f2020-04-15 17:15:32 +0300539}
540
541static struct dwapb_platform_data *dwapb_gpio_get_pdata(struct device *dev)
Weike Chen3d2613c2014-09-17 09:18:39 -0700542{
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800543 struct fwnode_handle *fwnode;
Weike Chen3d2613c2014-09-17 09:18:39 -0700544 struct dwapb_platform_data *pdata;
545 struct dwapb_port_property *pp;
546 int nports;
Andy Shevchenko4c2b54f2020-04-15 17:15:32 +0300547 int i;
Weike Chen3d2613c2014-09-17 09:18:39 -0700548
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800549 nports = device_get_child_node_count(dev);
Weike Chen3d2613c2014-09-17 09:18:39 -0700550 if (nports == 0)
551 return ERR_PTR(-ENODEV);
552
Axel Linda9df932014-12-28 15:23:14 +0800553 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
Weike Chen3d2613c2014-09-17 09:18:39 -0700554 if (!pdata)
555 return ERR_PTR(-ENOMEM);
556
Axel Linda9df932014-12-28 15:23:14 +0800557 pdata->properties = devm_kcalloc(dev, nports, sizeof(*pp), GFP_KERNEL);
558 if (!pdata->properties)
Weike Chen3d2613c2014-09-17 09:18:39 -0700559 return ERR_PTR(-ENOMEM);
Weike Chen3d2613c2014-09-17 09:18:39 -0700560
561 pdata->nports = nports;
562
563 i = 0;
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800564 device_for_each_child_node(dev, fwnode) {
Weike Chen3d2613c2014-09-17 09:18:39 -0700565 pp = &pdata->properties[i++];
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800566 pp->fwnode = fwnode;
Weike Chen3d2613c2014-09-17 09:18:39 -0700567
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800568 if (fwnode_property_read_u32(fwnode, "reg", &pp->idx) ||
Weike Chen3d2613c2014-09-17 09:18:39 -0700569 pp->idx >= DWAPB_MAX_PORTS) {
Jiang Qiue8159182016-04-28 17:32:01 +0800570 dev_err(dev,
571 "missing/invalid port index for port%d\n", i);
Wei Yongjunbfab7c82016-07-10 02:17:36 +0000572 fwnode_handle_put(fwnode);
Weike Chen3d2613c2014-09-17 09:18:39 -0700573 return ERR_PTR(-EINVAL);
574 }
575
Serge Semin75694862020-07-30 18:27:59 +0300576 if (fwnode_property_read_u32(fwnode, "ngpios", &pp->ngpio) &&
577 fwnode_property_read_u32(fwnode, "snps,nr-gpios", &pp->ngpio)) {
Jiang Qiue8159182016-04-28 17:32:01 +0800578 dev_info(dev,
579 "failed to get number of gpios for port%d\n",
580 i);
Serge Seminf9f890b2020-07-30 18:28:01 +0300581 pp->ngpio = DWAPB_MAX_GPIOS;
Weike Chen3d2613c2014-09-17 09:18:39 -0700582 }
583
Phil Edworthyda069d52018-05-23 09:52:44 +0100584 pp->irq_shared = false;
585 pp->gpio_base = -1;
586
Weike Chen3d2613c2014-09-17 09:18:39 -0700587 /*
588 * Only port A can provide interrupts in all configurations of
589 * the IP.
590 */
Andy Shevchenko4c2b54f2020-04-15 17:15:32 +0300591 if (pp->idx == 0)
592 dwapb_get_irq(dev, fwnode, pp);
Weike Chen3d2613c2014-09-17 09:18:39 -0700593 }
594
595 return pdata;
596}
597
Serge Semin4731d802020-07-30 18:28:05 +0300598static void dwapb_assert_reset(void *data)
599{
600 struct dwapb_gpio *gpio = data;
601
602 reset_control_assert(gpio->rst);
603}
604
605static int dwapb_get_reset(struct dwapb_gpio *gpio)
606{
607 int err;
608
609 gpio->rst = devm_reset_control_get_optional_shared(gpio->dev, NULL);
Damien Le Moal7d3615a2020-11-30 19:57:49 +0900610 if (IS_ERR(gpio->rst))
611 return dev_err_probe(gpio->dev, PTR_ERR(gpio->rst),
612 "Cannot get reset descriptor\n");
Serge Semin4731d802020-07-30 18:28:05 +0300613
614 err = reset_control_deassert(gpio->rst);
615 if (err) {
616 dev_err(gpio->dev, "Cannot deassert reset lane\n");
617 return err;
618 }
619
620 return devm_add_action_or_reset(gpio->dev, dwapb_assert_reset, gpio);
621}
622
Serge Semindaa3f582020-07-30 18:28:06 +0300623static void dwapb_disable_clks(void *data)
624{
625 struct dwapb_gpio *gpio = data;
626
627 clk_bulk_disable_unprepare(DWAPB_NR_CLOCKS, gpio->clks);
628}
629
630static int dwapb_get_clks(struct dwapb_gpio *gpio)
631{
632 int err;
633
634 /* Optional bus and debounce clocks */
635 gpio->clks[0].id = "bus";
636 gpio->clks[1].id = "db";
637 err = devm_clk_bulk_get_optional(gpio->dev, DWAPB_NR_CLOCKS,
638 gpio->clks);
639 if (err) {
640 dev_err(gpio->dev, "Cannot get APB/Debounce clocks\n");
641 return err;
642 }
643
644 err = clk_bulk_prepare_enable(DWAPB_NR_CLOCKS, gpio->clks);
645 if (err) {
646 dev_err(gpio->dev, "Cannot enable APB/Debounce clocks\n");
647 return err;
648 }
649
650 return devm_add_action_or_reset(gpio->dev, dwapb_disable_clks, gpio);
651}
652
Hoan Trana72b8c42017-02-21 11:32:43 -0800653static const struct of_device_id dwapb_of_match[] = {
654 { .compatible = "snps,dw-apb-gpio", .data = (void *)0},
655 { .compatible = "apm,xgene-gpio-v2", .data = (void *)GPIO_REG_OFFSET_V2},
656 { /* Sentinel */ }
657};
658MODULE_DEVICE_TABLE(of, dwapb_of_match);
659
660static const struct acpi_device_id dwapb_acpi_match[] = {
661 {"HISI0181", 0},
662 {"APMC0D07", 0},
663 {"APMC0D81", GPIO_REG_OFFSET_V2},
664 { }
665};
666MODULE_DEVICE_TABLE(acpi, dwapb_acpi_match);
667
Jamie Iles7779b3452014-02-25 17:01:01 -0600668static int dwapb_gpio_probe(struct platform_device *pdev)
669{
Weike Chen3d2613c2014-09-17 09:18:39 -0700670 unsigned int i;
Jamie Iles7779b3452014-02-25 17:01:01 -0600671 struct dwapb_gpio *gpio;
Jamie Iles7779b3452014-02-25 17:01:01 -0600672 int err;
Weike Chen3d2613c2014-09-17 09:18:39 -0700673 struct device *dev = &pdev->dev;
674 struct dwapb_platform_data *pdata = dev_get_platdata(dev);
Jamie Iles7779b3452014-02-25 17:01:01 -0600675
Axel Linda9df932014-12-28 15:23:14 +0800676 if (!pdata) {
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800677 pdata = dwapb_gpio_get_pdata(dev);
Weike Chen3d2613c2014-09-17 09:18:39 -0700678 if (IS_ERR(pdata))
679 return PTR_ERR(pdata);
680 }
Jamie Iles7779b3452014-02-25 17:01:01 -0600681
Axel Linda9df932014-12-28 15:23:14 +0800682 if (!pdata->nports)
683 return -ENODEV;
Weike Chen3d2613c2014-09-17 09:18:39 -0700684
685 gpio = devm_kzalloc(&pdev->dev, sizeof(*gpio), GFP_KERNEL);
Axel Linda9df932014-12-28 15:23:14 +0800686 if (!gpio)
687 return -ENOMEM;
688
Weike Chen3d2613c2014-09-17 09:18:39 -0700689 gpio->dev = &pdev->dev;
690 gpio->nr_ports = pdata->nports;
691
Serge Semin4731d802020-07-30 18:28:05 +0300692 err = dwapb_get_reset(gpio);
693 if (err)
694 return err;
Alan Tull07901a92017-10-11 11:34:44 -0500695
Weike Chen3d2613c2014-09-17 09:18:39 -0700696 gpio->ports = devm_kcalloc(&pdev->dev, gpio->nr_ports,
Jamie Iles7779b3452014-02-25 17:01:01 -0600697 sizeof(*gpio->ports), GFP_KERNEL);
Axel Linda9df932014-12-28 15:23:14 +0800698 if (!gpio->ports)
699 return -ENOMEM;
Jamie Iles7779b3452014-02-25 17:01:01 -0600700
Enrico Weigelt, metux IT consult2a7194e2019-03-11 19:54:47 +0100701 gpio->regs = devm_platform_ioremap_resource(pdev, 0);
Axel Linda9df932014-12-28 15:23:14 +0800702 if (IS_ERR(gpio->regs))
703 return PTR_ERR(gpio->regs);
Jamie Iles7779b3452014-02-25 17:01:01 -0600704
Serge Semindaa3f582020-07-30 18:28:06 +0300705 err = dwapb_get_clks(gpio);
706 if (err)
Serge Semin5c544c92020-03-23 22:54:00 +0300707 return err;
Phil Edworthye6bf3772018-03-12 18:30:56 +0000708
Andy Shevchenko9826bbe2020-04-15 17:15:27 +0300709 gpio->flags = (uintptr_t)device_get_match_data(dev);
Hoan Trana72b8c42017-02-21 11:32:43 -0800710
Weike Chen3d2613c2014-09-17 09:18:39 -0700711 for (i = 0; i < gpio->nr_ports; i++) {
712 err = dwapb_gpio_add_port(gpio, &pdata->properties[i], i);
Jamie Iles7779b3452014-02-25 17:01:01 -0600713 if (err)
Serge Seminfeeaefd2020-07-30 18:28:07 +0300714 return err;
Jamie Iles7779b3452014-02-25 17:01:01 -0600715 }
Jamie Iles7779b3452014-02-25 17:01:01 -0600716
Luo Jiaxing60593df2020-11-27 16:50:02 +0800717 platform_set_drvdata(pdev, gpio);
718
Jamie Iles7779b3452014-02-25 17:01:01 -0600719 return 0;
720}
721
Weike Chen1e960db2014-09-17 09:18:42 -0700722#ifdef CONFIG_PM_SLEEP
723static int dwapb_gpio_suspend(struct device *dev)
724{
Wolfram Sangdeb19ac2018-10-21 21:59:56 +0200725 struct dwapb_gpio *gpio = dev_get_drvdata(dev);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100726 struct gpio_chip *gc = &gpio->ports[0].gc;
Weike Chen1e960db2014-09-17 09:18:42 -0700727 unsigned long flags;
728 int i;
729
Linus Walleij0f4630f2015-12-04 14:02:58 +0100730 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen1e960db2014-09-17 09:18:42 -0700731 for (i = 0; i < gpio->nr_ports; i++) {
732 unsigned int offset;
733 unsigned int idx = gpio->ports[i].idx;
734 struct dwapb_context *ctx = gpio->ports[i].ctx;
735
Linus Walleij89f99fe2018-02-08 17:03:58 +0100736 offset = GPIO_SWPORTA_DDR + idx * GPIO_SWPORT_DDR_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700737 ctx->dir = dwapb_read(gpio, offset);
738
Linus Walleij89f99fe2018-02-08 17:03:58 +0100739 offset = GPIO_SWPORTA_DR + idx * GPIO_SWPORT_DR_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700740 ctx->data = dwapb_read(gpio, offset);
741
Linus Walleij89f99fe2018-02-08 17:03:58 +0100742 offset = GPIO_EXT_PORTA + idx * GPIO_EXT_PORT_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700743 ctx->ext = dwapb_read(gpio, offset);
744
745 /* Only port A can provide interrupts */
746 if (idx == 0) {
747 ctx->int_mask = dwapb_read(gpio, GPIO_INTMASK);
748 ctx->int_en = dwapb_read(gpio, GPIO_INTEN);
749 ctx->int_pol = dwapb_read(gpio, GPIO_INT_POLARITY);
750 ctx->int_type = dwapb_read(gpio, GPIO_INTTYPE_LEVEL);
751 ctx->int_deb = dwapb_read(gpio, GPIO_PORTA_DEBOUNCE);
752
753 /* Mask out interrupts */
Andy Shevchenko1afbc802020-04-22 14:06:53 +0300754 dwapb_write(gpio, GPIO_INTMASK, ~ctx->wake_en);
Weike Chen1e960db2014-09-17 09:18:42 -0700755 }
756 }
Linus Walleij0f4630f2015-12-04 14:02:58 +0100757 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Weike Chen1e960db2014-09-17 09:18:42 -0700758
Serge Semin5c544c92020-03-23 22:54:00 +0300759 clk_bulk_disable_unprepare(DWAPB_NR_CLOCKS, gpio->clks);
Phil Edworthye6bf3772018-03-12 18:30:56 +0000760
Weike Chen1e960db2014-09-17 09:18:42 -0700761 return 0;
762}
763
764static int dwapb_gpio_resume(struct device *dev)
765{
Wolfram Sangdeb19ac2018-10-21 21:59:56 +0200766 struct dwapb_gpio *gpio = dev_get_drvdata(dev);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100767 struct gpio_chip *gc = &gpio->ports[0].gc;
Weike Chen1e960db2014-09-17 09:18:42 -0700768 unsigned long flags;
Serge Semin5c544c92020-03-23 22:54:00 +0300769 int i, err;
Weike Chen1e960db2014-09-17 09:18:42 -0700770
Serge Semin5c544c92020-03-23 22:54:00 +0300771 err = clk_bulk_prepare_enable(DWAPB_NR_CLOCKS, gpio->clks);
772 if (err) {
773 dev_err(gpio->dev, "Cannot reenable APB/Debounce clocks\n");
774 return err;
775 }
Phil Edworthye6bf3772018-03-12 18:30:56 +0000776
Linus Walleij0f4630f2015-12-04 14:02:58 +0100777 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen1e960db2014-09-17 09:18:42 -0700778 for (i = 0; i < gpio->nr_ports; i++) {
779 unsigned int offset;
780 unsigned int idx = gpio->ports[i].idx;
781 struct dwapb_context *ctx = gpio->ports[i].ctx;
782
Linus Walleij89f99fe2018-02-08 17:03:58 +0100783 offset = GPIO_SWPORTA_DR + idx * GPIO_SWPORT_DR_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700784 dwapb_write(gpio, offset, ctx->data);
785
Linus Walleij89f99fe2018-02-08 17:03:58 +0100786 offset = GPIO_SWPORTA_DDR + idx * GPIO_SWPORT_DDR_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700787 dwapb_write(gpio, offset, ctx->dir);
788
Linus Walleij89f99fe2018-02-08 17:03:58 +0100789 offset = GPIO_EXT_PORTA + idx * GPIO_EXT_PORT_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700790 dwapb_write(gpio, offset, ctx->ext);
791
792 /* Only port A can provide interrupts */
793 if (idx == 0) {
794 dwapb_write(gpio, GPIO_INTTYPE_LEVEL, ctx->int_type);
795 dwapb_write(gpio, GPIO_INT_POLARITY, ctx->int_pol);
796 dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, ctx->int_deb);
797 dwapb_write(gpio, GPIO_INTEN, ctx->int_en);
798 dwapb_write(gpio, GPIO_INTMASK, ctx->int_mask);
799
800 /* Clear out spurious interrupts */
801 dwapb_write(gpio, GPIO_PORTA_EOI, 0xffffffff);
802 }
803 }
Linus Walleij0f4630f2015-12-04 14:02:58 +0100804 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Weike Chen1e960db2014-09-17 09:18:42 -0700805
806 return 0;
807}
808#endif
809
810static SIMPLE_DEV_PM_OPS(dwapb_gpio_pm_ops, dwapb_gpio_suspend,
811 dwapb_gpio_resume);
812
Jamie Iles7779b3452014-02-25 17:01:01 -0600813static struct platform_driver dwapb_gpio_driver = {
814 .driver = {
Andy Shevchenkoc58220c2020-04-15 17:15:21 +0300815 .name = DWAPB_DRIVER_NAME,
Weike Chen1e960db2014-09-17 09:18:42 -0700816 .pm = &dwapb_gpio_pm_ops,
Andy Shevchenkoc59042e2020-04-15 17:15:31 +0300817 .of_match_table = dwapb_of_match,
818 .acpi_match_table = dwapb_acpi_match,
Jamie Iles7779b3452014-02-25 17:01:01 -0600819 },
820 .probe = dwapb_gpio_probe,
Jamie Iles7779b3452014-02-25 17:01:01 -0600821};
822
823module_platform_driver(dwapb_gpio_driver);
824
825MODULE_LICENSE("GPL");
826MODULE_AUTHOR("Jamie Iles");
827MODULE_DESCRIPTION("Synopsys DesignWare APB GPIO driver");
Andy Shevchenkoc58220c2020-04-15 17:15:21 +0300828MODULE_ALIAS("platform:" DWAPB_DRIVER_NAME);