blob: 4c0ef013acbfb5043607d648e2ee3832b184342b [file] [log] [blame]
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001/******************************************************************************
2 *
Reinette Chatre1f447802010-01-15 13:43:41 -08003 * Copyright(c) 2007 - 2010 Intel Corporation. All rights reserved.
Tomas Winkler5a6a2562008-04-24 11:55:23 -07004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
23 *
24 *****************************************************************************/
25
26#include <linux/kernel.h>
27#include <linux/module.h>
Tomas Winkler5a6a2562008-04-24 11:55:23 -070028#include <linux/init.h>
29#include <linux/pci.h>
30#include <linux/dma-mapping.h>
31#include <linux/delay.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040032#include <linux/sched.h>
Tomas Winkler5a6a2562008-04-24 11:55:23 -070033#include <linux/skbuff.h>
34#include <linux/netdevice.h>
35#include <linux/wireless.h>
36#include <net/mac80211.h>
37#include <linux/etherdevice.h>
38#include <asm/unaligned.h>
39
40#include "iwl-eeprom.h"
Tomas Winkler3e0d4cb2008-04-24 11:55:38 -070041#include "iwl-dev.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070042#include "iwl-core.h"
43#include "iwl-io.h"
Tomas Winklere26e47d2008-06-12 09:46:56 +080044#include "iwl-sta.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070045#include "iwl-helpers.h"
Johannes Berga1175122010-01-21 06:21:10 -080046#include "iwl-agn.h"
Johannes Berge932a602009-10-02 13:44:03 -070047#include "iwl-agn-led.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070048#include "iwl-5000-hw.h"
Jay Sternbergc0bac762009-02-02 16:21:14 -080049#include "iwl-6000-hw.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070050
Reinette Chatrea0987a82008-12-02 12:14:06 -080051/* Highest firmware API version supported */
Jay Sternbergc9d2fbf2009-05-19 14:56:36 -070052#define IWL5000_UCODE_API_MAX 2
Jay Sternberg39e6d222009-02-27 16:21:19 -080053#define IWL5150_UCODE_API_MAX 2
Tomas Winkler5a6a2562008-04-24 11:55:23 -070054
Reinette Chatrea0987a82008-12-02 12:14:06 -080055/* Lowest firmware API version supported */
56#define IWL5000_UCODE_API_MIN 1
57#define IWL5150_UCODE_API_MIN 1
58
59#define IWL5000_FW_PRE "iwlwifi-5000-"
60#define _IWL5000_MODULE_FIRMWARE(api) IWL5000_FW_PRE #api ".ucode"
61#define IWL5000_MODULE_FIRMWARE(api) _IWL5000_MODULE_FIRMWARE(api)
62
63#define IWL5150_FW_PRE "iwlwifi-5150-"
64#define _IWL5150_MODULE_FIRMWARE(api) IWL5150_FW_PRE #api ".ucode"
65#define IWL5150_MODULE_FIRMWARE(api) _IWL5150_MODULE_FIRMWARE(api)
Jay Sternberg4e062f92008-10-14 12:32:41 -070066
Ron Rindjunsky99da1b42008-05-15 13:54:13 +080067static const u16 iwl5000_default_queue_to_tx_fifo[] = {
68 IWL_TX_FIFO_AC3,
69 IWL_TX_FIFO_AC2,
70 IWL_TX_FIFO_AC1,
71 IWL_TX_FIFO_AC0,
72 IWL50_CMD_FIFO_NUM,
73 IWL_TX_FIFO_HCCA_1,
74 IWL_TX_FIFO_HCCA_2
75};
76
Wey-Yi Guy9371d4e2009-09-11 10:38:10 -070077/* NIC configuration for 5000 series */
Wey-Yi Guy672639d2009-07-24 11:13:01 -070078void iwl5000_nic_config(struct iwl_priv *priv)
Tomas Winklere86fe9f2008-04-24 11:55:36 -070079{
80 unsigned long flags;
81 u16 radio_cfg;
Tomas Winklere86fe9f2008-04-24 11:55:36 -070082
83 spin_lock_irqsave(&priv->lock, flags);
84
Tomas Winklere86fe9f2008-04-24 11:55:36 -070085 radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
86
87 /* write radio config values to register */
Wey-Yi Guy9371d4e2009-09-11 10:38:10 -070088 if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) < EEPROM_RF_CONFIG_TYPE_MAX)
Tomas Winklere86fe9f2008-04-24 11:55:36 -070089 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
90 EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
91 EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
92 EEPROM_RF_CFG_DASH_MSK(radio_cfg));
93
94 /* set CSR_HW_CONFIG_REG for uCode use */
95 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
96 CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
97 CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
98
Tomas Winkler4c43e0d2008-08-04 16:00:39 +080099 /* W/A : NIC is stuck in a reset state after Early PCIe power off
100 * (PCIe power is lost before PERST# is asserted),
101 * causing ME FW to lose ownership and not being able to obtain it back.
102 */
Tomas Winkler2d3db672008-08-04 16:00:47 +0800103 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800104 APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS,
105 ~APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS);
106
Wey-Yi Guy02c06e42009-07-17 09:30:14 -0700107
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700108 spin_unlock_irqrestore(&priv->lock, flags);
109}
110
111
Tomas Winkler25ae3982008-04-24 11:55:27 -0700112/*
113 * EEPROM
114 */
115static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
116{
117 u16 offset = 0;
118
119 if ((address & INDIRECT_ADDRESS) == 0)
120 return address;
121
122 switch (address & INDIRECT_TYPE_MSK) {
123 case INDIRECT_HOST:
124 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_HOST);
125 break;
126 case INDIRECT_GENERAL:
127 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_GENERAL);
128 break;
129 case INDIRECT_REGULATORY:
130 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_REGULATORY);
131 break;
132 case INDIRECT_CALIBRATION:
133 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_CALIBRATION);
134 break;
135 case INDIRECT_PROCESS_ADJST:
136 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_PROCESS_ADJST);
137 break;
138 case INDIRECT_OTHERS:
139 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_OTHERS);
140 break;
141 default:
Winkler, Tomas15b16872008-12-19 10:37:33 +0800142 IWL_ERR(priv, "illegal indirect type: 0x%X\n",
Tomas Winkler25ae3982008-04-24 11:55:27 -0700143 address & INDIRECT_TYPE_MSK);
144 break;
145 }
146
147 /* translate the offset from words to byte */
148 return (address & ADDRESS_MSK) + (offset << 1);
149}
150
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700151u16 iwl5000_eeprom_calib_version(struct iwl_priv *priv)
Tomas Winklerf1f69412008-04-24 11:55:35 -0700152{
Tomas Winklerf1f69412008-04-24 11:55:35 -0700153 struct iwl_eeprom_calib_hdr {
154 u8 version;
155 u8 pa_type;
156 u16 voltage;
157 } *hdr;
158
Tomas Winklerf1f69412008-04-24 11:55:35 -0700159 hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
160 EEPROM_5000_CALIB_ALL);
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700161 return hdr->version;
Tomas Winklerf1f69412008-04-24 11:55:35 -0700162
163}
164
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700165static void iwl5000_gain_computation(struct iwl_priv *priv,
166 u32 average_noise[NUM_RX_CHAINS],
167 u16 min_average_noise_antenna_i,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -0700168 u32 min_average_noise,
169 u8 default_chain)
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700170{
171 int i;
172 s32 delta_g;
173 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
174
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -0700175 /*
176 * Find Gain Code for the chains based on "default chain"
177 */
178 for (i = default_chain + 1; i < NUM_RX_CHAINS; i++) {
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700179 if ((data->disconn_array[i])) {
180 data->delta_gain_code[i] = 0;
181 continue;
182 }
Ben Cahilld4fe5ac2010-02-05 11:33:46 -0800183
184 delta_g = (priv->cfg->chain_noise_scale *
185 ((s32)average_noise[default_chain] -
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700186 (s32)average_noise[i])) / 1500;
Ben Cahilld4fe5ac2010-02-05 11:33:46 -0800187
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700188 /* bound gain by 2 bits value max, 3rd bit is sign */
189 data->delta_gain_code[i] =
Reinette Chatre886e71d2009-10-02 13:44:07 -0700190 min(abs(delta_g), (long) CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700191
192 if (delta_g < 0)
Ben Cahilld4fe5ac2010-02-05 11:33:46 -0800193 /*
194 * set negative sign ...
195 * note to Intel developers: This is uCode API format,
196 * not the format of any internal device registers.
197 * Do not change this format for e.g. 6050 or similar
198 * devices. Change format only if more resolution
199 * (i.e. more than 2 bits magnitude) is needed.
200 */
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700201 data->delta_gain_code[i] |= (1 << 2);
202 }
203
Tomas Winklere1623442009-01-27 14:27:56 -0800204 IWL_DEBUG_CALIB(priv, "Delta gains: ANT_B = %d ANT_C = %d\n",
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700205 data->delta_gain_code[1], data->delta_gain_code[2]);
206
207 if (!data->radio_write) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700208 struct iwl_calib_chain_noise_gain_cmd cmd;
Tomas Winkler0d950d82008-11-25 13:36:01 -0800209
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700210 memset(&cmd, 0, sizeof(cmd));
211
Tomas Winkler0d950d82008-11-25 13:36:01 -0800212 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_GAIN_CMD;
213 cmd.hdr.first_group = 0;
214 cmd.hdr.groups_num = 1;
215 cmd.hdr.data_valid = 1;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700216 cmd.delta_gain_1 = data->delta_gain_code[1];
217 cmd.delta_gain_2 = data->delta_gain_code[2];
218 iwl_send_cmd_pdu_async(priv, REPLY_PHY_CALIBRATION_CMD,
219 sizeof(cmd), &cmd, NULL);
220
221 data->radio_write = 1;
222 data->state = IWL_CHAIN_NOISE_CALIBRATED;
223 }
224
225 data->chain_noise_a = 0;
226 data->chain_noise_b = 0;
227 data->chain_noise_c = 0;
228 data->chain_signal_a = 0;
229 data->chain_signal_b = 0;
230 data->chain_signal_c = 0;
231 data->beacon_count = 0;
232}
233
234static void iwl5000_chain_noise_reset(struct iwl_priv *priv)
235{
236 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
Tomas Winkler0d950d82008-11-25 13:36:01 -0800237 int ret;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700238
239 if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700240 struct iwl_calib_chain_noise_reset_cmd cmd;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700241 memset(&cmd, 0, sizeof(cmd));
Tomas Winkler0d950d82008-11-25 13:36:01 -0800242
243 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_RESET_CMD;
244 cmd.hdr.first_group = 0;
245 cmd.hdr.groups_num = 1;
246 cmd.hdr.data_valid = 1;
247 ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
248 sizeof(cmd), &cmd);
249 if (ret)
Winkler, Tomas15b16872008-12-19 10:37:33 +0800250 IWL_ERR(priv,
251 "Could not send REPLY_PHY_CALIBRATION_CMD\n");
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700252 data->state = IWL_CHAIN_NOISE_ACCUMULATE;
Tomas Winklere1623442009-01-27 14:27:56 -0800253 IWL_DEBUG_CALIB(priv, "Run chain_noise_calibrate\n");
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700254 }
255}
256
Jay Sternberge8c00dc2009-01-29 11:09:15 -0800257void iwl5000_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800258 __le32 *tx_flags)
259{
Johannes Berge6a98542008-10-21 12:40:02 +0200260 if ((info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) ||
261 (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT))
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800262 *tx_flags |= TX_CMD_FLG_RTS_CTS_MSK;
263 else
264 *tx_flags &= ~TX_CMD_FLG_RTS_CTS_MSK;
265}
266
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700267static struct iwl_sensitivity_ranges iwl5000_sensitivity = {
268 .min_nrg_cck = 95,
Wey-Yi Guyfe6efb42009-06-12 13:22:54 -0700269 .max_nrg_cck = 0, /* not used, set to 0 */
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700270 .auto_corr_min_ofdm = 90,
271 .auto_corr_min_ofdm_mrc = 170,
272 .auto_corr_min_ofdm_x1 = 120,
273 .auto_corr_min_ofdm_mrc_x1 = 240,
274
275 .auto_corr_max_ofdm = 120,
276 .auto_corr_max_ofdm_mrc = 210,
Wey-Yi Guy9bead762010-01-20 12:22:53 -0800277 .auto_corr_max_ofdm_x1 = 120,
278 .auto_corr_max_ofdm_mrc_x1 = 240,
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700279
280 .auto_corr_min_cck = 125,
281 .auto_corr_max_cck = 200,
282 .auto_corr_min_cck_mrc = 170,
283 .auto_corr_max_cck_mrc = 400,
284 .nrg_th_cck = 95,
285 .nrg_th_ofdm = 95,
Wey-Yi Guy55036d62009-10-09 13:20:24 -0700286
287 .barker_corr_th_min = 190,
288 .barker_corr_th_min_mrc = 390,
289 .nrg_th_cca = 62,
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700290};
291
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700292static struct iwl_sensitivity_ranges iwl5150_sensitivity = {
293 .min_nrg_cck = 95,
294 .max_nrg_cck = 0, /* not used, set to 0 */
295 .auto_corr_min_ofdm = 90,
296 .auto_corr_min_ofdm_mrc = 170,
297 .auto_corr_min_ofdm_x1 = 105,
298 .auto_corr_min_ofdm_mrc_x1 = 220,
299
300 .auto_corr_max_ofdm = 120,
301 .auto_corr_max_ofdm_mrc = 210,
302 /* max = min for performance bug in 5150 DSP */
303 .auto_corr_max_ofdm_x1 = 105,
304 .auto_corr_max_ofdm_mrc_x1 = 220,
305
306 .auto_corr_min_cck = 125,
307 .auto_corr_max_cck = 200,
308 .auto_corr_min_cck_mrc = 170,
309 .auto_corr_max_cck_mrc = 400,
310 .nrg_th_cck = 95,
311 .nrg_th_ofdm = 95,
Wey-Yi Guy55036d62009-10-09 13:20:24 -0700312
313 .barker_corr_th_min = 190,
314 .barker_corr_th_min_mrc = 390,
315 .nrg_th_cca = 62,
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700316};
317
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700318const u8 *iwl5000_eeprom_query_addr(const struct iwl_priv *priv,
Tomas Winkler25ae3982008-04-24 11:55:27 -0700319 size_t offset)
320{
321 u32 address = eeprom_indirect_address(priv, offset);
322 BUG_ON(address >= priv->cfg->eeprom_size);
323 return &priv->eeprom[address];
324}
325
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700326static void iwl5150_set_ct_threshold(struct iwl_priv *priv)
Tomas Winkler339afc892008-12-01 16:32:20 -0800327{
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700328 const s32 volt2temp_coef = IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF;
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700329 s32 threshold = (s32)CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY) -
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700330 iwl_temp_calib_to_offset(priv);
331
332 priv->hw_params.ct_kill_threshold = threshold * volt2temp_coef;
333}
334
335static void iwl5000_set_ct_threshold(struct iwl_priv *priv)
336{
337 /* want Celsius */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700338 priv->hw_params.ct_kill_threshold = CT_KILL_THRESHOLD_LEGACY;
Tomas Winkler339afc892008-12-01 16:32:20 -0800339}
340
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800341/*
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800342 * Calibration
343 */
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800344static int iwl5000_set_Xtal_calib(struct iwl_priv *priv)
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800345{
Tomas Winkler0d950d82008-11-25 13:36:01 -0800346 struct iwl_calib_xtal_freq_cmd cmd;
Johannes Bergb7bb1752009-12-14 14:12:09 -0800347 __le16 *xtal_calib =
348 (__le16 *)iwl_eeprom_query_addr(priv, EEPROM_5000_XTAL);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800349
Tomas Winkler0d950d82008-11-25 13:36:01 -0800350 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CRYSTAL_FRQ_CMD;
351 cmd.hdr.first_group = 0;
352 cmd.hdr.groups_num = 1;
353 cmd.hdr.data_valid = 1;
Johannes Bergb7bb1752009-12-14 14:12:09 -0800354 cmd.cap_pin1 = le16_to_cpu(xtal_calib[0]);
355 cmd.cap_pin2 = le16_to_cpu(xtal_calib[1]);
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700356 return iwl_calib_set(&priv->calib_results[IWL_CALIB_XTAL],
Tomas Winkler0d950d82008-11-25 13:36:01 -0800357 (u8 *)&cmd, sizeof(cmd));
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800358}
359
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800360static int iwl5000_send_calib_cfg(struct iwl_priv *priv)
361{
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700362 struct iwl_calib_cfg_cmd calib_cfg_cmd;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800363 struct iwl_host_cmd cmd = {
364 .id = CALIBRATION_CFG_CMD,
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700365 .len = sizeof(struct iwl_calib_cfg_cmd),
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800366 .data = &calib_cfg_cmd,
367 };
368
369 memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
370 calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
371 calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL;
372 calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL;
373 calib_cfg_cmd.ucd_calib_cfg.flags = IWL_CALIB_INIT_CFG_ALL;
374
375 return iwl_send_cmd(priv, &cmd);
376}
377
378static void iwl5000_rx_calib_result(struct iwl_priv *priv,
379 struct iwl_rx_mem_buffer *rxb)
380{
Zhu Yi2f301222009-10-09 17:19:45 +0800381 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700382 struct iwl_calib_hdr *hdr = (struct iwl_calib_hdr *)pkt->u.raw;
Daniel C Halperin396887a2009-08-13 13:31:01 -0700383 int len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800384 int index;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800385
386 /* reduce the size of the length field itself */
387 len -= 4;
388
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800389 /* Define the order in which the results will be sent to the runtime
390 * uCode. iwl_send_calib_results sends them in a row according to their
391 * index. We sort them here */
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800392 switch (hdr->op_code) {
Tomas Winkler819500c2008-12-01 16:32:19 -0800393 case IWL_PHY_CALIBRATE_DC_CMD:
394 index = IWL_CALIB_DC;
395 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700396 case IWL_PHY_CALIBRATE_LO_CMD:
397 index = IWL_CALIB_LO;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800398 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700399 case IWL_PHY_CALIBRATE_TX_IQ_CMD:
400 index = IWL_CALIB_TX_IQ;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800401 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700402 case IWL_PHY_CALIBRATE_TX_IQ_PERD_CMD:
403 index = IWL_CALIB_TX_IQ_PERD;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800404 break;
Tomas Winkler201706a2008-11-19 15:32:24 -0800405 case IWL_PHY_CALIBRATE_BASE_BAND_CMD:
406 index = IWL_CALIB_BASE_BAND;
407 break;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800408 default:
Winkler, Tomas15b16872008-12-19 10:37:33 +0800409 IWL_ERR(priv, "Unknown calibration notification %d\n",
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800410 hdr->op_code);
411 return;
412 }
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800413 iwl_calib_set(&priv->calib_results[index], pkt->u.raw, len);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800414}
415
416static void iwl5000_rx_calib_complete(struct iwl_priv *priv,
417 struct iwl_rx_mem_buffer *rxb)
418{
Tomas Winklere1623442009-01-27 14:27:56 -0800419 IWL_DEBUG_INFO(priv, "Init. calibration is completed, restarting fw.\n");
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800420 queue_work(priv->workqueue, &priv->restart);
421}
422
423/*
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800424 * ucode
425 */
Johannes Berg9f1f3ce2010-01-21 05:28:40 -0800426static int iwl5000_load_section(struct iwl_priv *priv, const char *name,
427 struct fw_desc *image, u32 dst_addr)
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800428{
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800429 dma_addr_t phy_addr = image->p_addr;
430 u32 byte_cnt = image->len;
Johannes Berg9f1f3ce2010-01-21 05:28:40 -0800431 int ret;
432
433 priv->ucode_write_complete = 0;
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800434
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800435 iwl_write_direct32(priv,
436 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
437 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
438
439 iwl_write_direct32(priv,
440 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
441
442 iwl_write_direct32(priv,
443 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
444 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
445
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800446 iwl_write_direct32(priv,
Tomas Winklerf0b9f5c2008-08-28 17:25:10 +0800447 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
Tomas Winkler499b1882008-10-14 12:32:48 -0700448 (iwl_get_dma_hi_addr(phy_addr)
Tomas Winklerf0b9f5c2008-08-28 17:25:10 +0800449 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
450
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800451 iwl_write_direct32(priv,
452 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
453 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
454 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
455 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
456
457 iwl_write_direct32(priv,
458 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
459 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700460 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800461 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
462
Johannes Berg9f1f3ce2010-01-21 05:28:40 -0800463 IWL_DEBUG_INFO(priv, "%s uCode section being loaded...\n", name);
464 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
465 priv->ucode_write_complete, 5 * HZ);
466 if (ret == -ERESTARTSYS) {
467 IWL_ERR(priv, "Could not load the %s uCode section due "
468 "to interrupt\n", name);
469 return ret;
470 }
471 if (!ret) {
472 IWL_ERR(priv, "Could not load the %s uCode section\n",
473 name);
474 return -ETIMEDOUT;
475 }
476
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800477 return 0;
478}
479
480static int iwl5000_load_given_ucode(struct iwl_priv *priv,
481 struct fw_desc *inst_image,
482 struct fw_desc *data_image)
483{
484 int ret = 0;
485
Johannes Berg9f1f3ce2010-01-21 05:28:40 -0800486 ret = iwl5000_load_section(priv, "INST", inst_image,
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800487 IWL50_RTC_INST_LOWER_BOUND);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800488 if (ret)
489 return ret;
490
Johannes Berg9f1f3ce2010-01-21 05:28:40 -0800491 return iwl5000_load_section(priv, "DATA", data_image,
492 IWL50_RTC_DATA_LOWER_BOUND);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800493}
494
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700495int iwl5000_load_ucode(struct iwl_priv *priv)
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800496{
497 int ret = 0;
498
499 /* check whether init ucode should be loaded, or rather runtime ucode */
500 if (priv->ucode_init.len && (priv->ucode_type == UCODE_NONE)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800501 IWL_DEBUG_INFO(priv, "Init ucode found. Loading init ucode...\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800502 ret = iwl5000_load_given_ucode(priv,
503 &priv->ucode_init, &priv->ucode_init_data);
504 if (!ret) {
Tomas Winklere1623442009-01-27 14:27:56 -0800505 IWL_DEBUG_INFO(priv, "Init ucode load complete.\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800506 priv->ucode_type = UCODE_INIT;
507 }
508 } else {
Tomas Winklere1623442009-01-27 14:27:56 -0800509 IWL_DEBUG_INFO(priv, "Init ucode not found, or already loaded. "
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800510 "Loading runtime ucode...\n");
511 ret = iwl5000_load_given_ucode(priv,
512 &priv->ucode_code, &priv->ucode_data);
513 if (!ret) {
Tomas Winklere1623442009-01-27 14:27:56 -0800514 IWL_DEBUG_INFO(priv, "Runtime ucode load complete.\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800515 priv->ucode_type = UCODE_RT;
516 }
517 }
518
519 return ret;
520}
521
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700522void iwl5000_init_alive_start(struct iwl_priv *priv)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800523{
524 int ret = 0;
525
526 /* Check alive response for "valid" sign from uCode */
527 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
528 /* We had an error bringing up the hardware, so take it
529 * all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800530 IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800531 goto restart;
532 }
533
534 /* initialize uCode was loaded... verify inst image.
535 * This is a paranoid check, because we would not have gotten the
536 * "initialize" alive if code weren't properly loaded. */
537 if (iwl_verify_ucode(priv)) {
538 /* Runtime instruction load was bad;
539 * take it all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800540 IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800541 goto restart;
542 }
543
Tomas Winklerc587de02009-06-03 11:44:07 -0700544 iwl_clear_stations_table(priv);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800545 ret = priv->cfg->ops->lib->alive_notify(priv);
546 if (ret) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800547 IWL_WARN(priv,
548 "Could not complete ALIVE transition: %d\n", ret);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800549 goto restart;
550 }
551
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800552 iwl5000_send_calib_cfg(priv);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800553 return;
554
555restart:
556 /* real restart (first load init_ucode) */
557 queue_work(priv->workqueue, &priv->restart);
558}
559
560static void iwl5000_set_wr_ptrs(struct iwl_priv *priv,
561 int txq_id, u32 index)
562{
563 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
564 (index & 0xff) | (txq_id << 8));
565 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(txq_id), index);
566}
567
568static void iwl5000_tx_queue_set_status(struct iwl_priv *priv,
569 struct iwl_tx_queue *txq,
570 int tx_fifo_id, int scd_retry)
571{
572 int txq_id = txq->q.id;
Tomas Winkler3fd07a12008-10-23 23:48:49 -0700573 int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800574
575 iwl_write_prph(priv, IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
576 (active << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
577 (tx_fifo_id << IWL50_SCD_QUEUE_STTS_REG_POS_TXF) |
578 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_WSL) |
579 IWL50_SCD_QUEUE_STTS_REG_MSK);
580
581 txq->sched_retry = scd_retry;
582
Johannes Berg949cd922010-01-22 04:06:41 -0800583 IWL_DEBUG_INFO(priv, "%s %s Queue %d on FIFO %d\n",
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800584 active ? "Activate" : "Deactivate",
Johannes Berg949cd922010-01-22 04:06:41 -0800585 scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800586}
587
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700588int iwl5000_alive_notify(struct iwl_priv *priv)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800589{
590 u32 a;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800591 unsigned long flags;
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800592 int i, chan;
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800593 u32 reg_val;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800594
595 spin_lock_irqsave(&priv->lock, flags);
596
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800597 priv->scd_base_addr = iwl_read_prph(priv, IWL50_SCD_SRAM_BASE_ADDR);
598 a = priv->scd_base_addr + IWL50_SCD_CONTEXT_DATA_OFFSET;
599 for (; a < priv->scd_base_addr + IWL50_SCD_TX_STTS_BITMAP_OFFSET;
600 a += 4)
601 iwl_write_targ_mem(priv, a, 0);
602 for (; a < priv->scd_base_addr + IWL50_SCD_TRANSLATE_TBL_OFFSET;
603 a += 4)
604 iwl_write_targ_mem(priv, a, 0);
Huaxu Wan39d5e0c2009-10-02 13:44:00 -0700605 for (; a < priv->scd_base_addr +
606 IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(priv->hw_params.max_txq_num); a += 4)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800607 iwl_write_targ_mem(priv, a, 0);
608
609 iwl_write_prph(priv, IWL50_SCD_DRAM_BASE_ADDR,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800610 priv->scd_bc_tbls.dma >> 10);
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800611
612 /* Enable DMA channel */
613 for (chan = 0; chan < FH50_TCSR_CHNL_NUM ; chan++)
614 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
615 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
616 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
617
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800618 /* Update FH chicken bits */
619 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
620 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
621 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
622
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800623 iwl_write_prph(priv, IWL50_SCD_QUEUECHAIN_SEL,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800624 IWL50_SCD_QUEUECHAIN_SEL_ALL(priv->hw_params.max_txq_num));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800625 iwl_write_prph(priv, IWL50_SCD_AGGR_SEL, 0);
626
627 /* initiate the queues */
628 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
629 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(i), 0);
630 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
631 iwl_write_targ_mem(priv, priv->scd_base_addr +
632 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i), 0);
633 iwl_write_targ_mem(priv, priv->scd_base_addr +
634 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i) +
635 sizeof(u32),
636 ((SCD_WIN_SIZE <<
637 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
638 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
639 ((SCD_FRAME_LIMIT <<
640 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
641 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
642 }
643
644 iwl_write_prph(priv, IWL50_SCD_INTERRUPT_MASK,
Tomas Winklerda1bc452008-05-29 16:35:00 +0800645 IWL_MASK(0, priv->hw_params.max_txq_num));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800646
Tomas Winklerda1bc452008-05-29 16:35:00 +0800647 /* Activate all Tx DMA/FIFO channels */
648 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800649
650 iwl5000_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700651
Wey-Yi Guya9e10fb2010-02-09 08:14:11 -0800652 /* make sure all queue are not stopped */
653 memset(&priv->queue_stopped[0], 0, sizeof(priv->queue_stopped));
654 for (i = 0; i < 4; i++)
655 atomic_set(&priv->queue_stop_count[i], 0);
656
Wey-Yi Guydff010a2010-02-02 16:58:34 -0800657 /* reset to 0 to enable all the queue first */
658 priv->txq_ctx_active_msk = 0;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800659 /* map qos queues to fifos one-to-one */
660 for (i = 0; i < ARRAY_SIZE(iwl5000_default_queue_to_tx_fifo); i++) {
661 int ac = iwl5000_default_queue_to_tx_fifo[i];
662 iwl_txq_ctx_activate(priv, i);
663 iwl5000_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
664 }
Johannes Berga221e6f2009-11-06 14:52:50 -0800665
666 /*
667 * TODO - need to initialize these queues and map them to FIFOs
668 * in the loop above, not only mark them as active. We do this
669 * because we want the first aggregation queue to be queue #10,
670 * but do not use 8 or 9 otherwise yet.
671 */
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800672 iwl_txq_ctx_activate(priv, 7);
673 iwl_txq_ctx_activate(priv, 8);
674 iwl_txq_ctx_activate(priv, 9);
675
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800676 spin_unlock_irqrestore(&priv->lock, flags);
677
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800678
Wey-Yi Guy1933ac42009-10-30 14:36:18 -0700679 iwl_send_wimax_coex(priv);
Ron Rindjunsky9636e582008-05-15 13:54:14 +0800680
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800681 iwl5000_set_Xtal_calib(priv);
682 iwl_send_calib_results(priv);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800683
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800684 return 0;
685}
686
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700687int iwl5000_hw_set_hw_params(struct iwl_priv *priv)
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700688{
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700689 if (priv->cfg->mod_params->num_of_queues >= IWL_MIN_NUM_QUEUES &&
690 priv->cfg->mod_params->num_of_queues <= IWL50_NUM_QUEUES)
691 priv->cfg->num_of_queues =
692 priv->cfg->mod_params->num_of_queues;
Tomas Winkler25ae3982008-04-24 11:55:27 -0700693
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700694 priv->hw_params.max_txq_num = priv->cfg->num_of_queues;
Zhu Yif3f911d2008-12-02 12:14:04 -0800695 priv->hw_params.dma_chnl_num = FH50_TCSR_CHNL_NUM;
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800696 priv->hw_params.scd_bc_tbls_size =
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700697 priv->cfg->num_of_queues *
698 sizeof(struct iwl5000_scd_bc_tbl);
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800699 priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700700 priv->hw_params.max_stations = IWL5000_STATION_COUNT;
701 priv->hw_params.bcast_sta_id = IWL5000_BROADCAST_ID;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800702
Wey-Yi Guyf3a2a422009-09-11 10:38:11 -0700703 priv->hw_params.max_data_size = IWL50_RTC_DATA_SIZE;
704 priv->hw_params.max_inst_size = IWL50_RTC_INST_SIZE;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800705
Ron Rindjunskyda154e302008-06-30 17:23:20 +0800706 priv->hw_params.max_bsm_size = 0;
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700707 priv->hw_params.ht40_channel = BIT(IEEE80211_BAND_2GHZ) |
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700708 BIT(IEEE80211_BAND_5GHZ);
Winkler, Tomas141c43a2009-01-08 10:19:53 -0800709 priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;
710
Jay Sternbergc0bac762009-02-02 16:21:14 -0800711 priv->hw_params.tx_chains_num = num_of_ant(priv->cfg->valid_tx_ant);
712 priv->hw_params.rx_chains_num = num_of_ant(priv->cfg->valid_rx_ant);
713 priv->hw_params.valid_tx_ant = priv->cfg->valid_tx_ant;
714 priv->hw_params.valid_rx_ant = priv->cfg->valid_rx_ant;
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700715
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700716 if (priv->cfg->ops->lib->temp_ops.set_ct_kill)
717 priv->cfg->ops->lib->temp_ops.set_ct_kill(priv);
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700718
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700719 /* Set initial sensitivity parameters */
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800720 /* Set initial calibration set */
721 switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800722 case CSR_HW_REV_TYPE_5150:
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700723 priv->hw_params.sens = &iwl5150_sensitivity;
Tomas Winkler819500c2008-12-01 16:32:19 -0800724 priv->hw_params.calib_init_cfg =
Winkler, Tomas7470d7f2008-12-01 16:32:22 -0800725 BIT(IWL_CALIB_DC) |
726 BIT(IWL_CALIB_LO) |
727 BIT(IWL_CALIB_TX_IQ) |
728 BIT(IWL_CALIB_BASE_BAND);
Tomas Winkler819500c2008-12-01 16:32:19 -0800729
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800730 break;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800731 default:
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700732 priv->hw_params.sens = &iwl5000_sensitivity;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800733 priv->hw_params.calib_init_cfg =
734 BIT(IWL_CALIB_XTAL) |
735 BIT(IWL_CALIB_LO) |
736 BIT(IWL_CALIB_TX_IQ) |
737 BIT(IWL_CALIB_TX_IQ_PERD) |
738 BIT(IWL_CALIB_BASE_BAND);
739 break;
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800740 }
741
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700742 return 0;
743}
Ron Rindjunskyd4100dd2008-04-24 11:55:33 -0700744
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700745/**
746 * iwl5000_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
747 */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700748void iwl5000_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +0800749 struct iwl_tx_queue *txq,
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700750 u16 byte_cnt)
751{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800752 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -0700753 int write_ptr = txq->q.write_ptr;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700754 int txq_id = txq->q.id;
755 u8 sec_ctl = 0;
Tomas Winkler127901a2008-10-23 23:48:55 -0700756 u8 sta_id = 0;
757 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
758 __le16 bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700759
Tomas Winkler127901a2008-10-23 23:48:55 -0700760 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700761
762 if (txq_id != IWL_CMD_QUEUE_NUM) {
Tomas Winkler127901a2008-10-23 23:48:55 -0700763 sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800764 sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700765
766 switch (sec_ctl & TX_CMD_SEC_MSK) {
767 case TX_CMD_SEC_CCM:
768 len += CCMP_MIC_LEN;
769 break;
770 case TX_CMD_SEC_TKIP:
771 len += TKIP_ICV_LEN;
772 break;
773 case TX_CMD_SEC_WEP:
774 len += WEP_IV_LEN + WEP_ICV_LEN;
775 break;
776 }
777 }
778
Tomas Winkler127901a2008-10-23 23:48:55 -0700779 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700780
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800781 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700782
Wey-Yi Guy8ce1ef42010-01-08 10:04:44 -0800783 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800784 scd_bc_tbl[txq_id].
Tomas Winkler127901a2008-10-23 23:48:55 -0700785 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700786}
787
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700788void iwl5000_txq_inval_byte_cnt_tbl(struct iwl_priv *priv,
Tomas Winkler972cf442008-05-29 16:35:13 +0800789 struct iwl_tx_queue *txq)
790{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800791 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -0700792 int txq_id = txq->q.id;
793 int read_ptr = txq->q.read_ptr;
794 u8 sta_id = 0;
795 __le16 bc_ent;
796
797 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
Tomas Winkler972cf442008-05-29 16:35:13 +0800798
799 if (txq_id != IWL_CMD_QUEUE_NUM)
Tomas Winkler127901a2008-10-23 23:48:55 -0700800 sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;
Tomas Winkler972cf442008-05-29 16:35:13 +0800801
Wey-Yi Guy8ce1ef42010-01-08 10:04:44 -0800802 bc_ent = cpu_to_le16(1 | (sta_id << 12));
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800803 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
Tomas Winkler972cf442008-05-29 16:35:13 +0800804
Wey-Yi Guy8ce1ef42010-01-08 10:04:44 -0800805 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800806 scd_bc_tbl[txq_id].
Wey-Yi Guy8ce1ef42010-01-08 10:04:44 -0800807 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
Tomas Winkler972cf442008-05-29 16:35:13 +0800808}
809
Tomas Winklere26e47d2008-06-12 09:46:56 +0800810static int iwl5000_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
811 u16 txq_id)
812{
813 u32 tbl_dw_addr;
814 u32 tbl_dw;
815 u16 scd_q2ratid;
816
817 scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
818
819 tbl_dw_addr = priv->scd_base_addr +
820 IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
821
822 tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
823
824 if (txq_id & 0x1)
825 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
826 else
827 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
828
829 iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
830
831 return 0;
832}
833static void iwl5000_tx_queue_stop_scheduler(struct iwl_priv *priv, u16 txq_id)
834{
835 /* Simply stop the queue, but don't change any configuration;
836 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
837 iwl_write_prph(priv,
838 IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
839 (0 << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
840 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
841}
842
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700843int iwl5000_txq_agg_enable(struct iwl_priv *priv, int txq_id,
Tomas Winklere26e47d2008-06-12 09:46:56 +0800844 int tx_fifo, int sta_id, int tid, u16 ssn_idx)
845{
846 unsigned long flags;
Tomas Winklere26e47d2008-06-12 09:46:56 +0800847 u16 ra_tid;
848
Tomas Winkler9f17b312008-07-11 11:53:35 +0800849 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700850 (IWL50_FIRST_AMPDU_QUEUE + priv->cfg->num_of_ampdu_queues
851 <= txq_id)) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800852 IWL_WARN(priv,
853 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +0800854 txq_id, IWL50_FIRST_AMPDU_QUEUE,
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700855 IWL50_FIRST_AMPDU_QUEUE +
856 priv->cfg->num_of_ampdu_queues - 1);
Tomas Winkler9f17b312008-07-11 11:53:35 +0800857 return -EINVAL;
858 }
Tomas Winklere26e47d2008-06-12 09:46:56 +0800859
860 ra_tid = BUILD_RAxTID(sta_id, tid);
861
862 /* Modify device's station table to Tx this TID */
Tomas Winkler9f586712008-11-12 13:14:05 -0800863 iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
Tomas Winklere26e47d2008-06-12 09:46:56 +0800864
865 spin_lock_irqsave(&priv->lock, flags);
Tomas Winklere26e47d2008-06-12 09:46:56 +0800866
867 /* Stop this Tx queue before configuring it */
868 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
869
870 /* Map receiver-address / traffic-ID to this queue */
871 iwl5000_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
872
873 /* Set this queue as a chain-building queue */
874 iwl_set_bits_prph(priv, IWL50_SCD_QUEUECHAIN_SEL, (1<<txq_id));
875
876 /* enable aggregations for the queue */
877 iwl_set_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1<<txq_id));
878
879 /* Place first TFD at index corresponding to start sequence number.
880 * Assumes that ssn_idx is valid (!= 0xFFF) */
881 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
882 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
883 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
884
885 /* Set up Tx window size and frame limit for this queue */
886 iwl_write_targ_mem(priv, priv->scd_base_addr +
887 IWL50_SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
888 sizeof(u32),
889 ((SCD_WIN_SIZE <<
890 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
891 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
892 ((SCD_FRAME_LIMIT <<
893 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
894 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
895
896 iwl_set_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
897
898 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
899 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
900
Tomas Winklere26e47d2008-06-12 09:46:56 +0800901 spin_unlock_irqrestore(&priv->lock, flags);
902
903 return 0;
904}
905
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700906int iwl5000_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
Tomas Winklere26e47d2008-06-12 09:46:56 +0800907 u16 ssn_idx, u8 tx_fifo)
908{
Tomas Winkler9f17b312008-07-11 11:53:35 +0800909 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700910 (IWL50_FIRST_AMPDU_QUEUE + priv->cfg->num_of_ampdu_queues
911 <= txq_id)) {
Wey-Yi Guya2f1cbe2009-03-17 21:51:52 -0700912 IWL_ERR(priv,
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800913 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +0800914 txq_id, IWL50_FIRST_AMPDU_QUEUE,
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700915 IWL50_FIRST_AMPDU_QUEUE +
916 priv->cfg->num_of_ampdu_queues - 1);
Tomas Winklere26e47d2008-06-12 09:46:56 +0800917 return -EINVAL;
918 }
919
Tomas Winklere26e47d2008-06-12 09:46:56 +0800920 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
921
922 iwl_clear_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1 << txq_id));
923
924 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
925 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
926 /* supposes that ssn_idx is valid (!= 0xFFF) */
927 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
928
929 iwl_clear_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
930 iwl_txq_ctx_deactivate(priv, txq_id);
931 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
932
Tomas Winklere26e47d2008-06-12 09:46:56 +0800933 return 0;
934}
935
Jay Sternberge8c00dc2009-01-29 11:09:15 -0800936u16 iwl5000_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
Tomas Winkler2469bf22008-05-05 10:22:35 +0800937{
938 u16 size = (u16)sizeof(struct iwl_addsta_cmd);
Tomas Winklerc587de02009-06-03 11:44:07 -0700939 struct iwl_addsta_cmd *addsta = (struct iwl_addsta_cmd *)data;
940 memcpy(addsta, cmd, size);
941 /* resrved in 5000 */
942 addsta->rate_n_flags = cpu_to_le16(0);
Tomas Winkler2469bf22008-05-05 10:22:35 +0800943 return size;
944}
945
946
Tomas Winklerda1bc452008-05-29 16:35:00 +0800947/*
Tomas Winklera96a27f2008-10-23 23:48:56 -0700948 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Tomas Winklerda1bc452008-05-29 16:35:00 +0800949 * must be called under priv->lock and mac access
950 */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700951void iwl5000_txq_set_sched(struct iwl_priv *priv, u32 mask)
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +0800952{
Tomas Winklerda1bc452008-05-29 16:35:00 +0800953 iwl_write_prph(priv, IWL50_SCD_TXFACT, mask);
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +0800954}
955
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800956
957static inline u32 iwl5000_get_scd_ssn(struct iwl5000_tx_resp *tx_resp)
958{
Tomas Winkler3ac7f142008-07-21 02:40:14 +0300959 return le32_to_cpup((__le32 *)&tx_resp->status +
Tomas Winkler25a65722008-06-12 09:47:07 +0800960 tx_resp->frame_count) & MAX_SN;
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800961}
962
963static int iwl5000_tx_status_reply_tx(struct iwl_priv *priv,
964 struct iwl_ht_agg *agg,
965 struct iwl5000_tx_resp *tx_resp,
Tomas Winkler25a65722008-06-12 09:47:07 +0800966 int txq_id, u16 start_idx)
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800967{
968 u16 status;
969 struct agg_tx_status *frame_status = &tx_resp->status;
970 struct ieee80211_tx_info *info = NULL;
971 struct ieee80211_hdr *hdr = NULL;
Tomas Winklere7d326ac2008-06-12 09:47:11 +0800972 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
Tomas Winkler25a65722008-06-12 09:47:07 +0800973 int i, sh, idx;
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800974 u16 seq;
975
976 if (agg->wait_for_ba)
Tomas Winklere1623442009-01-27 14:27:56 -0800977 IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800978
979 agg->frame_count = tx_resp->frame_count;
980 agg->start_idx = start_idx;
Tomas Winklere7d326ac2008-06-12 09:47:11 +0800981 agg->rate_n_flags = rate_n_flags;
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800982 agg->bitmap = 0;
983
984 /* # frames attempted by Tx command */
985 if (agg->frame_count == 1) {
986 /* Only one frame was attempted; no block-ack will arrive */
987 status = le16_to_cpu(frame_status[0].status);
Tomas Winkler25a65722008-06-12 09:47:07 +0800988 idx = start_idx;
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800989
990 /* FIXME: code repetition */
Tomas Winklere1623442009-01-27 14:27:56 -0800991 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800992 agg->frame_count, agg->start_idx, idx);
993
994 info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
Johannes Berge6a98542008-10-21 12:40:02 +0200995 info->status.rates[0].count = tx_resp->failure_frame + 1;
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800996 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
Johannes Bergc397bf12009-11-13 11:56:35 -0800997 info->flags |= iwl_tx_status_to_mac80211(status);
Tomas Winklere7d326ac2008-06-12 09:47:11 +0800998 iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
999
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001000 /* FIXME: code repetition end */
1001
Tomas Winklere1623442009-01-27 14:27:56 -08001002 IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001003 status & 0xff, tx_resp->failure_frame);
Tomas Winklere1623442009-01-27 14:27:56 -08001004 IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001005
1006 agg->wait_for_ba = 0;
1007 } else {
1008 /* Two or more frames were attempted; expect block-ack */
1009 u64 bitmap = 0;
1010 int start = agg->start_idx;
1011
1012 /* Construct bit-map of pending frames within Tx window */
1013 for (i = 0; i < agg->frame_count; i++) {
1014 u16 sc;
1015 status = le16_to_cpu(frame_status[i].status);
1016 seq = le16_to_cpu(frame_status[i].sequence);
1017 idx = SEQ_TO_INDEX(seq);
1018 txq_id = SEQ_TO_QUEUE(seq);
1019
1020 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
1021 AGG_TX_STATE_ABORT_MSK))
1022 continue;
1023
Tomas Winklere1623442009-01-27 14:27:56 -08001024 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001025 agg->frame_count, txq_id, idx);
1026
1027 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
Stanislaw Gruszka6c6a22e2009-09-23 10:51:34 +02001028 if (!hdr) {
1029 IWL_ERR(priv,
1030 "BUG_ON idx doesn't point to valid skb"
1031 " idx=%d, txq_id=%d\n", idx, txq_id);
1032 return -1;
1033 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001034
1035 sc = le16_to_cpu(hdr->seq_ctrl);
1036 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001037 IWL_ERR(priv,
1038 "BUG_ON idx doesn't match seq control"
1039 " idx=%d, seq_idx=%d, seq=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001040 idx, SEQ_TO_SN(sc),
1041 hdr->seq_ctrl);
1042 return -1;
1043 }
1044
Tomas Winklere1623442009-01-27 14:27:56 -08001045 IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001046 i, idx, SEQ_TO_SN(sc));
1047
1048 sh = idx - start;
1049 if (sh > 64) {
1050 sh = (start - idx) + 0xff;
1051 bitmap = bitmap << sh;
1052 sh = 0;
1053 start = idx;
1054 } else if (sh < -64)
1055 sh = 0xff - (start - idx);
1056 else if (sh < 0) {
1057 sh = start - idx;
1058 start = idx;
1059 bitmap = bitmap << sh;
1060 sh = 0;
1061 }
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001062 bitmap |= 1ULL << sh;
Tomas Winklere1623442009-01-27 14:27:56 -08001063 IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001064 start, (unsigned long long)bitmap);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001065 }
1066
1067 agg->bitmap = bitmap;
1068 agg->start_idx = start;
Tomas Winklere1623442009-01-27 14:27:56 -08001069 IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001070 agg->frame_count, agg->start_idx,
1071 (unsigned long long)agg->bitmap);
1072
1073 if (bitmap)
1074 agg->wait_for_ba = 1;
1075 }
1076 return 0;
1077}
1078
1079static void iwl5000_rx_reply_tx(struct iwl_priv *priv,
1080 struct iwl_rx_mem_buffer *rxb)
1081{
Zhu Yi2f301222009-10-09 17:19:45 +08001082 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001083 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1084 int txq_id = SEQ_TO_QUEUE(sequence);
1085 int index = SEQ_TO_INDEX(sequence);
1086 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1087 struct ieee80211_tx_info *info;
1088 struct iwl5000_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
1089 u32 status = le16_to_cpu(tx_resp->status.status);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001090 int tid;
1091 int sta_id;
1092 int freed;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001093
1094 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001095 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001096 "is out of range [0-%d] %d %d\n", txq_id,
1097 index, txq->q.n_bd, txq->q.write_ptr,
1098 txq->q.read_ptr);
1099 return;
1100 }
1101
1102 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
1103 memset(&info->status, 0, sizeof(info->status));
1104
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001105 tid = (tx_resp->ra_tid & IWL50_TX_RES_TID_MSK) >> IWL50_TX_RES_TID_POS;
1106 sta_id = (tx_resp->ra_tid & IWL50_TX_RES_RA_MSK) >> IWL50_TX_RES_RA_POS;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001107
1108 if (txq->sched_retry) {
1109 const u32 scd_ssn = iwl5000_get_scd_ssn(tx_resp);
1110 struct iwl_ht_agg *agg = NULL;
1111
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001112 agg = &priv->stations[sta_id].tid[tid].agg;
1113
Tomas Winkler25a65722008-06-12 09:47:07 +08001114 iwl5000_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001115
Ron Rindjunsky32354272008-07-01 10:44:51 +03001116 /* check if BAR is needed */
1117 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
1118 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001119
1120 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001121 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
Tomas Winklere1623442009-01-27 14:27:56 -08001122 IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001123 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
1124 scd_ssn , index, txq_id, txq->swq_id);
1125
Tomas Winkler17b88922008-05-29 16:35:12 +08001126 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
Wey-Yi Guya239a8b2010-02-19 15:47:32 -08001127 iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001128
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001129 if (priv->mac80211_registered &&
1130 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
1131 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001132 if (agg->state == IWL_AGG_OFF)
Johannes Berge4e72fb2009-03-23 17:28:42 +01001133 iwl_wake_queue(priv, txq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001134 else
Johannes Berge4e72fb2009-03-23 17:28:42 +01001135 iwl_wake_queue(priv, txq->swq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001136 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001137 }
1138 } else {
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001139 BUG_ON(txq_id != txq->swq_id);
1140
Johannes Berge6a98542008-10-21 12:40:02 +02001141 info->status.rates[0].count = tx_resp->failure_frame + 1;
Johannes Bergc397bf12009-11-13 11:56:35 -08001142 info->flags |= iwl_tx_status_to_mac80211(status);
Tomas Winklere7d326ac2008-06-12 09:47:11 +08001143 iwl_hwrate_to_tx_control(priv,
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03001144 le32_to_cpu(tx_resp->rate_n_flags),
1145 info);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001146
Tomas Winklere1623442009-01-27 14:27:56 -08001147 IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001148 "0x%x retries %d\n",
1149 txq_id,
1150 iwl_get_tx_fail_reason(status), status,
1151 le32_to_cpu(tx_resp->rate_n_flags),
1152 tx_resp->failure_frame);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001153
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001154 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
Stanislaw Gruszkaa120e912010-02-19 15:47:33 -08001155 iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001156
1157 if (priv->mac80211_registered &&
1158 (iwl_queue_space(&txq->q) > txq->q.low_mark))
Johannes Berge4e72fb2009-03-23 17:28:42 +01001159 iwl_wake_queue(priv, txq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001160 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001161
Stanislaw Gruszkaa120e912010-02-19 15:47:33 -08001162 iwl_txq_check_empty(priv, sta_id, tid, txq_id);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001163
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001164 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
Winkler, Tomas15b16872008-12-19 10:37:33 +08001165 IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001166}
1167
Tomas Winklera96a27f2008-10-23 23:48:56 -07001168/* Currently 5000 is the superset of everything */
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001169u16 iwl5000_get_hcmd_size(u8 cmd_id, u16 len)
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001170{
1171 return len;
1172}
1173
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001174void iwl5000_setup_deferred_work(struct iwl_priv *priv)
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001175{
1176 /* in 5000 the tx power calibration is done in uCode */
1177 priv->disable_tx_power_cal = 1;
1178}
1179
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001180void iwl5000_rx_handler_setup(struct iwl_priv *priv)
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001181{
Tomas Winkler7c616cb2008-05-29 16:35:05 +08001182 /* init calibration handlers */
1183 priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
1184 iwl5000_rx_calib_result;
1185 priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
1186 iwl5000_rx_calib_complete;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001187 priv->rx_handlers[REPLY_TX] = iwl5000_rx_reply_tx;
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001188}
1189
Tomas Winkler7c616cb2008-05-29 16:35:05 +08001190
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001191int iwl5000_hw_valid_rtc_data_addr(u32 addr)
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001192{
Samuel Ortiz250bdd22008-12-19 10:37:11 +08001193 return (addr >= IWL50_RTC_DATA_LOWER_BOUND) &&
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001194 (addr < IWL50_RTC_DATA_UPPER_BOUND);
1195}
1196
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001197static int iwl5000_send_rxon_assoc(struct iwl_priv *priv)
1198{
1199 int ret = 0;
1200 struct iwl5000_rxon_assoc_cmd rxon_assoc;
1201 const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1202 const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
1203
1204 if ((rxon1->flags == rxon2->flags) &&
1205 (rxon1->filter_flags == rxon2->filter_flags) &&
1206 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1207 (rxon1->ofdm_ht_single_stream_basic_rates ==
1208 rxon2->ofdm_ht_single_stream_basic_rates) &&
1209 (rxon1->ofdm_ht_dual_stream_basic_rates ==
1210 rxon2->ofdm_ht_dual_stream_basic_rates) &&
1211 (rxon1->ofdm_ht_triple_stream_basic_rates ==
1212 rxon2->ofdm_ht_triple_stream_basic_rates) &&
1213 (rxon1->acquisition_data == rxon2->acquisition_data) &&
1214 (rxon1->rx_chain == rxon2->rx_chain) &&
1215 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001216 IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001217 return 0;
1218 }
1219
1220 rxon_assoc.flags = priv->staging_rxon.flags;
1221 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1222 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1223 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1224 rxon_assoc.reserved1 = 0;
1225 rxon_assoc.reserved2 = 0;
1226 rxon_assoc.reserved3 = 0;
1227 rxon_assoc.ofdm_ht_single_stream_basic_rates =
1228 priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
1229 rxon_assoc.ofdm_ht_dual_stream_basic_rates =
1230 priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
1231 rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
1232 rxon_assoc.ofdm_ht_triple_stream_basic_rates =
1233 priv->staging_rxon.ofdm_ht_triple_stream_basic_rates;
1234 rxon_assoc.acquisition_data = priv->staging_rxon.acquisition_data;
1235
1236 ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
1237 sizeof(rxon_assoc), &rxon_assoc, NULL);
1238 if (ret)
1239 return ret;
1240
1241 return ret;
1242}
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001243int iwl5000_send_tx_power(struct iwl_priv *priv)
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001244{
1245 struct iwl5000_tx_power_dbm_cmd tx_power_cmd;
Jay Sternberg76a24072009-01-29 11:09:14 -08001246 u8 tx_ant_cfg_cmd;
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001247
1248 /* half dBm need to multiply */
1249 tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
Wey-Yi Guyae16fc3c2009-11-13 11:56:30 -08001250
1251 if (priv->tx_power_lmt_in_half_dbm &&
1252 priv->tx_power_lmt_in_half_dbm < tx_power_cmd.global_lmt) {
1253 /*
1254 * For the newer devices which using enhanced/extend tx power
1255 * table in EEPROM, the format is in half dBm. driver need to
1256 * convert to dBm format before report to mac80211.
1257 * By doing so, there is a possibility of 1/2 dBm resolution
1258 * lost. driver will perform "round-up" operation before
1259 * reporting, but it will cause 1/2 dBm tx power over the
1260 * regulatory limit. Perform the checking here, if the
1261 * "tx_power_user_lmt" is higher than EEPROM value (in
1262 * half-dBm format), lower the tx power based on EEPROM
1263 */
1264 tx_power_cmd.global_lmt = priv->tx_power_lmt_in_half_dbm;
1265 }
Gregory Greenman853554a2008-06-30 17:23:01 +08001266 tx_power_cmd.flags = IWL50_TX_POWER_NO_CLOSED;
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001267 tx_power_cmd.srv_chan_lmt = IWL50_TX_POWER_AUTO;
Jay Sternberg76a24072009-01-29 11:09:14 -08001268
1269 if (IWL_UCODE_API(priv->ucode_ver) == 1)
1270 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
1271 else
1272 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;
1273
1274 return iwl_send_cmd_pdu_async(priv, tx_ant_cfg_cmd,
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001275 sizeof(tx_power_cmd), &tx_power_cmd,
1276 NULL);
1277}
1278
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001279void iwl5000_temperature(struct iwl_priv *priv)
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001280{
1281 /* store temperature from statistics (in Celsius) */
Zhu Yi52256402008-06-30 17:23:31 +08001282 priv->temperature = le32_to_cpu(priv->statistics.general.temperature);
Wey-Yi Guy39b73fb12009-07-24 11:13:02 -07001283 iwl_tt_handler(priv);
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001284}
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001285
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001286static void iwl5150_temperature(struct iwl_priv *priv)
1287{
1288 u32 vt = 0;
1289 s32 offset = iwl_temp_calib_to_offset(priv);
1290
1291 vt = le32_to_cpu(priv->statistics.general.temperature);
1292 vt = vt / IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF + offset;
1293 /* now vt hold the temperature in Kelvin */
1294 priv->temperature = KELVIN_TO_CELSIUS(vt);
Wey-Yi Guy15993e02009-08-13 13:31:00 -07001295 iwl_tt_handler(priv);
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001296}
1297
Tomas Winklercaab8f12008-08-04 16:00:42 +08001298/* Calc max signal level (dBm) among 3 possible receivers */
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001299int iwl5000_calc_rssi(struct iwl_priv *priv,
Tomas Winklercaab8f12008-08-04 16:00:42 +08001300 struct iwl_rx_phy_res *rx_resp)
1301{
1302 /* data from PHY/DSP regarding signal strength, etc.,
1303 * contents are always there, not configurable by host
1304 */
1305 struct iwl5000_non_cfg_phy *ncphy =
1306 (struct iwl5000_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
1307 u32 val, rssi_a, rssi_b, rssi_c, max_rssi;
1308 u8 agc;
1309
1310 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_AGC_IDX]);
1311 agc = (val & IWL50_OFDM_AGC_MSK) >> IWL50_OFDM_AGC_BIT_POS;
1312
1313 /* Find max rssi among 3 possible receivers.
1314 * These values are measured by the digital signal processor (DSP).
1315 * They should stay fairly constant even as the signal strength varies,
1316 * if the radio's automatic gain control (AGC) is working right.
1317 * AGC value (see below) will provide the "interesting" info.
1318 */
1319 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_AB_IDX]);
1320 rssi_a = (val & IWL50_OFDM_RSSI_A_MSK) >> IWL50_OFDM_RSSI_A_BIT_POS;
1321 rssi_b = (val & IWL50_OFDM_RSSI_B_MSK) >> IWL50_OFDM_RSSI_B_BIT_POS;
1322 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_C_IDX]);
1323 rssi_c = (val & IWL50_OFDM_RSSI_C_MSK) >> IWL50_OFDM_RSSI_C_BIT_POS;
1324
1325 max_rssi = max_t(u32, rssi_a, rssi_b);
1326 max_rssi = max_t(u32, max_rssi, rssi_c);
1327
Tomas Winklere1623442009-01-27 14:27:56 -08001328 IWL_DEBUG_STATS(priv, "Rssi In A %d B %d C %d Max %d AGC dB %d\n",
Tomas Winklercaab8f12008-08-04 16:00:42 +08001329 rssi_a, rssi_b, rssi_c, max_rssi, agc);
1330
1331 /* dBm = max_rssi dB - agc dB - constant.
1332 * Higher AGC (higher radio gain) means lower signal. */
Samuel Ortiz250bdd22008-12-19 10:37:11 +08001333 return max_rssi - agc - IWL49_RSSI_OFFSET;
Tomas Winklercaab8f12008-08-04 16:00:42 +08001334}
1335
Wey-Yi Guy2f748de2009-09-17 10:43:51 -07001336static int iwl5000_send_tx_ant_config(struct iwl_priv *priv, u8 valid_tx_ant)
1337{
1338 struct iwl_tx_ant_config_cmd tx_ant_cmd = {
1339 .valid = cpu_to_le32(valid_tx_ant),
1340 };
1341
1342 if (IWL_UCODE_API(priv->ucode_ver) > 1) {
1343 IWL_DEBUG_HC(priv, "select valid tx ant: %u\n", valid_tx_ant);
1344 return iwl_send_cmd_pdu(priv, TX_ANT_CONFIGURATION_CMD,
1345 sizeof(struct iwl_tx_ant_config_cmd),
1346 &tx_ant_cmd);
1347 } else {
1348 IWL_DEBUG_HC(priv, "TX_ANT_CONFIGURATION_CMD not supported\n");
1349 return -EOPNOTSUPP;
1350 }
1351}
1352
1353
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001354#define IWL5000_UCODE_GET(item) \
1355static u32 iwl5000_ucode_get_##item(const struct iwl_ucode_header *ucode,\
1356 u32 api_ver) \
1357{ \
1358 if (api_ver <= 2) \
1359 return le32_to_cpu(ucode->u.v1.item); \
1360 return le32_to_cpu(ucode->u.v2.item); \
1361}
1362
1363static u32 iwl5000_ucode_get_header_size(u32 api_ver)
1364{
1365 if (api_ver <= 2)
1366 return UCODE_HEADER_SIZE(1);
1367 return UCODE_HEADER_SIZE(2);
1368}
1369
1370static u32 iwl5000_ucode_get_build(const struct iwl_ucode_header *ucode,
1371 u32 api_ver)
1372{
1373 if (api_ver <= 2)
1374 return 0;
1375 return le32_to_cpu(ucode->u.v2.build);
1376}
1377
1378static u8 *iwl5000_ucode_get_data(const struct iwl_ucode_header *ucode,
1379 u32 api_ver)
1380{
1381 if (api_ver <= 2)
1382 return (u8 *) ucode->u.v1.data;
1383 return (u8 *) ucode->u.v2.data;
1384}
1385
1386IWL5000_UCODE_GET(inst_size);
1387IWL5000_UCODE_GET(data_size);
1388IWL5000_UCODE_GET(init_size);
1389IWL5000_UCODE_GET(init_data_size);
1390IWL5000_UCODE_GET(boot_size);
1391
Wey-Yi Guy4a56e962009-10-23 13:42:29 -07001392static int iwl5000_hw_channel_switch(struct iwl_priv *priv, u16 channel)
1393{
1394 struct iwl5000_channel_switch_cmd cmd;
1395 const struct iwl_channel_info *ch_info;
1396 struct iwl_host_cmd hcmd = {
1397 .id = REPLY_CHANNEL_SWITCH,
1398 .len = sizeof(cmd),
1399 .flags = CMD_SIZE_HUGE,
1400 .data = &cmd,
1401 };
1402
1403 IWL_DEBUG_11H(priv, "channel switch from %d to %d\n",
1404 priv->active_rxon.channel, channel);
1405 cmd.band = priv->band == IEEE80211_BAND_2GHZ;
1406 cmd.channel = cpu_to_le16(channel);
Wey-Yi Guy0924e5192009-11-06 14:52:54 -08001407 cmd.rxon_flags = priv->staging_rxon.flags;
1408 cmd.rxon_filter_flags = priv->staging_rxon.filter_flags;
Wey-Yi Guy4a56e962009-10-23 13:42:29 -07001409 cmd.switch_time = cpu_to_le32(priv->ucode_beacon_time);
1410 ch_info = iwl_get_channel_info(priv, priv->band, channel);
1411 if (ch_info)
1412 cmd.expect_beacon = is_channel_radar(ch_info);
1413 else {
1414 IWL_ERR(priv, "invalid channel switch from %u to %u\n",
1415 priv->active_rxon.channel, channel);
1416 return -EFAULT;
1417 }
Wey-Yi Guy0924e5192009-11-06 14:52:54 -08001418 priv->switch_rxon.channel = cpu_to_le16(channel);
1419 priv->switch_rxon.switch_in_progress = true;
Wey-Yi Guy4a56e962009-10-23 13:42:29 -07001420
1421 return iwl_send_cmd_sync(priv, &hcmd);
1422}
1423
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001424struct iwl_hcmd_ops iwl5000_hcmd = {
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001425 .rxon_assoc = iwl5000_send_rxon_assoc,
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001426 .commit_rxon = iwl_commit_rxon,
Abhijeet Kolekar45823532009-04-08 11:26:44 -07001427 .set_rxon_chain = iwl_set_rxon_chain,
Wey-Yi Guy2f748de2009-09-17 10:43:51 -07001428 .set_tx_ant = iwl5000_send_tx_ant_config,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001429};
1430
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001431struct iwl_hcmd_utils_ops iwl5000_hcmd_utils = {
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001432 .get_hcmd_size = iwl5000_get_hcmd_size,
Tomas Winkler2469bf22008-05-05 10:22:35 +08001433 .build_addsta_hcmd = iwl5000_build_addsta_hcmd,
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -07001434 .gain_computation = iwl5000_gain_computation,
1435 .chain_noise_reset = iwl5000_chain_noise_reset,
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +08001436 .rts_tx_cmd_flag = iwl5000_rts_tx_cmd_flag,
Tomas Winklercaab8f12008-08-04 16:00:42 +08001437 .calc_rssi = iwl5000_calc_rssi,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001438};
1439
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001440struct iwl_ucode_ops iwl5000_ucode = {
1441 .get_header_size = iwl5000_ucode_get_header_size,
1442 .get_build = iwl5000_ucode_get_build,
1443 .get_inst_size = iwl5000_ucode_get_inst_size,
1444 .get_data_size = iwl5000_ucode_get_data_size,
1445 .get_init_size = iwl5000_ucode_get_init_size,
1446 .get_init_data_size = iwl5000_ucode_get_init_data_size,
1447 .get_boot_size = iwl5000_ucode_get_boot_size,
1448 .get_data = iwl5000_ucode_get_data,
1449};
1450
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001451struct iwl_lib_ops iwl5000_lib = {
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -07001452 .set_hw_params = iwl5000_hw_set_hw_params,
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -07001453 .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
Tomas Winkler972cf442008-05-29 16:35:13 +08001454 .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
Tomas Winklerda1bc452008-05-29 16:35:00 +08001455 .txq_set_sched = iwl5000_txq_set_sched,
Tomas Winklere26e47d2008-06-12 09:46:56 +08001456 .txq_agg_enable = iwl5000_txq_agg_enable,
1457 .txq_agg_disable = iwl5000_txq_agg_disable,
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -08001458 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
1459 .txq_free_tfd = iwl_hw_txq_free_tfd,
Samuel Ortiza8e74e272009-01-23 13:45:14 -08001460 .txq_init = iwl_hw_tx_queue_init,
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001461 .rx_handler_setup = iwl5000_rx_handler_setup,
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001462 .setup_deferred_work = iwl5000_setup_deferred_work,
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001463 .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
Reinette Chatreb7a79402009-09-25 14:24:23 -07001464 .dump_nic_event_log = iwl_dump_nic_event_log,
1465 .dump_nic_error_log = iwl_dump_nic_error_log,
Wey-Yi Guy696bdee2009-12-10 14:37:25 -08001466 .dump_csr = iwl_dump_csr,
Wey-Yi Guy1b3eb822010-01-15 13:43:39 -08001467 .dump_fh = iwl_dump_fh,
Ron Rindjunskydbb983b2008-05-15 13:54:12 +08001468 .load_ucode = iwl5000_load_ucode,
Ron Rindjunsky99da1b42008-05-15 13:54:13 +08001469 .init_alive_start = iwl5000_init_alive_start,
1470 .alive_notify = iwl5000_alive_notify,
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001471 .send_tx_power = iwl5000_send_tx_power,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001472 .update_chain_flags = iwl_update_chain_flags,
Wey-Yi Guy4a56e962009-10-23 13:42:29 -07001473 .set_channel_switch = iwl5000_hw_channel_switch,
Tomas Winkler30d59262008-04-24 11:55:25 -07001474 .apm_ops = {
Ben Cahillfadb3582009-10-23 13:42:21 -07001475 .init = iwl_apm_init,
Abhijeet Kolekard68b6032009-10-02 13:44:04 -07001476 .stop = iwl_apm_stop,
Ron Rindjunsky5a835352008-05-05 10:22:29 +08001477 .config = iwl5000_nic_config,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001478 .set_pwr_src = iwl_set_pwr_src,
Tomas Winkler30d59262008-04-24 11:55:25 -07001479 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001480 .eeprom_ops = {
Tomas Winkler25ae3982008-04-24 11:55:27 -07001481 .regulatory_bands = {
1482 EEPROM_5000_REG_BAND_1_CHANNELS,
1483 EEPROM_5000_REG_BAND_2_CHANNELS,
1484 EEPROM_5000_REG_BAND_3_CHANNELS,
1485 EEPROM_5000_REG_BAND_4_CHANNELS,
1486 EEPROM_5000_REG_BAND_5_CHANNELS,
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001487 EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
1488 EEPROM_5000_REG_BAND_52_HT40_CHANNELS
Tomas Winkler25ae3982008-04-24 11:55:27 -07001489 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001490 .verify_signature = iwlcore_eeprom_verify_signature,
1491 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
1492 .release_semaphore = iwlcore_eeprom_release_semaphore,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001493 .calib_version = iwl5000_eeprom_calib_version,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001494 .query_addr = iwl5000_eeprom_query_addr,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001495 },
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001496 .post_associate = iwl_post_associate,
Mohamed Abbasef850d72009-05-22 11:01:50 -07001497 .isr = iwl_isr_ict,
Abhijeet Kolekar60690a62009-04-08 11:26:49 -07001498 .config_ap = iwl_config_ap,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001499 .temp_ops = {
1500 .temperature = iwl5000_temperature,
1501 .set_ct_kill = iwl5000_set_ct_threshold,
1502 },
Reinette Chatre3459ab52010-01-22 14:22:49 -08001503 .add_bcast_station = iwl_add_bcast_station,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001504};
1505
1506static struct iwl_lib_ops iwl5150_lib = {
1507 .set_hw_params = iwl5000_hw_set_hw_params,
1508 .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
1509 .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
1510 .txq_set_sched = iwl5000_txq_set_sched,
1511 .txq_agg_enable = iwl5000_txq_agg_enable,
1512 .txq_agg_disable = iwl5000_txq_agg_disable,
1513 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
1514 .txq_free_tfd = iwl_hw_txq_free_tfd,
1515 .txq_init = iwl_hw_tx_queue_init,
1516 .rx_handler_setup = iwl5000_rx_handler_setup,
1517 .setup_deferred_work = iwl5000_setup_deferred_work,
1518 .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
Reinette Chatreb7a79402009-09-25 14:24:23 -07001519 .dump_nic_event_log = iwl_dump_nic_event_log,
1520 .dump_nic_error_log = iwl_dump_nic_error_log,
Wey-Yi Guy696bdee2009-12-10 14:37:25 -08001521 .dump_csr = iwl_dump_csr,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001522 .load_ucode = iwl5000_load_ucode,
1523 .init_alive_start = iwl5000_init_alive_start,
1524 .alive_notify = iwl5000_alive_notify,
1525 .send_tx_power = iwl5000_send_tx_power,
1526 .update_chain_flags = iwl_update_chain_flags,
Wey-Yi Guy4a56e962009-10-23 13:42:29 -07001527 .set_channel_switch = iwl5000_hw_channel_switch,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001528 .apm_ops = {
Ben Cahillfadb3582009-10-23 13:42:21 -07001529 .init = iwl_apm_init,
Abhijeet Kolekard68b6032009-10-02 13:44:04 -07001530 .stop = iwl_apm_stop,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001531 .config = iwl5000_nic_config,
1532 .set_pwr_src = iwl_set_pwr_src,
1533 },
1534 .eeprom_ops = {
1535 .regulatory_bands = {
1536 EEPROM_5000_REG_BAND_1_CHANNELS,
1537 EEPROM_5000_REG_BAND_2_CHANNELS,
1538 EEPROM_5000_REG_BAND_3_CHANNELS,
1539 EEPROM_5000_REG_BAND_4_CHANNELS,
1540 EEPROM_5000_REG_BAND_5_CHANNELS,
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001541 EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
1542 EEPROM_5000_REG_BAND_52_HT40_CHANNELS
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001543 },
1544 .verify_signature = iwlcore_eeprom_verify_signature,
1545 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
1546 .release_semaphore = iwlcore_eeprom_release_semaphore,
1547 .calib_version = iwl5000_eeprom_calib_version,
1548 .query_addr = iwl5000_eeprom_query_addr,
1549 },
1550 .post_associate = iwl_post_associate,
Mohamed Abbasef850d72009-05-22 11:01:50 -07001551 .isr = iwl_isr_ict,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001552 .config_ap = iwl_config_ap,
1553 .temp_ops = {
1554 .temperature = iwl5150_temperature,
1555 .set_ct_kill = iwl5150_set_ct_threshold,
1556 },
Reinette Chatre3459ab52010-01-22 14:22:49 -08001557 .add_bcast_station = iwl_add_bcast_station,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001558};
1559
Emese Revfy45d5d802009-12-14 00:59:53 +01001560static const struct iwl_ops iwl5000_ops = {
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001561 .ucode = &iwl5000_ucode,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001562 .lib = &iwl5000_lib,
1563 .hcmd = &iwl5000_hcmd,
1564 .utils = &iwl5000_hcmd_utils,
Johannes Berge932a602009-10-02 13:44:03 -07001565 .led = &iwlagn_led_ops,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001566};
1567
Emese Revfy45d5d802009-12-14 00:59:53 +01001568static const struct iwl_ops iwl5150_ops = {
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001569 .ucode = &iwl5000_ucode,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001570 .lib = &iwl5150_lib,
1571 .hcmd = &iwl5000_hcmd,
1572 .utils = &iwl5000_hcmd_utils,
Johannes Berge932a602009-10-02 13:44:03 -07001573 .led = &iwlagn_led_ops,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001574};
1575
Jay Sternbergcec2d3f2009-01-19 15:30:33 -08001576struct iwl_mod_params iwl50_mod_params = {
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001577 .amsdu_size_8K = 1,
Ester Kummer3a1081e2008-05-06 11:05:14 +08001578 .restart_fw = 1,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001579 /* the rest are 0 by default */
1580};
1581
1582
1583struct iwl_cfg iwl5300_agn_cfg = {
1584 .name = "5300AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001585 .fw_name_pre = IWL5000_FW_PRE,
1586 .ucode_api_max = IWL5000_UCODE_API_MAX,
1587 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001588 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001589 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001590 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001591 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1592 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001593 .num_of_queues = IWL50_NUM_QUEUES,
1594 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001595 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001596 .valid_tx_ant = ANT_ABC,
1597 .valid_rx_ant = ANT_ABC,
Ben Cahillfadb3582009-10-23 13:42:21 -07001598 .pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
1599 .set_l0s = true,
1600 .use_bsm = false,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001601 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001602 .led_compensation = 51,
Wey-Yi Guy1152dcc2010-01-15 13:42:58 -08001603 .use_rts_for_ht = true, /* use rts/cts protection */
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001604 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Trieu 'Andrew' Nguyen3e4fb5f2010-01-22 14:22:46 -08001605 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Ben Cahilld4fe5ac2010-02-05 11:33:46 -08001606 .chain_noise_scale = 1000,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001607};
1608
Wey-Yi Guyac592572009-11-20 12:05:03 -08001609struct iwl_cfg iwl5100_bgn_cfg = {
1610 .name = "5100BGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001611 .fw_name_pre = IWL5000_FW_PRE,
1612 .ucode_api_max = IWL5000_UCODE_API_MAX,
1613 .ucode_api_min = IWL5000_UCODE_API_MIN,
Wey-Yi Guyac592572009-11-20 12:05:03 -08001614 .sku = IWL_SKU_G|IWL_SKU_N,
Esti Kummer47408632008-07-11 11:53:30 +08001615 .ops = &iwl5000_ops,
1616 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001617 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1618 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001619 .num_of_queues = IWL50_NUM_QUEUES,
1620 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Esti Kummer47408632008-07-11 11:53:30 +08001621 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001622 .valid_tx_ant = ANT_B,
1623 .valid_rx_ant = ANT_AB,
Ben Cahillfadb3582009-10-23 13:42:21 -07001624 .pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
1625 .set_l0s = true,
1626 .use_bsm = false,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001627 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001628 .led_compensation = 51,
Wey-Yi Guy1152dcc2010-01-15 13:42:58 -08001629 .use_rts_for_ht = true, /* use rts/cts protection */
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001630 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Trieu 'Andrew' Nguyen3e4fb5f2010-01-22 14:22:46 -08001631 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Ben Cahilld4fe5ac2010-02-05 11:33:46 -08001632 .chain_noise_scale = 1000,
Esti Kummer47408632008-07-11 11:53:30 +08001633};
1634
1635struct iwl_cfg iwl5100_abg_cfg = {
1636 .name = "5100ABG",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001637 .fw_name_pre = IWL5000_FW_PRE,
1638 .ucode_api_max = IWL5000_UCODE_API_MAX,
1639 .ucode_api_min = IWL5000_UCODE_API_MIN,
Esti Kummer47408632008-07-11 11:53:30 +08001640 .sku = IWL_SKU_A|IWL_SKU_G,
1641 .ops = &iwl5000_ops,
1642 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001643 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1644 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001645 .num_of_queues = IWL50_NUM_QUEUES,
1646 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Esti Kummer47408632008-07-11 11:53:30 +08001647 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001648 .valid_tx_ant = ANT_B,
1649 .valid_rx_ant = ANT_AB,
Ben Cahillfadb3582009-10-23 13:42:21 -07001650 .pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
1651 .set_l0s = true,
1652 .use_bsm = false,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001653 .led_compensation = 51,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001654 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Trieu 'Andrew' Nguyen3e4fb5f2010-01-22 14:22:46 -08001655 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Ben Cahilld4fe5ac2010-02-05 11:33:46 -08001656 .chain_noise_scale = 1000,
Esti Kummer47408632008-07-11 11:53:30 +08001657};
1658
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001659struct iwl_cfg iwl5100_agn_cfg = {
1660 .name = "5100AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001661 .fw_name_pre = IWL5000_FW_PRE,
1662 .ucode_api_max = IWL5000_UCODE_API_MAX,
1663 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001664 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001665 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001666 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001667 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1668 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001669 .num_of_queues = IWL50_NUM_QUEUES,
1670 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001671 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001672 .valid_tx_ant = ANT_B,
1673 .valid_rx_ant = ANT_AB,
Ben Cahillfadb3582009-10-23 13:42:21 -07001674 .pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
1675 .set_l0s = true,
1676 .use_bsm = false,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001677 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001678 .led_compensation = 51,
Wey-Yi Guy1152dcc2010-01-15 13:42:58 -08001679 .use_rts_for_ht = true, /* use rts/cts protection */
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001680 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Trieu 'Andrew' Nguyen3e4fb5f2010-01-22 14:22:46 -08001681 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Ben Cahilld4fe5ac2010-02-05 11:33:46 -08001682 .chain_noise_scale = 1000,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001683};
1684
1685struct iwl_cfg iwl5350_agn_cfg = {
1686 .name = "5350AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001687 .fw_name_pre = IWL5000_FW_PRE,
1688 .ucode_api_max = IWL5000_UCODE_API_MAX,
1689 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001690 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001691 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001692 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001693 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1694 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001695 .num_of_queues = IWL50_NUM_QUEUES,
1696 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001697 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001698 .valid_tx_ant = ANT_ABC,
1699 .valid_rx_ant = ANT_ABC,
Ben Cahillfadb3582009-10-23 13:42:21 -07001700 .pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
1701 .set_l0s = true,
1702 .use_bsm = false,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001703 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001704 .led_compensation = 51,
Wey-Yi Guy1152dcc2010-01-15 13:42:58 -08001705 .use_rts_for_ht = true, /* use rts/cts protection */
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001706 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Trieu 'Andrew' Nguyen3e4fb5f2010-01-22 14:22:46 -08001707 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Ben Cahilld4fe5ac2010-02-05 11:33:46 -08001708 .chain_noise_scale = 1000,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001709};
1710
Tomas Winkler7100e922008-12-01 16:32:18 -08001711struct iwl_cfg iwl5150_agn_cfg = {
1712 .name = "5150AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001713 .fw_name_pre = IWL5150_FW_PRE,
1714 .ucode_api_max = IWL5150_UCODE_API_MAX,
1715 .ucode_api_min = IWL5150_UCODE_API_MIN,
Tomas Winkler7100e922008-12-01 16:32:18 -08001716 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001717 .ops = &iwl5150_ops,
Tomas Winkler7100e922008-12-01 16:32:18 -08001718 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winklerfd63edb2008-12-01 16:32:21 -08001719 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1720 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001721 .num_of_queues = IWL50_NUM_QUEUES,
1722 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Tomas Winkler7100e922008-12-01 16:32:18 -08001723 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001724 .valid_tx_ant = ANT_A,
1725 .valid_rx_ant = ANT_AB,
Ben Cahillfadb3582009-10-23 13:42:21 -07001726 .pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
1727 .set_l0s = true,
1728 .use_bsm = false,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001729 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001730 .led_compensation = 51,
Wey-Yi Guy1152dcc2010-01-15 13:42:58 -08001731 .use_rts_for_ht = true, /* use rts/cts protection */
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001732 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Trieu 'Andrew' Nguyen3e4fb5f2010-01-22 14:22:46 -08001733 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Ben Cahilld4fe5ac2010-02-05 11:33:46 -08001734 .chain_noise_scale = 1000,
Tomas Winkler7100e922008-12-01 16:32:18 -08001735};
1736
Wey-Yi Guyac592572009-11-20 12:05:03 -08001737struct iwl_cfg iwl5150_abg_cfg = {
1738 .name = "5150ABG",
1739 .fw_name_pre = IWL5150_FW_PRE,
1740 .ucode_api_max = IWL5150_UCODE_API_MAX,
1741 .ucode_api_min = IWL5150_UCODE_API_MIN,
1742 .sku = IWL_SKU_A|IWL_SKU_G,
1743 .ops = &iwl5150_ops,
1744 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1745 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1746 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
1747 .num_of_queues = IWL50_NUM_QUEUES,
1748 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
1749 .mod_params = &iwl50_mod_params,
1750 .valid_tx_ant = ANT_A,
1751 .valid_rx_ant = ANT_AB,
1752 .pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
1753 .set_l0s = true,
1754 .use_bsm = false,
1755 .led_compensation = 51,
1756 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Trieu 'Andrew' Nguyen3e4fb5f2010-01-22 14:22:46 -08001757 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Ben Cahilld4fe5ac2010-02-05 11:33:46 -08001758 .chain_noise_scale = 1000,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001759};
1760
Reinette Chatrea0987a82008-12-02 12:14:06 -08001761MODULE_FIRMWARE(IWL5000_MODULE_FIRMWARE(IWL5000_UCODE_API_MAX));
1762MODULE_FIRMWARE(IWL5150_MODULE_FIRMWARE(IWL5150_UCODE_API_MAX));
Tomas Winklerc9f79ed2008-09-11 11:45:21 +08001763
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001764module_param_named(swcrypto50, iwl50_mod_params.sw_crypto, bool, S_IRUGO);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001765MODULE_PARM_DESC(swcrypto50,
1766 "using software crypto engine (default 0 [hardware])\n");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001767module_param_named(queues_num50, iwl50_mod_params.num_of_queues, int, S_IRUGO);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001768MODULE_PARM_DESC(queues_num50, "number of hw queues in 50xx series");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001769module_param_named(11n_disable50, iwl50_mod_params.disable_11n, int, S_IRUGO);
Ron Rindjunsky49779292008-06-30 17:23:21 +08001770MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001771module_param_named(amsdu_size_8K50, iwl50_mod_params.amsdu_size_8K,
1772 int, S_IRUGO);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001773MODULE_PARM_DESC(amsdu_size_8K50, "enable 8K amsdu size in 50XX series");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001774module_param_named(fw_restart50, iwl50_mod_params.restart_fw, int, S_IRUGO);
Ester Kummer3a1081e2008-05-06 11:05:14 +08001775MODULE_PARM_DESC(fw_restart50, "restart firmware in case of error");