blob: 8fea44bbc2665441b760b46c5f4b81f20bf23f31 [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002/*
3 * xHCI host controller driver
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
Sarah Sharp7f84eef2009-04-27 19:53:56 -07009 */
10
11/*
12 * Ring initialization rules:
13 * 1. Each segment is initialized to zero, except for link TRBs.
14 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
15 * Consumer Cycle State (CCS), depending on ring function.
16 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
17 *
18 * Ring behavior rules:
19 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
20 * least one free TRB in the ring. This is useful if you want to turn that
21 * into a link TRB and expand the ring.
22 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
23 * link TRB, then load the pointer with the address in the link TRB. If the
24 * link TRB had its toggle bit set, you may need to update the ring cycle
25 * state (see cycle bit rules). You may have to do this multiple times
26 * until you reach a non-link TRB.
27 * 3. A ring is full if enqueue++ (for the definition of increment above)
28 * equals the dequeue pointer.
29 *
30 * Cycle bit rules:
31 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
32 * in a link TRB, it must toggle the ring cycle state.
33 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
34 * in a link TRB, it must toggle the ring cycle state.
35 *
36 * Producer rules:
37 * 1. Check if ring is full before you enqueue.
38 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
39 * Update enqueue pointer between each write (which may update the ring
40 * cycle state).
41 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
42 * and endpoint rings. If HC is the producer for the event ring,
43 * and it generates an interrupt according to interrupt modulation rules.
44 *
45 * Consumer rules:
46 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
47 * the TRB is owned by the consumer.
48 * 2. Update dequeue pointer (which may update the ring cycle state) and
49 * continue processing TRBs until you reach a TRB which is not owned by you.
50 * 3. Notify the producer. SW is the consumer for the event ring, and it
51 * updates event ring dequeue pointer. HC is the consumer for the command and
52 * endpoint rings; it generates events on the event ring for these.
53 */
54
Sarah Sharp8a96c052009-04-27 19:59:19 -070055#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090056#include <linux/slab.h>
Mathias Nymanf9c589e2016-06-21 10:58:02 +030057#include <linux/dma-mapping.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070058#include "xhci.h"
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +030059#include "xhci-trace.h"
Sarah Sharp7f84eef2009-04-27 19:53:56 -070060
Mathias Nymand1dbfb92021-01-29 15:00:41 +020061static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
62 u32 field1, u32 field2,
63 u32 field3, u32 field4, bool command_must_succeed);
64
Sarah Sharp7f84eef2009-04-27 19:53:56 -070065/*
66 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
67 * address of the TRB.
68 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070069dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070070 union xhci_trb *trb)
71{
Sarah Sharp6071d832009-05-14 11:44:14 -070072 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070073
Sarah Sharp6071d832009-05-14 11:44:14 -070074 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070075 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070076 /* offset in TRBs */
77 segment_offset = trb - seg->trbs;
Mathias Nyman78950862015-08-03 16:07:48 +030078 if (segment_offset >= TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070079 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070080 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070081}
82
Mathias Nyman0ce57492016-11-11 15:13:14 +020083static bool trb_is_noop(union xhci_trb *trb)
84{
85 return TRB_TYPE_NOOP_LE32(trb->generic.field[3]);
86}
87
Mathias Nyman2d98ef42016-06-21 10:58:04 +030088static bool trb_is_link(union xhci_trb *trb)
89{
90 return TRB_TYPE_LINK_LE32(trb->link.control);
91}
92
Mathias Nymanbd5e67f2016-06-21 10:58:05 +030093static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
94{
95 return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
96}
97
98static bool last_trb_on_ring(struct xhci_ring *ring,
99 struct xhci_segment *seg, union xhci_trb *trb)
100{
101 return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
102}
103
Mathias Nymand0c77d82016-06-21 10:58:07 +0300104static bool link_trb_toggles_cycle(union xhci_trb *trb)
105{
106 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
107}
108
Mathias Nyman2a721262016-11-11 15:13:24 +0200109static bool last_td_in_urb(struct xhci_td *td)
110{
111 struct urb_priv *urb_priv = td->urb->hcpriv;
112
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +0200113 return urb_priv->num_tds_done == urb_priv->num_tds;
Mathias Nyman2a721262016-11-11 15:13:24 +0200114}
115
116static void inc_td_cnt(struct urb *urb)
117{
118 struct urb_priv *urb_priv = urb->hcpriv;
119
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +0200120 urb_priv->num_tds_done++;
Mathias Nyman2a721262016-11-11 15:13:24 +0200121}
122
Mathias Nymanae1e3f02017-01-23 14:20:15 +0200123static void trb_to_noop(union xhci_trb *trb, u32 noop_type)
124{
125 if (trb_is_link(trb)) {
126 /* unchain chained link TRBs */
127 trb->link.control &= cpu_to_le32(~TRB_CHAIN);
128 } else {
129 trb->generic.field[0] = 0;
130 trb->generic.field[1] = 0;
131 trb->generic.field[2] = 0;
132 /* Preserve only the cycle bit of this TRB */
133 trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
134 trb->generic.field[3] |= cpu_to_le32(TRB_TYPE(noop_type));
135 }
136}
137
Sarah Sharpae636742009-04-29 19:02:31 -0700138/* Updates trb to point to the next TRB in the ring, and updates seg if the next
139 * TRB is in a new segment. This does not skip over link TRBs, and it does not
140 * effect the ring dequeue or enqueue pointers.
141 */
142static void next_trb(struct xhci_hcd *xhci,
143 struct xhci_ring *ring,
144 struct xhci_segment **seg,
145 union xhci_trb **trb)
146{
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300147 if (trb_is_link(*trb)) {
Sarah Sharpae636742009-04-29 19:02:31 -0700148 *seg = (*seg)->next;
149 *trb = ((*seg)->trbs);
150 } else {
John Youna1669b22010-08-09 13:56:11 -0700151 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700152 }
153}
154
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700155/*
156 * See Cycle bit rules. SW is the consumer for the event ring only.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700157 */
Lu Baolu67d2ea92017-12-08 17:59:09 +0200158void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700159{
Mathias Nymanc716e8a2021-01-29 15:00:30 +0200160 unsigned int link_trb_count = 0;
161
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300162 /* event ring doesn't have link trbs, check for last trb */
163 if (ring->type == TYPE_EVENT) {
164 if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
Sarah Sharp50d02062012-07-26 12:03:59 -0700165 ring->dequeue++;
Adam Wallis49d5b052017-10-05 11:21:47 +0300166 goto out;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700167 }
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300168 if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
169 ring->cycle_state ^= 1;
170 ring->deq_seg = ring->deq_seg->next;
171 ring->dequeue = ring->deq_seg->trbs;
Adam Wallis49d5b052017-10-05 11:21:47 +0300172 goto out;
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300173 }
174
175 /* All other rings have link trbs */
176 if (!trb_is_link(ring->dequeue)) {
Mathias Nymanc716e8a2021-01-29 15:00:30 +0200177 if (last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
178 xhci_warn(xhci, "Missing link TRB at end of segment\n");
179 } else {
180 ring->dequeue++;
181 ring->num_trbs_free++;
182 }
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300183 }
Mathias Nymanc716e8a2021-01-29 15:00:30 +0200184
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300185 while (trb_is_link(ring->dequeue)) {
186 ring->deq_seg = ring->deq_seg->next;
187 ring->dequeue = ring->deq_seg->trbs;
Lu Baolub2d6edb2017-04-07 17:57:02 +0300188
Mathias Nymanc716e8a2021-01-29 15:00:30 +0200189 if (link_trb_count++ > ring->num_segs) {
190 xhci_warn(xhci, "Ring is an endless link TRB loop\n");
191 break;
192 }
193 }
Adam Wallis49d5b052017-10-05 11:21:47 +0300194out:
Lu Baolub2d6edb2017-04-07 17:57:02 +0300195 trace_xhci_inc_deq(ring);
196
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300197 return;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700198}
199
200/*
201 * See Cycle bit rules. SW is the consumer for the event ring only.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700202 *
203 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
204 * chain bit is set), then set the chain bit in all the following link TRBs.
205 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
206 * have their chain bit cleared (so that each Link TRB is a separate TD).
207 *
208 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700209 * set, but other sections talk about dealing with the chain bit set. This was
210 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
211 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700212 *
213 * @more_trbs_coming: Will you enqueue more TRBs before calling
214 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700215 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700216static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800217 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700218{
219 u32 chain;
220 union xhci_trb *next;
Mathias Nymanc716e8a2021-01-29 15:00:30 +0200221 unsigned int link_trb_count = 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700222
Matt Evans28ccd292011-03-29 13:40:46 +1100223 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800224 /* If this is not event ring, there is one less usable TRB */
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300225 if (!trb_is_link(ring->enqueue))
Andiry Xub008df62012-03-05 17:49:34 +0800226 ring->num_trbs_free--;
Mathias Nymanc716e8a2021-01-29 15:00:30 +0200227
228 if (last_trb_on_seg(ring->enq_seg, ring->enqueue)) {
229 xhci_err(xhci, "Tried to move enqueue past ring segment\n");
230 return;
231 }
232
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700233 next = ++(ring->enqueue);
234
Mathias Nyman22511982016-06-21 10:58:03 +0300235 /* Update the dequeue pointer further if that was a link TRB */
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300236 while (trb_is_link(next)) {
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700237
Mathias Nyman22511982016-06-21 10:58:03 +0300238 /*
239 * If the caller doesn't plan on enqueueing more TDs before
240 * ringing the doorbell, then we don't want to give the link TRB
241 * to the hardware just yet. We'll give the link TRB back in
242 * prepare_ring() just before we enqueue the TD at the top of
243 * the ring.
244 */
245 if (!chain && !more_trbs_coming)
246 break;
Andiry Xu3b72fca2012-03-05 17:49:32 +0800247
Mathias Nyman22511982016-06-21 10:58:03 +0300248 /* If we're not dealing with 0.95 hardware or isoc rings on
249 * AMD 0.96 host, carry over the chain bit of the previous TRB
250 * (which may mean the chain bit is cleared).
251 */
252 if (!(ring->type == TYPE_ISOC &&
253 (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
254 !xhci_link_trb_quirk(xhci)) {
255 next->link.control &= cpu_to_le32(~TRB_CHAIN);
256 next->link.control |= cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700257 }
Mathias Nyman22511982016-06-21 10:58:03 +0300258 /* Give this link TRB to the hardware */
259 wmb();
260 next->link.control ^= cpu_to_le32(TRB_CYCLE);
261
262 /* Toggle the cycle bit after the last ring segment. */
Mathias Nymand0c77d82016-06-21 10:58:07 +0300263 if (link_trb_toggles_cycle(next))
Mathias Nyman22511982016-06-21 10:58:03 +0300264 ring->cycle_state ^= 1;
265
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700266 ring->enq_seg = ring->enq_seg->next;
267 ring->enqueue = ring->enq_seg->trbs;
268 next = ring->enqueue;
Mathias Nymanc716e8a2021-01-29 15:00:30 +0200269
270 if (link_trb_count++ > ring->num_segs) {
271 xhci_warn(xhci, "%s: Ring link TRB loop\n", __func__);
272 break;
273 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700274 }
Lu Baolub2d6edb2017-04-07 17:57:02 +0300275
276 trace_xhci_inc_enq(ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700277}
278
279/*
Andiry Xu085deb12012-03-05 17:49:40 +0800280 * Check to see if there's room to enqueue num_trbs on the ring and make sure
281 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700282 */
Andiry Xub008df62012-03-05 17:49:34 +0800283static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700284 unsigned int num_trbs)
285{
Andiry Xu085deb12012-03-05 17:49:40 +0800286 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800287
Andiry Xu085deb12012-03-05 17:49:40 +0800288 if (ring->num_trbs_free < num_trbs)
289 return 0;
290
291 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
292 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
293 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
294 return 0;
295 }
296
297 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700298}
299
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700300/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700301void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700302{
Elric Fuc181bc52012-06-27 16:30:57 +0800303 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
304 return;
305
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700306 xhci_dbg(xhci, "// Ding dong!\n");
Mathias Nyman58b9d712019-11-15 18:50:01 +0200307
308 trace_xhci_ring_host_doorbell(0, DB_VALUE_HOST);
309
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200310 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700311 /* Flush PCI posted writes */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200312 readl(&xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700313}
314
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +0200315static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci, unsigned long delay)
316{
317 return mod_delayed_work(system_wq, &xhci->cmd_timer, delay);
318}
319
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200320static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci)
321{
322 return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command,
323 cmd_list);
324}
325
326/*
327 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
328 * If there are other commands waiting then restart the ring and kick the timer.
329 * This must be called with command ring stopped and xhci->lock held.
330 */
331static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
332 struct xhci_command *cur_cmd)
333{
334 struct xhci_command *i_cmd;
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200335
336 /* Turn all aborted commands in list to no-ops, then restart */
337 list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) {
338
Felipe Balbi0b7c1052017-01-23 14:20:06 +0200339 if (i_cmd->status != COMP_COMMAND_ABORTED)
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200340 continue;
341
Mathias Nyman604d02a2017-05-17 18:32:05 +0300342 i_cmd->status = COMP_COMMAND_RING_STOPPED;
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200343
344 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
345 i_cmd->command_trb);
Mathias Nyman52782042017-01-23 14:20:16 +0200346
347 trb_to_noop(i_cmd->command_trb, TRB_CMD_NOOP);
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200348
349 /*
350 * caller waiting for completion is called when command
351 * completion event is received for these no-op commands
352 */
353 }
354
355 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
356
357 /* ring command ring doorbell to restart the command ring */
358 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
359 !(xhci->xhc_state & XHCI_STATE_DYING)) {
360 xhci->current_cmd = cur_cmd;
361 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
362 xhci_ring_cmd_db(xhci);
363 }
364}
365
366/* Must be called with xhci->lock held, releases and aquires lock back */
367static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags)
Elric Fub92cc662012-06-27 16:31:12 +0800368{
369 u64 temp_64;
370 int ret;
371
372 xhci_dbg(xhci, "Abort command ring\n");
373
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200374 reinit_completion(&xhci->cmd_ring_stop_completion);
Mathias Nyman3425aa02016-06-01 18:09:08 +0300375
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200376 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Sarah Sharp477632d2014-01-29 14:02:00 -0800377 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
378 &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800379
Mathias Nymand9f11ba2017-04-07 17:57:01 +0300380 /* Section 4.6.1.2 of xHCI 1.0 spec says software should also time the
381 * completion of the Command Abort operation. If CRR is not negated in 5
382 * seconds then driver handles it as if host died (-ENODEV).
383 * In the future we should distinguish between -ENODEV and -ETIMEDOUT
384 * and try to recover a -ETIMEDOUT with a host controller reset.
Elric Fub92cc662012-06-27 16:31:12 +0800385 */
Lin Wangdc0b1772015-01-09 16:06:28 +0200386 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
Elric Fub92cc662012-06-27 16:31:12 +0800387 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
388 if (ret < 0) {
Mathias Nymand9f11ba2017-04-07 17:57:01 +0300389 xhci_err(xhci, "Abort failed to stop command ring: %d\n", ret);
Lu Baolu1cc6d862017-01-23 14:19:55 +0200390 xhci_halt(xhci);
Mathias Nymand9f11ba2017-04-07 17:57:01 +0300391 xhci_hc_died(xhci);
392 return ret;
Elric Fub92cc662012-06-27 16:31:12 +0800393 }
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200394 /*
395 * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
396 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
397 * but the completion event in never sent. Wait 2 secs (arbitrary
398 * number) to handle those cases after negation of CMD_RING_RUNNING.
399 */
400 spin_unlock_irqrestore(&xhci->lock, flags);
401 ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion,
402 msecs_to_jiffies(2000));
403 spin_lock_irqsave(&xhci->lock, flags);
404 if (!ret) {
405 xhci_dbg(xhci, "No stop event for abort, ring start fail?\n");
406 xhci_cleanup_command_queue(xhci);
407 } else {
408 xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci));
409 }
Elric Fub92cc662012-06-27 16:31:12 +0800410 return 0;
411}
412
Andiry Xube88fe42010-10-14 07:22:57 -0700413void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700414 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700415 unsigned int ep_index,
416 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700417{
Matt Evans28ccd292011-03-29 13:40:46 +1100418 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d646762010-12-15 14:18:11 -0500419 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
420 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700421
Sarah Sharpae636742009-04-29 19:02:31 -0700422 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d646762010-12-15 14:18:11 -0500423 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700424 * We don't want to restart any stream rings if there's a set dequeue
425 * pointer command pending because the device can choose to start any
426 * stream once the endpoint is on the HW schedule.
Sarah Sharpae636742009-04-29 19:02:31 -0700427 */
Mathias Nyman9983a5f2017-01-23 14:19:52 +0200428 if ((ep_state & EP_STOP_CMD_PENDING) || (ep_state & SET_DEQ_PENDING) ||
Jim Linef513be2019-06-03 18:53:44 +0800429 (ep_state & EP_HALTED) || (ep_state & EP_CLEARING_TT))
Matthew Wilcox50d646762010-12-15 14:18:11 -0500430 return;
Mathias Nyman58b9d712019-11-15 18:50:01 +0200431
432 trace_xhci_ring_ep_doorbell(slot_id, DB_VALUE(ep_index, stream_id));
433
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200434 writel(DB_VALUE(ep_index, stream_id), db_addr);
Mathias Nymanb05dadb2021-01-29 15:00:31 +0200435 /* flush the write */
436 readl(db_addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700437}
438
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700439/* Ring the doorbell for any rings with pending URBs */
440static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
441 unsigned int slot_id,
442 unsigned int ep_index)
443{
444 unsigned int stream_id;
445 struct xhci_virt_ep *ep;
446
447 ep = &xhci->devs[slot_id]->eps[ep_index];
448
449 /* A ring has pending URBs if its TD list is not empty */
450 if (!(ep->ep_state & EP_HAS_STREAMS)) {
Oleksij Rempeld66eaf92013-07-21 15:36:19 +0200451 if (ep->ring && !(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700452 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700453 return;
454 }
455
456 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
457 stream_id++) {
458 struct xhci_stream_info *stream_info = ep->stream_info;
459 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700460 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
461 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700462 }
463}
464
Jim Linef513be2019-06-03 18:53:44 +0800465void xhci_ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
466 unsigned int slot_id,
467 unsigned int ep_index)
468{
469 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
470}
471
Mathias Nymanb1adc422021-01-29 15:00:22 +0200472static struct xhci_virt_ep *xhci_get_virt_ep(struct xhci_hcd *xhci,
473 unsigned int slot_id,
474 unsigned int ep_index)
475{
476 if (slot_id == 0 || slot_id >= MAX_HC_SLOTS) {
477 xhci_warn(xhci, "Invalid slot_id %u\n", slot_id);
478 return NULL;
479 }
480 if (ep_index >= EP_CTX_PER_DEV) {
481 xhci_warn(xhci, "Invalid endpoint index %u\n", ep_index);
482 return NULL;
483 }
484 if (!xhci->devs[slot_id]) {
485 xhci_warn(xhci, "No xhci virt device for slot_id %u\n", slot_id);
486 return NULL;
487 }
488
489 return &xhci->devs[slot_id]->eps[ep_index];
490}
491
Mathias Nyman42f28902021-01-29 15:00:24 +0200492static struct xhci_ring *xhci_virt_ep_to_ring(struct xhci_hcd *xhci,
493 struct xhci_virt_ep *ep,
494 unsigned int stream_id)
495{
496 /* common case, no streams */
497 if (!(ep->ep_state & EP_HAS_STREAMS))
498 return ep->ring;
499
500 if (!ep->stream_info)
501 return NULL;
502
503 if (stream_id == 0 || stream_id >= ep->stream_info->num_streams) {
504 xhci_warn(xhci, "Invalid stream_id %u request for slot_id %u ep_index %u\n",
505 stream_id, ep->vdev->slot_id, ep->ep_index);
506 return NULL;
507 }
508
509 return ep->stream_info->stream_rings[stream_id];
510}
511
Alexandr Ivanov75b040e2016-04-22 13:17:10 +0300512/* Get the right ring for the given slot_id, ep_index and stream_id.
513 * If the endpoint supports streams, boundary check the URB's stream ID.
514 * If the endpoint doesn't support streams, return the singular endpoint ring.
515 */
516struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
Sarah Sharp021bff92010-07-29 22:12:20 -0700517 unsigned int slot_id, unsigned int ep_index,
518 unsigned int stream_id)
519{
520 struct xhci_virt_ep *ep;
521
Mathias Nymanb1adc422021-01-29 15:00:22 +0200522 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
523 if (!ep)
524 return NULL;
525
Mathias Nyman42f28902021-01-29 15:00:24 +0200526 return xhci_virt_ep_to_ring(xhci, ep, stream_id);
Sarah Sharp021bff92010-07-29 22:12:20 -0700527}
528
Mathias Nymane6b20122017-06-02 16:36:22 +0300529
530/*
531 * Get the hw dequeue pointer xHC stopped on, either directly from the
532 * endpoint context, or if streams are in use from the stream context.
533 * The returned hw_dequeue contains the lowest four bits with cycle state
534 * and possbile stream context type.
535 */
536static u64 xhci_get_hw_deq(struct xhci_hcd *xhci, struct xhci_virt_device *vdev,
537 unsigned int ep_index, unsigned int stream_id)
538{
539 struct xhci_ep_ctx *ep_ctx;
540 struct xhci_stream_ctx *st_ctx;
541 struct xhci_virt_ep *ep;
542
543 ep = &vdev->eps[ep_index];
544
545 if (ep->ep_state & EP_HAS_STREAMS) {
546 st_ctx = &ep->stream_info->stream_ctx_array[stream_id];
547 return le64_to_cpu(st_ctx->stream_ring);
548 }
549 ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
550 return le64_to_cpu(ep_ctx->deq);
551}
552
Mathias Nymand1dbfb92021-01-29 15:00:41 +0200553static int xhci_move_dequeue_past_td(struct xhci_hcd *xhci,
554 unsigned int slot_id, unsigned int ep_index,
555 unsigned int stream_id, struct xhci_td *td)
556{
557 struct xhci_virt_device *dev = xhci->devs[slot_id];
558 struct xhci_virt_ep *ep = &dev->eps[ep_index];
559 struct xhci_ring *ep_ring;
560 struct xhci_command *cmd;
561 struct xhci_segment *new_seg;
562 union xhci_trb *new_deq;
563 int new_cycle;
564 dma_addr_t addr;
565 u64 hw_dequeue;
566 bool cycle_found = false;
567 bool td_last_trb_found = false;
568 u32 trb_sct = 0;
569 int ret;
570
571 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
572 ep_index, stream_id);
573 if (!ep_ring) {
574 xhci_warn(xhci, "WARN can't find new dequeue, invalid stream ID %u\n",
575 stream_id);
576 return -ENODEV;
577 }
578 /*
579 * A cancelled TD can complete with a stall if HW cached the trb.
580 * In this case driver can't find td, but if the ring is empty we
581 * can move the dequeue pointer to the current enqueue position.
582 * We shouldn't hit this anymore as cached cancelled TRBs are given back
583 * after clearing the cache, but be on the safe side and keep it anyway
584 */
585 if (!td) {
586 if (list_empty(&ep_ring->td_list)) {
587 new_seg = ep_ring->enq_seg;
588 new_deq = ep_ring->enqueue;
589 new_cycle = ep_ring->cycle_state;
590 xhci_dbg(xhci, "ep ring empty, Set new dequeue = enqueue");
591 goto deq_found;
592 } else {
593 xhci_warn(xhci, "Can't find new dequeue state, missing td\n");
594 return -EINVAL;
595 }
596 }
597
598 hw_dequeue = xhci_get_hw_deq(xhci, dev, ep_index, stream_id);
599 new_seg = ep_ring->deq_seg;
600 new_deq = ep_ring->dequeue;
601 new_cycle = hw_dequeue & 0x1;
602
603 /*
604 * We want to find the pointer, segment and cycle state of the new trb
605 * (the one after current TD's last_trb). We know the cycle state at
606 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
607 * found.
608 */
609 do {
610 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
611 == (dma_addr_t)(hw_dequeue & ~0xf)) {
612 cycle_found = true;
613 if (td_last_trb_found)
614 break;
615 }
616 if (new_deq == td->last_trb)
617 td_last_trb_found = true;
618
619 if (cycle_found && trb_is_link(new_deq) &&
620 link_trb_toggles_cycle(new_deq))
621 new_cycle ^= 0x1;
622
623 next_trb(xhci, ep_ring, &new_seg, &new_deq);
624
625 /* Search wrapped around, bail out */
626 if (new_deq == ep->ring->dequeue) {
627 xhci_err(xhci, "Error: Failed finding new dequeue state\n");
628 return -EINVAL;
629 }
630
631 } while (!cycle_found || !td_last_trb_found);
632
633deq_found:
634
635 /* Don't update the ring cycle state for the producer (us). */
636 addr = xhci_trb_virt_to_dma(new_seg, new_deq);
637 if (addr == 0) {
638 xhci_warn(xhci, "Can't find dma of new dequeue ptr\n");
639 xhci_warn(xhci, "deq seg = %p, deq ptr = %p\n", new_seg, new_deq);
640 return -EINVAL;
641 }
642
643 if ((ep->ep_state & SET_DEQ_PENDING)) {
644 xhci_warn(xhci, "Set TR Deq already pending, don't submit for 0x%pad\n",
645 &addr);
646 return -EBUSY;
647 }
648
649 /* This function gets called from contexts where it cannot sleep */
650 cmd = xhci_alloc_command(xhci, false, GFP_ATOMIC);
651 if (!cmd) {
652 xhci_warn(xhci, "Can't alloc Set TR Deq cmd 0x%pad\n", &addr);
653 return -ENOMEM;
654 }
655
656 if (stream_id)
657 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
658 ret = queue_command(xhci, cmd,
659 lower_32_bits(addr) | trb_sct | new_cycle,
660 upper_32_bits(addr),
661 STREAM_ID_FOR_TRB(stream_id), SLOT_ID_FOR_TRB(slot_id) |
662 EP_ID_FOR_TRB(ep_index) | TRB_TYPE(TRB_SET_DEQ), false);
663 if (ret < 0) {
664 xhci_free_command(xhci, cmd);
665 return ret;
666 }
667 ep->queued_deq_seg = new_seg;
668 ep->queued_deq_ptr = new_deq;
669
670 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
671 "Set TR Deq ptr 0x%llx, cycle %u\n", addr, new_cycle);
672
673 /* Stop the TD queueing code from ringing the doorbell until
674 * this command completes. The HC won't set the dequeue pointer
675 * if the ring is running, and ringing the doorbell starts the
676 * ring running.
677 */
678 ep->ep_state |= SET_DEQ_PENDING;
679 xhci_ring_cmd_db(xhci);
680 return 0;
681}
682
Sarah Sharp522989a2011-07-29 12:44:32 -0700683/* flip_cycle means flip the cycle bit of all but the first and last TRB.
684 * (The last TRB actually points to the ring enqueue pointer, which is not part
685 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
686 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700687static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200688 struct xhci_td *td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700689{
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200690 struct xhci_segment *seg = td->start_seg;
691 union xhci_trb *trb = td->first_trb;
Sarah Sharpae636742009-04-29 19:02:31 -0700692
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200693 while (1) {
Mathias Nymanae1e3f02017-01-23 14:20:15 +0200694 trb_to_noop(trb, TRB_TR_NOOP);
695
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200696 /* flip cycle if asked to */
697 if (flip_cycle && trb != td->first_trb && trb != td->last_trb)
698 trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE);
699
700 if (trb == td->last_trb)
Sarah Sharpae636742009-04-29 19:02:31 -0700701 break;
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200702
703 next_trb(xhci, ep_ring, &seg, &trb);
Sarah Sharpae636742009-04-29 19:02:31 -0700704 }
705}
706
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700707static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700708 struct xhci_virt_ep *ep)
709{
Mathias Nyman9983a5f2017-01-23 14:19:52 +0200710 ep->ep_state &= ~EP_STOP_CMD_PENDING;
Mathias Nymanf9926592017-01-23 14:19:53 +0200711 /* Can't del_timer_sync in interrupt */
712 del_timer(&ep->stop_cmd_timer);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700713}
714
Mathias Nyman446b3142016-11-11 15:13:22 +0200715/*
Mathias Nyman2a721262016-11-11 15:13:24 +0200716 * Must be called with xhci->lock held in interrupt context,
717 * releases and re-acquires xhci->lock
Mathias Nyman446b3142016-11-11 15:13:22 +0200718 */
Mathias Nyman2a721262016-11-11 15:13:24 +0200719static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
720 struct xhci_td *cur_td, int status)
Mathias Nyman446b3142016-11-11 15:13:22 +0200721{
Mathias Nyman2a721262016-11-11 15:13:24 +0200722 struct urb *urb = cur_td->urb;
723 struct urb_priv *urb_priv = urb->hcpriv;
724 struct usb_hcd *hcd = bus_to_hcd(urb->dev->bus);
Mathias Nyman446b3142016-11-11 15:13:22 +0200725
Mathias Nyman2a721262016-11-11 15:13:24 +0200726 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
727 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
728 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
729 if (xhci->quirks & XHCI_AMD_PLL_FIX)
730 usb_amd_quirk_pll_enable();
731 }
732 }
Mathias Nyman446b3142016-11-11 15:13:22 +0200733 xhci_urb_free_priv(urb_priv);
Mathias Nyman2a721262016-11-11 15:13:24 +0200734 usb_hcd_unlink_urb_from_ep(hcd, urb);
Felipe Balbi5abdc2e2017-01-23 14:20:20 +0200735 trace_xhci_urb_giveback(urb);
Mathias Nyman7bc5d5a2017-05-17 18:31:59 +0300736 usb_hcd_giveback_urb(hcd, urb, status);
Mathias Nyman446b3142016-11-11 15:13:22 +0200737}
738
Wei Yongjun2d6d5762016-11-11 15:13:21 +0200739static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci,
740 struct xhci_ring *ring, struct xhci_td *td)
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300741{
742 struct device *dev = xhci_to_hcd(xhci)->self.controller;
743 struct xhci_segment *seg = td->bounce_seg;
744 struct urb *urb = td->urb;
Henry Lin597c56e2019-05-22 14:33:57 +0300745 size_t len;
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300746
Felipe Balbif45e2a02017-01-23 14:20:13 +0200747 if (!ring || !seg || !urb)
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300748 return;
749
750 if (usb_urb_dir_out(urb)) {
751 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
752 DMA_TO_DEVICE);
753 return;
754 }
755
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300756 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
757 DMA_FROM_DEVICE);
Henry Lin597c56e2019-05-22 14:33:57 +0300758 /* for in tranfers we need to copy the data from bounce to sg */
Mathias Nymand4a61062021-02-03 13:37:02 +0200759 if (urb->num_sgs) {
760 len = sg_pcopy_from_buffer(urb->sg, urb->num_sgs, seg->bounce_buf,
761 seg->bounce_len, seg->bounce_offs);
762 if (len != seg->bounce_len)
763 xhci_warn(xhci, "WARN Wrong bounce buffer read length: %zu != %d\n",
764 len, seg->bounce_len);
765 } else {
766 memcpy(urb->transfer_buffer + seg->bounce_offs, seg->bounce_buf,
767 seg->bounce_len);
768 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300769 seg->bounce_len = 0;
770 seg->bounce_offs = 0;
771}
772
Mathias Nyman69eaf9e72021-01-29 15:00:33 +0200773static int xhci_td_cleanup(struct xhci_hcd *xhci, struct xhci_td *td,
Mathias Nymana6ccd1f2021-01-29 15:00:35 +0200774 struct xhci_ring *ep_ring, int status)
Mathias Nyman69eaf9e72021-01-29 15:00:33 +0200775{
776 struct urb *urb = NULL;
777
778 /* Clean up the endpoint's TD list */
779 urb = td->urb;
780
781 /* if a bounce buffer was used to align this td then unmap it */
782 xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
783
784 /* Do one last check of the actual transfer length.
785 * If the host controller said we transferred more data than the buffer
786 * length, urb->actual_length will be a very big number (since it's
787 * unsigned). Play it safe and say we didn't transfer anything.
788 */
789 if (urb->actual_length > urb->transfer_buffer_length) {
790 xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n",
791 urb->transfer_buffer_length, urb->actual_length);
792 urb->actual_length = 0;
Mathias Nymana6ccd1f2021-01-29 15:00:35 +0200793 status = 0;
Mathias Nyman69eaf9e72021-01-29 15:00:33 +0200794 }
Mathias Nymane1a29832021-01-29 15:00:34 +0200795 /* TD might be removed from td_list if we are giving back a cancelled URB */
796 if (!list_empty(&td->td_list))
797 list_del_init(&td->td_list);
798 /* Giving back a cancelled URB, or if a slated TD completed anyway */
Mathias Nyman69eaf9e72021-01-29 15:00:33 +0200799 if (!list_empty(&td->cancelled_td_list))
800 list_del_init(&td->cancelled_td_list);
801
802 inc_td_cnt(urb);
803 /* Giveback the urb when all the tds are completed */
804 if (last_td_in_urb(td)) {
805 if ((urb->actual_length != urb->transfer_buffer_length &&
806 (urb->transfer_flags & URB_SHORT_NOT_OK)) ||
Mathias Nymana6ccd1f2021-01-29 15:00:35 +0200807 (status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Mathias Nyman69eaf9e72021-01-29 15:00:33 +0200808 xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n",
809 urb, urb->actual_length,
Mathias Nymana6ccd1f2021-01-29 15:00:35 +0200810 urb->transfer_buffer_length, status);
Mathias Nyman69eaf9e72021-01-29 15:00:33 +0200811
812 /* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */
813 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
Mathias Nymana6ccd1f2021-01-29 15:00:35 +0200814 status = 0;
815 xhci_giveback_urb_in_irq(xhci, td, status);
Mathias Nyman69eaf9e72021-01-29 15:00:33 +0200816 }
817
818 return 0;
819}
820
Mathias Nyman674f8432021-01-29 15:00:38 +0200821
822/* Complete the cancelled URBs we unlinked from td_list. */
823static void xhci_giveback_invalidated_tds(struct xhci_virt_ep *ep)
824{
825 struct xhci_ring *ring;
826 struct xhci_td *td, *tmp_td;
827
828 list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list,
829 cancelled_td_list) {
830
Mathias Nyman674f8432021-01-29 15:00:38 +0200831 ring = xhci_urb_to_transfer_ring(ep->xhci, td->urb);
832
833 if (td->cancel_status == TD_CLEARED)
Mathias Nymana80c2032021-05-25 10:40:59 +0300834 xhci_td_cleanup(ep->xhci, td, ring, td->status);
Mathias Nyman674f8432021-01-29 15:00:38 +0200835
836 if (ep->xhci->xhc_state & XHCI_STATE_DYING)
837 return;
838 }
839}
840
Mathias Nymand8ac9502021-01-29 15:00:32 +0200841static int xhci_reset_halted_ep(struct xhci_hcd *xhci, unsigned int slot_id,
842 unsigned int ep_index, enum xhci_ep_reset_type reset_type)
843{
844 struct xhci_command *command;
845 int ret = 0;
846
847 command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
848 if (!command) {
849 ret = -ENOMEM;
850 goto done;
851 }
852
853 ret = xhci_queue_reset_ep(xhci, command, slot_id, ep_index, reset_type);
854done:
855 if (ret)
856 xhci_err(xhci, "ERROR queuing reset endpoint for slot %d ep_index %d, %d\n",
857 slot_id, ep_index, ret);
858 return ret;
859}
860
Mathias Nyman9b6a1262021-05-12 11:08:13 +0300861static int xhci_handle_halted_endpoint(struct xhci_hcd *xhci,
Mathias Nyman7c6c3342021-01-29 15:00:37 +0200862 struct xhci_virt_ep *ep, unsigned int stream_id,
863 struct xhci_td *td,
864 enum xhci_ep_reset_type reset_type)
865{
866 unsigned int slot_id = ep->vdev->slot_id;
867 int err;
868
869 /*
870 * Avoid resetting endpoint if link is inactive. Can cause host hang.
871 * Device will be reset soon to recover the link so don't do anything
872 */
873 if (ep->vdev->flags & VDEV_PORT_ERROR)
Mathias Nyman9b6a1262021-05-12 11:08:13 +0300874 return -ENODEV;
Mathias Nyman7c6c3342021-01-29 15:00:37 +0200875
Mathias Nyman674f8432021-01-29 15:00:38 +0200876 /* add td to cancelled list and let reset ep handler take care of it */
877 if (reset_type == EP_HARD_RESET) {
878 ep->ep_state |= EP_HARD_CLEAR_TOGGLE;
879 if (td && list_empty(&td->cancelled_td_list)) {
880 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
881 td->cancel_status = TD_HALTED;
882 }
883 }
884
Mathias Nyman51ee4a82021-01-29 15:00:43 +0200885 if (ep->ep_state & EP_HALTED) {
886 xhci_dbg(xhci, "Reset ep command already pending\n");
Mathias Nyman9b6a1262021-05-12 11:08:13 +0300887 return 0;
Mathias Nyman51ee4a82021-01-29 15:00:43 +0200888 }
889
Mathias Nyman7c6c3342021-01-29 15:00:37 +0200890 err = xhci_reset_halted_ep(xhci, slot_id, ep->ep_index, reset_type);
891 if (err)
Mathias Nyman9b6a1262021-05-12 11:08:13 +0300892 return err;
Mathias Nyman7c6c3342021-01-29 15:00:37 +0200893
Mathias Nyman51ee4a82021-01-29 15:00:43 +0200894 ep->ep_state |= EP_HALTED;
895
Mathias Nyman7c6c3342021-01-29 15:00:37 +0200896 xhci_ring_cmd_db(xhci);
Mathias Nyman9b6a1262021-05-12 11:08:13 +0300897
898 return 0;
Mathias Nyman7c6c3342021-01-29 15:00:37 +0200899}
900
Sarah Sharpae636742009-04-29 19:02:31 -0700901/*
Mathias Nyman4db356922021-01-29 15:00:36 +0200902 * Fix up the ep ring first, so HW stops executing cancelled TDs.
903 * We have the xHCI lock, so nothing can modify this list until we drop it.
904 * We're also in the event handler, so we can't get re-interrupted if another
905 * Stop Endpoint command completes.
Mathias Nyman674f8432021-01-29 15:00:38 +0200906 *
907 * only call this when ring is not in a running state
Mathias Nyman4db356922021-01-29 15:00:36 +0200908 */
909
Mathias Nyman674f8432021-01-29 15:00:38 +0200910static int xhci_invalidate_cancelled_tds(struct xhci_virt_ep *ep)
Mathias Nyman4db356922021-01-29 15:00:36 +0200911{
912 struct xhci_hcd *xhci;
913 struct xhci_td *td = NULL;
914 struct xhci_td *tmp_td = NULL;
Mathias Nyman674f8432021-01-29 15:00:38 +0200915 struct xhci_td *cached_td = NULL;
Mathias Nyman4db356922021-01-29 15:00:36 +0200916 struct xhci_ring *ring;
917 u64 hw_deq;
Mathias Nyman674f8432021-01-29 15:00:38 +0200918 unsigned int slot_id = ep->vdev->slot_id;
Mathias Nymand1dbfb92021-01-29 15:00:41 +0200919 int err;
Mathias Nyman4db356922021-01-29 15:00:36 +0200920
921 xhci = ep->xhci;
922
923 list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list, cancelled_td_list) {
924 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
925 "Removing canceled TD starting at 0x%llx (dma).",
926 (unsigned long long)xhci_trb_virt_to_dma(
927 td->start_seg, td->first_trb));
928 list_del_init(&td->td_list);
929 ring = xhci_urb_to_transfer_ring(xhci, td->urb);
930 if (!ring) {
931 xhci_warn(xhci, "WARN Cancelled URB %p has invalid stream ID %u.\n",
932 td->urb, td->urb->stream_id);
933 continue;
934 }
935 /*
Mathias Nymana7f2e922021-05-25 10:41:00 +0300936 * If a ring stopped on the TD we need to cancel then we have to
Mathias Nyman4db356922021-01-29 15:00:36 +0200937 * move the xHC endpoint ring dequeue pointer past this TD.
Mathias Nymana7f2e922021-05-25 10:41:00 +0300938 * Rings halted due to STALL may show hw_deq is past the stalled
939 * TD, but still require a set TR Deq command to flush xHC cache.
Mathias Nyman4db356922021-01-29 15:00:36 +0200940 */
941 hw_deq = xhci_get_hw_deq(xhci, ep->vdev, ep->ep_index,
942 td->urb->stream_id);
943 hw_deq &= ~0xf;
944
Mathias Nymana7f2e922021-05-25 10:41:00 +0300945 if (td->cancel_status == TD_HALTED) {
946 cached_td = td;
947 } else if (trb_in_td(xhci, td->start_seg, td->first_trb,
Mathias Nyman4db356922021-01-29 15:00:36 +0200948 td->last_trb, hw_deq, false)) {
Mathias Nyman674f8432021-01-29 15:00:38 +0200949 switch (td->cancel_status) {
950 case TD_CLEARED: /* TD is already no-op */
951 case TD_CLEARING_CACHE: /* set TR deq command already queued */
952 break;
953 case TD_DIRTY: /* TD is cached, clear it */
954 case TD_HALTED:
955 /* FIXME stream case, several stopped rings */
956 cached_td = td;
957 break;
958 }
Mathias Nyman4db356922021-01-29 15:00:36 +0200959 } else {
960 td_to_noop(xhci, ring, td, false);
Mathias Nyman674f8432021-01-29 15:00:38 +0200961 td->cancel_status = TD_CLEARED;
Mathias Nyman4db356922021-01-29 15:00:36 +0200962 }
Mathias Nyman674f8432021-01-29 15:00:38 +0200963 }
964 if (cached_td) {
965 cached_td->cancel_status = TD_CLEARING_CACHE;
Mathias Nymand1dbfb92021-01-29 15:00:41 +0200966
967 err = xhci_move_dequeue_past_td(xhci, slot_id, ep->ep_index,
968 cached_td->urb->stream_id,
969 cached_td);
970 /* Failed to move past cached td, try just setting it noop */
971 if (err) {
972 td_to_noop(xhci, ring, cached_td, false);
973 cached_td->cancel_status = TD_CLEARED;
974 }
975 cached_td = NULL;
Mathias Nyman4db356922021-01-29 15:00:36 +0200976 }
977 return 0;
978}
979
Mathias Nyman9ebf3002021-01-29 15:00:39 +0200980/*
981 * Returns the TD the endpoint ring halted on.
982 * Only call for non-running rings without streams.
983 */
984static struct xhci_td *find_halted_td(struct xhci_virt_ep *ep)
985{
986 struct xhci_td *td;
987 u64 hw_deq;
988
989 if (!list_empty(&ep->ring->td_list)) { /* Not streams compatible */
990 hw_deq = xhci_get_hw_deq(ep->xhci, ep->vdev, ep->ep_index, 0);
991 hw_deq &= ~0xf;
992 td = list_first_entry(&ep->ring->td_list, struct xhci_td, td_list);
993 if (trb_in_td(ep->xhci, td->start_seg, td->first_trb,
994 td->last_trb, hw_deq, false))
995 return td;
996 }
997 return NULL;
998}
999
Mathias Nyman4db356922021-01-29 15:00:36 +02001000/*
Sarah Sharpae636742009-04-29 19:02:31 -07001001 * When we get a command completion for a Stop Endpoint Command, we need to
1002 * unlink any cancelled TDs from the ring. There are two ways to do that:
1003 *
1004 * 1. If the HW was in the middle of processing the TD that needs to be
1005 * cancelled, then we must move the ring's dequeue pointer past the last TRB
1006 * in the TD with a Set Dequeue Pointer Command.
1007 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
1008 * bit cleared) so that the HW will skip over them.
1009 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001010static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
Mathias Nyman9ebf3002021-01-29 15:00:39 +02001011 union xhci_trb *trb, u32 comp_code)
Sarah Sharpae636742009-04-29 19:02:31 -07001012{
Sarah Sharpae636742009-04-29 19:02:31 -07001013 unsigned int ep_index;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001014 struct xhci_virt_ep *ep;
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001015 struct xhci_ep_ctx *ep_ctx;
Mathias Nyman9ebf3002021-01-29 15:00:39 +02001016 struct xhci_td *td = NULL;
1017 enum xhci_ep_reset_type reset_type;
Mathias Nyman1174d442021-01-29 15:00:40 +02001018 struct xhci_command *command;
Mathias Nyman9b6a1262021-05-12 11:08:13 +03001019 int err;
Sarah Sharpae636742009-04-29 19:02:31 -07001020
Xenia Ragiadakoubc752bd2013-09-09 13:29:59 +03001021 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
Mathias Nyman9ea18332014-05-08 19:26:02 +03001022 if (!xhci->devs[slot_id])
Mathias Nyman674f8432021-01-29 15:00:38 +02001023 xhci_warn(xhci, "Stop endpoint command completion for disabled slot %u\n",
1024 slot_id);
Andiry Xube88fe42010-10-14 07:22:57 -07001025 return;
1026 }
1027
Matt Evans28ccd292011-03-29 13:40:46 +11001028 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Mathias Nymanb1adc422021-01-29 15:00:22 +02001029 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1030 if (!ep)
1031 return;
1032
Mathias Nyman674f8432021-01-29 15:00:38 +02001033 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
1034
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001035 trace_xhci_handle_cmd_stop_ep(ep_ctx);
1036
Mathias Nyman9ebf3002021-01-29 15:00:39 +02001037 if (comp_code == COMP_CONTEXT_STATE_ERROR) {
1038 /*
1039 * If stop endpoint command raced with a halting endpoint we need to
1040 * reset the host side endpoint first.
1041 * If the TD we halted on isn't cancelled the TD should be given back
1042 * with a proper error code, and the ring dequeue moved past the TD.
1043 * If streams case we can't find hw_deq, or the TD we halted on so do a
1044 * soft reset.
1045 *
1046 * Proper error code is unknown here, it would be -EPIPE if device side
1047 * of enadpoit halted (aka STALL), and -EPROTO if not (transaction error)
1048 * We use -EPROTO, if device is stalled it should return a stall error on
1049 * next transfer, which then will return -EPIPE, and device side stall is
1050 * noted and cleared by class driver.
1051 */
1052 switch (GET_EP_CTX_STATE(ep_ctx)) {
1053 case EP_STATE_HALTED:
1054 xhci_dbg(xhci, "Stop ep completion raced with stall, reset ep\n");
1055 if (ep->ep_state & EP_HAS_STREAMS) {
1056 reset_type = EP_SOFT_RESET;
1057 } else {
1058 reset_type = EP_HARD_RESET;
1059 td = find_halted_td(ep);
1060 if (td)
1061 td->status = -EPROTO;
1062 }
1063 /* reset ep, reset handler cleans up cancelled tds */
Mathias Nyman9b6a1262021-05-12 11:08:13 +03001064 err = xhci_handle_halted_endpoint(xhci, ep, 0, td,
1065 reset_type);
1066 if (err)
1067 break;
Mathias Nyman9ebf3002021-01-29 15:00:39 +02001068 xhci_stop_watchdog_timer_in_irq(xhci, ep);
1069 return;
Mathias Nyman1174d442021-01-29 15:00:40 +02001070 case EP_STATE_RUNNING:
1071 /* Race, HW handled stop ep cmd before ep was running */
1072 command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
1073 if (!command)
1074 xhci_stop_watchdog_timer_in_irq(xhci, ep);
1075
1076 mod_timer(&ep->stop_cmd_timer,
1077 jiffies + XHCI_STOP_EP_CMD_TIMEOUT * HZ);
1078 xhci_queue_stop_endpoint(xhci, command, slot_id, ep_index, 0);
1079 xhci_ring_cmd_db(xhci);
1080
1081 return;
Mathias Nyman9ebf3002021-01-29 15:00:39 +02001082 default:
1083 break;
1084 }
1085 }
Mathias Nyman674f8432021-01-29 15:00:38 +02001086 /* will queue a set TR deq if stopped on a cancelled, uncleared TD */
1087 xhci_invalidate_cancelled_tds(ep);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001088 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -07001089
Mathias Nyman674f8432021-01-29 15:00:38 +02001090 /* Otherwise ring the doorbell(s) to restart queued transfers */
1091 xhci_giveback_invalidated_tds(ep);
1092 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001093}
1094
Sarah Sharp50e87252014-02-21 09:27:30 -08001095static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
1096{
1097 struct xhci_td *cur_td;
Felipe Balbia54cfae2017-01-23 14:20:17 +02001098 struct xhci_td *tmp;
Sarah Sharp50e87252014-02-21 09:27:30 -08001099
Felipe Balbia54cfae2017-01-23 14:20:17 +02001100 list_for_each_entry_safe(cur_td, tmp, &ring->td_list, td_list) {
Sarah Sharp50e87252014-02-21 09:27:30 -08001101 list_del_init(&cur_td->td_list);
Felipe Balbia54cfae2017-01-23 14:20:17 +02001102
Sarah Sharp50e87252014-02-21 09:27:30 -08001103 if (!list_empty(&cur_td->cancelled_td_list))
1104 list_del_init(&cur_td->cancelled_td_list);
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001105
Felipe Balbia60f2f22017-01-23 14:20:14 +02001106 xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
Mathias Nyman2a721262016-11-11 15:13:24 +02001107
1108 inc_td_cnt(cur_td->urb);
1109 if (last_td_in_urb(cur_td))
1110 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
Sarah Sharp50e87252014-02-21 09:27:30 -08001111 }
1112}
1113
1114static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
1115 int slot_id, int ep_index)
1116{
1117 struct xhci_td *cur_td;
Felipe Balbia54cfae2017-01-23 14:20:17 +02001118 struct xhci_td *tmp;
Sarah Sharp50e87252014-02-21 09:27:30 -08001119 struct xhci_virt_ep *ep;
1120 struct xhci_ring *ring;
1121
1122 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharp21d0e512014-02-21 14:29:02 -08001123 if ((ep->ep_state & EP_HAS_STREAMS) ||
1124 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
1125 int stream_id;
1126
Mathias Nyman4b895862017-07-20 14:48:26 +03001127 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
Sarah Sharp21d0e512014-02-21 14:29:02 -08001128 stream_id++) {
Mathias Nyman4b895862017-07-20 14:48:26 +03001129 ring = ep->stream_info->stream_rings[stream_id];
1130 if (!ring)
1131 continue;
1132
Sarah Sharp21d0e512014-02-21 14:29:02 -08001133 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1134 "Killing URBs for slot ID %u, ep index %u, stream %u",
Mathias Nyman4b895862017-07-20 14:48:26 +03001135 slot_id, ep_index, stream_id);
1136 xhci_kill_ring_urbs(xhci, ring);
Sarah Sharp21d0e512014-02-21 14:29:02 -08001137 }
1138 } else {
1139 ring = ep->ring;
1140 if (!ring)
1141 return;
1142 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1143 "Killing URBs for slot ID %u, ep index %u",
1144 slot_id, ep_index);
1145 xhci_kill_ring_urbs(xhci, ring);
1146 }
Mathias Nyman2a721262016-11-11 15:13:24 +02001147
Felipe Balbia54cfae2017-01-23 14:20:17 +02001148 list_for_each_entry_safe(cur_td, tmp, &ep->cancelled_td_list,
1149 cancelled_td_list) {
1150 list_del_init(&cur_td->cancelled_td_list);
Mathias Nyman2a721262016-11-11 15:13:24 +02001151 inc_td_cnt(cur_td->urb);
Felipe Balbia54cfae2017-01-23 14:20:17 +02001152
Mathias Nyman2a721262016-11-11 15:13:24 +02001153 if (last_td_in_urb(cur_td))
1154 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
Sarah Sharp50e87252014-02-21 09:27:30 -08001155 }
1156}
1157
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001158/*
1159 * host controller died, register read returns 0xffffffff
1160 * Complete pending commands, mark them ABORTED.
1161 * URBs need to be given back as usb core might be waiting with device locks
1162 * held for the URBs to finish during device disconnect, blocking host remove.
1163 *
1164 * Call with xhci->lock held.
1165 * lock is relased and re-acquired while giving back urb.
1166 */
1167void xhci_hc_died(struct xhci_hcd *xhci)
1168{
1169 int i, j;
1170
1171 if (xhci->xhc_state & XHCI_STATE_DYING)
1172 return;
1173
1174 xhci_err(xhci, "xHCI host controller not responding, assume dead\n");
1175 xhci->xhc_state |= XHCI_STATE_DYING;
1176
1177 xhci_cleanup_command_queue(xhci);
1178
1179 /* return any pending urbs, remove may be waiting for them */
1180 for (i = 0; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
1181 if (!xhci->devs[i])
1182 continue;
1183 for (j = 0; j < 31; j++)
1184 xhci_kill_endpoint_urbs(xhci, i, j);
1185 }
1186
1187 /* inform usb core hc died if PCI remove isn't already handling it */
1188 if (!(xhci->xhc_state & XHCI_STATE_REMOVING))
1189 usb_hc_died(xhci_to_hcd(xhci));
1190}
1191
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001192/* Watchdog timer function for when a stop endpoint command fails to complete.
1193 * In this case, we assume the host controller is broken or dying or dead. The
1194 * host may still be completing some other events, so we have to be careful to
1195 * let the event ring handler and the URB dequeueing/enqueueing functions know
1196 * through xhci->state.
1197 *
1198 * The timer may also fire if the host takes a very long time to respond to the
1199 * command, and the stop endpoint command completion handler cannot delete the
1200 * timer before the timer function is called. Another endpoint cancellation may
1201 * sneak in before the timer function can grab the lock, and that may queue
1202 * another stop endpoint command and add the timer back. So we cannot use a
1203 * simple flag to say whether there is a pending stop endpoint command for a
1204 * particular endpoint.
1205 *
Mathias Nymanf9926592017-01-23 14:19:53 +02001206 * Instead we use a combination of that flag and checking if a new timer is
1207 * pending.
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001208 */
Kees Cook66a45502017-10-16 16:16:58 -07001209void xhci_stop_endpoint_command_watchdog(struct timer_list *t)
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001210{
Kees Cook66a45502017-10-16 16:16:58 -07001211 struct xhci_virt_ep *ep = from_timer(ep, t, stop_cmd_timer);
1212 struct xhci_hcd *xhci = ep->xhci;
Don Zickusf43d6232011-10-20 23:52:14 -04001213 unsigned long flags;
Mathias Nyman9c1aa362020-03-12 16:45:11 +02001214 u32 usbsts;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001215
Don Zickusf43d6232011-10-20 23:52:14 -04001216 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001217
Mathias Nymanf9926592017-01-23 14:19:53 +02001218 /* bail out if cmd completed but raced with stop ep watchdog timer.*/
1219 if (!(ep->ep_state & EP_STOP_CMD_PENDING) ||
1220 timer_pending(&ep->stop_cmd_timer)) {
Don Zickusf43d6232011-10-20 23:52:14 -04001221 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nymanf9926592017-01-23 14:19:53 +02001222 xhci_dbg(xhci, "Stop EP timer raced with cmd completion, exit");
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001223 return;
1224 }
Mathias Nyman9c1aa362020-03-12 16:45:11 +02001225 usbsts = readl(&xhci->op_regs->status);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001226
1227 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
Mathias Nyman9c1aa362020-03-12 16:45:11 +02001228 xhci_warn(xhci, "USBSTS:%s\n", xhci_decode_usbsts(usbsts));
1229
Mathias Nymanf9926592017-01-23 14:19:53 +02001230 ep->ep_state &= ~EP_STOP_CMD_PENDING;
1231
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001232 xhci_halt(xhci);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001233
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001234 /*
1235 * handle a stop endpoint cmd timeout as if host died (-ENODEV).
1236 * In the future we could distinguish between -ENODEV and -ETIMEDOUT
1237 * and try to recover a -ETIMEDOUT with a host controller reset
1238 */
1239 xhci_hc_died(xhci);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001240
Don Zickusf43d6232011-10-20 23:52:14 -04001241 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001242 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001243 "xHCI host controller is dead.");
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001244}
1245
Andiry Xub008df62012-03-05 17:49:34 +08001246static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
1247 struct xhci_virt_device *dev,
1248 struct xhci_ring *ep_ring,
1249 unsigned int ep_index)
1250{
1251 union xhci_trb *dequeue_temp;
1252 int num_trbs_free_temp;
1253 bool revert = false;
1254
1255 num_trbs_free_temp = ep_ring->num_trbs_free;
1256 dequeue_temp = ep_ring->dequeue;
1257
Sarah Sharp0d9f78a2012-06-21 16:28:30 -07001258 /* If we get two back-to-back stalls, and the first stalled transfer
1259 * ends just before a link TRB, the dequeue pointer will be left on
1260 * the link TRB by the code in the while loop. So we have to update
1261 * the dequeue pointer one segment further, or we'll jump off
1262 * the segment into la-la-land.
1263 */
Mathias Nyman2d98ef42016-06-21 10:58:04 +03001264 if (trb_is_link(ep_ring->dequeue)) {
Sarah Sharp0d9f78a2012-06-21 16:28:30 -07001265 ep_ring->deq_seg = ep_ring->deq_seg->next;
1266 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1267 }
1268
Andiry Xub008df62012-03-05 17:49:34 +08001269 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1270 /* We have more usable TRBs */
1271 ep_ring->num_trbs_free++;
1272 ep_ring->dequeue++;
Mathias Nyman2d98ef42016-06-21 10:58:04 +03001273 if (trb_is_link(ep_ring->dequeue)) {
Andiry Xub008df62012-03-05 17:49:34 +08001274 if (ep_ring->dequeue ==
1275 dev->eps[ep_index].queued_deq_ptr)
1276 break;
1277 ep_ring->deq_seg = ep_ring->deq_seg->next;
1278 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1279 }
1280 if (ep_ring->dequeue == dequeue_temp) {
1281 revert = true;
1282 break;
1283 }
1284 }
1285
1286 if (revert) {
1287 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1288 ep_ring->num_trbs_free = num_trbs_free_temp;
1289 }
1290}
1291
Sarah Sharpae636742009-04-29 19:02:31 -07001292/*
1293 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1294 * we need to clear the set deq pending flag in the endpoint ring state, so that
1295 * the TD queueing code can ring the doorbell again. We also need to ring the
1296 * endpoint doorbell to restart the ring, but only if there aren't more
1297 * cancellations pending.
1298 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001299static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001300 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpae636742009-04-29 19:02:31 -07001301{
Sarah Sharpae636742009-04-29 19:02:31 -07001302 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001303 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -07001304 struct xhci_ring *ep_ring;
Hans de Goede9aad95e2013-10-04 00:29:49 +02001305 struct xhci_virt_ep *ep;
John Yound115b042009-07-27 12:05:15 -07001306 struct xhci_ep_ctx *ep_ctx;
1307 struct xhci_slot_ctx *slot_ctx;
Mathias Nyman674f8432021-01-29 15:00:38 +02001308 struct xhci_td *td, *tmp_td;
Sarah Sharpae636742009-04-29 19:02:31 -07001309
Matt Evans28ccd292011-03-29 13:40:46 +11001310 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1311 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Mathias Nymanb1adc422021-01-29 15:00:22 +02001312 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1313 if (!ep)
1314 return;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001315
Mathias Nyman42f28902021-01-29 15:00:24 +02001316 ep_ring = xhci_virt_ep_to_ring(xhci, ep, stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001317 if (!ep_ring) {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001318 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001319 stream_id);
1320 /* XXX: Harmless??? */
Hans de Goede0d4976e2014-08-20 16:41:55 +03001321 goto cleanup;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001322 }
1323
Mathias Nymanb1adc422021-01-29 15:00:22 +02001324 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
1325 slot_ctx = xhci_get_slot_ctx(xhci, ep->vdev->out_ctx);
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001326 trace_xhci_handle_cmd_set_deq(slot_ctx);
1327 trace_xhci_handle_cmd_set_deq_ep(ep_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -07001328
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001329 if (cmd_comp_code != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -07001330 unsigned int ep_state;
1331 unsigned int slot_state;
1332
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001333 switch (cmd_comp_code) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001334 case COMP_TRB_ERROR:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001335 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
Sarah Sharpae636742009-04-29 19:02:31 -07001336 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001337 case COMP_CONTEXT_STATE_ERROR:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001338 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
Mathias Nyman5071e6b2016-11-11 15:13:28 +02001339 ep_state = GET_EP_CTX_STATE(ep_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001340 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -07001341 slot_state = GET_SLOT_STATE(slot_state);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001342 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1343 "Slot state = %u, EP state = %u",
Sarah Sharpae636742009-04-29 19:02:31 -07001344 slot_state, ep_state);
1345 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001346 case COMP_SLOT_NOT_ENABLED_ERROR:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001347 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1348 slot_id);
Sarah Sharpae636742009-04-29 19:02:31 -07001349 break;
1350 default:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001351 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1352 cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001353 break;
1354 }
1355 /* OK what do we do now? The endpoint state is hosed, and we
1356 * should never get to this point if the synchronization between
1357 * queueing, and endpoint state are correct. This might happen
1358 * if the device gets disconnected after we've finished
1359 * cancelling URBs, which might not be an error...
1360 */
1361 } else {
Hans de Goede9aad95e2013-10-04 00:29:49 +02001362 u64 deq;
1363 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1364 if (ep->ep_state & EP_HAS_STREAMS) {
1365 struct xhci_stream_ctx *ctx =
1366 &ep->stream_info->stream_ctx_array[stream_id];
1367 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1368 } else {
1369 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1370 }
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001371 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
Hans de Goede9aad95e2013-10-04 00:29:49 +02001372 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1373 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1374 ep->queued_deq_ptr) == deq) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001375 /* Update the ring's dequeue segment and dequeue pointer
1376 * to reflect the new position.
1377 */
Mathias Nymanb1adc422021-01-29 15:00:22 +02001378 update_ring_for_set_deq_completion(xhci, ep->vdev,
Andiry Xub008df62012-03-05 17:49:34 +08001379 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001380 } else {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001381 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
Sarah Sharpbf161e82011-02-23 15:46:42 -08001382 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
Hans de Goede9aad95e2013-10-04 00:29:49 +02001383 ep->queued_deq_seg, ep->queued_deq_ptr);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001384 }
Sarah Sharpae636742009-04-29 19:02:31 -07001385 }
Mathias Nyman674f8432021-01-29 15:00:38 +02001386 /* HW cached TDs cleared from cache, give them back */
1387 list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list,
1388 cancelled_td_list) {
1389 ep_ring = xhci_urb_to_transfer_ring(ep->xhci, td->urb);
1390 if (td->cancel_status == TD_CLEARING_CACHE) {
1391 td->cancel_status = TD_CLEARED;
1392 xhci_td_cleanup(ep->xhci, td, ep_ring, td->status);
1393 }
1394 }
Hans de Goede0d4976e2014-08-20 16:41:55 +03001395cleanup:
Mathias Nymanb1adc422021-01-29 15:00:22 +02001396 ep->ep_state &= ~SET_DEQ_PENDING;
1397 ep->queued_deq_seg = NULL;
1398 ep->queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001399 /* Restart any rings with pending URBs */
1400 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001401}
1402
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001403static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001404 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpa1587d92009-07-27 12:03:15 -07001405{
Mathias Nymanb1adc422021-01-29 15:00:22 +02001406 struct xhci_virt_ep *ep;
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001407 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001408 unsigned int ep_index;
1409
Matt Evans28ccd292011-03-29 13:40:46 +11001410 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Mathias Nymanb1adc422021-01-29 15:00:22 +02001411 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1412 if (!ep)
1413 return;
1414
1415 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001416 trace_xhci_handle_cmd_reset_ep(ep_ctx);
1417
Sarah Sharpa1587d92009-07-27 12:03:15 -07001418 /* This command will only fail if the endpoint wasn't halted,
1419 * but we don't care.
1420 */
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03001421 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001422 "Ignoring reset ep completion code of %u", cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001423
Mathias Nyman674f8432021-01-29 15:00:38 +02001424 /* Cleanup cancelled TDs as ep is stopped. May queue a Set TR Deq cmd */
1425 xhci_invalidate_cancelled_tds(ep);
Lu Baolu74e0b562017-04-07 17:57:05 +03001426
Mathias Nyman674f8432021-01-29 15:00:38 +02001427 if (xhci->quirks & XHCI_RESET_EP_QUIRK)
1428 xhci_dbg(xhci, "Note: Removed workaround to queue config ep for this hw");
1429 /* Clear our internal halted state */
1430 ep->ep_state &= ~EP_HALTED;
Lu Baolu74e0b562017-04-07 17:57:05 +03001431
Mathias Nyman674f8432021-01-29 15:00:38 +02001432 xhci_giveback_invalidated_tds(ep);
Mathias Nymanf8f80be2018-09-20 19:13:37 +03001433
1434 /* if this was a soft reset, then restart */
1435 if ((le32_to_cpu(trb->generic.field[3])) & TRB_TSP)
1436 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001437}
Sarah Sharpae636742009-04-29 19:02:31 -07001438
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001439static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
Lu Baoluc2d3d492016-11-11 15:13:31 +02001440 struct xhci_command *command, u32 cmd_comp_code)
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001441{
1442 if (cmd_comp_code == COMP_SUCCESS)
Lu Baoluc2d3d492016-11-11 15:13:31 +02001443 command->slot_id = slot_id;
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001444 else
Lu Baoluc2d3d492016-11-11 15:13:31 +02001445 command->slot_id = 0;
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001446}
1447
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001448static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1449{
1450 struct xhci_virt_device *virt_dev;
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001451 struct xhci_slot_ctx *slot_ctx;
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001452
1453 virt_dev = xhci->devs[slot_id];
1454 if (!virt_dev)
1455 return;
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001456
1457 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
1458 trace_xhci_handle_cmd_disable_slot(slot_ctx);
1459
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001460 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1461 /* Delete default control endpoint resources */
1462 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1463 xhci_free_virt_device(xhci, slot_id);
1464}
1465
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001466static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
Mathias Nymana18103072021-01-29 15:00:21 +02001467 u32 cmd_comp_code)
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001468{
1469 struct xhci_virt_device *virt_dev;
1470 struct xhci_input_control_ctx *ctrl_ctx;
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001471 struct xhci_ep_ctx *ep_ctx;
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001472 unsigned int ep_index;
1473 unsigned int ep_state;
1474 u32 add_flags, drop_flags;
1475
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001476 /*
1477 * Configure endpoint commands can come from the USB core
1478 * configuration or alt setting changes, or because the HW
1479 * needed an extra configure endpoint command after a reset
1480 * endpoint command or streams were being configured.
1481 * If the command was for a halted endpoint, the xHCI driver
1482 * is not waiting on the configure endpoint command.
1483 */
Mathias Nyman9ea18332014-05-08 19:26:02 +03001484 virt_dev = xhci->devs[slot_id];
Mathias Nyman03ed5792021-01-29 15:00:23 +02001485 if (!virt_dev)
1486 return;
Lin Wang4daf9df2015-01-09 16:06:31 +02001487 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001488 if (!ctrl_ctx) {
1489 xhci_warn(xhci, "Could not get input context, bad type.\n");
1490 return;
1491 }
1492
1493 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1494 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1495 /* Input ctx add_flags are the endpoint index plus one */
1496 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1497
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001498 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->out_ctx, ep_index);
1499 trace_xhci_handle_cmd_config_ep(ep_ctx);
1500
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001501 /* A usb_set_interface() call directly after clearing a halted
1502 * condition may race on this quirky hardware. Not worth
1503 * worrying about, since this is prototype hardware. Not sure
1504 * if this will work for streams, but streams support was
1505 * untested on this prototype.
1506 */
1507 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1508 ep_index != (unsigned int) -1 &&
1509 add_flags - SLOT_FLAG == drop_flags) {
1510 ep_state = virt_dev->eps[ep_index].ep_state;
1511 if (!(ep_state & EP_HALTED))
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001512 return;
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001513 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1514 "Completed config ep cmd - "
1515 "last ep index = %d, state = %d",
1516 ep_index, ep_state);
1517 /* Clear internal halted state and restart ring(s) */
1518 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1519 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1520 return;
1521 }
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001522 return;
1523}
1524
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001525static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id)
1526{
1527 struct xhci_virt_device *vdev;
1528 struct xhci_slot_ctx *slot_ctx;
1529
1530 vdev = xhci->devs[slot_id];
Mathias Nyman03ed5792021-01-29 15:00:23 +02001531 if (!vdev)
1532 return;
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001533 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1534 trace_xhci_handle_cmd_addr_dev(slot_ctx);
1535}
1536
Mathias Nymana18103072021-01-29 15:00:21 +02001537static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id)
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001538{
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001539 struct xhci_virt_device *vdev;
1540 struct xhci_slot_ctx *slot_ctx;
1541
1542 vdev = xhci->devs[slot_id];
Mathias Nyman03ed5792021-01-29 15:00:23 +02001543 if (!vdev) {
1544 xhci_warn(xhci, "Reset device command completion for disabled slot %u\n",
1545 slot_id);
1546 return;
1547 }
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001548 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1549 trace_xhci_handle_cmd_reset_dev(slot_ctx);
1550
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001551 xhci_dbg(xhci, "Completed reset device command.\n");
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001552}
1553
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001554static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1555 struct xhci_event_cmd *event)
1556{
1557 if (!(xhci->quirks & XHCI_NEC_HOST)) {
Lu Baoluf4c8f032016-11-11 15:13:25 +02001558 xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n");
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001559 return;
1560 }
1561 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1562 "NEC firmware version %2x.%02x",
1563 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1564 NEC_FW_MINOR(le32_to_cpu(event->status)));
1565}
1566
Mathias Nyman9ea18332014-05-08 19:26:02 +03001567static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001568{
1569 list_del(&cmd->cmd_list);
Mathias Nyman9ea18332014-05-08 19:26:02 +03001570
1571 if (cmd->completion) {
1572 cmd->status = status;
1573 complete(cmd->completion);
1574 } else {
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001575 kfree(cmd);
Mathias Nyman9ea18332014-05-08 19:26:02 +03001576 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001577}
1578
1579void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1580{
1581 struct xhci_command *cur_cmd, *tmp_cmd;
Jeffy Chend1aad522017-10-06 17:45:28 +03001582 xhci->current_cmd = NULL;
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001583 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001584 xhci_complete_del_and_free_cmd(cur_cmd, COMP_COMMAND_ABORTED);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001585}
1586
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02001587void xhci_handle_command_timeout(struct work_struct *work)
Mathias Nymanc311e392014-05-08 19:26:03 +03001588{
1589 struct xhci_hcd *xhci;
Mathias Nymanc311e392014-05-08 19:26:03 +03001590 unsigned long flags;
1591 u64 hw_ring_state;
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02001592
1593 xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer);
Mathias Nymanc311e392014-05-08 19:26:03 +03001594
Mathias Nymanc311e392014-05-08 19:26:03 +03001595 spin_lock_irqsave(&xhci->lock, flags);
Lu Baolu2b985462017-01-03 18:28:46 +02001596
Mathias Nymana5a1b952017-01-03 18:28:48 +02001597 /*
1598 * If timeout work is pending, or current_cmd is NULL, it means we
1599 * raced with command completion. Command is handled so just return.
1600 */
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02001601 if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) {
Lu Baolu2b985462017-01-03 18:28:46 +02001602 spin_unlock_irqrestore(&xhci->lock, flags);
1603 return;
Mathias Nymanc311e392014-05-08 19:26:03 +03001604 }
Lu Baolu2b985462017-01-03 18:28:46 +02001605 /* mark this command to be cancelled */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001606 xhci->current_cmd->status = COMP_COMMAND_ABORTED;
Lu Baolu2b985462017-01-03 18:28:46 +02001607
Mathias Nymanc311e392014-05-08 19:26:03 +03001608 /* Make sure command ring is running before aborting it */
1609 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001610 if (hw_ring_state == ~(u64)0) {
1611 xhci_hc_died(xhci);
1612 goto time_out_completed;
1613 }
1614
Mathias Nymanc311e392014-05-08 19:26:03 +03001615 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1616 (hw_ring_state & CMD_RING_RUNNING)) {
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +02001617 /* Prevent new doorbell, and start command abort */
1618 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
Mathias Nymanc311e392014-05-08 19:26:03 +03001619 xhci_dbg(xhci, "Command timeout\n");
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001620 xhci_abort_cmd_ring(xhci, flags);
Lu Baolu4dea7072017-01-03 18:28:49 +02001621 goto time_out_completed;
Mathias Nymanc311e392014-05-08 19:26:03 +03001622 }
Mathias Nyman3425aa02016-06-01 18:09:08 +03001623
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +02001624 /* host removed. Bail out */
1625 if (xhci->xhc_state & XHCI_STATE_REMOVING) {
1626 xhci_dbg(xhci, "host removed, ring start fail?\n");
Mathias Nyman3425aa02016-06-01 18:09:08 +03001627 xhci_cleanup_command_queue(xhci);
Lu Baolu4dea7072017-01-03 18:28:49 +02001628
1629 goto time_out_completed;
Mathias Nyman3425aa02016-06-01 18:09:08 +03001630 }
1631
Mathias Nymanc311e392014-05-08 19:26:03 +03001632 /* command timeout on stopped ring, ring can't be aborted */
1633 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1634 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
Lu Baolu4dea7072017-01-03 18:28:49 +02001635
1636time_out_completed:
Mathias Nymanc311e392014-05-08 19:26:03 +03001637 spin_unlock_irqrestore(&xhci->lock, flags);
1638 return;
1639}
1640
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001641static void handle_cmd_completion(struct xhci_hcd *xhci,
1642 struct xhci_event_cmd *event)
1643{
Lalithambika Krishna Kumar296fcda2021-01-29 15:00:27 +02001644 unsigned int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001645 u64 cmd_dma;
1646 dma_addr_t cmd_dequeue_dma;
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001647 u32 cmd_comp_code;
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001648 union xhci_trb *cmd_trb;
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001649 struct xhci_command *cmd;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001650 u32 cmd_type;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001651
Lalithambika Krishna Kumar296fcda2021-01-29 15:00:27 +02001652 if (slot_id >= MAX_HC_SLOTS) {
1653 xhci_warn(xhci, "Invalid slot_id %u\n", slot_id);
1654 return;
1655 }
1656
Matt Evans28ccd292011-03-29 13:40:46 +11001657 cmd_dma = le64_to_cpu(event->cmd_trb);
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001658 cmd_trb = xhci->cmd_ring->dequeue;
Felipe Balbia37c3f72017-01-23 14:20:19 +02001659
1660 trace_xhci_handle_command(xhci->cmd_ring, &cmd_trb->generic);
1661
Sarah Sharp23e3be12009-04-29 19:05:20 -07001662 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001663 cmd_trb);
Lu Baoluf4c8f032016-11-11 15:13:25 +02001664 /*
1665 * Check whether the completion event is for our internal kept
1666 * command.
1667 */
1668 if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) {
1669 xhci_warn(xhci,
1670 "ERROR mismatched command completion event\n");
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001671 return;
1672 }
Elric Fub63f4052012-06-27 16:55:43 +08001673
Felipe Balbi04861f82017-01-23 14:20:09 +02001674 cmd = list_first_entry(&xhci->cmd_list, struct xhci_command, cmd_list);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001675
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02001676 cancel_delayed_work(&xhci->cmd_timer);
Mathias Nymanc311e392014-05-08 19:26:03 +03001677
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001678 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
Mathias Nymanc311e392014-05-08 19:26:03 +03001679
1680 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
Mathias Nyman604d02a2017-05-17 18:32:05 +03001681 if (cmd_comp_code == COMP_COMMAND_RING_STOPPED) {
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +02001682 complete_all(&xhci->cmd_ring_stop_completion);
Mathias Nymanc311e392014-05-08 19:26:03 +03001683 return;
1684 }
Mathias Nyman33be1262016-08-16 10:18:03 +03001685
1686 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1687 xhci_err(xhci,
1688 "Command completion event does not match command\n");
1689 return;
1690 }
1691
Mathias Nymanc311e392014-05-08 19:26:03 +03001692 /*
1693 * Host aborted the command ring, check if the current command was
1694 * supposed to be aborted, otherwise continue normally.
1695 * The command ring is stopped now, but the xHC will issue a Command
1696 * Ring Stopped event which will cause us to restart it.
1697 */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001698 if (cmd_comp_code == COMP_COMMAND_ABORTED) {
Mathias Nymanc311e392014-05-08 19:26:03 +03001699 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001700 if (cmd->status == COMP_COMMAND_ABORTED) {
Baolin Wang2a7cfdf2017-01-03 18:28:47 +02001701 if (xhci->current_cmd == cmd)
1702 xhci->current_cmd = NULL;
Mathias Nymanc311e392014-05-08 19:26:03 +03001703 goto event_handled;
Baolin Wang2a7cfdf2017-01-03 18:28:47 +02001704 }
Elric Fub63f4052012-06-27 16:55:43 +08001705 }
1706
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001707 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1708 switch (cmd_type) {
1709 case TRB_ENABLE_SLOT:
Lu Baoluc2d3d492016-11-11 15:13:31 +02001710 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd, cmd_comp_code);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001711 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001712 case TRB_DISABLE_SLOT:
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001713 xhci_handle_cmd_disable_slot(xhci, slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001714 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001715 case TRB_CONFIG_EP:
Mathias Nyman9ea18332014-05-08 19:26:02 +03001716 if (!cmd->completion)
Mathias Nymana18103072021-01-29 15:00:21 +02001717 xhci_handle_cmd_config_ep(xhci, slot_id, cmd_comp_code);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001718 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001719 case TRB_EVAL_CONTEXT:
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001720 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001721 case TRB_ADDR_DEV:
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001722 xhci_handle_cmd_addr_dev(xhci, slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001723 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001724 case TRB_STOP_RING:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001725 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1726 le32_to_cpu(cmd_trb->generic.field[3])));
Mathias Nymana38fe332018-03-16 16:33:02 +02001727 if (!cmd->completion)
Mathias Nyman9ebf3002021-01-29 15:00:39 +02001728 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb,
1729 cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001730 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001731 case TRB_SET_DEQ:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001732 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1733 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001734 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001735 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001736 case TRB_CMD_NOOP:
Mathias Nymanc311e392014-05-08 19:26:03 +03001737 /* Is this an aborted command turned to NO-OP? */
Mathias Nyman604d02a2017-05-17 18:32:05 +03001738 if (cmd->status == COMP_COMMAND_RING_STOPPED)
1739 cmd_comp_code = COMP_COMMAND_RING_STOPPED;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001740 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001741 case TRB_RESET_EP:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001742 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1743 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001744 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001745 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001746 case TRB_RESET_DEV:
Mathias Nyman6fcfb0d2014-06-24 17:14:40 +03001747 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1748 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1749 */
1750 slot_id = TRB_TO_SLOT_ID(
1751 le32_to_cpu(cmd_trb->generic.field[3]));
Mathias Nymana18103072021-01-29 15:00:21 +02001752 xhci_handle_cmd_reset_dev(xhci, slot_id);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001753 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001754 case TRB_NEC_GET_FW:
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001755 xhci_handle_cmd_nec_get_fw(xhci, event);
Sarah Sharp02386342010-05-24 13:25:28 -07001756 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001757 default:
1758 /* Skip over unknown commands on the event ring */
Lu Baoluf4c8f032016-11-11 15:13:25 +02001759 xhci_info(xhci, "INFO unknown command type %d\n", cmd_type);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001760 break;
1761 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001762
Mathias Nymanc311e392014-05-08 19:26:03 +03001763 /* restart timer if this wasn't the last command */
Lu Baoludaa47f22017-01-23 14:20:02 +02001764 if (!list_is_singular(&xhci->cmd_list)) {
Felipe Balbi04861f82017-01-23 14:20:09 +02001765 xhci->current_cmd = list_first_entry(&cmd->cmd_list,
1766 struct xhci_command, cmd_list);
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02001767 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
Lu Baolu2b985462017-01-03 18:28:46 +02001768 } else if (xhci->current_cmd == cmd) {
1769 xhci->current_cmd = NULL;
Mathias Nymanc311e392014-05-08 19:26:03 +03001770 }
1771
1772event_handled:
Mathias Nyman9ea18332014-05-08 19:26:02 +03001773 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001774
Andiry Xu3b72fca2012-03-05 17:49:32 +08001775 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001776}
1777
Sarah Sharp02386342010-05-24 13:25:28 -07001778static void handle_vendor_event(struct xhci_hcd *xhci,
Mathias Nyman03538102021-01-29 15:00:29 +02001779 union xhci_trb *event, u32 trb_type)
Sarah Sharp02386342010-05-24 13:25:28 -07001780{
Sarah Sharp02386342010-05-24 13:25:28 -07001781 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1782 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1783 handle_cmd_completion(xhci, &event->event_cmd);
1784}
1785
Sarah Sharp623bef92011-11-11 14:57:33 -08001786static void handle_device_notification(struct xhci_hcd *xhci,
1787 union xhci_trb *event)
1788{
1789 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001790 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001791
Xenia Ragiadakou7e76ad42013-09-09 21:03:10 +03001792 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001793 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001794 xhci_warn(xhci, "Device Notification event for "
1795 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001796 return;
1797 }
1798
1799 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1800 slot_id);
1801 udev = xhci->devs[slot_id]->udev;
1802 if (udev && udev->parent)
1803 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001804}
1805
Cherian, George11644a72018-11-09 17:21:22 +02001806/*
1807 * Quirk hanlder for errata seen on Cavium ThunderX2 processor XHCI
1808 * Controller.
1809 * As per ThunderX2errata-129 USB 2 device may come up as USB 1
1810 * If a connection to a USB 1 device is followed by another connection
1811 * to a USB 2 device.
1812 *
1813 * Reset the PHY after the USB device is disconnected if device speed
1814 * is less than HCD_USB3.
1815 * Retry the reset sequence max of 4 times checking the PLL lock status.
1816 *
1817 */
1818static void xhci_cavium_reset_phy_quirk(struct xhci_hcd *xhci)
1819{
1820 struct usb_hcd *hcd = xhci_to_hcd(xhci);
1821 u32 pll_lock_check;
1822 u32 retry_count = 4;
1823
1824 do {
1825 /* Assert PHY reset */
1826 writel(0x6F, hcd->regs + 0x1048);
1827 udelay(10);
1828 /* De-assert the PHY reset */
1829 writel(0x7F, hcd->regs + 0x1048);
1830 udelay(200);
1831 pll_lock_check = readl(hcd->regs + 0x1070);
1832 } while (!(pll_lock_check & 0x1) && --retry_count);
1833}
1834
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001835static void handle_port_status(struct xhci_hcd *xhci,
1836 union xhci_trb *event)
1837{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001838 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001839 u32 port_id;
Mathias Nyman76a0f322017-08-16 14:23:23 +03001840 u32 portsc, cmd_reg;
Sarah Sharp518e8482010-12-15 11:56:29 -08001841 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001842 int slot_id;
Mathias Nyman74e6ad52018-05-21 16:39:58 +03001843 unsigned int hcd_portnum;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001844 struct xhci_bus_state *bus_state;
Sarah Sharp386139d2011-03-24 08:02:58 -07001845 bool bogus_port_status = false;
Mathias Nyman52c77552018-05-21 16:39:57 +03001846 struct xhci_port *port;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001847
1848 /* Port status change events always have a successful completion code */
Lu Baoluf4c8f032016-11-11 15:13:25 +02001849 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS)
1850 xhci_warn(xhci,
1851 "WARN: xHC returned failed port status event\n");
1852
Matt Evans28ccd292011-03-29 13:40:46 +11001853 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp518e8482010-12-15 11:56:29 -08001854 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
Mathias Nymand70d5a82019-04-26 16:23:30 +03001855
Sarah Sharp518e8482010-12-15 11:56:29 -08001856 if ((port_id <= 0) || (port_id > max_ports)) {
Mathias Nymand70d5a82019-04-26 16:23:30 +03001857 xhci_warn(xhci, "Port change event with invalid port ID %d\n",
1858 port_id);
Peter Chen09ce0c02013-03-20 09:30:00 +08001859 inc_deq(xhci, xhci->event_ring);
1860 return;
Andiry Xu56192532010-10-14 07:23:00 -07001861 }
1862
Mathias Nyman52c77552018-05-21 16:39:57 +03001863 port = &xhci->hw_ports[port_id - 1];
1864 if (!port || !port->rhub || port->hcd_portnum == DUPLICATE_ENTRY) {
Mathias Nymand70d5a82019-04-26 16:23:30 +03001865 xhci_warn(xhci, "Port change event, no port for port ID %u\n",
1866 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001867 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001868 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001869 }
1870
Mathias Nyman12453742018-11-09 17:21:18 +02001871 /* We might get interrupts after shared_hcd is removed */
1872 if (port->rhub == &xhci->usb3_rhub && xhci->shared_hcd == NULL) {
1873 xhci_dbg(xhci, "ignore port event for removed USB3 hcd\n");
1874 bogus_port_status = true;
1875 goto cleanup;
1876 }
1877
Mathias Nyman52c77552018-05-21 16:39:57 +03001878 hcd = port->rhub->hcd;
Mathias Nymanf6187f42018-12-07 16:19:30 +02001879 bus_state = &port->rhub->bus_state;
Mathias Nyman74e6ad52018-05-21 16:39:58 +03001880 hcd_portnum = port->hcd_portnum;
Mathias Nyman52c77552018-05-21 16:39:57 +03001881 portsc = readl(port->addr);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001882
Mathias Nymand70d5a82019-04-26 16:23:30 +03001883 xhci_dbg(xhci, "Port change event, %d-%d, id %d, portsc: 0x%x\n",
1884 hcd->self.busnum, hcd_portnum + 1, port_id, portsc);
1885
Mathias Nyman74e6ad52018-05-21 16:39:58 +03001886 trace_xhci_handle_port_status(hcd_portnum, portsc);
Mathias Nyman8ca13582017-08-16 14:23:24 +03001887
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001888 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001889 xhci_dbg(xhci, "resume root hub\n");
1890 usb_hcd_resume_root_hub(hcd);
1891 }
1892
Mathias Nymanb8c3b712019-06-18 17:27:47 +03001893 if (hcd->speed >= HCD_USB3 &&
1894 (portsc & PORT_PLS_MASK) == XDEV_INACTIVE) {
1895 slot_id = xhci_find_slot_id_by_port(hcd, xhci, hcd_portnum + 1);
1896 if (slot_id && xhci->devs[slot_id])
1897 xhci->devs[slot_id]->flags |= VDEV_PORT_ERROR;
Mathias Nymanb8c3b712019-06-18 17:27:47 +03001898 }
Zhuang Jin Canfac42712015-07-21 17:20:30 +03001899
Mathias Nyman76a0f322017-08-16 14:23:23 +03001900 if ((portsc & PORT_PLC) && (portsc & PORT_PLS_MASK) == XDEV_RESUME) {
Andiry Xu56192532010-10-14 07:23:00 -07001901 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1902
Mathias Nyman76a0f322017-08-16 14:23:23 +03001903 cmd_reg = readl(&xhci->op_regs->command);
1904 if (!(cmd_reg & CMD_RUN)) {
Andiry Xu56192532010-10-14 07:23:00 -07001905 xhci_warn(xhci, "xHC is not running.\n");
1906 goto cleanup;
1907 }
1908
Mathias Nyman76a0f322017-08-16 14:23:23 +03001909 if (DEV_SUPERSPEED_ANY(portsc)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001910 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001911 /* Set a flag to say the port signaled remote wakeup,
1912 * so we can tell the difference between the end of
1913 * device and host initiated resume.
1914 */
Mathias Nyman74e6ad52018-05-21 16:39:58 +03001915 bus_state->port_remote_wakeup |= 1 << hcd_portnum;
Mathias Nymaneaefcf22018-05-21 16:40:00 +03001916 xhci_test_and_clear_bit(xhci, port, PORT_PLC);
Mathias Nyman057d4762019-12-11 16:20:03 +02001917 usb_hcd_start_port_resume(&hcd->self, hcd_portnum);
Mathias Nyman6b7f40f2018-05-21 16:39:59 +03001918 xhci_set_link_state(xhci, port, XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001919 /* Need to wait until the next link state change
1920 * indicates the device is actually in U0.
1921 */
1922 bogus_port_status = true;
1923 goto cleanup;
Mathias Nyman74e6ad52018-05-21 16:39:58 +03001924 } else if (!test_bit(hcd_portnum, &bus_state->resuming_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001925 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Mathias Nyman74e6ad52018-05-21 16:39:58 +03001926 bus_state->resume_done[hcd_portnum] = jiffies +
Felipe Balbib9e45182015-02-13 14:39:13 -06001927 msecs_to_jiffies(USB_RESUME_TIMEOUT);
Mathias Nyman74e6ad52018-05-21 16:39:58 +03001928 set_bit(hcd_portnum, &bus_state->resuming_ports);
Anshuman Gupta0914ea62017-10-05 11:21:46 +03001929 /* Do the rest in GetPortStatus after resume time delay.
1930 * Avoid polling roothub status before that so that a
1931 * usb device auto-resume latency around ~40ms.
1932 */
1933 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Andiry Xu56192532010-10-14 07:23:00 -07001934 mod_timer(&hcd->rh_timer,
Mathias Nyman74e6ad52018-05-21 16:39:58 +03001935 bus_state->resume_done[hcd_portnum]);
Anshuman Gupta330e2d62018-09-20 19:13:40 +03001936 usb_hcd_start_port_resume(&hcd->self, hcd_portnum);
Anshuman Gupta0914ea62017-10-05 11:21:46 +03001937 bogus_port_status = true;
Andiry Xu56192532010-10-14 07:23:00 -07001938 }
1939 }
1940
Mathias Nyman6cbcf592019-03-22 17:50:15 +02001941 if ((portsc & PORT_PLC) &&
1942 DEV_SUPERSPEED_ANY(portsc) &&
1943 ((portsc & PORT_PLS_MASK) == XDEV_U0 ||
1944 (portsc & PORT_PLS_MASK) == XDEV_U1 ||
1945 (portsc & PORT_PLS_MASK) == XDEV_U2)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001946 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Kai-Heng Feng0200b9f72020-03-12 16:45:15 +02001947 complete(&bus_state->u3exit_done[hcd_portnum]);
Mathias Nyman6cbcf592019-03-22 17:50:15 +02001948 /* We've just brought the device into U0/1/2 through either the
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001949 * Resume state after a device remote wakeup, or through the
1950 * U3Exit state after a host-initiated resume. If it's a device
1951 * initiated remote wake, don't pass up the link state change,
1952 * so the roothub behavior is consistent with external
1953 * USB 3.0 hub behavior.
1954 */
Mathias Nyman74e6ad52018-05-21 16:39:58 +03001955 slot_id = xhci_find_slot_id_by_port(hcd, xhci, hcd_portnum + 1);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001956 if (slot_id && xhci->devs[slot_id])
1957 xhci_ring_device(xhci, slot_id);
Mathias Nyman74e6ad52018-05-21 16:39:58 +03001958 if (bus_state->port_remote_wakeup & (1 << hcd_portnum)) {
Mathias Nymaneaefcf22018-05-21 16:40:00 +03001959 xhci_test_and_clear_bit(xhci, port, PORT_PLC);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001960 usb_wakeup_notification(hcd->self.root_hub,
Mathias Nyman74e6ad52018-05-21 16:39:58 +03001961 hcd_portnum + 1);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001962 bogus_port_status = true;
1963 goto cleanup;
1964 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001965 }
1966
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001967 /*
1968 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1969 * RExit to a disconnect state). If so, let the the driver know it's
1970 * out of the RExit state.
1971 */
Aaron Ma958c0bd2018-11-09 17:21:20 +02001972 if (!DEV_SUPERSPEED_ANY(portsc) && hcd->speed < HCD_USB3 &&
Mathias Nyman74e6ad52018-05-21 16:39:58 +03001973 test_and_clear_bit(hcd_portnum,
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001974 &bus_state->rexit_ports)) {
Mathias Nyman74e6ad52018-05-21 16:39:58 +03001975 complete(&bus_state->rexit_done[hcd_portnum]);
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001976 bogus_port_status = true;
1977 goto cleanup;
1978 }
1979
Cherian, George11644a72018-11-09 17:21:22 +02001980 if (hcd->speed < HCD_USB3) {
Mathias Nymaneaefcf22018-05-21 16:40:00 +03001981 xhci_test_and_clear_bit(xhci, port, PORT_PLC);
Cherian, George11644a72018-11-09 17:21:22 +02001982 if ((xhci->quirks & XHCI_RESET_PLL_ON_DISCONNECT) &&
1983 (portsc & PORT_CSC) && !(portsc & PORT_CONNECT))
1984 xhci_cavium_reset_phy_quirk(xhci);
1985 }
Andiry Xu6fd45622011-09-23 14:19:50 -07001986
Andiry Xu56192532010-10-14 07:23:00 -07001987cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001988 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001989 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001990
Sarah Sharp386139d2011-03-24 08:02:58 -07001991 /* Don't make the USB core poll the roothub if we got a bad port status
1992 * change event. Besides, at that point we can't tell which roothub
1993 * (USB 2.0 or USB 3.0) to kick.
1994 */
1995 if (bogus_port_status)
1996 return;
1997
Sarah Sharpc52804a2012-11-27 12:30:23 -08001998 /*
1999 * xHCI port-status-change events occur when the "or" of all the
2000 * status-change bits in the portsc register changes from 0 to 1.
2001 * New status changes won't cause an event if any other change
2002 * bits are still set. When an event occurs, switch over to
2003 * polling to avoid losing status changes.
2004 */
2005 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
2006 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002007 spin_unlock(&xhci->lock);
2008 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08002009 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002010 spin_lock(&xhci->lock);
2011}
2012
2013/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002014 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
2015 * at end_trb, which may be in another segment. If the suspect DMA address is a
2016 * TRB in this TD, this function returns that TRB's segment. Otherwise it
2017 * returns 0.
2018 */
Hans de Goedecffb9be2014-08-20 16:41:51 +03002019struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
2020 struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002021 union xhci_trb *start_trb,
2022 union xhci_trb *end_trb,
Hans de Goedecffb9be2014-08-20 16:41:51 +03002023 dma_addr_t suspect_dma,
2024 bool debug)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002025{
2026 dma_addr_t start_dma;
2027 dma_addr_t end_seg_dma;
2028 dma_addr_t end_trb_dma;
2029 struct xhci_segment *cur_seg;
2030
Sarah Sharp23e3be12009-04-29 19:05:20 -07002031 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002032 cur_seg = start_seg;
2033
2034 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08002035 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07002036 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07002037 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07002038 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08002039 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002040 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07002041 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002042
Hans de Goedecffb9be2014-08-20 16:41:51 +03002043 if (debug)
2044 xhci_warn(xhci,
2045 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
2046 (unsigned long long)suspect_dma,
2047 (unsigned long long)start_dma,
2048 (unsigned long long)end_trb_dma,
2049 (unsigned long long)cur_seg->dma,
2050 (unsigned long long)end_seg_dma);
2051
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002052 if (end_trb_dma > 0) {
2053 /* The end TRB is in this segment, so suspect should be here */
2054 if (start_dma <= end_trb_dma) {
2055 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
2056 return cur_seg;
2057 } else {
2058 /* Case for one segment with
2059 * a TD wrapped around to the top
2060 */
2061 if ((suspect_dma >= start_dma &&
2062 suspect_dma <= end_seg_dma) ||
2063 (suspect_dma >= cur_seg->dma &&
2064 suspect_dma <= end_trb_dma))
2065 return cur_seg;
2066 }
Randy Dunlap326b4812010-04-19 08:53:50 -07002067 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002068 } else {
2069 /* Might still be somewhere in this segment */
2070 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
2071 return cur_seg;
2072 }
2073 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07002074 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08002075 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002076
Randy Dunlap326b4812010-04-19 08:53:50 -07002077 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002078}
2079
Jim Linef513be2019-06-03 18:53:44 +08002080static void xhci_clear_hub_tt_buffer(struct xhci_hcd *xhci, struct xhci_td *td,
2081 struct xhci_virt_ep *ep)
2082{
2083 /*
2084 * As part of low/full-speed endpoint-halt processing
2085 * we must clear the TT buffer (USB 2.0 specification 11.17.5).
2086 */
2087 if (td->urb->dev->tt && !usb_pipeint(td->urb->pipe) &&
2088 (td->urb->dev->tt->hub != xhci_to_hcd(xhci)->self.root_hub) &&
2089 !(ep->ep_state & EP_CLEARING_TT)) {
2090 ep->ep_state |= EP_CLEARING_TT;
2091 td->urb->ep->hcpriv = td->urb->dev;
2092 if (usb_hub_clear_tt_buffer(td->urb))
2093 ep->ep_state &= ~EP_CLEARING_TT;
2094 }
2095}
2096
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08002097/* Check if an error has halted the endpoint ring. The class driver will
2098 * cleanup the halt for a non-default control endpoint if we indicate a stall.
2099 * However, a babble and other errors also halt the endpoint ring, and the class
2100 * driver won't clear the halt in that case, so we need to issue a Set Transfer
2101 * Ring Dequeue Pointer command manually.
2102 */
2103static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
2104 struct xhci_ep_ctx *ep_ctx,
2105 unsigned int trb_comp_code)
2106{
2107 /* TRB completion codes that may require a manual halt cleanup */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002108 if (trb_comp_code == COMP_USB_TRANSACTION_ERROR ||
2109 trb_comp_code == COMP_BABBLE_DETECTED_ERROR ||
2110 trb_comp_code == COMP_SPLIT_TRANSACTION_ERROR)
Rajesh Bhagatd4fc8bf2016-03-11 10:27:49 +05302111 /* The 0.95 spec says a babbling control endpoint
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08002112 * is not halted. The 0.96 spec says it is. Some HW
2113 * claims to be 0.95 compliant, but it halts the control
2114 * endpoint anyway. Check if a babble halted the
2115 * endpoint.
2116 */
Mathias Nyman5071e6b2016-11-11 15:13:28 +02002117 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_HALTED)
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08002118 return 1;
2119
2120 return 0;
2121}
2122
Sarah Sharpb45b5062009-12-09 15:59:06 -08002123int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
2124{
2125 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
2126 /* Vendor defined "informational" completion code,
2127 * treat as not-an-error.
2128 */
2129 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
2130 trb_comp_code);
2131 xhci_dbg(xhci, "Treating code as success.\n");
2132 return 1;
2133 }
2134 return 0;
2135}
2136
Mathias Nymane9fcb072021-04-06 10:02:08 +03002137static int finish_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2138 struct xhci_ring *ep_ring, struct xhci_td *td,
2139 u32 trb_comp_code)
Andiry Xu4422da62010-07-22 15:22:55 -07002140{
Andiry Xu4422da62010-07-22 15:22:55 -07002141 struct xhci_ep_ctx *ep_ctx;
Andiry Xu4422da62010-07-22 15:22:55 -07002142
Mathias Nymanab58f3b2021-01-29 15:00:18 +02002143 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep->ep_index);
Andiry Xu4422da62010-07-22 15:22:55 -07002144
Mathias Nyman3c648d32021-01-29 15:00:44 +02002145 switch (trb_comp_code) {
2146 case COMP_STOPPED_LENGTH_INVALID:
2147 case COMP_STOPPED_SHORT_PACKET:
2148 case COMP_STOPPED:
2149 /*
2150 * The "Stop Endpoint" completion will take care of any
2151 * stopped TDs. A stopped TD may be restarted, so don't update
Andiry Xu4422da62010-07-22 15:22:55 -07002152 * the ring dequeue pointer or take this TD off any lists yet.
2153 */
Andiry Xu4422da62010-07-22 15:22:55 -07002154 return 0;
Mathias Nyman3c648d32021-01-29 15:00:44 +02002155 case COMP_USB_TRANSACTION_ERROR:
2156 case COMP_BABBLE_DETECTED_ERROR:
2157 case COMP_SPLIT_TRANSACTION_ERROR:
2158 /*
2159 * If endpoint context state is not halted we might be
2160 * racing with a reset endpoint command issued by a unsuccessful
2161 * stop endpoint completion (context error). In that case the
2162 * td should be on the cancelled list, and EP_HALTED flag set.
2163 *
2164 * Or then it's not halted due to the 0.95 spec stating that a
2165 * babbling control endpoint should not halt. The 0.96 spec
2166 * again says it should. Some HW claims to be 0.95 compliant,
2167 * but it halts the control endpoint anyway.
2168 */
2169 if (GET_EP_CTX_STATE(ep_ctx) != EP_STATE_HALTED) {
2170 /*
2171 * If EP_HALTED is set and TD is on the cancelled list
2172 * the TD and dequeue pointer will be handled by reset
2173 * ep command completion
2174 */
2175 if ((ep->ep_state & EP_HALTED) &&
2176 !list_empty(&td->cancelled_td_list)) {
2177 xhci_dbg(xhci, "Already resolving halted ep for 0x%llx\n",
2178 (unsigned long long)xhci_trb_virt_to_dma(
2179 td->start_seg, td->first_trb));
2180 return 0;
2181 }
2182 /* endpoint not halted, don't reset it */
2183 break;
2184 }
2185 /* Almost same procedure as for STALL_ERROR below */
2186 xhci_clear_hub_tt_buffer(xhci, td, ep);
2187 xhci_handle_halted_endpoint(xhci, ep, ep_ring->stream_id, td,
2188 EP_HARD_RESET);
2189 return 0;
2190 case COMP_STALL_ERROR:
Mathias Nyman8f972502020-04-21 17:08:22 +03002191 /*
2192 * xhci internal endpoint state will go to a "halt" state for
2193 * any stall, including default control pipe protocol stall.
2194 * To clear the host side halt we need to issue a reset endpoint
2195 * command, followed by a set dequeue command to move past the
2196 * TD.
2197 * Class drivers clear the device side halt from a functional
2198 * stall later. Hub TT buffer should only be cleared for FS/LS
2199 * devices behind HS hubs for functional stalls.
Mathias Nyman69defe02014-11-27 18:19:14 +02002200 */
Mathias Nyman3c648d32021-01-29 15:00:44 +02002201 if (ep->ep_index != 0)
Mathias Nyman8f972502020-04-21 17:08:22 +03002202 xhci_clear_hub_tt_buffer(xhci, td, ep);
Mathias Nyman7c6c3342021-01-29 15:00:37 +02002203
2204 xhci_handle_halted_endpoint(xhci, ep, ep_ring->stream_id, td,
Mathias Nyman674f8432021-01-29 15:00:38 +02002205 EP_HARD_RESET);
2206
2207 return 0; /* xhci_handle_halted_endpoint marked td cancelled */
Mathias Nyman3c648d32021-01-29 15:00:44 +02002208 default:
2209 break;
Mathias Nyman69defe02014-11-27 18:19:14 +02002210 }
Andiry Xu4422da62010-07-22 15:22:55 -07002211
Mathias Nyman3c648d32021-01-29 15:00:44 +02002212 /* Update ring dequeue pointer */
2213 ep_ring->dequeue = td->last_trb;
2214 ep_ring->deq_seg = td->last_trb_seg;
2215 ep_ring->num_trbs_free += td->num_trbs - 1;
2216 inc_deq(xhci, ep_ring);
2217
Mathias Nymana6ccd1f2021-01-29 15:00:35 +02002218 return xhci_td_cleanup(xhci, td, ep_ring, td->status);
Andiry Xu4422da62010-07-22 15:22:55 -07002219}
2220
Mathias Nyman30a65b42016-11-11 15:13:17 +02002221/* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */
2222static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring,
2223 union xhci_trb *stop_trb)
2224{
2225 u32 sum;
2226 union xhci_trb *trb = ring->dequeue;
2227 struct xhci_segment *seg = ring->deq_seg;
2228
2229 for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) {
2230 if (!trb_is_noop(trb) && !trb_is_link(trb))
2231 sum += TRB_LEN(le32_to_cpu(trb->generic.field[2]));
2232 }
2233 return sum;
2234}
2235
Andiry Xu4422da62010-07-22 15:22:55 -07002236/*
Andiry Xu8af56be2010-07-22 15:23:03 -07002237 * Process control tds, update urb status and actual_length.
2238 */
Mathias Nymane9fcb072021-04-06 10:02:08 +03002239static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2240 struct xhci_ring *ep_ring, struct xhci_td *td,
2241 union xhci_trb *ep_trb, struct xhci_transfer_event *event)
Andiry Xu8af56be2010-07-22 15:23:03 -07002242{
Andiry Xu8af56be2010-07-22 15:23:03 -07002243 struct xhci_ep_ctx *ep_ctx;
2244 u32 trb_comp_code;
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002245 u32 remaining, requested;
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002246 u32 trb_type;
Andiry Xu8af56be2010-07-22 15:23:03 -07002247
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002248 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(ep_trb->generic.field[3]));
Mathias Nymanab58f3b2021-01-29 15:00:18 +02002249 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep->ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11002250 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002251 requested = td->urb->transfer_buffer_length;
2252 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2253
Andiry Xu8af56be2010-07-22 15:23:03 -07002254 switch (trb_comp_code) {
2255 case COMP_SUCCESS:
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002256 if (trb_type != TRB_STATUS) {
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002257 xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n",
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002258 (trb_type == TRB_DATA) ? "data" : "setup");
Mathias Nymana6ccd1f2021-01-29 15:00:35 +02002259 td->status = -ESHUTDOWN;
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002260 break;
Andiry Xu8af56be2010-07-22 15:23:03 -07002261 }
Mathias Nymana6ccd1f2021-01-29 15:00:35 +02002262 td->status = 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002263 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002264 case COMP_SHORT_PACKET:
Mathias Nymana6ccd1f2021-01-29 15:00:35 +02002265 td->status = 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002266 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002267 case COMP_STOPPED_SHORT_PACKET:
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002268 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002269 td->urb->actual_length = remaining;
Lu Baolu40a3b772015-08-06 19:24:01 +03002270 else
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002271 xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
2272 goto finish_td;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002273 case COMP_STOPPED:
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002274 switch (trb_type) {
2275 case TRB_SETUP:
2276 td->urb->actual_length = 0;
2277 goto finish_td;
2278 case TRB_DATA:
2279 case TRB_NORMAL:
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002280 td->urb->actual_length = requested - remaining;
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002281 goto finish_td;
Mathias Nyman0ab28812017-03-28 15:55:29 +03002282 case TRB_STATUS:
2283 td->urb->actual_length = requested;
2284 goto finish_td;
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002285 default:
2286 xhci_warn(xhci, "WARN: unexpected TRB Type %d\n",
2287 trb_type);
2288 goto finish_td;
2289 }
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002290 case COMP_STOPPED_LENGTH_INVALID:
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002291 goto finish_td;
Andiry Xu8af56be2010-07-22 15:23:03 -07002292 default:
2293 if (!xhci_requires_manual_halt_cleanup(xhci,
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002294 ep_ctx, trb_comp_code))
Andiry Xu8af56be2010-07-22 15:23:03 -07002295 break;
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002296 xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n",
Mathias Nymanab58f3b2021-01-29 15:00:18 +02002297 trb_comp_code, ep->ep_index);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05002298 fallthrough;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002299 case COMP_STALL_ERROR:
Andiry Xu8af56be2010-07-22 15:23:03 -07002300 /* Did we transfer part of the data (middle) phase? */
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002301 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002302 td->urb->actual_length = requested - remaining;
Mathias Nyman22ae47e2015-05-29 17:01:53 +03002303 else if (!td->urb_length_set)
Andiry Xu8af56be2010-07-22 15:23:03 -07002304 td->urb->actual_length = 0;
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002305 goto finish_td;
Andiry Xu8af56be2010-07-22 15:23:03 -07002306 }
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002307
2308 /* stopped at setup stage, no data transferred */
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002309 if (trb_type == TRB_SETUP)
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002310 goto finish_td;
2311
Andiry Xu8af56be2010-07-22 15:23:03 -07002312 /*
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002313 * if on data stage then update the actual_length of the URB and flag it
2314 * as set, so it won't be overwritten in the event for the last TRB.
Andiry Xu8af56be2010-07-22 15:23:03 -07002315 */
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002316 if (trb_type == TRB_DATA ||
2317 trb_type == TRB_NORMAL) {
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002318 td->urb_length_set = true;
2319 td->urb->actual_length = requested - remaining;
2320 xhci_dbg(xhci, "Waiting for status stage event\n");
2321 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002322 }
2323
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002324 /* at status stage */
2325 if (!td->urb_length_set)
2326 td->urb->actual_length = requested;
2327
2328finish_td:
Mathias Nymane9fcb072021-04-06 10:02:08 +03002329 return finish_td(xhci, ep, ep_ring, td, trb_comp_code);
Andiry Xu8af56be2010-07-22 15:23:03 -07002330}
2331
2332/*
Andiry Xu04e51902010-07-22 15:23:39 -07002333 * Process isochronous tds, update urb packet status and actual_length.
2334 */
Mathias Nymane9fcb072021-04-06 10:02:08 +03002335static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2336 struct xhci_ring *ep_ring, struct xhci_td *td,
2337 union xhci_trb *ep_trb, struct xhci_transfer_event *event)
Andiry Xu04e51902010-07-22 15:23:39 -07002338{
Andiry Xu04e51902010-07-22 15:23:39 -07002339 struct urb_priv *urb_priv;
2340 int idx;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002341 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07002342 u32 trb_comp_code;
Mathias Nyman36da3a12016-11-11 15:13:19 +02002343 bool sum_trbs_for_length = false;
2344 u32 remaining, requested, ep_trb_len;
2345 int short_framestatus;
Andiry Xu04e51902010-07-22 15:23:39 -07002346
Matt Evans28ccd292011-03-29 13:40:46 +11002347 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002348 urb_priv = td->urb->hcpriv;
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02002349 idx = urb_priv->num_tds_done;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002350 frame = &td->urb->iso_frame_desc[idx];
Mathias Nyman36da3a12016-11-11 15:13:19 +02002351 requested = frame->length;
2352 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2353 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2354 short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2355 -EREMOTEIO : 0;
Andiry Xu04e51902010-07-22 15:23:39 -07002356
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002357 /* handle completion code */
2358 switch (trb_comp_code) {
2359 case COMP_SUCCESS:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002360 if (remaining) {
2361 frame->status = short_framestatus;
2362 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2363 sum_trbs_for_length = true;
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002364 break;
2365 }
Mathias Nyman36da3a12016-11-11 15:13:19 +02002366 frame->status = 0;
2367 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002368 case COMP_SHORT_PACKET:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002369 frame->status = short_framestatus;
2370 sum_trbs_for_length = true;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002371 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002372 case COMP_BANDWIDTH_OVERRUN_ERROR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002373 frame->status = -ECOMM;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002374 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002375 case COMP_ISOCH_BUFFER_OVERRUN:
2376 case COMP_BABBLE_DETECTED_ERROR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002377 frame->status = -EOVERFLOW;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002378 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002379 case COMP_INCOMPATIBLE_DEVICE_ERROR:
2380 case COMP_STALL_ERROR:
Mathias Nymand104d012015-04-30 17:16:02 +03002381 frame->status = -EPROTO;
Mathias Nymand104d012015-04-30 17:16:02 +03002382 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002383 case COMP_USB_TRANSACTION_ERROR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002384 frame->status = -EPROTO;
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002385 if (ep_trb != td->last_trb)
Mathias Nymand104d012015-04-30 17:16:02 +03002386 return 0;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002387 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002388 case COMP_STOPPED:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002389 sum_trbs_for_length = true;
2390 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002391 case COMP_STOPPED_SHORT_PACKET:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002392 /* field normally containing residue now contains tranferred */
2393 frame->status = short_framestatus;
2394 requested = remaining;
2395 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002396 case COMP_STOPPED_LENGTH_INVALID:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002397 requested = 0;
2398 remaining = 0;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002399 break;
2400 default:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002401 sum_trbs_for_length = true;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002402 frame->status = -1;
2403 break;
Andiry Xu04e51902010-07-22 15:23:39 -07002404 }
2405
Mathias Nyman36da3a12016-11-11 15:13:19 +02002406 if (sum_trbs_for_length)
Mathias Nymand4dff8042021-01-29 15:00:19 +02002407 frame->actual_length = sum_trb_lengths(xhci, ep->ring, ep_trb) +
Mathias Nyman36da3a12016-11-11 15:13:19 +02002408 ep_trb_len - remaining;
2409 else
2410 frame->actual_length = requested;
Andiry Xu04e51902010-07-22 15:23:39 -07002411
Mathias Nyman36da3a12016-11-11 15:13:19 +02002412 td->urb->actual_length += frame->actual_length;
Andiry Xu04e51902010-07-22 15:23:39 -07002413
Mathias Nymane9fcb072021-04-06 10:02:08 +03002414 return finish_td(xhci, ep, ep_ring, td, trb_comp_code);
Andiry Xu04e51902010-07-22 15:23:39 -07002415}
2416
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002417static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
Mathias Nymana6ccd1f2021-01-29 15:00:35 +02002418 struct xhci_virt_ep *ep, int status)
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002419{
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002420 struct urb_priv *urb_priv;
2421 struct usb_iso_packet_descriptor *frame;
2422 int idx;
2423
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002424 urb_priv = td->urb->hcpriv;
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02002425 idx = urb_priv->num_tds_done;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002426 frame = &td->urb->iso_frame_desc[idx];
2427
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002428 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002429 frame->status = -EXDEV;
2430
2431 /* calc actual length */
2432 frame->actual_length = 0;
2433
2434 /* Update ring dequeue pointer */
Mathias Nyman55f61532021-01-29 15:00:28 +02002435 ep->ring->dequeue = td->last_trb;
2436 ep->ring->deq_seg = td->last_trb_seg;
2437 ep->ring->num_trbs_free += td->num_trbs - 1;
Mathias Nymand4dff8042021-01-29 15:00:19 +02002438 inc_deq(xhci, ep->ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002439
Mathias Nymand4dff8042021-01-29 15:00:19 +02002440 return xhci_td_cleanup(xhci, td, ep->ring, status);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002441}
2442
Andiry Xu04e51902010-07-22 15:23:39 -07002443/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002444 * Process bulk and interrupt tds, update urb status and actual_length.
2445 */
Mathias Nymane9fcb072021-04-06 10:02:08 +03002446static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2447 struct xhci_ring *ep_ring, struct xhci_td *td,
2448 union xhci_trb *ep_trb, struct xhci_transfer_event *event)
Andiry Xu22405ed2010-07-22 15:23:08 -07002449{
Mathias Nymanf8f80be2018-09-20 19:13:37 +03002450 struct xhci_slot_ctx *slot_ctx;
Andiry Xu22405ed2010-07-22 15:23:08 -07002451 u32 trb_comp_code;
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002452 u32 remaining, requested, ep_trb_len;
Andiry Xu22405ed2010-07-22 15:23:08 -07002453
Mathias Nymanab58f3b2021-01-29 15:00:18 +02002454 slot_ctx = xhci_get_slot_ctx(xhci, ep->vdev->out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002455 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Mathias Nyman30a65b42016-11-11 15:13:17 +02002456 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002457 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
Mathias Nyman30a65b42016-11-11 15:13:17 +02002458 requested = td->urb->transfer_buffer_length;
Andiry Xu22405ed2010-07-22 15:23:08 -07002459
2460 switch (trb_comp_code) {
2461 case COMP_SUCCESS:
Mathias Nymanf8f80be2018-09-20 19:13:37 +03002462 ep_ring->err_count = 0;
Mathias Nyman30a65b42016-11-11 15:13:17 +02002463 /* handle success with untransferred data as short packet */
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002464 if (ep_trb != td->last_trb || remaining) {
Mathias Nyman52ab8682016-11-11 15:13:15 +02002465 xhci_warn(xhci, "WARN Successful completion on short TX\n");
Mathias Nyman30a65b42016-11-11 15:13:17 +02002466 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2467 td->urb->ep->desc.bEndpointAddress,
2468 requested, remaining);
Andiry Xu22405ed2010-07-22 15:23:08 -07002469 }
Mathias Nymana6ccd1f2021-01-29 15:00:35 +02002470 td->status = 0;
Andiry Xu22405ed2010-07-22 15:23:08 -07002471 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002472 case COMP_SHORT_PACKET:
Mathias Nyman30a65b42016-11-11 15:13:17 +02002473 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2474 td->urb->ep->desc.bEndpointAddress,
2475 requested, remaining);
Mathias Nymana6ccd1f2021-01-29 15:00:35 +02002476 td->status = 0;
Mathias Nyman30a65b42016-11-11 15:13:17 +02002477 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002478 case COMP_STOPPED_SHORT_PACKET:
Mathias Nyman30a65b42016-11-11 15:13:17 +02002479 td->urb->actual_length = remaining;
2480 goto finish_td;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002481 case COMP_STOPPED_LENGTH_INVALID:
Mathias Nyman30a65b42016-11-11 15:13:17 +02002482 /* stopped on ep trb with invalid length, exclude it */
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002483 ep_trb_len = 0;
Mathias Nyman30a65b42016-11-11 15:13:17 +02002484 remaining = 0;
Andiry Xu22405ed2010-07-22 15:23:08 -07002485 break;
Mathias Nymanf8f80be2018-09-20 19:13:37 +03002486 case COMP_USB_TRANSACTION_ERROR:
Stanislaw Gruszkaa4a251f2021-03-11 13:53:50 +02002487 if (xhci->quirks & XHCI_NO_SOFT_RETRY ||
2488 (ep_ring->err_count++ > MAX_SOFT_RETRY) ||
Mathias Nymanf8f80be2018-09-20 19:13:37 +03002489 le32_to_cpu(slot_ctx->tt_info) & TT_SLOT)
2490 break;
Mathias Nymana6ccd1f2021-01-29 15:00:35 +02002491
2492 td->status = 0;
Mathias Nyman7c6c3342021-01-29 15:00:37 +02002493
2494 xhci_handle_halted_endpoint(xhci, ep, ep_ring->stream_id, td,
2495 EP_SOFT_RESET);
Mathias Nymanf8f80be2018-09-20 19:13:37 +03002496 return 0;
Andiry Xu22405ed2010-07-22 15:23:08 -07002497 default:
Mathias Nyman30a65b42016-11-11 15:13:17 +02002498 /* do nothing */
Andiry Xu22405ed2010-07-22 15:23:08 -07002499 break;
2500 }
Mathias Nyman30a65b42016-11-11 15:13:17 +02002501
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002502 if (ep_trb == td->last_trb)
Mathias Nyman30a65b42016-11-11 15:13:17 +02002503 td->urb->actual_length = requested - remaining;
2504 else
Lu Baolu40a3b772015-08-06 19:24:01 +03002505 td->urb->actual_length =
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002506 sum_trb_lengths(xhci, ep_ring, ep_trb) +
2507 ep_trb_len - remaining;
Mathias Nyman30a65b42016-11-11 15:13:17 +02002508finish_td:
2509 if (remaining > requested) {
2510 xhci_warn(xhci, "bad transfer trb length %d in event trb\n",
2511 remaining);
Andiry Xu22405ed2010-07-22 15:23:08 -07002512 td->urb->actual_length = 0;
Andiry Xu22405ed2010-07-22 15:23:08 -07002513 }
Mathias Nymane9fcb072021-04-06 10:02:08 +03002514
2515 return finish_td(xhci, ep, ep_ring, td, trb_comp_code);
Andiry Xu22405ed2010-07-22 15:23:08 -07002516}
2517
2518/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002519 * If this function returns an error condition, it means it got a Transfer
2520 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2521 * At this point, the host controller is probably hosed and should be reset.
2522 */
2523static int handle_tx_event(struct xhci_hcd *xhci,
2524 struct xhci_transfer_event *event)
2525{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002526 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002527 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002528 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002529 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002530 struct xhci_td *td = NULL;
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002531 dma_addr_t ep_trb_dma;
2532 struct xhci_segment *ep_seg;
2533 union xhci_trb *ep_trb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002534 int status = -EINPROGRESS;
John Yound115b042009-07-27 12:05:15 -07002535 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002536 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002537 u32 trb_comp_code;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002538 int td_num = 0;
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002539 bool handling_skipped_tds = false;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002540
Matt Evans28ccd292011-03-29 13:40:46 +11002541 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Mathias Nymanb3368382017-06-15 11:55:43 +03002542 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2543 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2544 ep_trb_dma = le64_to_cpu(event->buffer);
2545
Mathias Nymanb1adc422021-01-29 15:00:22 +02002546 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
2547 if (!ep) {
2548 xhci_err(xhci, "ERROR Invalid Transfer event\n");
Mathias Nymanb3368382017-06-15 11:55:43 +03002549 goto err_out;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002550 }
2551
Mathias Nymanb3368382017-06-15 11:55:43 +03002552 ep_ring = xhci_dma_to_transfer_ring(ep, ep_trb_dma);
Mathias Nymanb1adc422021-01-29 15:00:22 +02002553 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
Mathias Nymanb3368382017-06-15 11:55:43 +03002554
Mathias Nymanade2e3a2017-06-15 11:55:46 +03002555 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) {
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002556 xhci_err(xhci,
Mathias Nymanade2e3a2017-06-15 11:55:46 +03002557 "ERROR Transfer event for disabled endpoint slot %u ep %u\n",
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002558 slot_id, ep_index);
Mathias Nymanb3368382017-06-15 11:55:43 +03002559 goto err_out;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002560 }
2561
Mathias Nymanade2e3a2017-06-15 11:55:46 +03002562 /* Some transfer events don't always point to a trb, see xhci 4.17.4 */
2563 if (!ep_ring) {
2564 switch (trb_comp_code) {
2565 case COMP_STALL_ERROR:
2566 case COMP_USB_TRANSACTION_ERROR:
2567 case COMP_INVALID_STREAM_TYPE_ERROR:
2568 case COMP_INVALID_STREAM_ID_ERROR:
Mathias Nyman7c6c3342021-01-29 15:00:37 +02002569 xhci_handle_halted_endpoint(xhci, ep, 0, NULL,
2570 EP_SOFT_RESET);
Mathias Nymanade2e3a2017-06-15 11:55:46 +03002571 goto cleanup;
2572 case COMP_RING_UNDERRUN:
2573 case COMP_RING_OVERRUN:
Sandeep Singhd9193ef2018-11-09 17:21:19 +02002574 case COMP_STOPPED_LENGTH_INVALID:
Mathias Nymanade2e3a2017-06-15 11:55:46 +03002575 goto cleanup;
2576 default:
2577 xhci_err(xhci, "ERROR Transfer event for unknown stream ring slot %u ep %u\n",
2578 slot_id, ep_index);
2579 goto err_out;
2580 }
2581 }
2582
Andiry Xuc2d7b492011-09-19 16:05:12 -07002583 /* Count current td numbers if ep->skip is set */
2584 if (ep->skip) {
2585 list_for_each(tmp, &ep_ring->td_list)
2586 td_num++;
2587 }
2588
Andiry Xu986a92d2010-07-22 15:23:20 -07002589 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002590 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002591 /* Skip codes that require special handling depending on
2592 * transfer type
2593 */
2594 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302595 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002596 break;
Mathias Nyman7ff11162019-12-11 16:20:06 +02002597 if (xhci->quirks & XHCI_TRUST_TX_LENGTH ||
2598 ep_ring->last_td_was_short)
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002599 trb_comp_code = COMP_SHORT_PACKET;
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002600 else
Sarah Sharp8202ce22012-07-25 10:52:45 -07002601 xhci_warn_ratelimited(xhci,
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002602 "WARN Successful completion on short TX for slot %u ep %u: needs XHCI_TRUST_TX_LENGTH quirk?\n",
2603 slot_id, ep_index);
Nick Desaulniers1d6903a2020-11-10 17:47:14 -08002604 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002605 case COMP_SHORT_PACKET:
Sarah Sharpb10de142009-04-27 19:58:50 -07002606 break;
Mathias Nymanb3368382017-06-15 11:55:43 +03002607 /* Completion codes for endpoint stopped state */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002608 case COMP_STOPPED:
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002609 xhci_dbg(xhci, "Stopped on Transfer TRB for slot %u ep %u\n",
2610 slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07002611 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002612 case COMP_STOPPED_LENGTH_INVALID:
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002613 xhci_dbg(xhci,
2614 "Stopped on No-op or Link TRB for slot %u ep %u\n",
2615 slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07002616 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002617 case COMP_STOPPED_SHORT_PACKET:
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002618 xhci_dbg(xhci,
2619 "Stopped with short packet transfer detected for slot %u ep %u\n",
2620 slot_id, ep_index);
Lu Baolu40a3b772015-08-06 19:24:01 +03002621 break;
Mathias Nymanb3368382017-06-15 11:55:43 +03002622 /* Completion codes for endpoint halted state */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002623 case COMP_STALL_ERROR:
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002624 xhci_dbg(xhci, "Stalled endpoint for slot %u ep %u\n", slot_id,
2625 ep_index);
Sarah Sharpb10de142009-04-27 19:58:50 -07002626 status = -EPIPE;
2627 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002628 case COMP_SPLIT_TRANSACTION_ERROR:
Mathias Nyman76eac5d2020-03-12 16:45:10 +02002629 xhci_dbg(xhci, "Split transaction error for slot %u ep %u\n",
2630 slot_id, ep_index);
2631 status = -EPROTO;
2632 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002633 case COMP_USB_TRANSACTION_ERROR:
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002634 xhci_dbg(xhci, "Transfer error for slot %u ep %u on endpoint\n",
2635 slot_id, ep_index);
Sarah Sharpb10de142009-04-27 19:58:50 -07002636 status = -EPROTO;
2637 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002638 case COMP_BABBLE_DETECTED_ERROR:
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002639 xhci_dbg(xhci, "Babble error for slot %u ep %u on endpoint\n",
2640 slot_id, ep_index);
Sarah Sharp4a731432009-07-27 12:04:32 -07002641 status = -EOVERFLOW;
2642 break;
Mathias Nymanb3368382017-06-15 11:55:43 +03002643 /* Completion codes for endpoint error state */
2644 case COMP_TRB_ERROR:
2645 xhci_warn(xhci,
2646 "WARN: TRB error for slot %u ep %u on endpoint\n",
2647 slot_id, ep_index);
2648 status = -EILSEQ;
2649 break;
2650 /* completion codes not indicating endpoint state change */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002651 case COMP_DATA_BUFFER_ERROR:
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002652 xhci_warn(xhci,
2653 "WARN: HC couldn't access mem fast enough for slot %u ep %u\n",
2654 slot_id, ep_index);
Sarah Sharpb10de142009-04-27 19:58:50 -07002655 status = -ENOSR;
2656 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002657 case COMP_BANDWIDTH_OVERRUN_ERROR:
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002658 xhci_warn(xhci,
2659 "WARN: bandwidth overrun event for slot %u ep %u on endpoint\n",
2660 slot_id, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002661 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002662 case COMP_ISOCH_BUFFER_OVERRUN:
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002663 xhci_warn(xhci,
2664 "WARN: buffer overrun event for slot %u ep %u on endpoint",
2665 slot_id, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002666 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002667 case COMP_RING_UNDERRUN:
Andiry Xu986a92d2010-07-22 15:23:20 -07002668 /*
2669 * When the Isoch ring is empty, the xHC will generate
2670 * a Ring Overrun Event for IN Isoch endpoint or Ring
2671 * Underrun Event for OUT Isoch endpoint.
2672 */
2673 xhci_dbg(xhci, "underrun event on endpoint\n");
2674 if (!list_empty(&ep_ring->td_list))
2675 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2676 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002677 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2678 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002679 goto cleanup;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002680 case COMP_RING_OVERRUN:
Andiry Xu986a92d2010-07-22 15:23:20 -07002681 xhci_dbg(xhci, "overrun event on endpoint\n");
2682 if (!list_empty(&ep_ring->td_list))
2683 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2684 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002685 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2686 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002687 goto cleanup;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002688 case COMP_MISSED_SERVICE_ERROR:
Andiry Xud18240d2010-07-22 15:23:25 -07002689 /*
2690 * When encounter missed service error, one or more isoc tds
2691 * may be missed by xHC.
2692 * Set skip flag of the ep_ring; Complete the missed tds as
2693 * short transfer when process the ep_ring next time.
2694 */
2695 ep->skip = true;
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002696 xhci_dbg(xhci,
2697 "Miss service interval error for slot %u ep %u, set skip flag\n",
2698 slot_id, ep_index);
Andiry Xud18240d2010-07-22 15:23:25 -07002699 goto cleanup;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002700 case COMP_NO_PING_RESPONSE_ERROR:
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002701 ep->skip = true;
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002702 xhci_dbg(xhci,
2703 "No Ping response error for slot %u ep %u, Skip one Isoc TD\n",
2704 slot_id, ep_index);
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002705 goto cleanup;
Mathias Nymanb3368382017-06-15 11:55:43 +03002706
2707 case COMP_INCOMPATIBLE_DEVICE_ERROR:
2708 /* needs disable slot command to recover */
2709 xhci_warn(xhci,
2710 "WARN: detect an incompatible device for slot %u ep %u",
2711 slot_id, ep_index);
2712 status = -EPROTO;
2713 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002714 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002715 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002716 status = 0;
2717 break;
2718 }
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002719 xhci_warn(xhci,
2720 "ERROR Unknown event condition %u for slot %u ep %u , HC probably busted\n",
2721 trb_comp_code, slot_id, ep_index);
Sarah Sharpb10de142009-04-27 19:58:50 -07002722 goto cleanup;
2723 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002724
Andiry Xud18240d2010-07-22 15:23:25 -07002725 do {
2726 /* This TRB should be in the TD at the head of this ring's
2727 * TD list.
2728 */
2729 if (list_empty(&ep_ring->td_list)) {
Sarah Sharpa83d6752013-03-18 10:19:51 -07002730 /*
Mathias Nymane4ec40e2017-12-01 13:41:19 +02002731 * Don't print wanings if it's due to a stopped endpoint
2732 * generating an extra completion event if the device
2733 * was suspended. Or, a event for the last TRB of a
2734 * short TD we already got a short event for.
2735 * The short TD is already removed from the TD list.
Sarah Sharpa83d6752013-03-18 10:19:51 -07002736 */
Mathias Nymane4ec40e2017-12-01 13:41:19 +02002737
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002738 if (!(trb_comp_code == COMP_STOPPED ||
Mathias Nymane4ec40e2017-12-01 13:41:19 +02002739 trb_comp_code == COMP_STOPPED_LENGTH_INVALID ||
2740 ep_ring->last_td_was_short)) {
Sarah Sharpa83d6752013-03-18 10:19:51 -07002741 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2742 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2743 ep_index);
Sarah Sharpa83d6752013-03-18 10:19:51 -07002744 }
Andiry Xud18240d2010-07-22 15:23:25 -07002745 if (ep->skip) {
2746 ep->skip = false;
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002747 xhci_dbg(xhci, "td_list is empty while skip flag set. Clear skip flag for slot %u ep %u.\n",
2748 slot_id, ep_index);
Andiry Xud18240d2010-07-22 15:23:25 -07002749 }
Mathias Nyman93ceaa82020-04-21 17:08:20 +03002750 if (trb_comp_code == COMP_STALL_ERROR ||
2751 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
2752 trb_comp_code)) {
Mathias Nyman7c6c3342021-01-29 15:00:37 +02002753 xhci_handle_halted_endpoint(xhci, ep,
2754 ep_ring->stream_id,
2755 NULL,
2756 EP_HARD_RESET);
Mathias Nyman93ceaa82020-04-21 17:08:20 +03002757 }
Andiry Xud18240d2010-07-22 15:23:25 -07002758 goto cleanup;
2759 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002760
Andiry Xuc2d7b492011-09-19 16:05:12 -07002761 /* We've skipped all the TDs on the ep ring when ep->skip set */
2762 if (ep->skip && td_num == 0) {
2763 ep->skip = false;
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002764 xhci_dbg(xhci, "All tds on the ep_ring skipped. Clear skip flag for slot %u ep %u.\n",
2765 slot_id, ep_index);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002766 goto cleanup;
2767 }
2768
Felipe Balbi04861f82017-01-23 14:20:09 +02002769 td = list_first_entry(&ep_ring->td_list, struct xhci_td,
2770 td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002771 if (ep->skip)
2772 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002773
Andiry Xud18240d2010-07-22 15:23:25 -07002774 /* Is this a TRB in the currently executing TD? */
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002775 ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2776 td->last_trb, ep_trb_dma, false);
Alex Hee1cf4862011-06-03 15:58:25 +08002777
2778 /*
2779 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2780 * is not in the current TD pointed by ep_ring->dequeue because
2781 * that the hardware dequeue pointer still at the previous TRB
2782 * of the current TD. The previous TRB maybe a Link TD or the
2783 * last TRB of the previous TD. The command completion handle
2784 * will take care the rest.
2785 */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002786 if (!ep_seg && (trb_comp_code == COMP_STOPPED ||
2787 trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) {
Alex Hee1cf4862011-06-03 15:58:25 +08002788 goto cleanup;
2789 }
2790
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002791 if (!ep_seg) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002792 if (!ep->skip ||
2793 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002794 /* Some host controllers give a spurious
2795 * successful event after a short transfer.
2796 * Ignore it.
2797 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002798 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
Sarah Sharpad808332011-05-25 10:43:56 -07002799 ep_ring->last_td_was_short) {
2800 ep_ring->last_td_was_short = false;
Sarah Sharpad808332011-05-25 10:43:56 -07002801 goto cleanup;
2802 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002803 /* HC is busted, give up! */
2804 xhci_err(xhci,
2805 "ERROR Transfer event TRB DMA ptr not "
Hans de Goedecffb9be2014-08-20 16:41:51 +03002806 "part of current TD ep_index %d "
2807 "comp_code %u\n", ep_index,
2808 trb_comp_code);
2809 trb_in_td(xhci, ep_ring->deq_seg,
2810 ep_ring->dequeue, td->last_trb,
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002811 ep_trb_dma, true);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002812 return -ESHUTDOWN;
2813 }
2814
Mathias Nymana6ccd1f2021-01-29 15:00:35 +02002815 skip_isoc_td(xhci, td, ep, status);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002816 goto cleanup;
2817 }
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002818 if (trb_comp_code == COMP_SHORT_PACKET)
Sarah Sharpad808332011-05-25 10:43:56 -07002819 ep_ring->last_td_was_short = true;
2820 else
2821 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002822
2823 if (ep->skip) {
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002824 xhci_dbg(xhci,
2825 "Found td. Clear skip flag for slot %u ep %u.\n",
2826 slot_id, ep_index);
Andiry Xud18240d2010-07-22 15:23:25 -07002827 ep->skip = false;
2828 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002829
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002830 ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) /
2831 sizeof(*ep_trb)];
Felipe Balbia37c3f72017-01-23 14:20:19 +02002832
2833 trace_xhci_handle_transfer(ep_ring,
2834 (struct xhci_generic_trb *) ep_trb);
2835
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002836 /*
Lu Baolu810a6242017-10-06 17:45:29 +03002837 * No-op TRB could trigger interrupts in a case where
2838 * a URB was killed and a STALL_ERROR happens right
2839 * after the endpoint ring stopped. Reset the halted
2840 * endpoint. Otherwise, the endpoint remains stalled
2841 * indefinitely.
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002842 */
Mathias Nymana6ccd1f2021-01-29 15:00:35 +02002843
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002844 if (trb_is_noop(ep_trb)) {
Lu Baolu810a6242017-10-06 17:45:29 +03002845 if (trb_comp_code == COMP_STALL_ERROR ||
2846 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
2847 trb_comp_code))
Mathias Nyman7c6c3342021-01-29 15:00:37 +02002848 xhci_handle_halted_endpoint(xhci, ep,
2849 ep_ring->stream_id,
2850 td, EP_HARD_RESET);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002851 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002852 }
2853
Mathias Nymana6ccd1f2021-01-29 15:00:35 +02002854 td->status = status;
2855
Mathias Nyman0c03d892016-11-11 15:13:23 +02002856 /* update the urb's actual_length and give back to the core */
Andiry Xud18240d2010-07-22 15:23:25 -07002857 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
Mathias Nymane9fcb072021-04-06 10:02:08 +03002858 process_ctrl_td(xhci, ep, ep_ring, td, ep_trb, event);
Andiry Xu04e51902010-07-22 15:23:39 -07002859 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
Mathias Nymane9fcb072021-04-06 10:02:08 +03002860 process_isoc_td(xhci, ep, ep_ring, td, ep_trb, event);
Andiry Xud18240d2010-07-22 15:23:25 -07002861 else
Mathias Nymane9fcb072021-04-06 10:02:08 +03002862 process_bulk_intr_td(xhci, ep, ep_ring, td, ep_trb, event);
Andiry Xu4422da62010-07-22 15:22:55 -07002863cleanup:
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002864 handling_skipped_tds = ep->skip &&
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002865 trb_comp_code != COMP_MISSED_SERVICE_ERROR &&
2866 trb_comp_code != COMP_NO_PING_RESPONSE_ERROR;
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002867
Andiry Xud18240d2010-07-22 15:23:25 -07002868 /*
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002869 * Do not update event ring dequeue pointer if we're in a loop
2870 * processing missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002871 */
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002872 if (!handling_skipped_tds)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002873 inc_deq(xhci, xhci->event_ring);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002874
Andiry Xud18240d2010-07-22 15:23:25 -07002875 /*
2876 * If ep->skip is set, it means there are missed tds on the
2877 * endpoint ring need to take care of.
2878 * Process them as short transfer until reach the td pointed by
2879 * the event.
2880 */
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002881 } while (handling_skipped_tds);
Andiry Xud18240d2010-07-22 15:23:25 -07002882
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002883 return 0;
Mathias Nymanb3368382017-06-15 11:55:43 +03002884
2885err_out:
2886 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2887 (unsigned long long) xhci_trb_virt_to_dma(
2888 xhci->event_ring->deq_seg,
2889 xhci->event_ring->dequeue),
2890 lower_32_bits(le64_to_cpu(event->buffer)),
2891 upper_32_bits(le64_to_cpu(event->buffer)),
2892 le32_to_cpu(event->transfer_len),
2893 le32_to_cpu(event->flags));
2894 return -ENODEV;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002895}
2896
2897/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002898 * This function handles all OS-owned events on the event ring. It may drop
2899 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002900 * Returns >0 for "possibly more events to process" (caller should call again),
2901 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002902 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002903static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002904{
2905 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002906 int update_ptrs = 1;
Mathias Nyman03538102021-01-29 15:00:29 +02002907 u32 trb_type;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002908 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002909
Lu Baoluf4c8f032016-11-11 15:13:25 +02002910 /* Event ring hasn't been allocated yet. */
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002911 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
Lu Baoluf4c8f032016-11-11 15:13:25 +02002912 xhci_err(xhci, "ERROR event ring not ready\n");
2913 return -ENOMEM;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002914 }
2915
2916 event = xhci->event_ring->dequeue;
2917 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002918 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
Lu Baoluf4c8f032016-11-11 15:13:25 +02002919 xhci->event_ring->cycle_state)
Matt Evans9dee9a22011-03-29 13:41:02 +11002920 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002921
Felipe Balbia37c3f72017-01-23 14:20:19 +02002922 trace_xhci_handle_event(xhci->event_ring, &event->generic);
2923
Matt Evans92a3da42011-03-29 13:40:51 +11002924 /*
2925 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2926 * speculative reads of the event's flags/data below.
2927 */
2928 rmb();
Mathias Nyman03538102021-01-29 15:00:29 +02002929 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->event_cmd.flags));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002930 /* FIXME: Handle more event types. */
Mathias Nyman03538102021-01-29 15:00:29 +02002931
2932 switch (trb_type) {
2933 case TRB_COMPLETION:
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002934 handle_cmd_completion(xhci, &event->event_cmd);
2935 break;
Mathias Nyman03538102021-01-29 15:00:29 +02002936 case TRB_PORT_STATUS:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002937 handle_port_status(xhci, event);
2938 update_ptrs = 0;
2939 break;
Mathias Nyman03538102021-01-29 15:00:29 +02002940 case TRB_TRANSFER:
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002941 ret = handle_tx_event(xhci, &event->trans_event);
Lu Baoluf4c8f032016-11-11 15:13:25 +02002942 if (ret >= 0)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002943 update_ptrs = 0;
2944 break;
Mathias Nyman03538102021-01-29 15:00:29 +02002945 case TRB_DEV_NOTE:
Sarah Sharp623bef92011-11-11 14:57:33 -08002946 handle_device_notification(xhci, event);
2947 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002948 default:
Mathias Nyman03538102021-01-29 15:00:29 +02002949 if (trb_type >= TRB_VENDOR_DEFINED_LOW)
2950 handle_vendor_event(xhci, event, trb_type);
Sarah Sharp02386342010-05-24 13:25:28 -07002951 else
Mathias Nyman03538102021-01-29 15:00:29 +02002952 xhci_warn(xhci, "ERROR unknown event type %d\n", trb_type);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002953 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002954 /* Any of the above functions may drop and re-acquire the lock, so check
2955 * to make sure a watchdog timer didn't mark the host as non-responsive.
2956 */
2957 if (xhci->xhc_state & XHCI_STATE_DYING) {
2958 xhci_dbg(xhci, "xHCI host dying, returning from "
2959 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002960 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002961 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002962
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002963 if (update_ptrs)
2964 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002965 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002966
Matt Evans9dee9a22011-03-29 13:41:02 +11002967 /* Are there more items on the event ring? Caller will call us again to
2968 * check.
2969 */
2970 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002971}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002972
2973/*
Peter Chendc0ffbe2019-11-15 18:50:00 +02002974 * Update Event Ring Dequeue Pointer:
2975 * - When all events have finished
2976 * - To avoid "Event Ring Full Error" condition
2977 */
2978static void xhci_update_erst_dequeue(struct xhci_hcd *xhci,
2979 union xhci_trb *event_ring_deq)
2980{
2981 u64 temp_64;
2982 dma_addr_t deq;
2983
2984 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2985 /* If necessary, update the HW's version of the event ring deq ptr. */
2986 if (event_ring_deq != xhci->event_ring->dequeue) {
2987 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2988 xhci->event_ring->dequeue);
2989 if (deq == 0)
2990 xhci_warn(xhci, "WARN something wrong with SW event ring dequeue ptr\n");
2991 /*
2992 * Per 4.9.4, Software writes to the ERDP register shall
2993 * always advance the Event Ring Dequeue Pointer value.
2994 */
2995 if ((temp_64 & (u64) ~ERST_PTR_MASK) ==
2996 ((u64) deq & (u64) ~ERST_PTR_MASK))
2997 return;
2998
2999 /* Update HC event ring dequeue pointer */
3000 temp_64 &= ERST_PTR_MASK;
3001 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
3002 }
3003
3004 /* Clear the event handler busy flag (RW1C) */
3005 temp_64 |= ERST_EHB;
3006 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
3007}
3008
3009/*
Sarah Sharp9032cd52010-07-29 22:12:29 -07003010 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
3011 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
3012 * indicators of an event TRB error, but we check the status *first* to be safe.
3013 */
3014irqreturn_t xhci_irq(struct usb_hcd *hcd)
3015{
3016 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07003017 union xhci_trb *event_ring_deq;
Felipe Balbi76a35292017-01-23 14:20:07 +02003018 irqreturn_t ret = IRQ_NONE;
Felipe Balbi76a35292017-01-23 14:20:07 +02003019 u64 temp_64;
3020 u32 status;
Peter Chendc0ffbe2019-11-15 18:50:00 +02003021 int event_loop = 0;
Sarah Sharp9032cd52010-07-29 22:12:29 -07003022
Johan Hovold5e712172021-03-22 12:11:40 +01003023 spin_lock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07003024 /* Check if the xHC generated the interrupt, or the irq is shared */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02003025 status = readl(&xhci->op_regs->status);
Mathias Nymand9f11ba2017-04-07 17:57:01 +03003026 if (status == ~(u32)0) {
3027 xhci_hc_died(xhci);
Felipe Balbi76a35292017-01-23 14:20:07 +02003028 ret = IRQ_HANDLED;
3029 goto out;
Sarah Sharp9032cd52010-07-29 22:12:29 -07003030 }
Felipe Balbi76a35292017-01-23 14:20:07 +02003031
3032 if (!(status & STS_EINT))
3033 goto out;
3034
Sarah Sharp27e0dd42010-07-29 22:12:43 -07003035 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07003036 xhci_warn(xhci, "WARNING: Host System Error\n");
3037 xhci_halt(xhci);
Felipe Balbi76a35292017-01-23 14:20:07 +02003038 ret = IRQ_HANDLED;
3039 goto out;
Sarah Sharp9032cd52010-07-29 22:12:29 -07003040 }
3041
Sarah Sharpbda53142010-07-29 22:12:38 -07003042 /*
3043 * Clear the op reg interrupt status first,
3044 * so we can receive interrupts from other MSI-X interrupters.
3045 * Write 1 to clear the interrupt status.
3046 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07003047 status |= STS_EINT;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02003048 writel(status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07003049
Peter Chen6a29bee2017-05-17 18:32:02 +03003050 if (!hcd->msi_enabled) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07003051 u32 irq_pending;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02003052 irq_pending = readl(&xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02003053 irq_pending |= IMAN_IP;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02003054 writel(irq_pending, &xhci->ir_set->irq_pending);
Sarah Sharpc21599a2010-07-29 22:13:00 -07003055 }
Sarah Sharpbda53142010-07-29 22:12:38 -07003056
Gabriel Krisman Bertazi27a41a82016-06-01 18:09:07 +03003057 if (xhci->xhc_state & XHCI_STATE_DYING ||
3058 xhci->xhc_state & XHCI_STATE_HALTED) {
Sarah Sharpbda53142010-07-29 22:12:38 -07003059 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
3060 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07003061 /* Clear the event handler busy flag (RW1C);
3062 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07003063 */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08003064 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp477632d2014-01-29 14:02:00 -08003065 xhci_write_64(xhci, temp_64 | ERST_EHB,
3066 &xhci->ir_set->erst_dequeue);
Felipe Balbi76a35292017-01-23 14:20:07 +02003067 ret = IRQ_HANDLED;
3068 goto out;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07003069 }
3070
3071 event_ring_deq = xhci->event_ring->dequeue;
3072 /* FIXME this should be a delayed service routine
3073 * that clears the EHB.
3074 */
Peter Chendc0ffbe2019-11-15 18:50:00 +02003075 while (xhci_handle_event(xhci) > 0) {
3076 if (event_loop++ < TRBS_PER_SEGMENT / 2)
3077 continue;
3078 xhci_update_erst_dequeue(xhci, event_ring_deq);
Mathias Nyman90d551a2021-06-17 18:03:52 +03003079
3080 /* ring is half-full, force isoc trbs to interrupt more often */
3081 if (xhci->isoc_bei_interval > AVOID_BEI_INTERVAL_MIN)
3082 xhci->isoc_bei_interval = xhci->isoc_bei_interval / 2;
3083
Peter Chendc0ffbe2019-11-15 18:50:00 +02003084 event_loop = 0;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07003085 }
Sarah Sharpbda53142010-07-29 22:12:38 -07003086
Peter Chendc0ffbe2019-11-15 18:50:00 +02003087 xhci_update_erst_dequeue(xhci, event_ring_deq);
Felipe Balbi76a35292017-01-23 14:20:07 +02003088 ret = IRQ_HANDLED;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07003089
Felipe Balbi76a35292017-01-23 14:20:07 +02003090out:
Johan Hovold5e712172021-03-22 12:11:40 +01003091 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07003092
Felipe Balbi76a35292017-01-23 14:20:07 +02003093 return ret;
Sarah Sharp9032cd52010-07-29 22:12:29 -07003094}
3095
Alex Shi851ec162013-05-24 10:54:19 +08003096irqreturn_t xhci_msi_irq(int irq, void *hcd)
Sarah Sharp9032cd52010-07-29 22:12:29 -07003097{
Alan Stern968b8222011-11-03 12:03:38 -04003098 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07003099}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003100
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003101/**** Endpoint Ring Operations ****/
3102
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003103/*
3104 * Generic function for queueing a TRB on a ring.
3105 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003106 *
3107 * @more_trbs_coming: Will you enqueue more TRBs before calling
3108 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003109 */
3110static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003111 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003112 u32 field1, u32 field2, u32 field3, u32 field4)
3113{
3114 struct xhci_generic_trb *trb;
3115
3116 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11003117 trb->field[0] = cpu_to_le32(field1);
3118 trb->field[1] = cpu_to_le32(field2);
3119 trb->field[2] = cpu_to_le32(field3);
Mathias Nyman576667b2021-01-15 18:19:06 +02003120 /* make sure TRB is fully written before giving it to the controller */
3121 wmb();
Matt Evans28ccd292011-03-29 13:40:46 +11003122 trb->field[3] = cpu_to_le32(field4);
Felipe Balbia37c3f72017-01-23 14:20:19 +02003123
3124 trace_xhci_queue_trb(ring, trb);
3125
Andiry Xu3b72fca2012-03-05 17:49:32 +08003126 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003127}
3128
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003129/*
3130 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
3131 * FIXME allocate segments if the ring is full.
3132 */
3133static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003134 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003135{
Andiry Xu8dfec612012-03-05 17:49:37 +08003136 unsigned int num_trbs_needed;
Mathias Nyman04d21f72021-01-29 15:00:26 +02003137 unsigned int link_trb_count = 0;
Andiry Xu8dfec612012-03-05 17:49:37 +08003138
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003139 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003140 switch (ep_state) {
3141 case EP_STATE_DISABLED:
3142 /*
3143 * USB core changed config/interfaces without notifying us,
3144 * or hardware is reporting the wrong state.
3145 */
3146 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
3147 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003148 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003149 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003150 /* FIXME event handling code for error needs to clear it */
3151 /* XXX not sure if this should be -ENOENT or not */
3152 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003153 case EP_STATE_HALTED:
3154 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Nick Desaulniers1d6903a2020-11-10 17:47:14 -08003155 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003156 case EP_STATE_STOPPED:
3157 case EP_STATE_RUNNING:
3158 break;
3159 default:
3160 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
3161 /*
3162 * FIXME issue Configure Endpoint command to try to get the HC
3163 * back into a known state.
3164 */
3165 return -EINVAL;
3166 }
Andiry Xu8dfec612012-03-05 17:49:37 +08003167
3168 while (1) {
Sarah Sharp3d4b81e2014-01-31 11:52:57 -08003169 if (room_on_ring(xhci, ep_ring, num_trbs))
3170 break;
Andiry Xu8dfec612012-03-05 17:49:37 +08003171
3172 if (ep_ring == xhci->cmd_ring) {
3173 xhci_err(xhci, "Do not support expand command ring\n");
3174 return -ENOMEM;
3175 }
3176
Xenia Ragiadakou68ffb012013-08-14 06:33:56 +03003177 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
3178 "ERROR no room on ep ring, try ring expansion");
Andiry Xu8dfec612012-03-05 17:49:37 +08003179 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
3180 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
3181 mem_flags)) {
3182 xhci_err(xhci, "Ring expansion failed\n");
3183 return -ENOMEM;
3184 }
Peter Senna Tschudin261fa122012-09-12 19:03:17 +02003185 }
John Youn6c12db92010-05-10 15:33:00 -07003186
Mathias Nymand0c77d82016-06-21 10:58:07 +03003187 while (trb_is_link(ep_ring->enqueue)) {
3188 /* If we're not dealing with 0.95 hardware or isoc rings
3189 * on AMD 0.96 host, clear the chain bit.
3190 */
3191 if (!xhci_link_trb_quirk(xhci) &&
3192 !(ep_ring->type == TYPE_ISOC &&
3193 (xhci->quirks & XHCI_AMD_0x96_HOST)))
3194 ep_ring->enqueue->link.control &=
3195 cpu_to_le32(~TRB_CHAIN);
3196 else
3197 ep_ring->enqueue->link.control |=
3198 cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07003199
Mathias Nymand0c77d82016-06-21 10:58:07 +03003200 wmb();
3201 ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07003202
Mathias Nymand0c77d82016-06-21 10:58:07 +03003203 /* Toggle the cycle bit after the last ring segment. */
3204 if (link_trb_toggles_cycle(ep_ring->enqueue))
3205 ep_ring->cycle_state ^= 1;
John Youn6c12db92010-05-10 15:33:00 -07003206
Mathias Nymand0c77d82016-06-21 10:58:07 +03003207 ep_ring->enq_seg = ep_ring->enq_seg->next;
3208 ep_ring->enqueue = ep_ring->enq_seg->trbs;
Mathias Nyman04d21f72021-01-29 15:00:26 +02003209
3210 /* prevent infinite loop if all first trbs are link trbs */
3211 if (link_trb_count++ > ep_ring->num_segs) {
3212 xhci_warn(xhci, "Ring is an endless link TRB loop\n");
3213 return -EINVAL;
3214 }
John Youn6c12db92010-05-10 15:33:00 -07003215 }
Mathias Nymanc716e8a2021-01-29 15:00:30 +02003216
3217 if (last_trb_on_seg(ep_ring->enq_seg, ep_ring->enqueue)) {
3218 xhci_warn(xhci, "Missing link TRB at end of ring segment\n");
3219 return -EINVAL;
3220 }
3221
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003222 return 0;
3223}
3224
Sarah Sharp23e3be12009-04-29 19:05:20 -07003225static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003226 struct xhci_virt_device *xdev,
3227 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003228 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003229 unsigned int num_trbs,
3230 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07003231 unsigned int td_index,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003232 gfp_t mem_flags)
3233{
3234 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003235 struct urb_priv *urb_priv;
3236 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003237 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07003238 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003239
Mathias Nymanc089cad2021-01-29 15:00:25 +02003240 ep_ring = xhci_triad_to_transfer_ring(xhci, xdev->slot_id, ep_index,
3241 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003242 if (!ep_ring) {
3243 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
3244 stream_id);
3245 return -EINVAL;
3246 }
3247
Mathias Nyman5071e6b2016-11-11 15:13:28 +02003248 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
Andiry Xu3b72fca2012-03-05 17:49:32 +08003249 num_trbs, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003250 if (ret)
3251 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003252
Andiry Xu8e51adc2010-07-22 15:23:31 -07003253 urb_priv = urb->hcpriv;
Mathias Nyman7e64b032017-01-23 14:20:26 +02003254 td = &urb_priv->td[td_index];
Andiry Xu8e51adc2010-07-22 15:23:31 -07003255
3256 INIT_LIST_HEAD(&td->td_list);
3257 INIT_LIST_HEAD(&td->cancelled_td_list);
3258
3259 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07003260 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07003261 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07003262 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003263 }
3264
Andiry Xu8e51adc2010-07-22 15:23:31 -07003265 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003266 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07003267 list_add_tail(&td->td_list, &ep_ring->td_list);
3268 td->start_seg = ep_ring->enq_seg;
3269 td->first_trb = ep_ring->enqueue;
3270
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003271 return 0;
3272}
3273
Lu Baolu67d2ea92017-12-08 17:59:09 +02003274unsigned int count_trbs(u64 addr, u64 len)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003275{
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003276 unsigned int num_trbs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003277
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003278 num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3279 TRB_MAX_BUFF_SIZE);
3280 if (num_trbs == 0)
3281 num_trbs++;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003282
Sarah Sharp8a96c052009-04-27 19:59:19 -07003283 return num_trbs;
3284}
3285
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003286static inline unsigned int count_trbs_needed(struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003287{
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003288 return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
3289}
3290
3291static unsigned int count_sg_trbs_needed(struct urb *urb)
3292{
3293 struct scatterlist *sg;
3294 unsigned int i, len, full_len, num_trbs = 0;
3295
3296 full_len = urb->transfer_buffer_length;
3297
3298 for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
3299 len = sg_dma_len(sg);
3300 num_trbs += count_trbs(sg_dma_address(sg), len);
3301 len = min_t(unsigned int, len, full_len);
3302 full_len -= len;
3303 if (full_len == 0)
3304 break;
3305 }
3306
3307 return num_trbs;
3308}
3309
3310static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
3311{
3312 u64 addr, len;
3313
3314 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3315 len = urb->iso_frame_desc[i].length;
3316
3317 return count_trbs(addr, len);
3318}
3319
3320static void check_trb_math(struct urb *urb, int running_total)
3321{
3322 if (unlikely(running_total != urb->transfer_buffer_length))
Paul Zimmermana2490182011-02-12 14:06:44 -08003323 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003324 "queued %#x (%d), asked for %#x (%d)\n",
3325 __func__,
3326 urb->ep->desc.bEndpointAddress,
3327 running_total, running_total,
3328 urb->transfer_buffer_length,
3329 urb->transfer_buffer_length);
3330}
3331
Sarah Sharp23e3be12009-04-29 19:05:20 -07003332static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003333 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003334 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003335{
Sarah Sharp8a96c052009-04-27 19:59:19 -07003336 /*
3337 * Pass all the TRBs to the hardware at once and make sure this write
3338 * isn't reordered.
3339 */
3340 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08003341 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11003342 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08003343 else
Matt Evans28ccd292011-03-29 13:40:46 +11003344 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07003345 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003346}
3347
Alexandr Ivanov78140152016-04-22 13:17:11 +03003348static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
3349 struct xhci_ep_ctx *ep_ctx)
Sarah Sharp624defa2009-09-02 12:14:28 -07003350{
Sarah Sharp624defa2009-09-02 12:14:28 -07003351 int xhci_interval;
3352 int ep_interval;
3353
Matt Evans28ccd292011-03-29 13:40:46 +11003354 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07003355 ep_interval = urb->interval;
Alexandr Ivanov78140152016-04-22 13:17:11 +03003356
Sarah Sharp624defa2009-09-02 12:14:28 -07003357 /* Convert to microframes */
3358 if (urb->dev->speed == USB_SPEED_LOW ||
3359 urb->dev->speed == USB_SPEED_FULL)
3360 ep_interval *= 8;
Alexandr Ivanov78140152016-04-22 13:17:11 +03003361
Sarah Sharp624defa2009-09-02 12:14:28 -07003362 /* FIXME change this to a warning and a suggestion to use the new API
3363 * to set the polling interval (once the API is added).
3364 */
3365 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03003366 dev_dbg_ratelimited(&urb->dev->dev,
3367 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3368 ep_interval, ep_interval == 1 ? "" : "s",
3369 xhci_interval, xhci_interval == 1 ? "" : "s");
Sarah Sharp624defa2009-09-02 12:14:28 -07003370 urb->interval = xhci_interval;
3371 /* Convert back to frames for LS/FS devices */
3372 if (urb->dev->speed == USB_SPEED_LOW ||
3373 urb->dev->speed == USB_SPEED_FULL)
3374 urb->interval /= 8;
3375 }
Alexandr Ivanov78140152016-04-22 13:17:11 +03003376}
3377
3378/*
3379 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3380 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3381 * (comprised of sg list entries) can take several service intervals to
3382 * transmit.
3383 */
3384int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3385 struct urb *urb, int slot_id, unsigned int ep_index)
3386{
3387 struct xhci_ep_ctx *ep_ctx;
3388
3389 ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
3390 check_interval(xhci, urb, ep_ctx);
3391
Dan Carpenter3fc82062012-03-28 10:30:26 +03003392 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07003393}
3394
Sarah Sharp04dd9502009-11-11 10:28:30 -08003395/*
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003396 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3397 * packets remaining in the TD (*not* including this TRB).
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003398 *
3399 * Total TD packet count = total_packet_count =
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003400 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003401 *
3402 * Packets transferred up to and including this TRB = packets_transferred =
3403 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3404 *
3405 * TD size = total_packet_count - packets_transferred
3406 *
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003407 * For xHCI 0.96 and older, TD size field should be the remaining bytes
3408 * including this TRB, right shifted by 10
3409 *
3410 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
3411 * This is taken care of in the TRB_TD_SIZE() macro
3412 *
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003413 * The last TRB in a TD must have the TD size set to zero.
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003414 */
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003415static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
3416 int trb_buff_len, unsigned int td_total_len,
Mathias Nyman124c3932016-06-21 10:57:59 +03003417 struct urb *urb, bool more_trbs_coming)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003418{
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003419 u32 maxp, total_packet_count;
3420
Chunfeng Yun72b663a2017-12-08 18:10:06 +02003421 /* MTK xHCI 0.96 contains some features from 1.0 */
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02003422 if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003423 return ((td_total_len - transferred) >> 10);
3424
Sarah Sharp48df4a62011-08-12 10:23:01 -07003425 /* One TRB with a zero-length data packet. */
Mathias Nyman124c3932016-06-21 10:57:59 +03003426 if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003427 trb_buff_len == td_total_len)
Sarah Sharp48df4a62011-08-12 10:23:01 -07003428 return 0;
3429
Chunfeng Yun72b663a2017-12-08 18:10:06 +02003430 /* for MTK xHCI 0.96, TD size include this TRB, but not in 1.x */
3431 if ((xhci->quirks & XHCI_MTK_HOST) && (xhci->hci_version < 0x100))
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02003432 trb_buff_len = 0;
3433
Felipe Balbi734d3dd2016-09-28 13:46:37 +03003434 maxp = usb_endpoint_maxp(&urb->ep->desc);
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02003435 total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3436
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003437 /* Queueing functions don't count the current TRB into transferred */
3438 return (total_packet_count - ((transferred + trb_buff_len) / maxp));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003439}
3440
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003441
Mathias Nyman474ed232016-06-21 10:58:01 +03003442static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003443 u32 *trb_buff_len, struct xhci_segment *seg)
Mathias Nyman474ed232016-06-21 10:58:01 +03003444{
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003445 struct device *dev = xhci_to_hcd(xhci)->self.controller;
Mathias Nyman474ed232016-06-21 10:58:01 +03003446 unsigned int unalign;
3447 unsigned int max_pkt;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003448 u32 new_buff_len;
Henry Lin597c56e2019-05-22 14:33:57 +03003449 size_t len;
Mathias Nyman474ed232016-06-21 10:58:01 +03003450
Felipe Balbi734d3dd2016-09-28 13:46:37 +03003451 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
Mathias Nyman474ed232016-06-21 10:58:01 +03003452 unalign = (enqd_len + *trb_buff_len) % max_pkt;
3453
3454 /* we got lucky, last normal TRB data on segment is packet aligned */
3455 if (unalign == 0)
3456 return 0;
3457
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003458 xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
3459 unalign, *trb_buff_len);
3460
Mathias Nyman474ed232016-06-21 10:58:01 +03003461 /* is the last nornal TRB alignable by splitting it */
3462 if (*trb_buff_len > unalign) {
3463 *trb_buff_len -= unalign;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003464 xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
Mathias Nyman474ed232016-06-21 10:58:01 +03003465 return 0;
3466 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003467
3468 /*
3469 * We want enqd_len + trb_buff_len to sum up to a number aligned to
3470 * number which is divisible by the endpoint's wMaxPacketSize. IOW:
3471 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
3472 */
3473 new_buff_len = max_pkt - (enqd_len % max_pkt);
3474
3475 if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
3476 new_buff_len = (urb->transfer_buffer_length - enqd_len);
3477
3478 /* create a max max_pkt sized bounce buffer pointed to by last trb */
3479 if (usb_urb_dir_out(urb)) {
Mathias Nymand4a61062021-02-03 13:37:02 +02003480 if (urb->num_sgs) {
3481 len = sg_pcopy_to_buffer(urb->sg, urb->num_sgs,
3482 seg->bounce_buf, new_buff_len, enqd_len);
3483 if (len != new_buff_len)
3484 xhci_warn(xhci, "WARN Wrong bounce buffer write length: %zu != %d\n",
3485 len, new_buff_len);
3486 } else {
3487 memcpy(seg->bounce_buf, urb->transfer_buffer + enqd_len, new_buff_len);
3488 }
3489
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003490 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3491 max_pkt, DMA_TO_DEVICE);
3492 } else {
3493 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3494 max_pkt, DMA_FROM_DEVICE);
3495 }
3496
3497 if (dma_mapping_error(dev, seg->bounce_dma)) {
3498 /* try without aligning. Some host controllers survive */
3499 xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
3500 return 0;
3501 }
3502 *trb_buff_len = new_buff_len;
3503 seg->bounce_len = new_buff_len;
3504 seg->bounce_offs = enqd_len;
3505
3506 xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
3507
Mathias Nyman474ed232016-06-21 10:58:01 +03003508 return 1;
3509}
3510
Sarah Sharpb10de142009-04-27 19:58:50 -07003511/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003512int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003513 struct urb *urb, int slot_id, unsigned int ep_index)
3514{
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003515 struct xhci_ring *ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003516 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003517 struct xhci_td *td;
Sarah Sharpb10de142009-04-27 19:58:50 -07003518 struct xhci_generic_trb *start_trb;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003519 struct scatterlist *sg = NULL;
Mathias Nyman5a83f042016-06-21 10:57:58 +03003520 bool more_trbs_coming = true;
3521 bool need_zero_pkt = false;
Mathias Nyman86065c22016-06-21 10:58:00 +03003522 bool first_trb = true;
3523 unsigned int num_trbs;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003524 unsigned int start_cycle, num_sgs = 0;
Mathias Nyman86065c22016-06-21 10:58:00 +03003525 unsigned int enqd_len, block_len, trb_buff_len, full_len;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003526 int sent_len, ret;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003527 u32 field, length_field, remainder;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003528 u64 addr, send_addr;
Sarah Sharpb10de142009-04-27 19:58:50 -07003529
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003530 ring = xhci_urb_to_transfer_ring(xhci, urb);
3531 if (!ring)
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003532 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003533
Mathias Nyman86065c22016-06-21 10:58:00 +03003534 full_len = urb->transfer_buffer_length;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003535 /* If we have scatter/gather list, we use it. */
Tejas Joglekar2017a1e2020-12-08 11:29:09 +02003536 if (urb->num_sgs && !(urb->transfer_flags & URB_DMA_MAP_SINGLE)) {
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003537 num_sgs = urb->num_mapped_sgs;
3538 sg = urb->sg;
Mathias Nyman86065c22016-06-21 10:58:00 +03003539 addr = (u64) sg_dma_address(sg);
3540 block_len = sg_dma_len(sg);
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003541 num_trbs = count_sg_trbs_needed(urb);
Mathias Nyman86065c22016-06-21 10:58:00 +03003542 } else {
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003543 num_trbs = count_trbs_needed(urb);
Mathias Nyman86065c22016-06-21 10:58:00 +03003544 addr = (u64) urb->transfer_dma;
3545 block_len = full_len;
3546 }
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003547 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3548 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003549 num_trbs, urb, 0, mem_flags);
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003550 if (unlikely(ret < 0))
Sarah Sharpb10de142009-04-27 19:58:50 -07003551 return ret;
3552
Andiry Xu8e51adc2010-07-22 15:23:31 -07003553 urb_priv = urb->hcpriv;
Reyad Attiyat4758dcd2015-08-06 19:23:58 +03003554
3555 /* Deal with URB_ZERO_PACKET - need one more td/trb */
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02003556 if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->num_tds > 1)
Mathias Nyman5a83f042016-06-21 10:57:58 +03003557 need_zero_pkt = true;
Reyad Attiyat4758dcd2015-08-06 19:23:58 +03003558
Mathias Nyman7e64b032017-01-23 14:20:26 +02003559 td = &urb_priv->td[0];
Andiry Xu8e51adc2010-07-22 15:23:31 -07003560
Sarah Sharpb10de142009-04-27 19:58:50 -07003561 /*
3562 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3563 * until we've finished creating all the other TRBs. The ring's cycle
3564 * state may change as we enqueue the other TRBs, so save it too.
3565 */
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003566 start_trb = &ring->enqueue->generic;
3567 start_cycle = ring->cycle_state;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003568 send_addr = addr;
Sarah Sharpb10de142009-04-27 19:58:50 -07003569
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003570 /* Queue the TRBs, even if they are zero-length */
Alban Browaeys0d2daad2016-08-16 10:18:04 +03003571 for (enqd_len = 0; first_trb || enqd_len < full_len;
3572 enqd_len += trb_buff_len) {
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003573 field = TRB_TYPE(TRB_NORMAL);
3574
Mathias Nyman86065c22016-06-21 10:58:00 +03003575 /* TRB buffer should not cross 64KB boundaries */
3576 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3577 trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003578
Mathias Nyman86065c22016-06-21 10:58:00 +03003579 if (enqd_len + trb_buff_len > full_len)
3580 trb_buff_len = full_len - enqd_len;
Sarah Sharpb10de142009-04-27 19:58:50 -07003581
3582 /* Don't change the cycle bit of the first TRB until later */
Mathias Nyman86065c22016-06-21 10:58:00 +03003583 if (first_trb) {
3584 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003585 if (start_cycle == 0)
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003586 field |= TRB_CYCLE;
Andiry Xu50f7b522010-12-20 15:09:34 +08003587 } else
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003588 field |= ring->cycle_state;
Sarah Sharpb10de142009-04-27 19:58:50 -07003589
3590 /* Chain all the TRBs together; clear the chain bit in the last
3591 * TRB to indicate it's the last TRB in the chain.
3592 */
Mathias Nyman86065c22016-06-21 10:58:00 +03003593 if (enqd_len + trb_buff_len < full_len) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003594 field |= TRB_CHAIN;
Mathias Nyman2d98ef42016-06-21 10:58:04 +03003595 if (trb_is_link(ring->enqueue + 1)) {
Mathias Nyman474ed232016-06-21 10:58:01 +03003596 if (xhci_align_td(xhci, urb, enqd_len,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003597 &trb_buff_len,
3598 ring->enq_seg)) {
3599 send_addr = ring->enq_seg->bounce_dma;
3600 /* assuming TD won't span 2 segs */
3601 td->bounce_seg = ring->enq_seg;
3602 }
Mathias Nyman474ed232016-06-21 10:58:01 +03003603 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003604 }
3605 if (enqd_len + trb_buff_len >= full_len) {
3606 field &= ~TRB_CHAIN;
Sarah Sharpb10de142009-04-27 19:58:50 -07003607 field |= TRB_IOC;
Mathias Nyman124c3932016-06-21 10:57:59 +03003608 more_trbs_coming = false;
Mathias Nyman5a83f042016-06-21 10:57:58 +03003609 td->last_trb = ring->enqueue;
Mathias Nyman55f61532021-01-29 15:00:28 +02003610 td->last_trb_seg = ring->enq_seg;
Nicolas Saenz Julienne33e39352019-04-26 16:23:29 +03003611 if (xhci_urb_suitable_for_idt(urb)) {
3612 memcpy(&send_addr, urb->transfer_buffer,
3613 trb_buff_len);
Samuel Hollandbfa3dbb2019-10-25 17:30:28 +03003614 le64_to_cpus(&send_addr);
Nicolas Saenz Julienne33e39352019-04-26 16:23:29 +03003615 field |= TRB_IDT;
3616 }
Sarah Sharpb10de142009-04-27 19:58:50 -07003617 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003618
3619 /* Only set interrupt on short packet for IN endpoints */
3620 if (usb_urb_dir_in(urb))
3621 field |= TRB_ISP;
3622
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003623 /* Set the TRB length, TD size, and interrupter fields. */
Mathias Nyman86065c22016-06-21 10:58:00 +03003624 remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
3625 full_len, urb, more_trbs_coming);
3626
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003627 length_field = TRB_LEN(trb_buff_len) |
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003628 TRB_TD_SIZE(remainder) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003629 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003630
Mathias Nyman124c3932016-06-21 10:57:59 +03003631 queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003632 lower_32_bits(send_addr),
3633 upper_32_bits(send_addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003634 length_field,
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003635 field);
Mathias Nyman55f61532021-01-29 15:00:28 +02003636 td->num_trbs++;
Sarah Sharpb10de142009-04-27 19:58:50 -07003637 addr += trb_buff_len;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003638 sent_len = trb_buff_len;
Sarah Sharpb10de142009-04-27 19:58:50 -07003639
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003640 while (sg && sent_len >= block_len) {
Mathias Nyman86065c22016-06-21 10:58:00 +03003641 /* New sg entry */
3642 --num_sgs;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003643 sent_len -= block_len;
Sriharsha Allenki3c6f8cb2020-05-14 14:04:31 +03003644 sg = sg_next(sg);
3645 if (num_sgs != 0 && sg) {
Mathias Nyman86065c22016-06-21 10:58:00 +03003646 block_len = sg_dma_len(sg);
3647 addr = (u64) sg_dma_address(sg);
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003648 addr += sent_len;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003649 }
3650 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003651 block_len -= sent_len;
3652 send_addr = addr;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003653 }
3654
Mathias Nyman5a83f042016-06-21 10:57:58 +03003655 if (need_zero_pkt) {
3656 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3657 ep_index, urb->stream_id,
3658 1, urb, 1, mem_flags);
Mathias Nyman7e64b032017-01-23 14:20:26 +02003659 urb_priv->td[1].last_trb = ring->enqueue;
Mathias Nyman55f61532021-01-29 15:00:28 +02003660 urb_priv->td[1].last_trb_seg = ring->enq_seg;
Mathias Nyman5a83f042016-06-21 10:57:58 +03003661 field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
3662 queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
Mathias Nyman55f61532021-01-29 15:00:28 +02003663 urb_priv->td[1].num_trbs++;
Mathias Nyman5a83f042016-06-21 10:57:58 +03003664 }
3665
Mathias Nyman86065c22016-06-21 10:58:00 +03003666 check_trb_math(urb, enqd_len);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003667 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003668 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003669 return 0;
3670}
3671
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003672/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003673int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003674 struct urb *urb, int slot_id, unsigned int ep_index)
3675{
3676 struct xhci_ring *ep_ring;
3677 int num_trbs;
3678 int ret;
3679 struct usb_ctrlrequest *setup;
3680 struct xhci_generic_trb *start_trb;
3681 int start_cycle;
Lu Baolufb79a6d2017-01-23 14:20:01 +02003682 u32 field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003683 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003684 struct xhci_td *td;
3685
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003686 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3687 if (!ep_ring)
3688 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003689
3690 /*
3691 * Need to copy setup packet into setup TRB, so we can't use the setup
3692 * DMA address.
3693 */
3694 if (!urb->setup_packet)
3695 return -EINVAL;
3696
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003697 /* 1 TRB for setup, 1 for status */
3698 num_trbs = 2;
3699 /*
3700 * Don't need to check if we need additional event data and normal TRBs,
3701 * since data in control transfers will never get bigger than 16MB
3702 * XXX: can we get a buffer that crosses 64KB boundaries?
3703 */
3704 if (urb->transfer_buffer_length > 0)
3705 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003706 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3707 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003708 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003709 if (ret < 0)
3710 return ret;
3711
Andiry Xu8e51adc2010-07-22 15:23:31 -07003712 urb_priv = urb->hcpriv;
Mathias Nyman7e64b032017-01-23 14:20:26 +02003713 td = &urb_priv->td[0];
Mathias Nyman55f61532021-01-29 15:00:28 +02003714 td->num_trbs = num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003715
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003716 /*
3717 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3718 * until we've finished creating all the other TRBs. The ring's cycle
3719 * state may change as we enqueue the other TRBs, so save it too.
3720 */
3721 start_trb = &ep_ring->enqueue->generic;
3722 start_cycle = ep_ring->cycle_state;
3723
3724 /* Queue setup TRB - see section 6.4.1.2.1 */
3725 /* FIXME better way to translate setup_packet into two u32 fields? */
3726 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003727 field = 0;
3728 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3729 if (start_cycle == 0)
3730 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003731
Mathias Nymandca77942015-09-21 17:46:16 +03003732 /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02003733 if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
Andiry Xub83cdc82011-05-05 18:13:56 +08003734 if (urb->transfer_buffer_length > 0) {
3735 if (setup->bRequestType & USB_DIR_IN)
3736 field |= TRB_TX_TYPE(TRB_DATA_IN);
3737 else
3738 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3739 }
3740 }
3741
Andiry Xu3b72fca2012-03-05 17:49:32 +08003742 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003743 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3744 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3745 TRB_LEN(8) | TRB_INTR_TARGET(0),
3746 /* Immediate data in pointer */
3747 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003748
3749 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003750 /* Only set interrupt on short packet for IN endpoints */
3751 if (usb_urb_dir_in(urb))
3752 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3753 else
3754 field = TRB_TYPE(TRB_DATA);
3755
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003756 if (urb->transfer_buffer_length > 0) {
Lu Baolufb79a6d2017-01-23 14:20:01 +02003757 u32 length_field, remainder;
Mathias Nyman13b82b72019-05-22 14:34:00 +03003758 u64 addr;
Lu Baolufb79a6d2017-01-23 14:20:01 +02003759
Nicolas Saenz Julienne33e39352019-04-26 16:23:29 +03003760 if (xhci_urb_suitable_for_idt(urb)) {
Mathias Nyman13b82b72019-05-22 14:34:00 +03003761 memcpy(&addr, urb->transfer_buffer,
Nicolas Saenz Julienne33e39352019-04-26 16:23:29 +03003762 urb->transfer_buffer_length);
Samuel Hollandbfa3dbb2019-10-25 17:30:28 +03003763 le64_to_cpus(&addr);
Nicolas Saenz Julienne33e39352019-04-26 16:23:29 +03003764 field |= TRB_IDT;
Mathias Nyman13b82b72019-05-22 14:34:00 +03003765 } else {
3766 addr = (u64) urb->transfer_dma;
Nicolas Saenz Julienne33e39352019-04-26 16:23:29 +03003767 }
3768
Lu Baolufb79a6d2017-01-23 14:20:01 +02003769 remainder = xhci_td_remainder(xhci, 0,
3770 urb->transfer_buffer_length,
3771 urb->transfer_buffer_length,
3772 urb, 1);
3773 length_field = TRB_LEN(urb->transfer_buffer_length) |
3774 TRB_TD_SIZE(remainder) |
3775 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003776 if (setup->bRequestType & USB_DIR_IN)
3777 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003778 queue_trb(xhci, ep_ring, true,
Mathias Nyman13b82b72019-05-22 14:34:00 +03003779 lower_32_bits(addr),
3780 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003781 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003782 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003783 }
3784
3785 /* Save the DMA address of the last TRB in the TD */
3786 td->last_trb = ep_ring->enqueue;
Mathias Nyman55f61532021-01-29 15:00:28 +02003787 td->last_trb_seg = ep_ring->enq_seg;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003788
3789 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3790 /* If the device sent data, the status stage is an OUT transfer */
3791 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3792 field = 0;
3793 else
3794 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003795 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003796 0,
3797 0,
3798 TRB_INTR_TARGET(0),
3799 /* Event on completion */
3800 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3801
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003802 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003803 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003804 return 0;
3805}
3806
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003807/*
3808 * The transfer burst count field of the isochronous TRB defines the number of
3809 * bursts that are required to move all packets in this TD. Only SuperSpeed
3810 * devices can burst up to bMaxBurst number of packets per service interval.
3811 * This field is zero based, meaning a value of zero in the field means one
3812 * burst. Basically, for everything but SuperSpeed devices, this field will be
3813 * zero. Only xHCI 1.0 host controllers support this field.
3814 */
3815static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003816 struct urb *urb, unsigned int total_packet_count)
3817{
3818 unsigned int max_burst;
3819
Mathias Nyman09c352e2016-02-12 16:40:17 +02003820 if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003821 return 0;
3822
3823 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
Mathias Nyman3213b152014-06-24 17:14:41 +03003824 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003825}
3826
Sarah Sharpb61d3782011-04-19 17:43:33 -07003827/*
3828 * Returns the number of packets in the last "burst" of packets. This field is
3829 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3830 * the last burst packet count is equal to the total number of packets in the
3831 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3832 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3833 * contain 1 to (bMaxBurst + 1) packets.
3834 */
3835static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
Sarah Sharpb61d3782011-04-19 17:43:33 -07003836 struct urb *urb, unsigned int total_packet_count)
3837{
3838 unsigned int max_burst;
3839 unsigned int residue;
3840
3841 if (xhci->hci_version < 0x100)
3842 return 0;
3843
Mathias Nyman09c352e2016-02-12 16:40:17 +02003844 if (urb->dev->speed >= USB_SPEED_SUPER) {
Sarah Sharpb61d3782011-04-19 17:43:33 -07003845 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3846 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3847 residue = total_packet_count % (max_burst + 1);
3848 /* If residue is zero, the last burst contains (max_burst + 1)
3849 * number of packets, but the TLBPC field is zero-based.
3850 */
3851 if (residue == 0)
3852 return max_burst;
3853 return residue - 1;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003854 }
Mathias Nyman09c352e2016-02-12 16:40:17 +02003855 if (total_packet_count == 0)
3856 return 0;
3857 return total_packet_count - 1;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003858}
3859
Lu Baolu79b80942015-08-06 19:24:00 +03003860/*
3861 * Calculates Frame ID field of the isochronous TRB identifies the
3862 * target frame that the Interval associated with this Isochronous
3863 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3864 *
3865 * Returns actual frame id on success, negative value on error.
3866 */
3867static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3868 struct urb *urb, int index)
3869{
3870 int start_frame, ist, ret = 0;
3871 int start_frame_id, end_frame_id, current_frame_id;
3872
3873 if (urb->dev->speed == USB_SPEED_LOW ||
3874 urb->dev->speed == USB_SPEED_FULL)
3875 start_frame = urb->start_frame + index * urb->interval;
3876 else
3877 start_frame = (urb->start_frame + index * urb->interval) >> 3;
3878
3879 /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3880 *
3881 * If bit [3] of IST is cleared to '0', software can add a TRB no
3882 * later than IST[2:0] Microframes before that TRB is scheduled to
3883 * be executed.
3884 * If bit [3] of IST is set to '1', software can add a TRB no later
3885 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3886 */
3887 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3888 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3889 ist <<= 3;
3890
3891 /* Software shall not schedule an Isoch TD with a Frame ID value that
3892 * is less than the Start Frame ID or greater than the End Frame ID,
3893 * where:
3894 *
3895 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3896 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3897 *
3898 * Both the End Frame ID and Start Frame ID values are calculated
3899 * in microframes. When software determines the valid Frame ID value;
3900 * The End Frame ID value should be rounded down to the nearest Frame
3901 * boundary, and the Start Frame ID value should be rounded up to the
3902 * nearest Frame boundary.
3903 */
3904 current_frame_id = readl(&xhci->run_regs->microframe_index);
3905 start_frame_id = roundup(current_frame_id + ist + 1, 8);
3906 end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3907
3908 start_frame &= 0x7ff;
3909 start_frame_id = (start_frame_id >> 3) & 0x7ff;
3910 end_frame_id = (end_frame_id >> 3) & 0x7ff;
3911
3912 xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3913 __func__, index, readl(&xhci->run_regs->microframe_index),
3914 start_frame_id, end_frame_id, start_frame);
3915
3916 if (start_frame_id < end_frame_id) {
3917 if (start_frame > end_frame_id ||
3918 start_frame < start_frame_id)
3919 ret = -EINVAL;
3920 } else if (start_frame_id > end_frame_id) {
3921 if ((start_frame > end_frame_id &&
3922 start_frame < start_frame_id))
3923 ret = -EINVAL;
3924 } else {
3925 ret = -EINVAL;
3926 }
3927
3928 if (index == 0) {
3929 if (ret == -EINVAL || start_frame == start_frame_id) {
3930 start_frame = start_frame_id + 1;
3931 if (urb->dev->speed == USB_SPEED_LOW ||
3932 urb->dev->speed == USB_SPEED_FULL)
3933 urb->start_frame = start_frame;
3934 else
3935 urb->start_frame = start_frame << 3;
3936 ret = 0;
3937 }
3938 }
3939
3940 if (ret) {
3941 xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
3942 start_frame, current_frame_id, index,
3943 start_frame_id, end_frame_id);
3944 xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
3945 return ret;
3946 }
3947
3948 return start_frame;
3949}
3950
Mathias Nymanedc649a2020-09-18 16:17:50 +03003951/* Check if we should generate event interrupt for a TD in an isoc URB */
3952static bool trb_block_event_intr(struct xhci_hcd *xhci, int num_tds, int i)
3953{
3954 if (xhci->hci_version < 0x100)
3955 return false;
3956 /* always generate an event interrupt for the last TD */
3957 if (i == num_tds - 1)
3958 return false;
3959 /*
3960 * If AVOID_BEI is set the host handles full event rings poorly,
3961 * generate an event at least every 8th TD to clear the event ring
3962 */
3963 if (i && xhci->quirks & XHCI_AVOID_BEI)
Mathias Nyman90d551a2021-06-17 18:03:52 +03003964 return !!(i % xhci->isoc_bei_interval);
Mathias Nymanedc649a2020-09-18 16:17:50 +03003965
3966 return true;
3967}
3968
Andiry Xu04e51902010-07-22 15:23:39 -07003969/* This is for isoc transfer */
3970static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3971 struct urb *urb, int slot_id, unsigned int ep_index)
3972{
3973 struct xhci_ring *ep_ring;
3974 struct urb_priv *urb_priv;
3975 struct xhci_td *td;
3976 int num_tds, trbs_per_td;
3977 struct xhci_generic_trb *start_trb;
3978 bool first_trb;
3979 int start_cycle;
3980 u32 field, length_field;
3981 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3982 u64 start_addr, addr;
3983 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003984 bool more_trbs_coming;
Lu Baolu79b80942015-08-06 19:24:00 +03003985 struct xhci_virt_ep *xep;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003986 int frame_id;
Andiry Xu04e51902010-07-22 15:23:39 -07003987
Lu Baolu79b80942015-08-06 19:24:00 +03003988 xep = &xhci->devs[slot_id]->eps[ep_index];
Andiry Xu04e51902010-07-22 15:23:39 -07003989 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3990
3991 num_tds = urb->number_of_packets;
3992 if (num_tds < 1) {
3993 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3994 return -EINVAL;
3995 }
Andiry Xu04e51902010-07-22 15:23:39 -07003996 start_addr = (u64) urb->transfer_dma;
3997 start_trb = &ep_ring->enqueue->generic;
3998 start_cycle = ep_ring->cycle_state;
3999
Sarah Sharp522989a2011-07-29 12:44:32 -07004000 urb_priv = urb->hcpriv;
Mathias Nyman09c352e2016-02-12 16:40:17 +02004001 /* Queue the TRBs for each TD, even if they are zero-length */
Andiry Xu04e51902010-07-22 15:23:39 -07004002 for (i = 0; i < num_tds; i++) {
Mathias Nyman09c352e2016-02-12 16:40:17 +02004003 unsigned int total_pkt_count, max_pkt;
4004 unsigned int burst_count, last_burst_pkt_count;
4005 u32 sia_frame_id;
Andiry Xu04e51902010-07-22 15:23:39 -07004006
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07004007 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07004008 running_total = 0;
4009 addr = start_addr + urb->iso_frame_desc[i].offset;
4010 td_len = urb->iso_frame_desc[i].length;
4011 td_remain_len = td_len;
Felipe Balbi734d3dd2016-09-28 13:46:37 +03004012 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
Mathias Nyman09c352e2016-02-12 16:40:17 +02004013 total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
4014
Sarah Sharp48df4a62011-08-12 10:23:01 -07004015 /* A zero-length transfer still involves at least one packet. */
Mathias Nyman09c352e2016-02-12 16:40:17 +02004016 if (total_pkt_count == 0)
4017 total_pkt_count++;
4018 burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
4019 last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
4020 urb, total_pkt_count);
Andiry Xu04e51902010-07-22 15:23:39 -07004021
Alexandr Ivanovd2510342016-04-22 13:17:09 +03004022 trbs_per_td = count_isoc_trbs_needed(urb, i);
Andiry Xu04e51902010-07-22 15:23:39 -07004023
4024 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08004025 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07004026 if (ret < 0) {
4027 if (i == 0)
4028 return ret;
4029 goto cleanup;
4030 }
Mathias Nyman7e64b032017-01-23 14:20:26 +02004031 td = &urb_priv->td[i];
Mathias Nyman55f61532021-01-29 15:00:28 +02004032 td->num_trbs = trbs_per_td;
Mathias Nyman09c352e2016-02-12 16:40:17 +02004033 /* use SIA as default, if frame id is used overwrite it */
4034 sia_frame_id = TRB_SIA;
4035 if (!(urb->transfer_flags & URB_ISO_ASAP) &&
4036 HCC_CFC(xhci->hcc_params)) {
4037 frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
4038 if (frame_id >= 0)
4039 sia_frame_id = TRB_FRAME_ID(frame_id);
4040 }
4041 /*
4042 * Set isoc specific data for the first TRB in a TD.
4043 * Prevent HW from getting the TRBs by keeping the cycle state
4044 * inverted in the first TDs isoc TRB.
4045 */
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02004046 field = TRB_TYPE(TRB_ISOC) |
Mathias Nyman09c352e2016-02-12 16:40:17 +02004047 TRB_TLBPC(last_burst_pkt_count) |
4048 sia_frame_id |
4049 (i ? ep_ring->cycle_state : !start_cycle);
4050
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02004051 /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
4052 if (!xep->use_extended_tbc)
4053 field |= TRB_TBC(burst_count);
4054
Mathias Nyman09c352e2016-02-12 16:40:17 +02004055 /* fill the rest of the TRB fields, and remaining normal TRBs */
Andiry Xu04e51902010-07-22 15:23:39 -07004056 for (j = 0; j < trbs_per_td; j++) {
4057 u32 remainder = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07004058
Mathias Nyman09c352e2016-02-12 16:40:17 +02004059 /* only first TRB is isoc, overwrite otherwise */
4060 if (!first_trb)
4061 field = TRB_TYPE(TRB_NORMAL) |
4062 ep_ring->cycle_state;
Andiry Xu04e51902010-07-22 15:23:39 -07004063
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07004064 /* Only set interrupt on short packet for IN EPs */
4065 if (usb_urb_dir_in(urb))
4066 field |= TRB_ISP;
4067
Mathias Nyman09c352e2016-02-12 16:40:17 +02004068 /* Set the chain bit for all except the last TRB */
Andiry Xu04e51902010-07-22 15:23:39 -07004069 if (j < trbs_per_td - 1) {
Andiry Xu47cbf692010-12-20 14:49:48 +08004070 more_trbs_coming = true;
Mathias Nyman09c352e2016-02-12 16:40:17 +02004071 field |= TRB_CHAIN;
Andiry Xu04e51902010-07-22 15:23:39 -07004072 } else {
Mathias Nyman09c352e2016-02-12 16:40:17 +02004073 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07004074 td->last_trb = ep_ring->enqueue;
Mathias Nyman55f61532021-01-29 15:00:28 +02004075 td->last_trb_seg = ep_ring->enq_seg;
Andiry Xu04e51902010-07-22 15:23:39 -07004076 field |= TRB_IOC;
Mathias Nymanedc649a2020-09-18 16:17:50 +03004077 if (trb_block_event_intr(xhci, num_tds, i))
Mathias Nyman09c352e2016-02-12 16:40:17 +02004078 field |= TRB_BEI;
Andiry Xu04e51902010-07-22 15:23:39 -07004079 }
Andiry Xu04e51902010-07-22 15:23:39 -07004080 /* Calculate TRB length */
Alexandr Ivanovd2510342016-04-22 13:17:09 +03004081 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
Andiry Xu04e51902010-07-22 15:23:39 -07004082 if (trb_buff_len > td_remain_len)
4083 trb_buff_len = td_remain_len;
4084
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07004085 /* Set the TRB length, TD size, & interrupter fields. */
Mathias Nymanc840d6c2015-10-09 13:30:08 +03004086 remainder = xhci_td_remainder(xhci, running_total,
4087 trb_buff_len, td_len,
Mathias Nyman124c3932016-06-21 10:57:59 +03004088 urb, more_trbs_coming);
Mathias Nymanc840d6c2015-10-09 13:30:08 +03004089
Andiry Xu04e51902010-07-22 15:23:39 -07004090 length_field = TRB_LEN(trb_buff_len) |
Andiry Xu04e51902010-07-22 15:23:39 -07004091 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07004092
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02004093 /* xhci 1.1 with ETE uses TD Size field for TBC */
4094 if (first_trb && xep->use_extended_tbc)
4095 length_field |= TRB_TD_SIZE_TBC(burst_count);
4096 else
4097 length_field |= TRB_TD_SIZE(remainder);
4098 first_trb = false;
4099
Andiry Xu3b72fca2012-03-05 17:49:32 +08004100 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07004101 lower_32_bits(addr),
4102 upper_32_bits(addr),
4103 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07004104 field);
Andiry Xu04e51902010-07-22 15:23:39 -07004105 running_total += trb_buff_len;
4106
4107 addr += trb_buff_len;
4108 td_remain_len -= trb_buff_len;
4109 }
4110
4111 /* Check TD length */
4112 if (running_total != td_len) {
4113 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08004114 ret = -EINVAL;
4115 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07004116 }
4117 }
4118
Lu Baolu79b80942015-08-06 19:24:00 +03004119 /* store the next frame id */
4120 if (HCC_CFC(xhci->hcc_params))
4121 xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
4122
Andiry Xuc41136b2011-03-22 17:08:14 +08004123 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
4124 if (xhci->quirks & XHCI_AMD_PLL_FIX)
4125 usb_amd_quirk_pll_disable();
4126 }
4127 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
4128
Andiry Xue1eab2e2011-01-04 16:30:39 -08004129 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
4130 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07004131 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07004132cleanup:
4133 /* Clean up a partially enqueued isoc transfer. */
4134
4135 for (i--; i >= 0; i--)
Mathias Nyman7e64b032017-01-23 14:20:26 +02004136 list_del_init(&urb_priv->td[i].td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07004137
4138 /* Use the first TD as a temporary variable to turn the TDs we've queued
4139 * into No-ops with a software-owned cycle bit. That way the hardware
4140 * won't accidentally start executing bogus TDs when we partially
4141 * overwrite them. td->first_trb and td->start_seg are already set.
4142 */
Mathias Nyman7e64b032017-01-23 14:20:26 +02004143 urb_priv->td[0].last_trb = ep_ring->enqueue;
Sarah Sharp522989a2011-07-29 12:44:32 -07004144 /* Every TRB except the first & last will have its cycle bit flipped. */
Mathias Nyman7e64b032017-01-23 14:20:26 +02004145 td_to_noop(xhci, ep_ring, &urb_priv->td[0], true);
Sarah Sharp522989a2011-07-29 12:44:32 -07004146
4147 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
Mathias Nyman7e64b032017-01-23 14:20:26 +02004148 ep_ring->enqueue = urb_priv->td[0].first_trb;
4149 ep_ring->enq_seg = urb_priv->td[0].start_seg;
Sarah Sharp522989a2011-07-29 12:44:32 -07004150 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08004151 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07004152 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
4153 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07004154}
4155
4156/*
4157 * Check transfer ring to guarantee there is enough room for the urb.
4158 * Update ISO URB start_frame and interval.
Lu Baolu79b80942015-08-06 19:24:00 +03004159 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
4160 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
4161 * Contiguous Frame ID is not supported by HC.
Andiry Xu04e51902010-07-22 15:23:39 -07004162 */
4163int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
4164 struct urb *urb, int slot_id, unsigned int ep_index)
4165{
4166 struct xhci_virt_device *xdev;
4167 struct xhci_ring *ep_ring;
4168 struct xhci_ep_ctx *ep_ctx;
4169 int start_frame;
Andiry Xu04e51902010-07-22 15:23:39 -07004170 int num_tds, num_trbs, i;
4171 int ret;
Lu Baolu79b80942015-08-06 19:24:00 +03004172 struct xhci_virt_ep *xep;
4173 int ist;
Andiry Xu04e51902010-07-22 15:23:39 -07004174
4175 xdev = xhci->devs[slot_id];
Lu Baolu79b80942015-08-06 19:24:00 +03004176 xep = &xhci->devs[slot_id]->eps[ep_index];
Andiry Xu04e51902010-07-22 15:23:39 -07004177 ep_ring = xdev->eps[ep_index].ring;
4178 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
4179
4180 num_trbs = 0;
4181 num_tds = urb->number_of_packets;
4182 for (i = 0; i < num_tds; i++)
Alexandr Ivanovd2510342016-04-22 13:17:09 +03004183 num_trbs += count_isoc_trbs_needed(urb, i);
Andiry Xu04e51902010-07-22 15:23:39 -07004184
4185 /* Check the ring to guarantee there is enough room for the whole urb.
4186 * Do not insert any td of the urb to the ring if the check failed.
4187 */
Mathias Nyman5071e6b2016-11-11 15:13:28 +02004188 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
Andiry Xu3b72fca2012-03-05 17:49:32 +08004189 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07004190 if (ret)
4191 return ret;
4192
Lu Baolu79b80942015-08-06 19:24:00 +03004193 /*
4194 * Check interval value. This should be done before we start to
4195 * calculate the start frame value.
4196 */
Alexandr Ivanov78140152016-04-22 13:17:11 +03004197 check_interval(xhci, urb, ep_ctx);
Lu Baolu79b80942015-08-06 19:24:00 +03004198
4199 /* Calculate the start frame and put it in urb->start_frame. */
Lu Baolu42df7212015-11-18 10:48:21 +02004200 if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
Mathias Nyman5071e6b2016-11-11 15:13:28 +02004201 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_RUNNING) {
Lu Baolu42df7212015-11-18 10:48:21 +02004202 urb->start_frame = xep->next_frame_id;
4203 goto skip_start_over;
4204 }
Lu Baolu79b80942015-08-06 19:24:00 +03004205 }
4206
4207 start_frame = readl(&xhci->run_regs->microframe_index);
4208 start_frame &= 0x3fff;
4209 /*
4210 * Round up to the next frame and consider the time before trb really
4211 * gets scheduled by hardare.
4212 */
4213 ist = HCS_IST(xhci->hcs_params2) & 0x7;
4214 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
4215 ist <<= 3;
4216 start_frame += ist + XHCI_CFC_DELAY;
4217 start_frame = roundup(start_frame, 8);
4218
4219 /*
4220 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
4221 * is greate than 8 microframes.
4222 */
4223 if (urb->dev->speed == USB_SPEED_LOW ||
4224 urb->dev->speed == USB_SPEED_FULL) {
4225 start_frame = roundup(start_frame, urb->interval << 3);
4226 urb->start_frame = start_frame >> 3;
4227 } else {
4228 start_frame = roundup(start_frame, urb->interval);
4229 urb->start_frame = start_frame;
4230 }
4231
4232skip_start_over:
Andiry Xub008df62012-03-05 17:49:34 +08004233 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
4234
Dan Carpenter3fc82062012-03-28 10:30:26 +03004235 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07004236}
4237
Sarah Sharpd0e96f52009-04-27 19:58:01 -07004238/**** Command Ring Operations ****/
4239
Sarah Sharp913a8a32009-09-04 10:53:13 -07004240/* Generic function for queueing a command TRB on the command ring.
4241 * Check to make sure there's room on the command ring for one command TRB.
4242 * Also check that there's room reserved for commands that must not fail.
4243 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
4244 * then only check for the number of reserved spots.
4245 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
4246 * because the command event handler may want to resubmit a failed command.
4247 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004248static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
4249 u32 field1, u32 field2,
4250 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07004251{
Sarah Sharp913a8a32009-09-04 10:53:13 -07004252 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02004253 int ret;
Roger Quadrosad6b1d92015-05-29 17:01:49 +03004254
Mathias Nyman98d74f92016-04-08 16:25:10 +03004255 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
4256 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Roger Quadrosad6b1d92015-05-29 17:01:49 +03004257 xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03004258 return -ESHUTDOWN;
Roger Quadrosad6b1d92015-05-29 17:01:49 +03004259 }
Sarah Sharpd1dc9082010-07-09 17:08:38 +02004260
Sarah Sharp913a8a32009-09-04 10:53:13 -07004261 if (!command_must_succeed)
4262 reserved_trbs++;
4263
Sarah Sharpd1dc9082010-07-09 17:08:38 +02004264 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08004265 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02004266 if (ret < 0) {
4267 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07004268 if (command_must_succeed)
4269 xhci_err(xhci, "ERR: Reserved TRB counting for "
4270 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02004271 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07004272 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03004273
4274 cmd->command_trb = xhci->cmd_ring->enqueue;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004275
Mathias Nymanc311e392014-05-08 19:26:03 +03004276 /* if there are no other commands queued we start the timeout timer */
Lu Baoludaa47f22017-01-23 14:20:02 +02004277 if (list_empty(&xhci->cmd_list)) {
Mathias Nymanc311e392014-05-08 19:26:03 +03004278 xhci->current_cmd = cmd;
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02004279 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
Mathias Nymanc311e392014-05-08 19:26:03 +03004280 }
4281
Lu Baoludaa47f22017-01-23 14:20:02 +02004282 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
4283
Andiry Xu3b72fca2012-03-05 17:49:32 +08004284 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
4285 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07004286 return 0;
4287}
4288
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004289/* Queue a slot enable or disable request on the command ring */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004290int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
4291 u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004292{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004293 return queue_command(xhci, cmd, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004294 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004295}
4296
4297/* Queue an address device command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004298int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4299 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004300{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004301 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharp8e595a52009-07-27 12:03:31 -07004302 upper_32_bits(in_ctx_ptr), 0,
Dan Williams48fc7db2013-12-05 17:07:27 -08004303 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
4304 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004305}
Sarah Sharpf94e01862009-04-27 19:58:38 -07004306
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004307int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
Sarah Sharp02386342010-05-24 13:25:28 -07004308 u32 field1, u32 field2, u32 field3, u32 field4)
4309{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004310 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
Sarah Sharp02386342010-05-24 13:25:28 -07004311}
4312
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08004313/* Queue a reset device command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004314int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4315 u32 slot_id)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08004316{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004317 return queue_command(xhci, cmd, 0, 0, 0,
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08004318 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
4319 false);
4320}
4321
Sarah Sharpf94e01862009-04-27 19:58:38 -07004322/* Queue a configure endpoint command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004323int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
4324 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004325 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07004326{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004327 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharp8e595a52009-07-27 12:03:31 -07004328 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004329 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4330 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07004331}
Sarah Sharpae636742009-04-29 19:02:31 -07004332
Sarah Sharpf2217e82009-08-07 14:04:43 -07004333/* Queue an evaluate context command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004334int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
4335 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07004336{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004337 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharpf2217e82009-08-07 14:04:43 -07004338 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004339 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
Sarah Sharp4b266542012-05-07 15:34:26 -07004340 command_must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07004341}
4342
Andiry Xube88fe42010-10-14 07:22:57 -07004343/*
4344 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4345 * activity on an endpoint that is about to be suspended.
4346 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004347int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
4348 int slot_id, unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07004349{
4350 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4351 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4352 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07004353 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07004354
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004355 return queue_command(xhci, cmd, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07004356 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07004357}
4358
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004359int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
Mathias Nyman21749142017-06-15 11:55:44 +03004360 int slot_id, unsigned int ep_index,
4361 enum xhci_ep_reset_type reset_type)
Sarah Sharpa1587d92009-07-27 12:03:15 -07004362{
4363 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4364 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4365 u32 type = TRB_TYPE(TRB_RESET_EP);
4366
Mathias Nyman21749142017-06-15 11:55:44 +03004367 if (reset_type == EP_SOFT_RESET)
4368 type |= TRB_TSP;
4369
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004370 return queue_command(xhci, cmd, 0, 0, 0,
4371 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07004372}