blob: c38b028cac839f981c55e557b411eb71f3049d19 [file] [log] [blame]
Jens Kuske318d93b2015-12-04 22:24:42 +01001/*
2 * Copyright (C) 2015 Jens Kuske <jenskuske@gmail.com>
3 *
4 * This file is dual-licensed: you can use it either under the terms
5 * of the GPL or the X11 license, at your option. Note that this dual
6 * licensing only applies to this file, and not this project as a
7 * whole.
8 *
9 * a) This file is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of the
12 * License, or (at your option) any later version.
13 *
14 * This file is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * Or, alternatively,
20 *
21 * b) Permission is hereby granted, free of charge, to any person
22 * obtaining a copy of this software and associated documentation
23 * files (the "Software"), to deal in the Software without
24 * restriction, including without limitation the rights to use,
25 * copy, modify, merge, publish, distribute, sublicense, and/or
26 * sell copies of the Software, and to permit persons to whom the
27 * Software is furnished to do so, subject to the following
28 * conditions:
29 *
30 * The above copyright notice and this permission notice shall be
31 * included in all copies or substantial portions of the Software.
32 *
33 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
34 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
35 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
36 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
37 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
38 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
39 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
40 * OTHER DEALINGS IN THE SOFTWARE.
41 */
42
43#include "skeleton.dtsi"
44
Maxime Ripardf38f5192016-06-29 21:05:35 +020045#include <dt-bindings/clock/sun8i-h3-ccu.h>
Jens Kuske318d93b2015-12-04 22:24:42 +010046#include <dt-bindings/interrupt-controller/arm-gic.h>
47#include <dt-bindings/pinctrl/sun4i-a10.h>
Maxime Ripardf38f5192016-06-29 21:05:35 +020048#include <dt-bindings/reset/sun8i-h3-ccu.h>
Jens Kuske318d93b2015-12-04 22:24:42 +010049
50/ {
51 interrupt-parent = <&gic>;
52
53 cpus {
54 #address-cells = <1>;
55 #size-cells = <0>;
56
57 cpu@0 {
58 compatible = "arm,cortex-a7";
59 device_type = "cpu";
60 reg = <0>;
61 };
62
63 cpu@1 {
64 compatible = "arm,cortex-a7";
65 device_type = "cpu";
66 reg = <1>;
67 };
68
69 cpu@2 {
70 compatible = "arm,cortex-a7";
71 device_type = "cpu";
72 reg = <2>;
73 };
74
75 cpu@3 {
76 compatible = "arm,cortex-a7";
77 device_type = "cpu";
78 reg = <3>;
79 };
80 };
81
82 timer {
83 compatible = "arm,armv7-timer";
84 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
85 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
86 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
87 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
88 };
89
90 clocks {
91 #address-cells = <1>;
92 #size-cells = <1>;
93 ranges;
94
95 osc24M: osc24M_clk {
96 #clock-cells = <0>;
97 compatible = "fixed-clock";
98 clock-frequency = <24000000>;
99 clock-output-names = "osc24M";
100 };
101
102 osc32k: osc32k_clk {
103 #clock-cells = <0>;
104 compatible = "fixed-clock";
105 clock-frequency = <32768>;
106 clock-output-names = "osc32k";
107 };
108
Krzysztof Adamski09787292016-02-22 14:03:26 +0100109 apb0: apb0_clk {
110 compatible = "fixed-factor-clock";
111 #clock-cells = <0>;
112 clock-div = <1>;
113 clock-mult = <1>;
114 clocks = <&osc24M>;
115 clock-output-names = "apb0";
116 };
117
118 apb0_gates: clk@01f01428 {
119 compatible = "allwinner,sun8i-h3-apb0-gates-clk",
120 "allwinner,sun4i-a10-gates-clk";
121 reg = <0x01f01428 0x4>;
122 #clock-cells = <1>;
123 clocks = <&apb0>;
124 clock-indices = <0>, <1>;
125 clock-output-names = "apb0_pio", "apb0_ir";
126 };
Hans de Goedefe0a8ea2016-02-24 00:03:16 +0100127
128 ir_clk: ir_clk@01f01454 {
129 compatible = "allwinner,sun4i-a10-mod0-clk";
130 reg = <0x01f01454 0x4>;
131 #clock-cells = <0>;
132 clocks = <&osc32k>, <&osc24M>;
133 clock-output-names = "ir";
134 };
Jens Kuske318d93b2015-12-04 22:24:42 +0100135 };
136
137 soc {
138 compatible = "simple-bus";
139 #address-cells = <1>;
140 #size-cells = <1>;
141 ranges;
142
143 dma: dma-controller@01c02000 {
144 compatible = "allwinner,sun8i-h3-dma";
145 reg = <0x01c02000 0x1000>;
146 interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
Maxime Ripardf38f5192016-06-29 21:05:35 +0200147 clocks = <&ccu CLK_BUS_DMA>;
148 resets = <&ccu RST_BUS_DMA>;
Jens Kuske318d93b2015-12-04 22:24:42 +0100149 #dma-cells = <1>;
150 };
151
152 mmc0: mmc@01c0f000 {
Hans de Goede57af7112016-07-30 16:25:48 +0200153 compatible = "allwinner,sun7i-a20-mmc";
Jens Kuske318d93b2015-12-04 22:24:42 +0100154 reg = <0x01c0f000 0x1000>;
Maxime Ripardf38f5192016-06-29 21:05:35 +0200155 clocks = <&ccu CLK_BUS_MMC0>,
156 <&ccu CLK_MMC0>,
157 <&ccu CLK_MMC0_OUTPUT>,
158 <&ccu CLK_MMC0_SAMPLE>;
Jens Kuske318d93b2015-12-04 22:24:42 +0100159 clock-names = "ahb",
160 "mmc",
161 "output",
162 "sample";
Maxime Ripardf38f5192016-06-29 21:05:35 +0200163 resets = <&ccu RST_BUS_MMC0>;
Jens Kuske318d93b2015-12-04 22:24:42 +0100164 reset-names = "ahb";
165 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
166 status = "disabled";
167 #address-cells = <1>;
168 #size-cells = <0>;
169 };
170
171 mmc1: mmc@01c10000 {
Hans de Goede57af7112016-07-30 16:25:48 +0200172 compatible = "allwinner,sun7i-a20-mmc";
Jens Kuske318d93b2015-12-04 22:24:42 +0100173 reg = <0x01c10000 0x1000>;
Maxime Ripardf38f5192016-06-29 21:05:35 +0200174 clocks = <&ccu CLK_BUS_MMC1>,
175 <&ccu CLK_MMC1>,
176 <&ccu CLK_MMC1_OUTPUT>,
177 <&ccu CLK_MMC1_SAMPLE>;
Jens Kuske318d93b2015-12-04 22:24:42 +0100178 clock-names = "ahb",
179 "mmc",
180 "output",
181 "sample";
Maxime Ripardf38f5192016-06-29 21:05:35 +0200182 resets = <&ccu RST_BUS_MMC1>;
Jens Kuske318d93b2015-12-04 22:24:42 +0100183 reset-names = "ahb";
184 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
185 status = "disabled";
186 #address-cells = <1>;
187 #size-cells = <0>;
188 };
189
190 mmc2: mmc@01c11000 {
Hans de Goede57af7112016-07-30 16:25:48 +0200191 compatible = "allwinner,sun7i-a20-mmc";
Jens Kuske318d93b2015-12-04 22:24:42 +0100192 reg = <0x01c11000 0x1000>;
Maxime Ripardf38f5192016-06-29 21:05:35 +0200193 clocks = <&ccu CLK_BUS_MMC2>,
194 <&ccu CLK_MMC2>,
195 <&ccu CLK_MMC2_OUTPUT>,
196 <&ccu CLK_MMC2_SAMPLE>;
Jens Kuske318d93b2015-12-04 22:24:42 +0100197 clock-names = "ahb",
198 "mmc",
199 "output",
200 "sample";
Maxime Ripardf38f5192016-06-29 21:05:35 +0200201 resets = <&ccu RST_BUS_MMC2>;
Jens Kuske318d93b2015-12-04 22:24:42 +0100202 reset-names = "ahb";
203 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
204 status = "disabled";
205 #address-cells = <1>;
206 #size-cells = <0>;
207 };
208
Reinder de Haan4cf96542016-03-20 17:00:31 +0100209 usbphy: phy@01c19400 {
210 compatible = "allwinner,sun8i-h3-usb-phy";
211 reg = <0x01c19400 0x2c>,
212 <0x01c1a800 0x4>,
213 <0x01c1b800 0x4>,
214 <0x01c1c800 0x4>,
215 <0x01c1d800 0x4>;
216 reg-names = "phy_ctrl",
217 "pmu0",
218 "pmu1",
219 "pmu2",
220 "pmu3";
Maxime Ripardf38f5192016-06-29 21:05:35 +0200221 clocks = <&ccu CLK_USB_PHY0>,
222 <&ccu CLK_USB_PHY1>,
223 <&ccu CLK_USB_PHY2>,
224 <&ccu CLK_USB_PHY3>;
Reinder de Haan4cf96542016-03-20 17:00:31 +0100225 clock-names = "usb0_phy",
226 "usb1_phy",
227 "usb2_phy",
228 "usb3_phy";
Maxime Ripardf38f5192016-06-29 21:05:35 +0200229 resets = <&ccu RST_USB_PHY0>,
230 <&ccu RST_USB_PHY1>,
231 <&ccu RST_USB_PHY2>,
232 <&ccu RST_USB_PHY3>;
Reinder de Haan4cf96542016-03-20 17:00:31 +0100233 reset-names = "usb0_reset",
234 "usb1_reset",
235 "usb2_reset",
236 "usb3_reset";
237 status = "disabled";
238 #phy-cells = <1>;
239 };
240
241 ehci1: usb@01c1b000 {
242 compatible = "allwinner,sun8i-h3-ehci", "generic-ehci";
243 reg = <0x01c1b000 0x100>;
244 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
Maxime Ripardf38f5192016-06-29 21:05:35 +0200245 clocks = <&ccu CLK_BUS_EHCI1>, <&ccu CLK_BUS_OHCI1>;
246 resets = <&ccu RST_BUS_EHCI1>, <&ccu RST_BUS_OHCI1>;
Reinder de Haan4cf96542016-03-20 17:00:31 +0100247 phys = <&usbphy 1>;
248 phy-names = "usb";
249 status = "disabled";
250 };
251
252 ohci1: usb@01c1b400 {
253 compatible = "allwinner,sun8i-h3-ohci", "generic-ohci";
254 reg = <0x01c1b400 0x100>;
255 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
Maxime Ripardf38f5192016-06-29 21:05:35 +0200256 clocks = <&ccu CLK_BUS_EHCI1>, <&ccu CLK_BUS_OHCI1>,
257 <&ccu CLK_USB_OHCI1>;
258 resets = <&ccu RST_BUS_EHCI1>, <&ccu RST_BUS_OHCI1>;
Reinder de Haan4cf96542016-03-20 17:00:31 +0100259 phys = <&usbphy 1>;
260 phy-names = "usb";
261 status = "disabled";
262 };
263
264 ehci2: usb@01c1c000 {
265 compatible = "allwinner,sun8i-h3-ehci", "generic-ehci";
266 reg = <0x01c1c000 0x100>;
267 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
Maxime Ripardf38f5192016-06-29 21:05:35 +0200268 clocks = <&ccu CLK_BUS_EHCI2>, <&ccu CLK_BUS_OHCI2>;
269 resets = <&ccu RST_BUS_EHCI2>, <&ccu RST_BUS_OHCI2>;
Reinder de Haan4cf96542016-03-20 17:00:31 +0100270 phys = <&usbphy 2>;
271 phy-names = "usb";
272 status = "disabled";
273 };
274
275 ohci2: usb@01c1c400 {
276 compatible = "allwinner,sun8i-h3-ohci", "generic-ohci";
277 reg = <0x01c1c400 0x100>;
278 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
Maxime Ripardf38f5192016-06-29 21:05:35 +0200279 clocks = <&ccu CLK_BUS_EHCI2>, <&ccu CLK_BUS_OHCI2>,
280 <&ccu CLK_USB_OHCI2>;
281 resets = <&ccu RST_BUS_EHCI2>, <&ccu RST_BUS_OHCI2>;
Reinder de Haan4cf96542016-03-20 17:00:31 +0100282 phys = <&usbphy 2>;
283 phy-names = "usb";
284 status = "disabled";
285 };
286
287 ehci3: usb@01c1d000 {
288 compatible = "allwinner,sun8i-h3-ehci", "generic-ehci";
289 reg = <0x01c1d000 0x100>;
290 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
Maxime Ripardf38f5192016-06-29 21:05:35 +0200291 clocks = <&ccu CLK_BUS_EHCI3>, <&ccu CLK_BUS_OHCI3>;
292 resets = <&ccu RST_BUS_EHCI3>, <&ccu RST_BUS_OHCI3>;
Reinder de Haan4cf96542016-03-20 17:00:31 +0100293 phys = <&usbphy 3>;
294 phy-names = "usb";
295 status = "disabled";
296 };
297
298 ohci3: usb@01c1d400 {
299 compatible = "allwinner,sun8i-h3-ohci", "generic-ohci";
300 reg = <0x01c1d400 0x100>;
301 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
Maxime Ripardf38f5192016-06-29 21:05:35 +0200302 clocks = <&ccu CLK_BUS_EHCI3>, <&ccu CLK_BUS_OHCI3>,
303 <&ccu CLK_USB_OHCI3>;
304 resets = <&ccu RST_BUS_EHCI3>, <&ccu RST_BUS_OHCI3>;
Reinder de Haan4cf96542016-03-20 17:00:31 +0100305 phys = <&usbphy 3>;
306 phy-names = "usb";
307 status = "disabled";
308 };
309
Maxime Ripardf38f5192016-06-29 21:05:35 +0200310 ccu: clock@01c20000 {
311 compatible = "allwinner,sun8i-h3-ccu";
312 reg = <0x01c20000 0x400>;
313 clocks = <&osc24M>, <&osc32k>;
314 clock-names = "hosc", "losc";
315 #clock-cells = <1>;
316 #reset-cells = <1>;
317 };
318
Jens Kuske318d93b2015-12-04 22:24:42 +0100319 pio: pinctrl@01c20800 {
320 compatible = "allwinner,sun8i-h3-pinctrl";
321 reg = <0x01c20800 0x400>;
322 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
323 <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Maxime Ripardf38f5192016-06-29 21:05:35 +0200324 clocks = <&ccu CLK_BUS_PIO>;
Jens Kuske318d93b2015-12-04 22:24:42 +0100325 gpio-controller;
326 #gpio-cells = <3>;
327 interrupt-controller;
Krzysztof Adamski5bcaf952016-02-08 10:31:14 +0100328 #interrupt-cells = <3>;
Jens Kuske318d93b2015-12-04 22:24:42 +0100329
Jorik Jonker85e6f7f2016-09-12 20:12:46 +0200330 i2c0_pins: i2c0 {
331 allwinner,pins = "PA11", "PA12";
332 allwinner,function = "i2c0";
333 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
334 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
335 };
336
337 i2c1_pins: i2c1 {
338 allwinner,pins = "PA18", "PA19";
339 allwinner,function = "i2c1";
340 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
341 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
342 };
343
344 i2c2_pins: i2c2 {
345 allwinner,pins = "PE12", "PE13";
346 allwinner,function = "i2c2";
347 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
348 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
349 };
350
Jens Kuske318d93b2015-12-04 22:24:42 +0100351 mmc0_pins_a: mmc0@0 {
352 allwinner,pins = "PF0", "PF1", "PF2", "PF3",
353 "PF4", "PF5";
354 allwinner,function = "mmc0";
355 allwinner,drive = <SUN4I_PINCTRL_30_MA>;
356 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
357 };
358
359 mmc0_cd_pin: mmc0_cd_pin@0 {
360 allwinner,pins = "PF6";
361 allwinner,function = "gpio_in";
362 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
363 allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
364 };
365
366 mmc1_pins_a: mmc1@0 {
367 allwinner,pins = "PG0", "PG1", "PG2", "PG3",
368 "PG4", "PG5";
369 allwinner,function = "mmc1";
370 allwinner,drive = <SUN4I_PINCTRL_30_MA>;
371 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
372 };
Hans de Goede9461faf2016-03-20 17:00:29 +0100373
374 mmc2_8bit_pins: mmc2_8bit {
375 allwinner,pins = "PC5", "PC6", "PC8",
376 "PC9", "PC10", "PC11",
377 "PC12", "PC13", "PC14",
378 "PC15", "PC16";
379 allwinner,function = "mmc2";
380 allwinner,drive = <SUN4I_PINCTRL_30_MA>;
381 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
382 };
Chen-Yu Tsai2bcb2b12016-06-02 15:50:09 +0800383
Milo Kimeeeb2d62016-10-28 15:54:09 +0900384 spi0_pins: spi0 {
385 allwinner,pins = "PC0", "PC1", "PC2", "PC3";
386 allwinner,function = "spi0";
387 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
388 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
389 };
390
391 spi1_pins: spi1 {
392 allwinner,pins = "PA15", "PA16", "PA14", "PA13";
393 allwinner,function = "spi1";
394 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
395 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
396 };
397
Chen-Yu Tsai2bcb2b12016-06-02 15:50:09 +0800398 uart0_pins_a: uart0@0 {
399 allwinner,pins = "PA4", "PA5";
400 allwinner,function = "uart0";
401 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
402 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
403 };
Chen-Yu Tsai966c11a2016-06-02 15:50:10 +0800404
Jorik Jonkerae0fc942016-09-12 20:12:44 +0200405 uart1_pins: uart1 {
406 allwinner,pins = "PG6", "PG7";
Chen-Yu Tsai966c11a2016-06-02 15:50:10 +0800407 allwinner,function = "uart1";
408 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
409 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
410 };
Jorik Jonkerae0fc942016-09-12 20:12:44 +0200411
412 uart1_rts_cts_pins: uart1_rts_cts {
413 allwinner,pins = "PG8", "PG9";
Jens Kuske318d93b2015-12-04 22:24:42 +0100414 allwinner,function = "uart1";
415 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
416 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
417 };
Jorik Jonkere3d11d32016-09-12 20:12:43 +0200418
419 uart2_pins: uart2 {
420 allwinner,pins = "PA0", "PA1";
421 allwinner,function = "uart2";
422 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
423 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
424 };
425
426 uart3_pins: uart3 {
427 allwinner,pins = "PG13", "PG14";
428 allwinner,function = "uart3";
429 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
430 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
431 };
Jens Kuske318d93b2015-12-04 22:24:42 +0100432 };
433
434 timer@01c20c00 {
435 compatible = "allwinner,sun4i-a10-timer";
436 reg = <0x01c20c00 0xa0>;
437 interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
438 <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
439 clocks = <&osc24M>;
440 };
441
Milo Kim8e1ce6c2016-10-28 15:54:10 +0900442 spi0: spi@01c68000 {
443 compatible = "allwinner,sun8i-h3-spi";
444 reg = <0x01c68000 0x1000>;
445 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
446 clocks = <&ccu CLK_BUS_SPI0>, <&ccu CLK_SPI0>;
447 clock-names = "ahb", "mod";
448 dmas = <&dma 23>, <&dma 23>;
449 dma-names = "rx", "tx";
450 pinctrl-names = "default";
451 pinctrl-0 = <&spi0_pins>;
452 resets = <&ccu RST_BUS_SPI0>;
453 status = "disabled";
454 #address-cells = <1>;
455 #size-cells = <0>;
456 };
457
458 spi1: spi@01c69000 {
459 compatible = "allwinner,sun8i-h3-spi";
460 reg = <0x01c69000 0x1000>;
461 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
462 clocks = <&ccu CLK_BUS_SPI1>, <&ccu CLK_SPI1>;
463 clock-names = "ahb", "mod";
464 dmas = <&dma 24>, <&dma 24>;
465 dma-names = "rx", "tx";
466 pinctrl-names = "default";
467 pinctrl-0 = <&spi1_pins>;
468 resets = <&ccu RST_BUS_SPI1>;
469 status = "disabled";
470 #address-cells = <1>;
471 #size-cells = <0>;
472 };
473
Jens Kuske318d93b2015-12-04 22:24:42 +0100474 wdt0: watchdog@01c20ca0 {
475 compatible = "allwinner,sun6i-a31-wdt";
476 reg = <0x01c20ca0 0x20>;
477 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
478 };
479
Milo Kima37b7a52016-08-31 17:25:18 +0900480 pwm: pwm@01c21400 {
481 compatible = "allwinner,sun8i-h3-pwm";
482 reg = <0x01c21400 0x8>;
483 clocks = <&osc24M>;
484 #pwm-cells = <3>;
485 status = "disabled";
486 };
487
Jens Kuske318d93b2015-12-04 22:24:42 +0100488 uart0: serial@01c28000 {
489 compatible = "snps,dw-apb-uart";
490 reg = <0x01c28000 0x400>;
491 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
492 reg-shift = <2>;
493 reg-io-width = <4>;
Maxime Ripardf38f5192016-06-29 21:05:35 +0200494 clocks = <&ccu CLK_BUS_UART0>;
495 resets = <&ccu RST_BUS_UART0>;
Jens Kuske318d93b2015-12-04 22:24:42 +0100496 dmas = <&dma 6>, <&dma 6>;
497 dma-names = "rx", "tx";
498 status = "disabled";
499 };
500
501 uart1: serial@01c28400 {
502 compatible = "snps,dw-apb-uart";
503 reg = <0x01c28400 0x400>;
504 interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
505 reg-shift = <2>;
506 reg-io-width = <4>;
Maxime Ripardf38f5192016-06-29 21:05:35 +0200507 clocks = <&ccu CLK_BUS_UART1>;
508 resets = <&ccu RST_BUS_UART1>;
Jens Kuske318d93b2015-12-04 22:24:42 +0100509 dmas = <&dma 7>, <&dma 7>;
510 dma-names = "rx", "tx";
511 status = "disabled";
512 };
513
514 uart2: serial@01c28800 {
515 compatible = "snps,dw-apb-uart";
516 reg = <0x01c28800 0x400>;
517 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
518 reg-shift = <2>;
519 reg-io-width = <4>;
Maxime Ripardf38f5192016-06-29 21:05:35 +0200520 clocks = <&ccu CLK_BUS_UART2>;
521 resets = <&ccu RST_BUS_UART2>;
Jens Kuske318d93b2015-12-04 22:24:42 +0100522 dmas = <&dma 8>, <&dma 8>;
523 dma-names = "rx", "tx";
524 status = "disabled";
525 };
526
527 uart3: serial@01c28c00 {
528 compatible = "snps,dw-apb-uart";
529 reg = <0x01c28c00 0x400>;
530 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
531 reg-shift = <2>;
532 reg-io-width = <4>;
Maxime Ripardf38f5192016-06-29 21:05:35 +0200533 clocks = <&ccu CLK_BUS_UART3>;
534 resets = <&ccu RST_BUS_UART3>;
Jens Kuske318d93b2015-12-04 22:24:42 +0100535 dmas = <&dma 9>, <&dma 9>;
536 dma-names = "rx", "tx";
537 status = "disabled";
538 };
539
Jorik Jonkerd8a507e2016-09-12 20:12:47 +0200540 i2c0: i2c@01c2ac00 {
541 compatible = "allwinner,sun6i-a31-i2c";
542 reg = <0x01c2ac00 0x400>;
543 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
544 clocks = <&ccu CLK_BUS_I2C0>;
545 resets = <&ccu RST_BUS_I2C0>;
546 pinctrl-names = "default";
547 pinctrl-0 = <&i2c0_pins>;
548 status = "disabled";
549 #address-cells = <1>;
550 #size-cells = <0>;
551 };
552
553 i2c1: i2c@01c2b000 {
554 compatible = "allwinner,sun6i-a31-i2c";
555 reg = <0x01c2b000 0x400>;
556 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
557 clocks = <&ccu CLK_BUS_I2C1>;
558 resets = <&ccu RST_BUS_I2C1>;
559 pinctrl-names = "default";
560 pinctrl-0 = <&i2c1_pins>;
561 status = "disabled";
562 #address-cells = <1>;
563 #size-cells = <0>;
564 };
565
566 i2c2: i2c@01c2b400 {
567 compatible = "allwinner,sun6i-a31-i2c";
568 reg = <0x01c2b000 0x400>;
569 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
570 clocks = <&ccu CLK_BUS_I2C2>;
571 resets = <&ccu RST_BUS_I2C2>;
572 pinctrl-names = "default";
573 pinctrl-0 = <&i2c2_pins>;
574 status = "disabled";
575 #address-cells = <1>;
576 #size-cells = <0>;
577 };
578
Jens Kuske318d93b2015-12-04 22:24:42 +0100579 gic: interrupt-controller@01c81000 {
580 compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
581 reg = <0x01c81000 0x1000>,
582 <0x01c82000 0x1000>,
583 <0x01c84000 0x2000>,
584 <0x01c86000 0x2000>;
585 interrupt-controller;
586 #interrupt-cells = <3>;
587 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
588 };
589
590 rtc: rtc@01f00000 {
591 compatible = "allwinner,sun6i-a31-rtc";
592 reg = <0x01f00000 0x54>;
593 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
594 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
595 };
Krzysztof Adamski09787292016-02-22 14:03:26 +0100596
597 apb0_reset: reset@01f014b0 {
598 reg = <0x01f014b0 0x4>;
599 compatible = "allwinner,sun6i-a31-clock-reset";
600 #reset-cells = <1>;
601 };
Krzysztof Adamski93385362016-02-22 14:03:27 +0100602
Hans de Goedefe0a8ea2016-02-24 00:03:16 +0100603 ir: ir@01f02000 {
604 compatible = "allwinner,sun5i-a13-ir";
605 clocks = <&apb0_gates 1>, <&ir_clk>;
606 clock-names = "apb", "ir";
607 resets = <&apb0_reset 1>;
608 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
609 reg = <0x01f02000 0x40>;
610 status = "disabled";
611 };
612
Krzysztof Adamski93385362016-02-22 14:03:27 +0100613 r_pio: pinctrl@01f02c00 {
614 compatible = "allwinner,sun8i-h3-r-pinctrl";
615 reg = <0x01f02c00 0x400>;
616 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
617 clocks = <&apb0_gates 0>;
618 resets = <&apb0_reset 0>;
619 gpio-controller;
620 #gpio-cells = <3>;
621 interrupt-controller;
622 #interrupt-cells = <3>;
Hans de Goedefe0a8ea2016-02-24 00:03:16 +0100623
624 ir_pins_a: ir@0 {
625 allwinner,pins = "PL11";
626 allwinner,function = "s_cir_rx";
627 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
628 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
629 };
Krzysztof Adamski93385362016-02-22 14:03:27 +0100630 };
Jens Kuske318d93b2015-12-04 22:24:42 +0100631 };
632};