blob: 19cbd879c448984717a83e1d819efdec822c4957 [file] [log] [blame]
Shawn Guoe29fe212013-05-03 11:26:30 +08001/*
2 * Copyright 2013 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 */
9
Troy Kisky13088c22013-11-14 14:02:12 -070010#include <dt-bindings/interrupt-controller/irq.h>
Shawn Guoe29fe212013-05-03 11:26:30 +080011#include "imx6sl-pinfunc.h"
12#include <dt-bindings/clock/imx6sl-clock.h>
13
14/ {
Fabio Estevam7f107882016-11-12 13:30:35 -020015 #address-cells = <1>;
16 #size-cells = <1>;
17
Shawn Guoe29fe212013-05-03 11:26:30 +080018 aliases {
Marek Vasut22970072014-02-28 12:58:41 +010019 ethernet0 = &fec;
Shawn Guoe29fe212013-05-03 11:26:30 +080020 gpio0 = &gpio1;
21 gpio1 = &gpio2;
22 gpio2 = &gpio3;
23 gpio3 = &gpio4;
24 gpio4 = &gpio5;
Fabio Estevam640a7f32013-09-13 18:13:00 -030025 serial0 = &uart1;
26 serial1 = &uart2;
27 serial2 = &uart3;
28 serial3 = &uart4;
29 serial4 = &uart5;
30 spi0 = &ecspi1;
31 spi1 = &ecspi2;
32 spi2 = &ecspi3;
33 spi3 = &ecspi4;
Peter Chen8189c512013-12-20 15:52:05 +080034 usbphy0 = &usbphy1;
35 usbphy1 = &usbphy2;
Shawn Guoe29fe212013-05-03 11:26:30 +080036 };
37
38 cpus {
39 #address-cells = <1>;
40 #size-cells = <0>;
41
42 cpu@0 {
43 compatible = "arm,cortex-a9";
44 device_type = "cpu";
45 reg = <0x0>;
46 next-level-cache = <&L2>;
John Tobiasb0d300d2013-12-19 12:35:36 -080047 operating-points = <
48 /* kHz uV */
49 996000 1275000
50 792000 1175000
51 396000 975000
52 >;
53 fsl,soc-operating-points = <
54 /* ARM kHz SOC-PU uV */
55 996000 1225000
56 792000 1175000
57 396000 1175000
58 >;
59 clock-latency = <61036>; /* two CLK32 periods */
60 clocks = <&clks IMX6SL_CLK_ARM>, <&clks IMX6SL_CLK_PLL2_PFD2>,
61 <&clks IMX6SL_CLK_STEP>, <&clks IMX6SL_CLK_PLL1_SW>,
62 <&clks IMX6SL_CLK_PLL1_SYS>;
63 clock-names = "arm", "pll2_pfd2_396m", "step",
64 "pll1_sw", "pll1_sys";
65 arm-supply = <&reg_arm>;
66 pu-supply = <&reg_pu>;
67 soc-supply = <&reg_soc>;
Shawn Guoe29fe212013-05-03 11:26:30 +080068 };
69 };
70
71 intc: interrupt-controller@00a01000 {
72 compatible = "arm,cortex-a9-gic";
73 #interrupt-cells = <3>;
Shawn Guoe29fe212013-05-03 11:26:30 +080074 interrupt-controller;
75 reg = <0x00a01000 0x1000>,
76 <0x00a00100 0x100>;
Marc Zyngierb923ff62015-02-23 17:45:18 +000077 interrupt-parent = <&intc>;
Shawn Guoe29fe212013-05-03 11:26:30 +080078 };
79
80 clocks {
81 #address-cells = <1>;
82 #size-cells = <0>;
83
84 ckil {
85 compatible = "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +080086 #clock-cells = <0>;
Shawn Guoe29fe212013-05-03 11:26:30 +080087 clock-frequency = <32768>;
88 };
89
90 osc {
91 compatible = "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +080092 #clock-cells = <0>;
Shawn Guoe29fe212013-05-03 11:26:30 +080093 clock-frequency = <24000000>;
94 };
95 };
96
97 soc {
98 #address-cells = <1>;
99 #size-cells = <1>;
100 compatible = "simple-bus";
Marc Zyngierb923ff62015-02-23 17:45:18 +0000101 interrupt-parent = <&gpc>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800102 ranges;
103
Anson Huang248f15a2014-01-06 15:57:37 -0500104 ocram: sram@00900000 {
105 compatible = "mmio-sram";
106 reg = <0x00900000 0x20000>;
107 clocks = <&clks IMX6SL_CLK_OCRAM>;
108 };
109
Shawn Guoe29fe212013-05-03 11:26:30 +0800110 L2: l2-cache@00a02000 {
111 compatible = "arm,pl310-cache";
112 reg = <0x00a02000 0x1000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700113 interrupts = <0 92 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800114 cache-unified;
115 cache-level = <2>;
116 arm,tag-latency = <4 2 3>;
117 arm,data-latency = <4 2 3>;
118 };
119
120 pmu {
121 compatible = "arm,cortex-a9-pmu";
Troy Kisky13088c22013-11-14 14:02:12 -0700122 interrupts = <0 94 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800123 };
124
125 aips1: aips-bus@02000000 {
126 compatible = "fsl,aips-bus", "simple-bus";
127 #address-cells = <1>;
128 #size-cells = <1>;
129 reg = <0x02000000 0x100000>;
130 ranges;
131
132 spba: spba-bus@02000000 {
133 compatible = "fsl,spba-bus", "simple-bus";
134 #address-cells = <1>;
135 #size-cells = <1>;
136 reg = <0x02000000 0x40000>;
137 ranges;
138
139 spdif: spdif@02004000 {
Shengjiu Wang833f2cb2015-10-10 18:15:07 +0800140 compatible = "fsl,imx6sl-spdif",
141 "fsl,imx35-spdif";
Shawn Guoe29fe212013-05-03 11:26:30 +0800142 reg = <0x02004000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700143 interrupts = <0 52 IRQ_TYPE_LEVEL_HIGH>;
Shengjiu Wang833f2cb2015-10-10 18:15:07 +0800144 dmas = <&sdma 14 18 0>,
145 <&sdma 15 18 0>;
146 dma-names = "rx", "tx";
147 clocks = <&clks IMX6SL_CLK_SPDIF_GCLK>, <&clks IMX6SL_CLK_OSC>,
148 <&clks IMX6SL_CLK_SPDIF>, <&clks IMX6SL_CLK_DUMMY>,
149 <&clks IMX6SL_CLK_DUMMY>, <&clks IMX6SL_CLK_DUMMY>,
150 <&clks IMX6SL_CLK_IPG>, <&clks IMX6SL_CLK_DUMMY>,
151 <&clks IMX6SL_CLK_DUMMY>, <&clks IMX6SL_CLK_SPBA>;
152 clock-names = "core", "rxtx0",
153 "rxtx1", "rxtx2",
154 "rxtx3", "rxtx4",
155 "rxtx5", "rxtx6",
Shengjiu Wang09d30592015-11-26 10:39:30 +0800156 "rxtx7", "spba";
Shengjiu Wang833f2cb2015-10-10 18:15:07 +0800157 status = "disabled";
Shawn Guoe29fe212013-05-03 11:26:30 +0800158 };
159
160 ecspi1: ecspi@02008000 {
161 #address-cells = <1>;
162 #size-cells = <0>;
163 compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi";
164 reg = <0x02008000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700165 interrupts = <0 31 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800166 clocks = <&clks IMX6SL_CLK_ECSPI1>,
167 <&clks IMX6SL_CLK_ECSPI1>;
168 clock-names = "ipg", "per";
169 status = "disabled";
170 };
171
172 ecspi2: ecspi@0200c000 {
173 #address-cells = <1>;
174 #size-cells = <0>;
175 compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi";
176 reg = <0x0200c000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700177 interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800178 clocks = <&clks IMX6SL_CLK_ECSPI2>,
179 <&clks IMX6SL_CLK_ECSPI2>;
180 clock-names = "ipg", "per";
181 status = "disabled";
182 };
183
184 ecspi3: ecspi@02010000 {
185 #address-cells = <1>;
186 #size-cells = <0>;
187 compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi";
188 reg = <0x02010000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700189 interrupts = <0 33 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800190 clocks = <&clks IMX6SL_CLK_ECSPI3>,
191 <&clks IMX6SL_CLK_ECSPI3>;
192 clock-names = "ipg", "per";
193 status = "disabled";
194 };
195
196 ecspi4: ecspi@02014000 {
197 #address-cells = <1>;
198 #size-cells = <0>;
199 compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi";
200 reg = <0x02014000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700201 interrupts = <0 34 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800202 clocks = <&clks IMX6SL_CLK_ECSPI4>,
203 <&clks IMX6SL_CLK_ECSPI4>;
204 clock-names = "ipg", "per";
205 status = "disabled";
206 };
207
208 uart5: serial@02018000 {
Huang Shijie6eb85f92013-07-08 17:14:19 +0800209 compatible = "fsl,imx6sl-uart",
210 "fsl,imx6q-uart", "fsl,imx21-uart";
Shawn Guoe29fe212013-05-03 11:26:30 +0800211 reg = <0x02018000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700212 interrupts = <0 30 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800213 clocks = <&clks IMX6SL_CLK_UART>,
214 <&clks IMX6SL_CLK_UART_SERIAL>;
215 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +0800216 dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
217 dma-names = "rx", "tx";
Shawn Guoe29fe212013-05-03 11:26:30 +0800218 status = "disabled";
219 };
220
221 uart1: serial@02020000 {
Huang Shijie6eb85f92013-07-08 17:14:19 +0800222 compatible = "fsl,imx6sl-uart",
223 "fsl,imx6q-uart", "fsl,imx21-uart";
Shawn Guoe29fe212013-05-03 11:26:30 +0800224 reg = <0x02020000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700225 interrupts = <0 26 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800226 clocks = <&clks IMX6SL_CLK_UART>,
227 <&clks IMX6SL_CLK_UART_SERIAL>;
228 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +0800229 dmas = <&sdma 25 4 0>, <&sdma 26 4 0>;
230 dma-names = "rx", "tx";
Shawn Guoe29fe212013-05-03 11:26:30 +0800231 status = "disabled";
232 };
233
234 uart2: serial@02024000 {
Huang Shijie6eb85f92013-07-08 17:14:19 +0800235 compatible = "fsl,imx6sl-uart",
236 "fsl,imx6q-uart", "fsl,imx21-uart";
Shawn Guoe29fe212013-05-03 11:26:30 +0800237 reg = <0x02024000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700238 interrupts = <0 27 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800239 clocks = <&clks IMX6SL_CLK_UART>,
240 <&clks IMX6SL_CLK_UART_SERIAL>;
241 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +0800242 dmas = <&sdma 27 4 0>, <&sdma 28 4 0>;
243 dma-names = "rx", "tx";
Shawn Guoe29fe212013-05-03 11:26:30 +0800244 status = "disabled";
245 };
246
247 ssi1: ssi@02028000 {
Alexander Shiyan6ff7f512014-08-19 20:00:09 +0400248 #sound-dai-cells = <0>;
Markus Pargmann98ea6ad2014-01-17 10:07:42 +0100249 compatible = "fsl,imx6sl-ssi",
Fabio Estevam4c035272014-07-07 10:04:52 -0300250 "fsl,imx51-ssi";
Shawn Guoe29fe212013-05-03 11:26:30 +0800251 reg = <0x02028000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700252 interrupts = <0 46 IRQ_TYPE_LEVEL_HIGH>;
Shengjiu Wang50a88352014-09-09 17:13:27 +0800253 clocks = <&clks IMX6SL_CLK_SSI1_IPG>,
254 <&clks IMX6SL_CLK_SSI1>;
255 clock-names = "ipg", "baud";
Shawn Guo5da826a2013-07-17 13:50:54 +0800256 dmas = <&sdma 37 1 0>,
257 <&sdma 38 1 0>;
258 dma-names = "rx", "tx";
Shawn Guoe29fe212013-05-03 11:26:30 +0800259 fsl,fifo-depth = <15>;
260 status = "disabled";
261 };
262
263 ssi2: ssi@0202c000 {
Alexander Shiyan6ff7f512014-08-19 20:00:09 +0400264 #sound-dai-cells = <0>;
Markus Pargmann98ea6ad2014-01-17 10:07:42 +0100265 compatible = "fsl,imx6sl-ssi",
Fabio Estevam4c035272014-07-07 10:04:52 -0300266 "fsl,imx51-ssi";
Shawn Guoe29fe212013-05-03 11:26:30 +0800267 reg = <0x0202c000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700268 interrupts = <0 47 IRQ_TYPE_LEVEL_HIGH>;
Shengjiu Wang50a88352014-09-09 17:13:27 +0800269 clocks = <&clks IMX6SL_CLK_SSI2_IPG>,
270 <&clks IMX6SL_CLK_SSI2>;
271 clock-names = "ipg", "baud";
Shawn Guo5da826a2013-07-17 13:50:54 +0800272 dmas = <&sdma 41 1 0>,
273 <&sdma 42 1 0>;
274 dma-names = "rx", "tx";
Shawn Guoe29fe212013-05-03 11:26:30 +0800275 fsl,fifo-depth = <15>;
276 status = "disabled";
277 };
278
279 ssi3: ssi@02030000 {
Alexander Shiyan6ff7f512014-08-19 20:00:09 +0400280 #sound-dai-cells = <0>;
Markus Pargmann98ea6ad2014-01-17 10:07:42 +0100281 compatible = "fsl,imx6sl-ssi",
Fabio Estevam4c035272014-07-07 10:04:52 -0300282 "fsl,imx51-ssi";
Shawn Guoe29fe212013-05-03 11:26:30 +0800283 reg = <0x02030000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700284 interrupts = <0 48 IRQ_TYPE_LEVEL_HIGH>;
Shengjiu Wang50a88352014-09-09 17:13:27 +0800285 clocks = <&clks IMX6SL_CLK_SSI3_IPG>,
286 <&clks IMX6SL_CLK_SSI3>;
287 clock-names = "ipg", "baud";
Shawn Guo5da826a2013-07-17 13:50:54 +0800288 dmas = <&sdma 45 1 0>,
289 <&sdma 46 1 0>;
290 dma-names = "rx", "tx";
Shawn Guoe29fe212013-05-03 11:26:30 +0800291 fsl,fifo-depth = <15>;
292 status = "disabled";
293 };
294
295 uart3: serial@02034000 {
Huang Shijie6eb85f92013-07-08 17:14:19 +0800296 compatible = "fsl,imx6sl-uart",
297 "fsl,imx6q-uart", "fsl,imx21-uart";
Shawn Guoe29fe212013-05-03 11:26:30 +0800298 reg = <0x02034000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700299 interrupts = <0 28 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800300 clocks = <&clks IMX6SL_CLK_UART>,
301 <&clks IMX6SL_CLK_UART_SERIAL>;
302 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +0800303 dmas = <&sdma 29 4 0>, <&sdma 30 4 0>;
304 dma-names = "rx", "tx";
Shawn Guoe29fe212013-05-03 11:26:30 +0800305 status = "disabled";
306 };
307
308 uart4: serial@02038000 {
Huang Shijie6eb85f92013-07-08 17:14:19 +0800309 compatible = "fsl,imx6sl-uart",
310 "fsl,imx6q-uart", "fsl,imx21-uart";
Shawn Guoe29fe212013-05-03 11:26:30 +0800311 reg = <0x02038000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700312 interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800313 clocks = <&clks IMX6SL_CLK_UART>,
314 <&clks IMX6SL_CLK_UART_SERIAL>;
315 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +0800316 dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
317 dma-names = "rx", "tx";
Shawn Guoe29fe212013-05-03 11:26:30 +0800318 status = "disabled";
319 };
320 };
321
322 pwm1: pwm@02080000 {
323 #pwm-cells = <2>;
324 compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm";
325 reg = <0x02080000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700326 interrupts = <0 83 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800327 clocks = <&clks IMX6SL_CLK_PWM1>,
328 <&clks IMX6SL_CLK_PWM1>;
329 clock-names = "ipg", "per";
330 };
331
332 pwm2: pwm@02084000 {
333 #pwm-cells = <2>;
334 compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm";
335 reg = <0x02084000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700336 interrupts = <0 84 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800337 clocks = <&clks IMX6SL_CLK_PWM2>,
338 <&clks IMX6SL_CLK_PWM2>;
339 clock-names = "ipg", "per";
340 };
341
342 pwm3: pwm@02088000 {
343 #pwm-cells = <2>;
344 compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm";
345 reg = <0x02088000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700346 interrupts = <0 85 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800347 clocks = <&clks IMX6SL_CLK_PWM3>,
348 <&clks IMX6SL_CLK_PWM3>;
349 clock-names = "ipg", "per";
350 };
351
352 pwm4: pwm@0208c000 {
353 #pwm-cells = <2>;
354 compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm";
355 reg = <0x0208c000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700356 interrupts = <0 86 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800357 clocks = <&clks IMX6SL_CLK_PWM4>,
358 <&clks IMX6SL_CLK_PWM4>;
359 clock-names = "ipg", "per";
360 };
361
362 gpt: gpt@02098000 {
363 compatible = "fsl,imx6sl-gpt";
364 reg = <0x02098000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700365 interrupts = <0 55 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800366 clocks = <&clks IMX6SL_CLK_GPT>,
367 <&clks IMX6SL_CLK_GPT_SERIAL>;
368 clock-names = "ipg", "per";
369 };
370
371 gpio1: gpio@0209c000 {
372 compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
373 reg = <0x0209c000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700374 interrupts = <0 66 IRQ_TYPE_LEVEL_HIGH>,
375 <0 67 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800376 gpio-controller;
377 #gpio-cells = <2>;
378 interrupt-controller;
379 #interrupt-cells = <2>;
Vladimir Zapolskiybb728d62016-09-09 05:02:36 +0300380 gpio-ranges = <&iomuxc 0 22 1>, <&iomuxc 1 20 2>,
381 <&iomuxc 3 23 1>, <&iomuxc 4 25 1>,
382 <&iomuxc 5 24 1>, <&iomuxc 6 19 1>,
383 <&iomuxc 7 36 2>, <&iomuxc 9 44 8>,
384 <&iomuxc 17 38 6>, <&iomuxc 23 68 4>,
385 <&iomuxc 27 64 4>, <&iomuxc 31 52 1>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800386 };
387
388 gpio2: gpio@020a0000 {
389 compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
390 reg = <0x020a0000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700391 interrupts = <0 68 IRQ_TYPE_LEVEL_HIGH>,
392 <0 69 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800393 gpio-controller;
394 #gpio-cells = <2>;
395 interrupt-controller;
396 #interrupt-cells = <2>;
Vladimir Zapolskiybb728d62016-09-09 05:02:36 +0300397 gpio-ranges = <&iomuxc 0 53 3>, <&iomuxc 3 72 2>,
398 <&iomuxc 5 34 2>, <&iomuxc 7 57 4>,
399 <&iomuxc 11 56 1>, <&iomuxc 12 61 3>,
400 <&iomuxc 15 107 1>, <&iomuxc 16 132 2>,
401 <&iomuxc 18 135 1>, <&iomuxc 19 134 1>,
402 <&iomuxc 20 108 2>, <&iomuxc 22 120 1>,
403 <&iomuxc 23 125 7>, <&iomuxc 30 110 2>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800404 };
405
406 gpio3: gpio@020a4000 {
407 compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
408 reg = <0x020a4000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700409 interrupts = <0 70 IRQ_TYPE_LEVEL_HIGH>,
410 <0 71 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800411 gpio-controller;
412 #gpio-cells = <2>;
413 interrupt-controller;
414 #interrupt-cells = <2>;
Vladimir Zapolskiybb728d62016-09-09 05:02:36 +0300415 gpio-ranges = <&iomuxc 0 112 8>, <&iomuxc 8 121 4>,
416 <&iomuxc 12 97 4>, <&iomuxc 16 166 3>,
417 <&iomuxc 19 85 2>, <&iomuxc 21 137 2>,
418 <&iomuxc 23 136 1>, <&iomuxc 24 91 1>,
419 <&iomuxc 25 99 1>, <&iomuxc 26 92 1>,
420 <&iomuxc 27 100 1>, <&iomuxc 28 93 1>,
421 <&iomuxc 29 101 1>, <&iomuxc 30 94 1>,
422 <&iomuxc 31 102 1>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800423 };
424
425 gpio4: gpio@020a8000 {
426 compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
427 reg = <0x020a8000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700428 interrupts = <0 72 IRQ_TYPE_LEVEL_HIGH>,
429 <0 73 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800430 gpio-controller;
431 #gpio-cells = <2>;
432 interrupt-controller;
433 #interrupt-cells = <2>;
Vladimir Zapolskiybb728d62016-09-09 05:02:36 +0300434 gpio-ranges = <&iomuxc 0 95 1>, <&iomuxc 1 103 1>,
435 <&iomuxc 2 96 1>, <&iomuxc 3 104 1>,
436 <&iomuxc 4 97 1>, <&iomuxc 5 105 1>,
437 <&iomuxc 6 98 1>, <&iomuxc 7 106 1>,
438 <&iomuxc 8 28 1>, <&iomuxc 9 27 1>,
439 <&iomuxc 10 26 1>, <&iomuxc 11 29 1>,
440 <&iomuxc 12 32 1>, <&iomuxc 13 31 1>,
441 <&iomuxc 14 30 1>, <&iomuxc 15 33 1>,
442 <&iomuxc 16 84 1>, <&iomuxc 17 79 2>,
443 <&iomuxc 19 78 1>, <&iomuxc 20 76 1>,
444 <&iomuxc 21 81 2>, <&iomuxc 23 75 1>,
445 <&iomuxc 24 83 1>, <&iomuxc 25 74 1>,
446 <&iomuxc 26 77 1>, <&iomuxc 27 159 1>,
447 <&iomuxc 28 154 1>, <&iomuxc 29 157 1>,
448 <&iomuxc 30 152 1>, <&iomuxc 31 156 1>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800449 };
450
451 gpio5: gpio@020ac000 {
452 compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio";
453 reg = <0x020ac000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700454 interrupts = <0 74 IRQ_TYPE_LEVEL_HIGH>,
455 <0 75 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800456 gpio-controller;
457 #gpio-cells = <2>;
458 interrupt-controller;
459 #interrupt-cells = <2>;
Vladimir Zapolskiybb728d62016-09-09 05:02:36 +0300460 gpio-ranges = <&iomuxc 0 158 1>, <&iomuxc 1 151 1>,
461 <&iomuxc 2 155 1>, <&iomuxc 3 153 1>,
462 <&iomuxc 4 150 1>, <&iomuxc 5 149 1>,
463 <&iomuxc 6 144 1>, <&iomuxc 7 147 1>,
464 <&iomuxc 8 142 1>, <&iomuxc 9 146 1>,
465 <&iomuxc 10 148 1>, <&iomuxc 11 141 1>,
466 <&iomuxc 12 145 1>, <&iomuxc 13 143 1>,
467 <&iomuxc 14 140 1>, <&iomuxc 15 139 1>,
468 <&iomuxc 16 164 2>, <&iomuxc 18 160 1>,
469 <&iomuxc 19 162 1>, <&iomuxc 20 163 1>,
470 <&iomuxc 21 161 1>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800471 };
472
473 kpp: kpp@020b8000 {
Anson Huang4291b642014-01-14 17:30:28 +0800474 compatible = "fsl,imx6sl-kpp", "fsl,imx21-kpp";
Shawn Guoe29fe212013-05-03 11:26:30 +0800475 reg = <0x020b8000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700476 interrupts = <0 82 IRQ_TYPE_LEVEL_HIGH>;
Anson Huang4291b642014-01-14 17:30:28 +0800477 clocks = <&clks IMX6SL_CLK_DUMMY>;
Fabio Estevam1b6f2362014-06-24 21:13:44 -0300478 status = "disabled";
Shawn Guoe29fe212013-05-03 11:26:30 +0800479 };
480
481 wdog1: wdog@020bc000 {
482 compatible = "fsl,imx6sl-wdt", "fsl,imx21-wdt";
483 reg = <0x020bc000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700484 interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800485 clocks = <&clks IMX6SL_CLK_DUMMY>;
486 };
487
488 wdog2: wdog@020c0000 {
489 compatible = "fsl,imx6sl-wdt", "fsl,imx21-wdt";
490 reg = <0x020c0000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700491 interrupts = <0 81 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800492 clocks = <&clks IMX6SL_CLK_DUMMY>;
493 status = "disabled";
494 };
495
496 clks: ccm@020c4000 {
497 compatible = "fsl,imx6sl-ccm";
498 reg = <0x020c4000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700499 interrupts = <0 87 IRQ_TYPE_LEVEL_HIGH>,
500 <0 88 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800501 #clock-cells = <1>;
502 };
503
504 anatop: anatop@020c8000 {
Shawn Guod8ce8232013-08-13 16:54:05 +0800505 compatible = "fsl,imx6sl-anatop",
506 "fsl,imx6q-anatop",
507 "syscon", "simple-bus";
Shawn Guoe29fe212013-05-03 11:26:30 +0800508 reg = <0x020c8000 0x1000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700509 interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>,
510 <0 54 IRQ_TYPE_LEVEL_HIGH>,
511 <0 127 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800512
Fabio Estevam298701ec2016-05-03 10:57:31 -0300513 regulator-1p1 {
Shawn Guoe29fe212013-05-03 11:26:30 +0800514 compatible = "fsl,anatop-regulator";
515 regulator-name = "vdd1p1";
516 regulator-min-microvolt = <800000>;
517 regulator-max-microvolt = <1375000>;
518 regulator-always-on;
519 anatop-reg-offset = <0x110>;
520 anatop-vol-bit-shift = <8>;
521 anatop-vol-bit-width = <5>;
522 anatop-min-bit-val = <4>;
523 anatop-min-voltage = <800000>;
524 anatop-max-voltage = <1375000>;
525 };
526
Fabio Estevam298701ec2016-05-03 10:57:31 -0300527 regulator-3p0 {
Shawn Guoe29fe212013-05-03 11:26:30 +0800528 compatible = "fsl,anatop-regulator";
529 regulator-name = "vdd3p0";
530 regulator-min-microvolt = <2800000>;
531 regulator-max-microvolt = <3150000>;
532 regulator-always-on;
533 anatop-reg-offset = <0x120>;
534 anatop-vol-bit-shift = <8>;
535 anatop-vol-bit-width = <5>;
536 anatop-min-bit-val = <0>;
537 anatop-min-voltage = <2625000>;
538 anatop-max-voltage = <3400000>;
539 };
540
Fabio Estevam298701ec2016-05-03 10:57:31 -0300541 regulator-2p5 {
Shawn Guoe29fe212013-05-03 11:26:30 +0800542 compatible = "fsl,anatop-regulator";
543 regulator-name = "vdd2p5";
544 regulator-min-microvolt = <2100000>;
545 regulator-max-microvolt = <2850000>;
546 regulator-always-on;
547 anatop-reg-offset = <0x130>;
548 anatop-vol-bit-shift = <8>;
549 anatop-vol-bit-width = <5>;
550 anatop-min-bit-val = <0>;
551 anatop-min-voltage = <2100000>;
552 anatop-max-voltage = <2850000>;
553 };
554
Fabio Estevam298701ec2016-05-03 10:57:31 -0300555 reg_arm: regulator-vddcore {
Shawn Guoe29fe212013-05-03 11:26:30 +0800556 compatible = "fsl,anatop-regulator";
Fabio Estevam118c98a2013-12-19 21:08:52 -0200557 regulator-name = "vddarm";
Shawn Guoe29fe212013-05-03 11:26:30 +0800558 regulator-min-microvolt = <725000>;
559 regulator-max-microvolt = <1450000>;
560 regulator-always-on;
561 anatop-reg-offset = <0x140>;
562 anatop-vol-bit-shift = <0>;
563 anatop-vol-bit-width = <5>;
564 anatop-delay-reg-offset = <0x170>;
565 anatop-delay-bit-shift = <24>;
566 anatop-delay-bit-width = <2>;
567 anatop-min-bit-val = <1>;
568 anatop-min-voltage = <725000>;
569 anatop-max-voltage = <1450000>;
570 };
571
Fabio Estevam298701ec2016-05-03 10:57:31 -0300572 reg_pu: regulator-vddpu {
Shawn Guoe29fe212013-05-03 11:26:30 +0800573 compatible = "fsl,anatop-regulator";
574 regulator-name = "vddpu";
575 regulator-min-microvolt = <725000>;
576 regulator-max-microvolt = <1450000>;
577 regulator-always-on;
578 anatop-reg-offset = <0x140>;
579 anatop-vol-bit-shift = <9>;
580 anatop-vol-bit-width = <5>;
581 anatop-delay-reg-offset = <0x170>;
582 anatop-delay-bit-shift = <26>;
583 anatop-delay-bit-width = <2>;
584 anatop-min-bit-val = <1>;
585 anatop-min-voltage = <725000>;
586 anatop-max-voltage = <1450000>;
587 };
588
Fabio Estevam298701ec2016-05-03 10:57:31 -0300589 reg_soc: regulator-vddsoc {
Shawn Guoe29fe212013-05-03 11:26:30 +0800590 compatible = "fsl,anatop-regulator";
591 regulator-name = "vddsoc";
592 regulator-min-microvolt = <725000>;
593 regulator-max-microvolt = <1450000>;
594 regulator-always-on;
595 anatop-reg-offset = <0x140>;
596 anatop-vol-bit-shift = <18>;
597 anatop-vol-bit-width = <5>;
598 anatop-delay-reg-offset = <0x170>;
599 anatop-delay-bit-shift = <28>;
600 anatop-delay-bit-width = <2>;
601 anatop-min-bit-val = <1>;
602 anatop-min-voltage = <725000>;
603 anatop-max-voltage = <1450000>;
604 };
605 };
606
Anson Huang2998b332014-08-05 17:34:52 +0800607 tempmon: tempmon {
608 compatible = "fsl,imx6q-tempmon";
609 interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>;
610 fsl,tempmon = <&anatop>;
611 fsl,tempmon-data = <&ocotp>;
612 clocks = <&clks IMX6SL_CLK_PLL3_USB_OTG>;
613 };
614
Shawn Guoe29fe212013-05-03 11:26:30 +0800615 usbphy1: usbphy@020c9000 {
616 compatible = "fsl,imx6sl-usbphy", "fsl,imx23-usbphy";
617 reg = <0x020c9000 0x1000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700618 interrupts = <0 44 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800619 clocks = <&clks IMX6SL_CLK_USBPHY1>;
Peter Chen76a38852013-12-20 15:52:01 +0800620 fsl,anatop = <&anatop>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800621 };
622
623 usbphy2: usbphy@020ca000 {
624 compatible = "fsl,imx6sl-usbphy", "fsl,imx23-usbphy";
625 reg = <0x020ca000 0x1000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700626 interrupts = <0 45 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800627 clocks = <&clks IMX6SL_CLK_USBPHY2>;
Peter Chen76a38852013-12-20 15:52:01 +0800628 fsl,anatop = <&anatop>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800629 };
630
Frank Li95d739b2015-05-27 00:25:59 +0800631 snvs: snvs@020cc000 {
632 compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd";
633 reg = <0x020cc000 0x4000>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800634
Frank Li95d739b2015-05-27 00:25:59 +0800635 snvs_rtc: snvs-rtc-lp {
Shawn Guoe29fe212013-05-03 11:26:30 +0800636 compatible = "fsl,sec-v4.0-mon-rtc-lp";
Frank Li95d739b2015-05-27 00:25:59 +0800637 regmap = <&snvs>;
638 offset = <0x34>;
Troy Kisky13088c22013-11-14 14:02:12 -0700639 interrupts = <0 19 IRQ_TYPE_LEVEL_HIGH>,
640 <0 20 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800641 };
Robin Gong422b0672014-11-12 16:20:37 +0800642
Frank Li95d739b2015-05-27 00:25:59 +0800643 snvs_poweroff: snvs-poweroff {
644 compatible = "syscon-poweroff";
645 regmap = <&snvs>;
646 offset = <0x38>;
647 mask = <0x60>;
Robin Gong422b0672014-11-12 16:20:37 +0800648 status = "disabled";
649 };
Shawn Guoe29fe212013-05-03 11:26:30 +0800650 };
651
652 epit1: epit@020d0000 {
653 reg = <0x020d0000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700654 interrupts = <0 56 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800655 };
656
657 epit2: epit@020d4000 {
658 reg = <0x020d4000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700659 interrupts = <0 57 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800660 };
661
662 src: src@020d8000 {
663 compatible = "fsl,imx6sl-src", "fsl,imx51-src";
664 reg = <0x020d8000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700665 interrupts = <0 91 IRQ_TYPE_LEVEL_HIGH>,
666 <0 96 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800667 #reset-cells = <1>;
668 };
669
670 gpc: gpc@020dc000 {
671 compatible = "fsl,imx6sl-gpc", "fsl,imx6q-gpc";
672 reg = <0x020dc000 0x4000>;
Marc Zyngierb923ff62015-02-23 17:45:18 +0000673 interrupt-controller;
674 #interrupt-cells = <3>;
Troy Kisky13088c22013-11-14 14:02:12 -0700675 interrupts = <0 89 IRQ_TYPE_LEVEL_HIGH>;
Marc Zyngierb923ff62015-02-23 17:45:18 +0000676 interrupt-parent = <&intc>;
Philipp Zabel016dbd72015-02-23 18:40:14 +0100677 pu-supply = <&reg_pu>;
678 clocks = <&clks IMX6SL_CLK_GPU2D_OVG>,
679 <&clks IMX6SL_CLK_GPU2D_PODF>;
680 #power-domain-cells = <1>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800681 };
682
Fugang Duane03d10f2013-09-03 12:26:22 +0800683 gpr: iomuxc-gpr@020e0000 {
Shawn Guo5f7adc92013-10-18 23:27:37 +0800684 compatible = "fsl,imx6sl-iomuxc-gpr",
685 "fsl,imx6q-iomuxc-gpr", "syscon";
Fugang Duane03d10f2013-09-03 12:26:22 +0800686 reg = <0x020e0000 0x38>;
687 };
688
Shawn Guoe29fe212013-05-03 11:26:30 +0800689 iomuxc: iomuxc@020e0000 {
690 compatible = "fsl,imx6sl-iomuxc";
691 reg = <0x020e0000 0x4000>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800692 };
693
694 csi: csi@020e4000 {
695 reg = <0x020e4000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700696 interrupts = <0 7 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800697 };
698
699 spdc: spdc@020e8000 {
700 reg = <0x020e8000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700701 interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800702 };
703
704 sdma: sdma@020ec000 {
Shawn Guo811e76852014-07-04 14:30:27 +0800705 compatible = "fsl,imx6sl-sdma", "fsl,imx6q-sdma";
Shawn Guoe29fe212013-05-03 11:26:30 +0800706 reg = <0x020ec000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700707 interrupts = <0 2 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800708 clocks = <&clks IMX6SL_CLK_SDMA>,
709 <&clks IMX6SL_CLK_SDMA>;
710 clock-names = "ipg", "ahb";
Huang Shijiefb72bb22013-07-02 10:15:29 +0800711 #dma-cells = <3>;
Shawn Guo44a26872013-08-13 08:55:02 +0800712 /* imx6sl reuses imx6q sdma firmware */
713 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
Shawn Guoe29fe212013-05-03 11:26:30 +0800714 };
715
716 pxp: pxp@020f0000 {
717 reg = <0x020f0000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700718 interrupts = <0 98 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800719 };
720
721 epdc: epdc@020f4000 {
722 reg = <0x020f4000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700723 interrupts = <0 97 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800724 };
725
726 lcdif: lcdif@020f8000 {
Fabio Estevame99b0772014-08-19 15:21:14 -0300727 compatible = "fsl,imx6sl-lcdif", "fsl,imx28-lcdif";
Shawn Guoe29fe212013-05-03 11:26:30 +0800728 reg = <0x020f8000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700729 interrupts = <0 39 IRQ_TYPE_LEVEL_HIGH>;
Fabio Estevame99b0772014-08-19 15:21:14 -0300730 clocks = <&clks IMX6SL_CLK_LCDIF_PIX>,
731 <&clks IMX6SL_CLK_LCDIF_AXI>,
732 <&clks IMX6SL_CLK_DUMMY>;
733 clock-names = "pix", "axi", "disp_axi";
734 status = "disabled";
Shawn Guoe29fe212013-05-03 11:26:30 +0800735 };
736
737 dcp: dcp@020fc000 {
Fabio Estevam13873492015-09-02 12:55:21 -0300738 compatible = "fsl,imx6sl-dcp", "fsl,imx28-dcp";
Shawn Guoe29fe212013-05-03 11:26:30 +0800739 reg = <0x020fc000 0x4000>;
Fabio Estevam13873492015-09-02 12:55:21 -0300740 interrupts = <0 99 IRQ_TYPE_LEVEL_HIGH>,
741 <0 100 IRQ_TYPE_LEVEL_HIGH>,
742 <0 101 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800743 };
744 };
745
746 aips2: aips-bus@02100000 {
747 compatible = "fsl,aips-bus", "simple-bus";
748 #address-cells = <1>;
749 #size-cells = <1>;
750 reg = <0x02100000 0x100000>;
751 ranges;
752
753 usbotg1: usb@02184000 {
754 compatible = "fsl,imx6sl-usb", "fsl,imx27-usb";
755 reg = <0x02184000 0x200>;
Troy Kisky13088c22013-11-14 14:02:12 -0700756 interrupts = <0 43 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800757 clocks = <&clks IMX6SL_CLK_USBOH3>;
758 fsl,usbphy = <&usbphy1>;
759 fsl,usbmisc = <&usbmisc 0>;
Peter Chen9493bf52015-09-30 10:17:16 +0800760 ahb-burst-config = <0x0>;
Peter Chen2b1a40e2015-09-30 10:17:17 +0800761 tx-burst-size-dword = <0x10>;
762 rx-burst-size-dword = <0x10>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800763 status = "disabled";
764 };
765
766 usbotg2: usb@02184200 {
767 compatible = "fsl,imx6sl-usb", "fsl,imx27-usb";
768 reg = <0x02184200 0x200>;
Troy Kisky13088c22013-11-14 14:02:12 -0700769 interrupts = <0 42 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800770 clocks = <&clks IMX6SL_CLK_USBOH3>;
771 fsl,usbphy = <&usbphy2>;
772 fsl,usbmisc = <&usbmisc 1>;
Peter Chen9493bf52015-09-30 10:17:16 +0800773 ahb-burst-config = <0x0>;
Peter Chen2b1a40e2015-09-30 10:17:17 +0800774 tx-burst-size-dword = <0x10>;
775 rx-burst-size-dword = <0x10>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800776 status = "disabled";
777 };
778
779 usbh: usb@02184400 {
780 compatible = "fsl,imx6sl-usb", "fsl,imx27-usb";
781 reg = <0x02184400 0x200>;
Troy Kisky13088c22013-11-14 14:02:12 -0700782 interrupts = <0 40 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800783 clocks = <&clks IMX6SL_CLK_USBOH3>;
784 fsl,usbmisc = <&usbmisc 2>;
Matt Porter3ec481e2015-02-27 09:06:00 -0500785 dr_mode = "host";
Peter Chen9493bf52015-09-30 10:17:16 +0800786 ahb-burst-config = <0x0>;
Peter Chen2b1a40e2015-09-30 10:17:17 +0800787 tx-burst-size-dword = <0x10>;
788 rx-burst-size-dword = <0x10>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800789 status = "disabled";
790 };
791
792 usbmisc: usbmisc@02184800 {
793 #index-cells = <1>;
794 compatible = "fsl,imx6sl-usbmisc", "fsl,imx6q-usbmisc";
795 reg = <0x02184800 0x200>;
796 clocks = <&clks IMX6SL_CLK_USBOH3>;
797 };
798
799 fec: ethernet@02188000 {
800 compatible = "fsl,imx6sl-fec", "fsl,imx25-fec";
801 reg = <0x02188000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700802 interrupts = <0 114 IRQ_TYPE_LEVEL_HIGH>;
Fugang Duan8c562a12014-05-19 15:46:56 +0800803 clocks = <&clks IMX6SL_CLK_ENET>,
Shawn Guoe29fe212013-05-03 11:26:30 +0800804 <&clks IMX6SL_CLK_ENET_REF>;
805 clock-names = "ipg", "ahb";
806 status = "disabled";
807 };
808
809 usdhc1: usdhc@02190000 {
810 compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc";
811 reg = <0x02190000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700812 interrupts = <0 22 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800813 clocks = <&clks IMX6SL_CLK_USDHC1>,
814 <&clks IMX6SL_CLK_USDHC1>,
815 <&clks IMX6SL_CLK_USDHC1>;
816 clock-names = "ipg", "ahb", "per";
817 bus-width = <4>;
818 status = "disabled";
819 };
820
821 usdhc2: usdhc@02194000 {
822 compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc";
823 reg = <0x02194000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700824 interrupts = <0 23 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800825 clocks = <&clks IMX6SL_CLK_USDHC2>,
826 <&clks IMX6SL_CLK_USDHC2>,
827 <&clks IMX6SL_CLK_USDHC2>;
828 clock-names = "ipg", "ahb", "per";
829 bus-width = <4>;
830 status = "disabled";
831 };
832
833 usdhc3: usdhc@02198000 {
834 compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc";
835 reg = <0x02198000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700836 interrupts = <0 24 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800837 clocks = <&clks IMX6SL_CLK_USDHC3>,
838 <&clks IMX6SL_CLK_USDHC3>,
839 <&clks IMX6SL_CLK_USDHC3>;
840 clock-names = "ipg", "ahb", "per";
841 bus-width = <4>;
842 status = "disabled";
843 };
844
845 usdhc4: usdhc@0219c000 {
846 compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc";
847 reg = <0x0219c000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700848 interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800849 clocks = <&clks IMX6SL_CLK_USDHC4>,
850 <&clks IMX6SL_CLK_USDHC4>,
851 <&clks IMX6SL_CLK_USDHC4>;
852 clock-names = "ipg", "ahb", "per";
853 bus-width = <4>;
854 status = "disabled";
855 };
856
857 i2c1: i2c@021a0000 {
858 #address-cells = <1>;
859 #size-cells = <0>;
860 compatible = "fsl,imx6sl-i2c", "fsl,imx21-i2c";
861 reg = <0x021a0000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700862 interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800863 clocks = <&clks IMX6SL_CLK_I2C1>;
864 status = "disabled";
865 };
866
867 i2c2: i2c@021a4000 {
868 #address-cells = <1>;
869 #size-cells = <0>;
870 compatible = "fsl,imx6sl-i2c", "fsl,imx21-i2c";
871 reg = <0x021a4000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700872 interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800873 clocks = <&clks IMX6SL_CLK_I2C2>;
874 status = "disabled";
875 };
876
877 i2c3: i2c@021a8000 {
878 #address-cells = <1>;
879 #size-cells = <0>;
880 compatible = "fsl,imx6sl-i2c", "fsl,imx21-i2c";
881 reg = <0x021a8000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700882 interrupts = <0 38 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800883 clocks = <&clks IMX6SL_CLK_I2C3>;
884 status = "disabled";
885 };
886
887 mmdc: mmdc@021b0000 {
888 compatible = "fsl,imx6sl-mmdc", "fsl,imx6q-mmdc";
889 reg = <0x021b0000 0x4000>;
890 };
891
892 rngb: rngb@021b4000 {
893 reg = <0x021b4000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700894 interrupts = <0 5 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800895 };
896
897 weim: weim@021b8000 {
Joshua Clayton1be81ea2016-11-01 16:51:45 -0700898 #address-cells = <2>;
899 #size-cells = <1>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800900 reg = <0x021b8000 0x4000>;
Troy Kisky13088c22013-11-14 14:02:12 -0700901 interrupts = <0 14 IRQ_TYPE_LEVEL_HIGH>;
Joshua Clayton1be81ea2016-11-01 16:51:45 -0700902 fsl,weim-cs-gpr = <&gpr>;
Fabio Estevam116dad72016-12-30 08:09:03 -0200903 status = "disabled";
Shawn Guoe29fe212013-05-03 11:26:30 +0800904 };
905
906 ocotp: ocotp@021bc000 {
Anson Huang2998b332014-08-05 17:34:52 +0800907 compatible = "fsl,imx6sl-ocotp", "syscon";
Shawn Guoe29fe212013-05-03 11:26:30 +0800908 reg = <0x021bc000 0x4000>;
Peng Fand72b7b42016-04-21 01:26:16 +0800909 clocks = <&clks IMX6SL_CLK_OCOTP>;
Shawn Guoe29fe212013-05-03 11:26:30 +0800910 };
911
912 audmux: audmux@021d8000 {
913 compatible = "fsl,imx6sl-audmux", "fsl,imx31-audmux";
914 reg = <0x021d8000 0x4000>;
915 status = "disabled";
916 };
917 };
918 };
919};