Linus Walleij | 458eef2f | 2011-08-12 13:41:50 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) ST-Ericsson SA 2011 |
| 3 | * |
| 4 | * License terms: GNU General Public License (GPL) version 2 |
| 5 | */ |
| 6 | |
| 7 | #include <linux/io.h> |
Lee Jones | f1949ea | 2012-03-08 09:02:02 +0000 | [diff] [blame] | 8 | #include <linux/of.h> |
Linus Walleij | 583ecab | 2015-05-14 10:06:55 +0200 | [diff] [blame] | 9 | #include <linux/of_address.h> |
Lee Jones | f1949ea | 2012-03-08 09:02:02 +0000 | [diff] [blame] | 10 | |
Russell King | f813090 | 2015-06-01 23:44:46 +0100 | [diff] [blame] | 11 | #include <asm/outercache.h> |
Linus Walleij | 458eef2f | 2011-08-12 13:41:50 +0200 | [diff] [blame] | 12 | #include <asm/hardware/cache-l2x0.h> |
Linus Walleij | 7a4f260 | 2012-09-19 19:31:19 +0200 | [diff] [blame] | 13 | |
Linus Walleij | 174e779 | 2013-03-19 15:41:55 +0100 | [diff] [blame] | 14 | #include "db8500-regs.h" |
Linus Walleij | 7a4f260 | 2012-09-19 19:31:19 +0200 | [diff] [blame] | 15 | #include "id.h" |
Linus Walleij | 458eef2f | 2011-08-12 13:41:50 +0200 | [diff] [blame] | 16 | |
Arnd Bergmann | a3849a4 | 2011-10-08 21:47:06 +0200 | [diff] [blame] | 17 | static int __init ux500_l2x0_unlock(void) |
| 18 | { |
| 19 | int i; |
Linus Walleij | 583ecab | 2015-05-14 10:06:55 +0200 | [diff] [blame] | 20 | struct device_node *np; |
| 21 | void __iomem *l2x0_base; |
| 22 | |
| 23 | np = of_find_compatible_node(NULL, NULL, "arm,pl310-cache"); |
| 24 | l2x0_base = of_iomap(np, 0); |
| 25 | of_node_put(np); |
| 26 | if (!l2x0_base) |
| 27 | return -ENODEV; |
Arnd Bergmann | a3849a4 | 2011-10-08 21:47:06 +0200 | [diff] [blame] | 28 | |
| 29 | /* |
| 30 | * Unlock Data and Instruction Lock if locked. Ux500 U-Boot versions |
| 31 | * apparently locks both caches before jumping to the kernel. The |
| 32 | * l2x0 core will not touch the unlock registers if the l2x0 is |
| 33 | * already enabled, so we do it right here instead. The PL310 has |
| 34 | * 8 sets of registers, one per possible CPU. |
| 35 | */ |
| 36 | for (i = 0; i < 8; i++) { |
| 37 | writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_D_BASE + |
| 38 | i * L2X0_LOCKDOWN_STRIDE); |
| 39 | writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_I_BASE + |
| 40 | i * L2X0_LOCKDOWN_STRIDE); |
| 41 | } |
Linus Walleij | 583ecab | 2015-05-14 10:06:55 +0200 | [diff] [blame] | 42 | iounmap(l2x0_base); |
Arnd Bergmann | a3849a4 | 2011-10-08 21:47:06 +0200 | [diff] [blame] | 43 | return 0; |
| 44 | } |
| 45 | |
Russell King | 6716173 | 2014-03-16 19:15:21 +0000 | [diff] [blame] | 46 | static void ux500_l2c310_write_sec(unsigned long val, unsigned reg) |
| 47 | { |
| 48 | /* |
| 49 | * We can't write to secure registers as we are in non-secure |
| 50 | * mode, until we have some SMI service available. |
| 51 | */ |
| 52 | } |
| 53 | |
Arnd Bergmann | a3849a4 | 2011-10-08 21:47:06 +0200 | [diff] [blame] | 54 | static int __init ux500_l2x0_init(void) |
Linus Walleij | 458eef2f | 2011-08-12 13:41:50 +0200 | [diff] [blame] | 55 | { |
Linus Walleij | 823e754 | 2014-07-10 10:42:05 +0200 | [diff] [blame] | 56 | /* Multiplatform guard */ |
| 57 | if (!((cpu_is_u8500_family() || cpu_is_ux540_family()))) |
Linus Walleij | 31c72ab | 2013-06-26 21:46:08 +0200 | [diff] [blame] | 58 | return -ENODEV; |
Linus Walleij | 458eef2f | 2011-08-12 13:41:50 +0200 | [diff] [blame] | 59 | |
Arnd Bergmann | a3849a4 | 2011-10-08 21:47:06 +0200 | [diff] [blame] | 60 | /* Unlock before init */ |
| 61 | ux500_l2x0_unlock(); |
Russell King | 6716173 | 2014-03-16 19:15:21 +0000 | [diff] [blame] | 62 | outer_cache.write_sec = ux500_l2c310_write_sec; |
Linus Walleij | 823e754 | 2014-07-10 10:42:05 +0200 | [diff] [blame] | 63 | l2x0_of_init(0, ~0); |
Linus Walleij | 458eef2f | 2011-08-12 13:41:50 +0200 | [diff] [blame] | 64 | |
Linus Walleij | 458eef2f | 2011-08-12 13:41:50 +0200 | [diff] [blame] | 65 | return 0; |
| 66 | } |
Linus Walleij | 458eef2f | 2011-08-12 13:41:50 +0200 | [diff] [blame] | 67 | early_initcall(ux500_l2x0_init); |