blob: 780bd13cd7e3d936834c10a04ef5a44ff4a0e5bb [file] [log] [blame]
Linus Walleij458eef2f2011-08-12 13:41:50 +02001/*
2 * Copyright (C) ST-Ericsson SA 2011
3 *
4 * License terms: GNU General Public License (GPL) version 2
5 */
6
7#include <linux/io.h>
Lee Jonesf1949ea2012-03-08 09:02:02 +00008#include <linux/of.h>
Linus Walleij583ecab2015-05-14 10:06:55 +02009#include <linux/of_address.h>
Lee Jonesf1949ea2012-03-08 09:02:02 +000010
Russell Kingf8130902015-06-01 23:44:46 +010011#include <asm/outercache.h>
Linus Walleij458eef2f2011-08-12 13:41:50 +020012#include <asm/hardware/cache-l2x0.h>
Linus Walleij7a4f2602012-09-19 19:31:19 +020013
Linus Walleij174e7792013-03-19 15:41:55 +010014#include "db8500-regs.h"
Linus Walleij7a4f2602012-09-19 19:31:19 +020015#include "id.h"
Linus Walleij458eef2f2011-08-12 13:41:50 +020016
Arnd Bergmanna3849a42011-10-08 21:47:06 +020017static int __init ux500_l2x0_unlock(void)
18{
19 int i;
Linus Walleij583ecab2015-05-14 10:06:55 +020020 struct device_node *np;
21 void __iomem *l2x0_base;
22
23 np = of_find_compatible_node(NULL, NULL, "arm,pl310-cache");
24 l2x0_base = of_iomap(np, 0);
25 of_node_put(np);
26 if (!l2x0_base)
27 return -ENODEV;
Arnd Bergmanna3849a42011-10-08 21:47:06 +020028
29 /*
30 * Unlock Data and Instruction Lock if locked. Ux500 U-Boot versions
31 * apparently locks both caches before jumping to the kernel. The
32 * l2x0 core will not touch the unlock registers if the l2x0 is
33 * already enabled, so we do it right here instead. The PL310 has
34 * 8 sets of registers, one per possible CPU.
35 */
36 for (i = 0; i < 8; i++) {
37 writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_D_BASE +
38 i * L2X0_LOCKDOWN_STRIDE);
39 writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_I_BASE +
40 i * L2X0_LOCKDOWN_STRIDE);
41 }
Linus Walleij583ecab2015-05-14 10:06:55 +020042 iounmap(l2x0_base);
Arnd Bergmanna3849a42011-10-08 21:47:06 +020043 return 0;
44}
45
Russell King67161732014-03-16 19:15:21 +000046static void ux500_l2c310_write_sec(unsigned long val, unsigned reg)
47{
48 /*
49 * We can't write to secure registers as we are in non-secure
50 * mode, until we have some SMI service available.
51 */
52}
53
Arnd Bergmanna3849a42011-10-08 21:47:06 +020054static int __init ux500_l2x0_init(void)
Linus Walleij458eef2f2011-08-12 13:41:50 +020055{
Linus Walleij823e7542014-07-10 10:42:05 +020056 /* Multiplatform guard */
57 if (!((cpu_is_u8500_family() || cpu_is_ux540_family())))
Linus Walleij31c72ab2013-06-26 21:46:08 +020058 return -ENODEV;
Linus Walleij458eef2f2011-08-12 13:41:50 +020059
Arnd Bergmanna3849a42011-10-08 21:47:06 +020060 /* Unlock before init */
61 ux500_l2x0_unlock();
Russell King67161732014-03-16 19:15:21 +000062 outer_cache.write_sec = ux500_l2c310_write_sec;
Linus Walleij823e7542014-07-10 10:42:05 +020063 l2x0_of_init(0, ~0);
Linus Walleij458eef2f2011-08-12 13:41:50 +020064
Linus Walleij458eef2f2011-08-12 13:41:50 +020065 return 0;
66}
Linus Walleij458eef2f2011-08-12 13:41:50 +020067early_initcall(ux500_l2x0_init);