blob: 47dbd19751d0d4ffc0d51c4f48c33f287759b34b [file] [log] [blame]
Erik Gilling3c92db92010-03-15 19:40:06 -07001/*
2 * arch/arm/mach-tegra/gpio.c
3 *
4 * Copyright (c) 2010 Google, Inc
5 *
6 * Author:
7 * Erik Gilling <konkers@google.com>
8 *
9 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 */
19
Thierry Reding641d0342013-01-21 11:09:01 +010020#include <linux/err.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070021#include <linux/init.h>
22#include <linux/irq.h>
Colin Cross2e47b8b2010-04-07 12:59:42 -070023#include <linux/interrupt.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070024#include <linux/io.h>
Linus Walleij21041da2018-08-06 17:38:33 +020025#include <linux/gpio/driver.h>
Stephen Warren5c1e2c92012-03-16 17:35:08 -060026#include <linux/of_device.h>
Stephen Warren88d89512011-10-11 16:16:14 -060027#include <linux/platform_device.h>
28#include <linux/module.h>
Stephen Warren6f74dc92012-01-04 08:39:37 +000029#include <linux/irqdomain.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000030#include <linux/irqchip/chained_irq.h>
Stephen Warren3e215d02012-02-18 01:04:55 -070031#include <linux/pinctrl/consumer.h>
Laxman Dewangan8939ddc2012-11-07 20:31:32 +053032#include <linux/pm.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070033
Erik Gilling3c92db92010-03-15 19:40:06 -070034#define GPIO_BANK(x) ((x) >> 5)
35#define GPIO_PORT(x) (((x) >> 3) & 0x3)
36#define GPIO_BIT(x) ((x) & 0x7)
37
Laxman Dewanganb546be02016-04-25 16:08:33 +053038#define GPIO_REG(tgi, x) (GPIO_BANK(x) * tgi->soc->bank_stride + \
Stephen Warren5c1e2c92012-03-16 17:35:08 -060039 GPIO_PORT(x) * 4)
Erik Gilling3c92db92010-03-15 19:40:06 -070040
Laxman Dewanganb546be02016-04-25 16:08:33 +053041#define GPIO_CNF(t, x) (GPIO_REG(t, x) + 0x00)
42#define GPIO_OE(t, x) (GPIO_REG(t, x) + 0x10)
43#define GPIO_OUT(t, x) (GPIO_REG(t, x) + 0X20)
44#define GPIO_IN(t, x) (GPIO_REG(t, x) + 0x30)
45#define GPIO_INT_STA(t, x) (GPIO_REG(t, x) + 0x40)
46#define GPIO_INT_ENB(t, x) (GPIO_REG(t, x) + 0x50)
47#define GPIO_INT_LVL(t, x) (GPIO_REG(t, x) + 0x60)
48#define GPIO_INT_CLR(t, x) (GPIO_REG(t, x) + 0x70)
Laxman Dewangan3737de42016-04-25 16:08:34 +053049#define GPIO_DBC_CNT(t, x) (GPIO_REG(t, x) + 0xF0)
50
Erik Gilling3c92db92010-03-15 19:40:06 -070051
Laxman Dewanganb546be02016-04-25 16:08:33 +053052#define GPIO_MSK_CNF(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x00)
53#define GPIO_MSK_OE(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x10)
54#define GPIO_MSK_OUT(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0X20)
Laxman Dewangan3737de42016-04-25 16:08:34 +053055#define GPIO_MSK_DBC_EN(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x30)
Laxman Dewanganb546be02016-04-25 16:08:33 +053056#define GPIO_MSK_INT_STA(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x40)
57#define GPIO_MSK_INT_ENB(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x50)
58#define GPIO_MSK_INT_LVL(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x60)
Erik Gilling3c92db92010-03-15 19:40:06 -070059
60#define GPIO_INT_LVL_MASK 0x010101
61#define GPIO_INT_LVL_EDGE_RISING 0x000101
62#define GPIO_INT_LVL_EDGE_FALLING 0x000100
63#define GPIO_INT_LVL_EDGE_BOTH 0x010100
64#define GPIO_INT_LVL_LEVEL_HIGH 0x000001
65#define GPIO_INT_LVL_LEVEL_LOW 0x000000
66
Laxman Dewanganb546be02016-04-25 16:08:33 +053067struct tegra_gpio_info;
68
Erik Gilling3c92db92010-03-15 19:40:06 -070069struct tegra_gpio_bank {
Thierry Reding539b7a32017-07-24 16:55:08 +020070 unsigned int bank;
71 unsigned int irq;
Erik Gilling3c92db92010-03-15 19:40:06 -070072 spinlock_t lvl_lock[4];
Laxman Dewangan3737de42016-04-25 16:08:34 +053073 spinlock_t dbc_lock[4]; /* Lock for updating debounce count register */
Laxman Dewangan8939ddc2012-11-07 20:31:32 +053074#ifdef CONFIG_PM_SLEEP
Colin Cross2e47b8b2010-04-07 12:59:42 -070075 u32 cnf[4];
76 u32 out[4];
77 u32 oe[4];
78 u32 int_enb[4];
79 u32 int_lvl[4];
Joseph Lo203f31c2013-04-03 19:31:44 +080080 u32 wake_enb[4];
Laxman Dewangan3737de42016-04-25 16:08:34 +053081 u32 dbc_enb[4];
Colin Cross2e47b8b2010-04-07 12:59:42 -070082#endif
Laxman Dewangan3737de42016-04-25 16:08:34 +053083 u32 dbc_cnt[4];
Laxman Dewanganb546be02016-04-25 16:08:33 +053084 struct tegra_gpio_info *tgi;
Erik Gilling3c92db92010-03-15 19:40:06 -070085};
86
Laxman Dewangan171b92c2016-04-25 16:08:31 +053087struct tegra_gpio_soc_config {
Laxman Dewangan3737de42016-04-25 16:08:34 +053088 bool debounce_supported;
Laxman Dewangan171b92c2016-04-25 16:08:31 +053089 u32 bank_stride;
90 u32 upper_offset;
91};
92
Laxman Dewanganb546be02016-04-25 16:08:33 +053093struct tegra_gpio_info {
94 struct device *dev;
95 void __iomem *regs;
96 struct irq_domain *irq_domain;
97 struct tegra_gpio_bank *bank_info;
98 const struct tegra_gpio_soc_config *soc;
99 struct gpio_chip gc;
100 struct irq_chip ic;
Laxman Dewanganb546be02016-04-25 16:08:33 +0530101 u32 bank_count;
102};
Stephen Warren88d89512011-10-11 16:16:14 -0600103
Laxman Dewanganb546be02016-04-25 16:08:33 +0530104static inline void tegra_gpio_writel(struct tegra_gpio_info *tgi,
105 u32 val, u32 reg)
Stephen Warren88d89512011-10-11 16:16:14 -0600106{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530107 __raw_writel(val, tgi->regs + reg);
Stephen Warren88d89512011-10-11 16:16:14 -0600108}
109
Laxman Dewanganb546be02016-04-25 16:08:33 +0530110static inline u32 tegra_gpio_readl(struct tegra_gpio_info *tgi, u32 reg)
Stephen Warren88d89512011-10-11 16:16:14 -0600111{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530112 return __raw_readl(tgi->regs + reg);
Stephen Warren88d89512011-10-11 16:16:14 -0600113}
Erik Gilling3c92db92010-03-15 19:40:06 -0700114
Thierry Reding539b7a32017-07-24 16:55:08 +0200115static unsigned int tegra_gpio_compose(unsigned int bank, unsigned int port,
116 unsigned int bit)
Erik Gilling3c92db92010-03-15 19:40:06 -0700117{
118 return (bank << 5) | ((port & 0x3) << 3) | (bit & 0x7);
119}
120
Laxman Dewanganb546be02016-04-25 16:08:33 +0530121static void tegra_gpio_mask_write(struct tegra_gpio_info *tgi, u32 reg,
Thierry Reding539b7a32017-07-24 16:55:08 +0200122 unsigned int gpio, u32 value)
Erik Gilling3c92db92010-03-15 19:40:06 -0700123{
124 u32 val;
125
126 val = 0x100 << GPIO_BIT(gpio);
127 if (value)
128 val |= 1 << GPIO_BIT(gpio);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530129 tegra_gpio_writel(tgi, val, reg);
Erik Gilling3c92db92010-03-15 19:40:06 -0700130}
131
Thierry Reding539b7a32017-07-24 16:55:08 +0200132static void tegra_gpio_enable(struct tegra_gpio_info *tgi, unsigned int gpio)
Erik Gilling3c92db92010-03-15 19:40:06 -0700133{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530134 tegra_gpio_mask_write(tgi, GPIO_MSK_CNF(tgi, gpio), gpio, 1);
Erik Gilling3c92db92010-03-15 19:40:06 -0700135}
136
Thierry Reding539b7a32017-07-24 16:55:08 +0200137static void tegra_gpio_disable(struct tegra_gpio_info *tgi, unsigned int gpio)
Erik Gilling3c92db92010-03-15 19:40:06 -0700138{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530139 tegra_gpio_mask_write(tgi, GPIO_MSK_CNF(tgi, gpio), gpio, 0);
Erik Gilling3c92db92010-03-15 19:40:06 -0700140}
141
Thierry Reding4bc17862017-07-24 16:55:07 +0200142static int tegra_gpio_request(struct gpio_chip *chip, unsigned int offset)
Stephen Warren3e215d02012-02-18 01:04:55 -0700143{
Linus Walleija9a1d2a2017-09-22 11:02:10 +0200144 return pinctrl_gpio_request(offset);
Stephen Warren3e215d02012-02-18 01:04:55 -0700145}
146
Thierry Reding4bc17862017-07-24 16:55:07 +0200147static void tegra_gpio_free(struct gpio_chip *chip, unsigned int offset)
Stephen Warren3e215d02012-02-18 01:04:55 -0700148{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530149 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
150
Linus Walleija9a1d2a2017-09-22 11:02:10 +0200151 pinctrl_gpio_free(offset);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530152 tegra_gpio_disable(tgi, offset);
Stephen Warren3e215d02012-02-18 01:04:55 -0700153}
154
Thierry Reding4bc17862017-07-24 16:55:07 +0200155static void tegra_gpio_set(struct gpio_chip *chip, unsigned int offset,
156 int value)
Erik Gilling3c92db92010-03-15 19:40:06 -0700157{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530158 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
159
160 tegra_gpio_mask_write(tgi, GPIO_MSK_OUT(tgi, offset), offset, value);
Erik Gilling3c92db92010-03-15 19:40:06 -0700161}
162
Thierry Reding4bc17862017-07-24 16:55:07 +0200163static int tegra_gpio_get(struct gpio_chip *chip, unsigned int offset)
Erik Gilling3c92db92010-03-15 19:40:06 -0700164{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530165 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
Thierry Reding539b7a32017-07-24 16:55:08 +0200166 unsigned int bval = BIT(GPIO_BIT(offset));
Laxman Dewangan195812e2012-11-09 11:34:20 +0530167
Laxman Dewanganb546be02016-04-25 16:08:33 +0530168 /* If gpio is in output mode then read from the out value */
169 if (tegra_gpio_readl(tgi, GPIO_OE(tgi, offset)) & bval)
170 return !!(tegra_gpio_readl(tgi, GPIO_OUT(tgi, offset)) & bval);
171
172 return !!(tegra_gpio_readl(tgi, GPIO_IN(tgi, offset)) & bval);
Erik Gilling3c92db92010-03-15 19:40:06 -0700173}
174
Thierry Reding4bc17862017-07-24 16:55:07 +0200175static int tegra_gpio_direction_input(struct gpio_chip *chip,
176 unsigned int offset)
Erik Gilling3c92db92010-03-15 19:40:06 -0700177{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530178 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
179
180 tegra_gpio_mask_write(tgi, GPIO_MSK_OE(tgi, offset), offset, 0);
181 tegra_gpio_enable(tgi, offset);
Erik Gilling3c92db92010-03-15 19:40:06 -0700182 return 0;
183}
184
Thierry Reding4bc17862017-07-24 16:55:07 +0200185static int tegra_gpio_direction_output(struct gpio_chip *chip,
186 unsigned int offset,
187 int value)
Erik Gilling3c92db92010-03-15 19:40:06 -0700188{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530189 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
190
Erik Gilling3c92db92010-03-15 19:40:06 -0700191 tegra_gpio_set(chip, offset, value);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530192 tegra_gpio_mask_write(tgi, GPIO_MSK_OE(tgi, offset), offset, 1);
193 tegra_gpio_enable(tgi, offset);
Erik Gilling3c92db92010-03-15 19:40:06 -0700194 return 0;
195}
196
Thierry Reding4bc17862017-07-24 16:55:07 +0200197static int tegra_gpio_get_direction(struct gpio_chip *chip,
198 unsigned int offset)
Laxman Dewanganf002d072016-04-29 21:55:23 +0530199{
200 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
201 u32 pin_mask = BIT(GPIO_BIT(offset));
202 u32 cnf, oe;
203
204 cnf = tegra_gpio_readl(tgi, GPIO_CNF(tgi, offset));
205 if (!(cnf & pin_mask))
206 return -EINVAL;
207
208 oe = tegra_gpio_readl(tgi, GPIO_OE(tgi, offset));
209
Linus Walleij21041da2018-08-06 17:38:33 +0200210 return !(oe & pin_mask);
Laxman Dewanganf002d072016-04-29 21:55:23 +0530211}
212
Laxman Dewangan3737de42016-04-25 16:08:34 +0530213static int tegra_gpio_set_debounce(struct gpio_chip *chip, unsigned int offset,
214 unsigned int debounce)
215{
216 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
217 struct tegra_gpio_bank *bank = &tgi->bank_info[GPIO_BANK(offset)];
218 unsigned int debounce_ms = DIV_ROUND_UP(debounce, 1000);
219 unsigned long flags;
Thierry Reding539b7a32017-07-24 16:55:08 +0200220 unsigned int port;
Laxman Dewangan3737de42016-04-25 16:08:34 +0530221
222 if (!debounce_ms) {
223 tegra_gpio_mask_write(tgi, GPIO_MSK_DBC_EN(tgi, offset),
224 offset, 0);
225 return 0;
226 }
227
228 debounce_ms = min(debounce_ms, 255U);
229 port = GPIO_PORT(offset);
230
231 /* There is only one debounce count register per port and hence
232 * set the maximum of current and requested debounce time.
233 */
234 spin_lock_irqsave(&bank->dbc_lock[port], flags);
235 if (bank->dbc_cnt[port] < debounce_ms) {
236 tegra_gpio_writel(tgi, debounce_ms, GPIO_DBC_CNT(tgi, offset));
237 bank->dbc_cnt[port] = debounce_ms;
238 }
239 spin_unlock_irqrestore(&bank->dbc_lock[port], flags);
240
241 tegra_gpio_mask_write(tgi, GPIO_MSK_DBC_EN(tgi, offset), offset, 1);
242
243 return 0;
244}
245
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300246static int tegra_gpio_set_config(struct gpio_chip *chip, unsigned int offset,
247 unsigned long config)
248{
249 u32 debounce;
250
251 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
252 return -ENOTSUPP;
253
254 debounce = pinconf_to_config_argument(config);
255 return tegra_gpio_set_debounce(chip, offset, debounce);
256}
257
Thierry Reding4bc17862017-07-24 16:55:07 +0200258static int tegra_gpio_to_irq(struct gpio_chip *chip, unsigned int offset)
Stephen Warren438a99c2011-08-23 00:39:56 +0100259{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530260 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
Erik Gilling3c92db92010-03-15 19:40:06 -0700261
Laxman Dewanganb546be02016-04-25 16:08:33 +0530262 return irq_find_mapping(tgi->irq_domain, offset);
263}
Erik Gilling3c92db92010-03-15 19:40:06 -0700264
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100265static void tegra_gpio_irq_ack(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700266{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530267 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
268 struct tegra_gpio_info *tgi = bank->tgi;
Thierry Reding539b7a32017-07-24 16:55:08 +0200269 unsigned int gpio = d->hwirq;
Erik Gilling3c92db92010-03-15 19:40:06 -0700270
Laxman Dewanganb546be02016-04-25 16:08:33 +0530271 tegra_gpio_writel(tgi, 1 << GPIO_BIT(gpio), GPIO_INT_CLR(tgi, gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700272}
273
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100274static void tegra_gpio_irq_mask(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700275{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530276 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
277 struct tegra_gpio_info *tgi = bank->tgi;
Thierry Reding539b7a32017-07-24 16:55:08 +0200278 unsigned int gpio = d->hwirq;
Erik Gilling3c92db92010-03-15 19:40:06 -0700279
Laxman Dewanganb546be02016-04-25 16:08:33 +0530280 tegra_gpio_mask_write(tgi, GPIO_MSK_INT_ENB(tgi, gpio), gpio, 0);
Erik Gilling3c92db92010-03-15 19:40:06 -0700281}
282
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100283static void tegra_gpio_irq_unmask(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700284{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530285 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
286 struct tegra_gpio_info *tgi = bank->tgi;
Thierry Reding539b7a32017-07-24 16:55:08 +0200287 unsigned int gpio = d->hwirq;
Erik Gilling3c92db92010-03-15 19:40:06 -0700288
Laxman Dewanganb546be02016-04-25 16:08:33 +0530289 tegra_gpio_mask_write(tgi, GPIO_MSK_INT_ENB(tgi, gpio), gpio, 1);
Erik Gilling3c92db92010-03-15 19:40:06 -0700290}
291
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100292static int tegra_gpio_irq_set_type(struct irq_data *d, unsigned int type)
Erik Gilling3c92db92010-03-15 19:40:06 -0700293{
Thierry Reding539b7a32017-07-24 16:55:08 +0200294 unsigned int gpio = d->hwirq, port = GPIO_PORT(gpio), lvl_type;
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100295 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530296 struct tegra_gpio_info *tgi = bank->tgi;
Erik Gilling3c92db92010-03-15 19:40:06 -0700297 unsigned long flags;
Thierry Reding539b7a32017-07-24 16:55:08 +0200298 u32 val;
Stephen Warrendf231f22013-10-16 13:25:33 -0600299 int ret;
Erik Gilling3c92db92010-03-15 19:40:06 -0700300
301 switch (type & IRQ_TYPE_SENSE_MASK) {
302 case IRQ_TYPE_EDGE_RISING:
303 lvl_type = GPIO_INT_LVL_EDGE_RISING;
304 break;
305
306 case IRQ_TYPE_EDGE_FALLING:
307 lvl_type = GPIO_INT_LVL_EDGE_FALLING;
308 break;
309
310 case IRQ_TYPE_EDGE_BOTH:
311 lvl_type = GPIO_INT_LVL_EDGE_BOTH;
312 break;
313
314 case IRQ_TYPE_LEVEL_HIGH:
315 lvl_type = GPIO_INT_LVL_LEVEL_HIGH;
316 break;
317
318 case IRQ_TYPE_LEVEL_LOW:
319 lvl_type = GPIO_INT_LVL_LEVEL_LOW;
320 break;
321
322 default:
323 return -EINVAL;
324 }
325
326 spin_lock_irqsave(&bank->lvl_lock[port], flags);
327
Laxman Dewanganb546be02016-04-25 16:08:33 +0530328 val = tegra_gpio_readl(tgi, GPIO_INT_LVL(tgi, gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700329 val &= ~(GPIO_INT_LVL_MASK << GPIO_BIT(gpio));
330 val |= lvl_type << GPIO_BIT(gpio);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530331 tegra_gpio_writel(tgi, val, GPIO_INT_LVL(tgi, gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700332
333 spin_unlock_irqrestore(&bank->lvl_lock[port], flags);
334
Laxman Dewanganb546be02016-04-25 16:08:33 +0530335 tegra_gpio_mask_write(tgi, GPIO_MSK_OE(tgi, gpio), gpio, 0);
336 tegra_gpio_enable(tgi, gpio);
Stephen Warrend9411362012-03-19 10:31:58 -0600337
Dmitry Osipenkof78709a2018-07-17 19:10:38 +0300338 ret = gpiochip_lock_as_irq(&tgi->gc, gpio);
339 if (ret) {
340 dev_err(tgi->dev,
341 "unable to lock Tegra GPIO %u as IRQ\n", gpio);
342 tegra_gpio_disable(tgi, gpio);
343 return ret;
344 }
345
Erik Gilling3c92db92010-03-15 19:40:06 -0700346 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixnerf170d712015-06-23 15:52:40 +0200347 irq_set_handler_locked(d, handle_level_irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700348 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Thomas Gleixnerf170d712015-06-23 15:52:40 +0200349 irq_set_handler_locked(d, handle_edge_irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700350
351 return 0;
352}
353
Stephen Warrendf231f22013-10-16 13:25:33 -0600354static void tegra_gpio_irq_shutdown(struct irq_data *d)
355{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530356 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
357 struct tegra_gpio_info *tgi = bank->tgi;
Thierry Reding539b7a32017-07-24 16:55:08 +0200358 unsigned int gpio = d->hwirq;
Stephen Warrendf231f22013-10-16 13:25:33 -0600359
Laxman Dewanganb546be02016-04-25 16:08:33 +0530360 gpiochip_unlock_as_irq(&tgi->gc, gpio);
Stephen Warrendf231f22013-10-16 13:25:33 -0600361}
362
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200363static void tegra_gpio_irq_handler(struct irq_desc *desc)
Erik Gilling3c92db92010-03-15 19:40:06 -0700364{
Thierry Reding539b7a32017-07-24 16:55:08 +0200365 unsigned int port, pin, gpio;
Michał Mirosław9e9509e2017-07-18 14:35:45 +0200366 bool unmasked = false;
Laxman Dewanganb546be02016-04-25 16:08:33 +0530367 u32 lvl;
368 unsigned long sta;
Will Deacon98022942011-02-21 13:58:10 +0000369 struct irq_chip *chip = irq_desc_get_chip(desc);
Jiang Liu476f8b42015-06-04 12:13:15 +0800370 struct tegra_gpio_bank *bank = irq_desc_get_handler_data(desc);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530371 struct tegra_gpio_info *tgi = bank->tgi;
Erik Gilling3c92db92010-03-15 19:40:06 -0700372
Will Deacon98022942011-02-21 13:58:10 +0000373 chained_irq_enter(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700374
Erik Gilling3c92db92010-03-15 19:40:06 -0700375 for (port = 0; port < 4; port++) {
Laxman Dewanganb546be02016-04-25 16:08:33 +0530376 gpio = tegra_gpio_compose(bank->bank, port, 0);
377 sta = tegra_gpio_readl(tgi, GPIO_INT_STA(tgi, gpio)) &
378 tegra_gpio_readl(tgi, GPIO_INT_ENB(tgi, gpio));
379 lvl = tegra_gpio_readl(tgi, GPIO_INT_LVL(tgi, gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700380
381 for_each_set_bit(pin, &sta, 8) {
Laxman Dewanganb546be02016-04-25 16:08:33 +0530382 tegra_gpio_writel(tgi, 1 << pin,
383 GPIO_INT_CLR(tgi, gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700384
385 /* if gpio is edge triggered, clear condition
Colin Cronin20a8a962015-05-18 11:41:43 -0700386 * before executing the handler so that we don't
Erik Gilling3c92db92010-03-15 19:40:06 -0700387 * miss edges
388 */
Michał Mirosław9e9509e2017-07-18 14:35:45 +0200389 if (!unmasked && lvl & (0x100 << pin)) {
390 unmasked = true;
Will Deacon98022942011-02-21 13:58:10 +0000391 chained_irq_exit(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700392 }
393
Grygorii Strashkoc0debb32017-07-08 17:44:11 -0500394 generic_handle_irq(irq_find_mapping(tgi->irq_domain,
395 gpio + pin));
Erik Gilling3c92db92010-03-15 19:40:06 -0700396 }
397 }
398
399 if (!unmasked)
Will Deacon98022942011-02-21 13:58:10 +0000400 chained_irq_exit(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700401
402}
403
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530404#ifdef CONFIG_PM_SLEEP
405static int tegra_gpio_resume(struct device *dev)
Colin Cross2e47b8b2010-04-07 12:59:42 -0700406{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530407 struct platform_device *pdev = to_platform_device(dev);
408 struct tegra_gpio_info *tgi = platform_get_drvdata(pdev);
Colin Cross2e47b8b2010-04-07 12:59:42 -0700409 unsigned long flags;
Thierry Reding539b7a32017-07-24 16:55:08 +0200410 unsigned int b, p;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700411
412 local_irq_save(flags);
413
Laxman Dewanganb546be02016-04-25 16:08:33 +0530414 for (b = 0; b < tgi->bank_count; b++) {
415 struct tegra_gpio_bank *bank = &tgi->bank_info[b];
Colin Cross2e47b8b2010-04-07 12:59:42 -0700416
417 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
Thierry Reding4bc17862017-07-24 16:55:07 +0200418 unsigned int gpio = (b << 5) | (p << 3);
419
Laxman Dewanganb546be02016-04-25 16:08:33 +0530420 tegra_gpio_writel(tgi, bank->cnf[p],
421 GPIO_CNF(tgi, gpio));
Laxman Dewangan3737de42016-04-25 16:08:34 +0530422
423 if (tgi->soc->debounce_supported) {
424 tegra_gpio_writel(tgi, bank->dbc_cnt[p],
425 GPIO_DBC_CNT(tgi, gpio));
426 tegra_gpio_writel(tgi, bank->dbc_enb[p],
427 GPIO_MSK_DBC_EN(tgi, gpio));
428 }
429
Laxman Dewanganb546be02016-04-25 16:08:33 +0530430 tegra_gpio_writel(tgi, bank->out[p],
431 GPIO_OUT(tgi, gpio));
432 tegra_gpio_writel(tgi, bank->oe[p],
433 GPIO_OE(tgi, gpio));
434 tegra_gpio_writel(tgi, bank->int_lvl[p],
435 GPIO_INT_LVL(tgi, gpio));
436 tegra_gpio_writel(tgi, bank->int_enb[p],
437 GPIO_INT_ENB(tgi, gpio));
Colin Cross2e47b8b2010-04-07 12:59:42 -0700438 }
439 }
440
441 local_irq_restore(flags);
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530442 return 0;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700443}
444
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530445static int tegra_gpio_suspend(struct device *dev)
Colin Cross2e47b8b2010-04-07 12:59:42 -0700446{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530447 struct platform_device *pdev = to_platform_device(dev);
448 struct tegra_gpio_info *tgi = platform_get_drvdata(pdev);
Colin Cross2e47b8b2010-04-07 12:59:42 -0700449 unsigned long flags;
Thierry Reding539b7a32017-07-24 16:55:08 +0200450 unsigned int b, p;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700451
Colin Cross2e47b8b2010-04-07 12:59:42 -0700452 local_irq_save(flags);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530453 for (b = 0; b < tgi->bank_count; b++) {
454 struct tegra_gpio_bank *bank = &tgi->bank_info[b];
Colin Cross2e47b8b2010-04-07 12:59:42 -0700455
456 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
Thierry Reding4bc17862017-07-24 16:55:07 +0200457 unsigned int gpio = (b << 5) | (p << 3);
458
Laxman Dewanganb546be02016-04-25 16:08:33 +0530459 bank->cnf[p] = tegra_gpio_readl(tgi,
460 GPIO_CNF(tgi, gpio));
461 bank->out[p] = tegra_gpio_readl(tgi,
462 GPIO_OUT(tgi, gpio));
463 bank->oe[p] = tegra_gpio_readl(tgi,
464 GPIO_OE(tgi, gpio));
Laxman Dewangan3737de42016-04-25 16:08:34 +0530465 if (tgi->soc->debounce_supported) {
466 bank->dbc_enb[p] = tegra_gpio_readl(tgi,
467 GPIO_MSK_DBC_EN(tgi, gpio));
468 bank->dbc_enb[p] = (bank->dbc_enb[p] << 8) |
469 bank->dbc_enb[p];
470 }
471
Laxman Dewanganb546be02016-04-25 16:08:33 +0530472 bank->int_enb[p] = tegra_gpio_readl(tgi,
473 GPIO_INT_ENB(tgi, gpio));
474 bank->int_lvl[p] = tegra_gpio_readl(tgi,
475 GPIO_INT_LVL(tgi, gpio));
Joseph Lo203f31c2013-04-03 19:31:44 +0800476
477 /* Enable gpio irq for wake up source */
Laxman Dewanganb546be02016-04-25 16:08:33 +0530478 tegra_gpio_writel(tgi, bank->wake_enb[p],
479 GPIO_INT_ENB(tgi, gpio));
Colin Cross2e47b8b2010-04-07 12:59:42 -0700480 }
481 }
482 local_irq_restore(flags);
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530483 return 0;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700484}
485
Joseph Lo203f31c2013-04-03 19:31:44 +0800486static int tegra_gpio_irq_set_wake(struct irq_data *d, unsigned int enable)
Colin Cross2e47b8b2010-04-07 12:59:42 -0700487{
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100488 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
Thierry Reding539b7a32017-07-24 16:55:08 +0200489 unsigned int gpio = d->hwirq;
Joseph Lo203f31c2013-04-03 19:31:44 +0800490 u32 port, bit, mask;
491
492 port = GPIO_PORT(gpio);
493 bit = GPIO_BIT(gpio);
494 mask = BIT(bit);
495
496 if (enable)
497 bank->wake_enb[port] |= mask;
498 else
499 bank->wake_enb[port] &= ~mask;
500
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100501 return irq_set_irq_wake(bank->irq, enable);
Colin Cross2e47b8b2010-04-07 12:59:42 -0700502}
503#endif
Erik Gilling3c92db92010-03-15 19:40:06 -0700504
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000505#ifdef CONFIG_DEBUG_FS
506
507#include <linux/debugfs.h>
508#include <linux/seq_file.h>
509
Axel Lin2773eb22018-02-12 22:01:57 +0800510static int tegra_dbg_gpio_show(struct seq_file *s, void *unused)
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000511{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530512 struct tegra_gpio_info *tgi = s->private;
Thierry Reding539b7a32017-07-24 16:55:08 +0200513 unsigned int i, j;
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000514
Laxman Dewanganb546be02016-04-25 16:08:33 +0530515 for (i = 0; i < tgi->bank_count; i++) {
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000516 for (j = 0; j < 4; j++) {
Thierry Reding539b7a32017-07-24 16:55:08 +0200517 unsigned int gpio = tegra_gpio_compose(i, j, 0);
Thierry Reding4bc17862017-07-24 16:55:07 +0200518
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000519 seq_printf(s,
Thierry Reding539b7a32017-07-24 16:55:08 +0200520 "%u:%u %02x %02x %02x %02x %02x %02x %06x\n",
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000521 i, j,
Laxman Dewanganb546be02016-04-25 16:08:33 +0530522 tegra_gpio_readl(tgi, GPIO_CNF(tgi, gpio)),
523 tegra_gpio_readl(tgi, GPIO_OE(tgi, gpio)),
524 tegra_gpio_readl(tgi, GPIO_OUT(tgi, gpio)),
525 tegra_gpio_readl(tgi, GPIO_IN(tgi, gpio)),
526 tegra_gpio_readl(tgi, GPIO_INT_STA(tgi, gpio)),
527 tegra_gpio_readl(tgi, GPIO_INT_ENB(tgi, gpio)),
528 tegra_gpio_readl(tgi, GPIO_INT_LVL(tgi, gpio)));
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000529 }
530 }
531 return 0;
532}
533
Axel Lin2773eb22018-02-12 22:01:57 +0800534DEFINE_SHOW_ATTRIBUTE(tegra_dbg_gpio);
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000535
Laxman Dewanganb546be02016-04-25 16:08:33 +0530536static void tegra_gpio_debuginit(struct tegra_gpio_info *tgi)
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000537{
Thierry Reding4bc17862017-07-24 16:55:07 +0200538 (void) debugfs_create_file("tegra_gpio", 0444,
Axel Lin2773eb22018-02-12 22:01:57 +0800539 NULL, tgi, &tegra_dbg_gpio_fops);
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000540}
541
542#else
543
Laxman Dewanganb546be02016-04-25 16:08:33 +0530544static inline void tegra_gpio_debuginit(struct tegra_gpio_info *tgi)
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000545{
546}
547
548#endif
549
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530550static const struct dev_pm_ops tegra_gpio_pm_ops = {
551 SET_SYSTEM_SLEEP_PM_OPS(tegra_gpio_suspend, tegra_gpio_resume)
552};
553
Bill Pemberton38363092012-11-19 13:22:34 -0500554static int tegra_gpio_probe(struct platform_device *pdev)
Erik Gilling3c92db92010-03-15 19:40:06 -0700555{
Laxman Dewanganb546be02016-04-25 16:08:33 +0530556 struct tegra_gpio_info *tgi;
Stephen Warren88d89512011-10-11 16:16:14 -0600557 struct resource *res;
Erik Gilling3c92db92010-03-15 19:40:06 -0700558 struct tegra_gpio_bank *bank;
Thierry Reding539b7a32017-07-24 16:55:08 +0200559 unsigned int gpio, i, j;
Stephen Warrenf57f98a2013-12-06 13:36:11 -0700560 int ret;
Erik Gilling3c92db92010-03-15 19:40:06 -0700561
Laxman Dewanganb546be02016-04-25 16:08:33 +0530562 tgi = devm_kzalloc(&pdev->dev, sizeof(*tgi), GFP_KERNEL);
563 if (!tgi)
564 return -ENODEV;
565
Thierry Reding20133bd2017-07-24 16:55:05 +0200566 tgi->soc = of_device_get_match_data(&pdev->dev);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530567 tgi->dev = &pdev->dev;
Stephen Warren5c1e2c92012-03-16 17:35:08 -0600568
Thierry Reding56420902017-07-20 18:00:56 +0200569 ret = platform_irq_count(pdev);
570 if (ret < 0)
571 return ret;
572
573 tgi->bank_count = ret;
574
Laxman Dewanganb546be02016-04-25 16:08:33 +0530575 if (!tgi->bank_count) {
Stephen Warren33918112012-01-19 08:16:35 +0000576 dev_err(&pdev->dev, "Missing IRQ resource\n");
577 return -ENODEV;
578 }
579
Laxman Dewanganb546be02016-04-25 16:08:33 +0530580 tgi->gc.label = "tegra-gpio";
581 tgi->gc.request = tegra_gpio_request;
582 tgi->gc.free = tegra_gpio_free;
583 tgi->gc.direction_input = tegra_gpio_direction_input;
584 tgi->gc.get = tegra_gpio_get;
585 tgi->gc.direction_output = tegra_gpio_direction_output;
586 tgi->gc.set = tegra_gpio_set;
Laxman Dewanganf002d072016-04-29 21:55:23 +0530587 tgi->gc.get_direction = tegra_gpio_get_direction;
Laxman Dewanganb546be02016-04-25 16:08:33 +0530588 tgi->gc.to_irq = tegra_gpio_to_irq;
589 tgi->gc.base = 0;
590 tgi->gc.ngpio = tgi->bank_count * 32;
591 tgi->gc.parent = &pdev->dev;
592 tgi->gc.of_node = pdev->dev.of_node;
Stephen Warren33918112012-01-19 08:16:35 +0000593
Laxman Dewanganb546be02016-04-25 16:08:33 +0530594 tgi->ic.name = "GPIO";
595 tgi->ic.irq_ack = tegra_gpio_irq_ack;
596 tgi->ic.irq_mask = tegra_gpio_irq_mask;
597 tgi->ic.irq_unmask = tegra_gpio_irq_unmask;
598 tgi->ic.irq_set_type = tegra_gpio_irq_set_type;
599 tgi->ic.irq_shutdown = tegra_gpio_irq_shutdown;
600#ifdef CONFIG_PM_SLEEP
601 tgi->ic.irq_set_wake = tegra_gpio_irq_set_wake;
602#endif
603
604 platform_set_drvdata(pdev, tgi);
605
Thierry Reding20133bd2017-07-24 16:55:05 +0200606 if (tgi->soc->debounce_supported)
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300607 tgi->gc.set_config = tegra_gpio_set_config;
Laxman Dewangan3737de42016-04-25 16:08:34 +0530608
Thierry Reding9b882262017-07-24 16:55:06 +0200609 tgi->bank_info = devm_kcalloc(&pdev->dev, tgi->bank_count,
Laxman Dewanganb546be02016-04-25 16:08:33 +0530610 sizeof(*tgi->bank_info), GFP_KERNEL);
611 if (!tgi->bank_info)
Thierry Reding9b882262017-07-24 16:55:06 +0200612 return -ENOMEM;
Stephen Warren33918112012-01-19 08:16:35 +0000613
Laxman Dewanganb546be02016-04-25 16:08:33 +0530614 tgi->irq_domain = irq_domain_add_linear(pdev->dev.of_node,
615 tgi->gc.ngpio,
616 &irq_domain_simple_ops, NULL);
617 if (!tgi->irq_domain)
Linus Walleijd0235672012-10-16 21:00:09 +0200618 return -ENODEV;
Stephen Warren6f74dc92012-01-04 08:39:37 +0000619
Laxman Dewanganb546be02016-04-25 16:08:33 +0530620 for (i = 0; i < tgi->bank_count; i++) {
Thierry Reding9c074092017-07-20 18:00:57 +0200621 ret = platform_get_irq(pdev, i);
622 if (ret < 0) {
623 dev_err(&pdev->dev, "Missing IRQ resource: %d\n", ret);
624 return ret;
Stephen Warren88d89512011-10-11 16:16:14 -0600625 }
626
Laxman Dewanganb546be02016-04-25 16:08:33 +0530627 bank = &tgi->bank_info[i];
Stephen Warren88d89512011-10-11 16:16:14 -0600628 bank->bank = i;
Thierry Reding9c074092017-07-20 18:00:57 +0200629 bank->irq = ret;
Laxman Dewanganb546be02016-04-25 16:08:33 +0530630 bank->tgi = tgi;
Stephen Warren88d89512011-10-11 16:16:14 -0600631 }
632
633 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530634 tgi->regs = devm_ioremap_resource(&pdev->dev, res);
635 if (IS_ERR(tgi->regs))
636 return PTR_ERR(tgi->regs);
Stephen Warren88d89512011-10-11 16:16:14 -0600637
Laxman Dewanganb546be02016-04-25 16:08:33 +0530638 for (i = 0; i < tgi->bank_count; i++) {
Erik Gilling3c92db92010-03-15 19:40:06 -0700639 for (j = 0; j < 4; j++) {
640 int gpio = tegra_gpio_compose(i, j, 0);
Thierry Reding4bc17862017-07-24 16:55:07 +0200641
Laxman Dewanganb546be02016-04-25 16:08:33 +0530642 tegra_gpio_writel(tgi, 0x00, GPIO_INT_ENB(tgi, gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700643 }
644 }
645
Laxman Dewanganb546be02016-04-25 16:08:33 +0530646 ret = devm_gpiochip_add_data(&pdev->dev, &tgi->gc, tgi);
Stephen Warrenf57f98a2013-12-06 13:36:11 -0700647 if (ret < 0) {
Laxman Dewanganb546be02016-04-25 16:08:33 +0530648 irq_domain_remove(tgi->irq_domain);
Stephen Warrenf57f98a2013-12-06 13:36:11 -0700649 return ret;
650 }
Erik Gilling3c92db92010-03-15 19:40:06 -0700651
Laxman Dewanganb546be02016-04-25 16:08:33 +0530652 for (gpio = 0; gpio < tgi->gc.ngpio; gpio++) {
653 int irq = irq_create_mapping(tgi->irq_domain, gpio);
Stephen Warren47008002011-08-23 00:39:55 +0100654 /* No validity check; all Tegra GPIOs are valid IRQs */
Erik Gilling3c92db92010-03-15 19:40:06 -0700655
Laxman Dewanganb546be02016-04-25 16:08:33 +0530656 bank = &tgi->bank_info[GPIO_BANK(gpio)];
Stephen Warren47008002011-08-23 00:39:55 +0100657
Stephen Warren47008002011-08-23 00:39:55 +0100658 irq_set_chip_data(irq, bank);
Laxman Dewanganb546be02016-04-25 16:08:33 +0530659 irq_set_chip_and_handler(irq, &tgi->ic, handle_simple_irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700660 }
661
Laxman Dewanganb546be02016-04-25 16:08:33 +0530662 for (i = 0; i < tgi->bank_count; i++) {
663 bank = &tgi->bank_info[i];
Erik Gilling3c92db92010-03-15 19:40:06 -0700664
Russell Kinge88d2512015-06-16 23:06:50 +0100665 irq_set_chained_handler_and_data(bank->irq,
666 tegra_gpio_irq_handler, bank);
Erik Gilling3c92db92010-03-15 19:40:06 -0700667
Laxman Dewangan3737de42016-04-25 16:08:34 +0530668 for (j = 0; j < 4; j++) {
Erik Gilling3c92db92010-03-15 19:40:06 -0700669 spin_lock_init(&bank->lvl_lock[j]);
Laxman Dewangan3737de42016-04-25 16:08:34 +0530670 spin_lock_init(&bank->dbc_lock[j]);
671 }
Erik Gilling3c92db92010-03-15 19:40:06 -0700672 }
673
Laxman Dewanganb546be02016-04-25 16:08:33 +0530674 tegra_gpio_debuginit(tgi);
Suzuki K. Pouloseb59d5fb2015-11-16 16:07:10 +0000675
Erik Gilling3c92db92010-03-15 19:40:06 -0700676 return 0;
677}
678
Laxman Dewangan804f5682016-04-25 16:08:32 +0530679static const struct tegra_gpio_soc_config tegra20_gpio_config = {
Laxman Dewangan171b92c2016-04-25 16:08:31 +0530680 .bank_stride = 0x80,
681 .upper_offset = 0x800,
682};
683
Laxman Dewangan804f5682016-04-25 16:08:32 +0530684static const struct tegra_gpio_soc_config tegra30_gpio_config = {
Laxman Dewangan171b92c2016-04-25 16:08:31 +0530685 .bank_stride = 0x100,
686 .upper_offset = 0x80,
687};
688
Laxman Dewangan3737de42016-04-25 16:08:34 +0530689static const struct tegra_gpio_soc_config tegra210_gpio_config = {
690 .debounce_supported = true,
691 .bank_stride = 0x100,
692 .upper_offset = 0x80,
693};
694
Laxman Dewangan171b92c2016-04-25 16:08:31 +0530695static const struct of_device_id tegra_gpio_of_match[] = {
Laxman Dewangan3737de42016-04-25 16:08:34 +0530696 { .compatible = "nvidia,tegra210-gpio", .data = &tegra210_gpio_config },
Laxman Dewangan171b92c2016-04-25 16:08:31 +0530697 { .compatible = "nvidia,tegra30-gpio", .data = &tegra30_gpio_config },
698 { .compatible = "nvidia,tegra20-gpio", .data = &tegra20_gpio_config },
699 { },
700};
701
Stephen Warren88d89512011-10-11 16:16:14 -0600702static struct platform_driver tegra_gpio_driver = {
703 .driver = {
704 .name = "tegra-gpio",
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530705 .pm = &tegra_gpio_pm_ops,
Stephen Warren88d89512011-10-11 16:16:14 -0600706 .of_match_table = tegra_gpio_of_match,
707 },
708 .probe = tegra_gpio_probe,
709};
710
711static int __init tegra_gpio_init(void)
712{
713 return platform_driver_register(&tegra_gpio_driver);
714}
Dmitry Osipenko40b25bc2018-08-02 14:11:44 +0300715subsys_initcall(tegra_gpio_init);