blob: ff384acc65b21ca35e4ace52851464e569ea3266 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* linux/arch/arm/mach-s3c2410/s3c2410.c
2 *
3 * Copyright (c) 2003-2005 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
5 *
6 * http://www.simtec.co.uk/products/EB2410ITX/
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011*/
12
13#include <linux/kernel.h>
14#include <linux/types.h>
15#include <linux/interrupt.h>
16#include <linux/list.h>
17#include <linux/timer.h>
18#include <linux/init.h>
Ben Dooks1ec72692010-05-03 14:39:45 +090019#include <linux/gpio.h>
Ben Dookse4253822008-10-21 14:06:38 +010020#include <linux/clk.h>
Kay Sievers4a858cf2011-12-21 16:01:38 -080021#include <linux/device.h>
Rafael J. Wysockibb072c32011-04-22 22:03:21 +020022#include <linux/syscore_ops.h>
Ben Dooksb6d1f542006-12-17 23:22:26 +010023#include <linux/serial_core.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010024#include <linux/platform_device.h>
Russell Kingfced80c2008-09-06 12:10:45 +010025#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
27#include <asm/mach/arch.h>
28#include <asm/mach/map.h>
29#include <asm/mach/irq.h>
30
Russell Kinga09e64f2008-08-05 16:14:15 +010031#include <mach/hardware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <asm/irq.h>
David Howells9f97da72012-03-28 18:30:01 +010033#include <asm/system_misc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
Ben Dookse4253822008-10-21 14:06:38 +010035#include <plat/cpu-freq.h>
36
Russell Kinga09e64f2008-08-05 16:14:15 +010037#include <mach/regs-clock.h>
Ben Dooksa2b7ba92008-10-07 22:26:09 +010038#include <plat/regs-serial.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Ben Dooksa2b7ba92008-10-07 22:26:09 +010040#include <plat/cpu.h>
41#include <plat/devs.h>
Ben Dooksd5120ae2008-10-07 23:09:51 +010042#include <plat/clock.h>
Ben Dookse24b8642008-10-21 14:06:34 +010043#include <plat/pll.h>
Rafael J. Wysockibb072c32011-04-22 22:03:21 +020044#include <plat/pm.h>
Kukjin Kimb27b0722012-01-03 14:02:03 +010045#include <plat/watchdog-reset.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Ben Dooks1ec72692010-05-03 14:39:45 +090047#include <plat/gpio-core.h>
48#include <plat/gpio-cfg.h>
49#include <plat/gpio-cfg-helpers.h>
50
Heiko Stuebnerd8fdec12013-01-29 10:25:22 -080051#include "common.h"
52
Linus Torvalds1da177e2005-04-16 15:20:36 -070053/* Initial IO mappings */
54
55static struct map_desc s3c2410_iodesc[] __initdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 IODESC_ENT(CLKPWR),
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 IODESC_ENT(TIMER),
Dimitry Andric62ee9142005-08-17 13:01:19 +010058 IODESC_ENT(WATCHDOG),
Linus Torvalds1da177e2005-04-16 15:20:36 -070059};
60
Linus Torvalds1da177e2005-04-16 15:20:36 -070061/* our uart devices */
62
Linus Torvalds1da177e2005-04-16 15:20:36 -070063/* uart registration process */
64
65void __init s3c2410_init_uarts(struct s3c2410_uartcfg *cfg, int no)
66{
Ben Dooks66a9b492006-06-18 23:04:05 +010067 s3c24xx_init_uartdevs("s3c2410-uart", s3c2410_uart_resources, cfg, no);
Linus Torvalds1da177e2005-04-16 15:20:36 -070068}
69
70/* s3c2410_map_io
71 *
72 * register the standard cpu IO areas, and any passed in from the
73 * machine specific initialisation.
74*/
75
Ben Dooks74b265d2008-10-21 14:06:31 +010076void __init s3c2410_map_io(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070077{
Kukjin Kim782d8a32011-08-30 20:47:32 +090078 s3c24xx_gpiocfg_default.set_pull = s3c24xx_gpio_setpull_1up;
79 s3c24xx_gpiocfg_default.get_pull = s3c24xx_gpio_getpull_1up;
Ben Dooks1ec72692010-05-03 14:39:45 +090080
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 iotable_init(s3c2410_iodesc, ARRAY_SIZE(s3c2410_iodesc));
Linus Torvalds1da177e2005-04-16 15:20:36 -070082}
83
Ben Dookse4253822008-10-21 14:06:38 +010084void __init_or_cpufreq s3c2410_setup_clocks(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070085{
Ben Dookse4253822008-10-21 14:06:38 +010086 struct clk *xtal_clk;
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 unsigned long tmp;
Ben Dookse4253822008-10-21 14:06:38 +010088 unsigned long xtal;
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 unsigned long fclk;
90 unsigned long hclk;
91 unsigned long pclk;
92
Ben Dookse4253822008-10-21 14:06:38 +010093 xtal_clk = clk_get(NULL, "xtal");
94 xtal = clk_get_rate(xtal_clk);
95 clk_put(xtal_clk);
96
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 /* now we've got our machine bits initialised, work out what
98 * clocks we've got */
99
Ben Dookse24b8642008-10-21 14:06:34 +0100100 fclk = s3c24xx_get_pll(__raw_readl(S3C2410_MPLLCON), xtal);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
102 tmp = __raw_readl(S3C2410_CLKDIVN);
103
104 /* work out clock scalings */
105
106 hclk = fclk / ((tmp & S3C2410_CLKDIVN_HDIVN) ? 2 : 1);
107 pclk = hclk / ((tmp & S3C2410_CLKDIVN_PDIVN) ? 2 : 1);
108
109 /* print brieft summary of clocks, etc */
110
111 printk("S3C2410: core %ld.%03ld MHz, memory %ld.%03ld MHz, peripheral %ld.%03ld MHz\n",
112 print_mhz(fclk), print_mhz(hclk), print_mhz(pclk));
113
114 /* initialise the clocks here, to allow other things like the
115 * console to use them
116 */
117
Ben Dookse4253822008-10-21 14:06:38 +0100118 s3c24xx_setup_clocks(fclk, hclk, pclk);
119}
120
Ben Dooksad787592009-07-30 23:23:40 +0100121/* fake ARMCLK for use with cpufreq, etc. */
122
123static struct clk s3c2410_armclk = {
124 .name = "armclk",
125 .parent = &clk_f,
126 .id = -1,
127};
128
Thomas Abraham0cfb26e2011-10-24 12:08:42 +0200129static struct clk_lookup s3c2410_clk_lookup[] = {
130 CLKDEV_INIT(NULL, "clk_uart_baud0", &clk_p),
131 CLKDEV_INIT(NULL, "clk_uart_baud1", &s3c24xx_uclk),
132};
133
Ben Dookse4253822008-10-21 14:06:38 +0100134void __init s3c2410_init_clocks(int xtal)
135{
136 s3c24xx_register_baseclocks(xtal);
137 s3c2410_setup_clocks();
Ben Dooks99c13852006-06-22 22:18:20 +0100138 s3c2410_baseclk_add();
Ben Dooksad787592009-07-30 23:23:40 +0100139 s3c24xx_register_clock(&s3c2410_armclk);
Thomas Abraham0cfb26e2011-10-24 12:08:42 +0200140 clkdev_add_table(s3c2410_clk_lookup, ARRAY_SIZE(s3c2410_clk_lookup));
Tomasz Figa88f59732013-06-17 23:45:37 +0900141 samsung_wdt_reset_init(S3C24XX_VA_WATCHDOG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142}
143
Kay Sievers4a858cf2011-12-21 16:01:38 -0800144struct bus_type s3c2410_subsys = {
Kay Sieversaf5ca3f42007-12-20 02:09:39 +0100145 .name = "s3c2410-core",
Kay Sievers4a858cf2011-12-21 16:01:38 -0800146 .dev_name = "s3c2410-core",
Ben Dooksa3413052006-06-22 22:18:13 +0100147};
148
Ben Dooksf0176792009-07-30 23:23:38 +0100149/* Note, we would have liked to name this s3c2410-core, but we cannot
Kay Sievers4a858cf2011-12-21 16:01:38 -0800150 * register two subsystems with the same name.
Ben Dooksf0176792009-07-30 23:23:38 +0100151 */
Kay Sievers4a858cf2011-12-21 16:01:38 -0800152struct bus_type s3c2410a_subsys = {
Ben Dooksf0176792009-07-30 23:23:38 +0100153 .name = "s3c2410a-core",
Kay Sievers4a858cf2011-12-21 16:01:38 -0800154 .dev_name = "s3c2410a-core",
Ben Dooksf0176792009-07-30 23:23:38 +0100155};
156
Kay Sievers4a858cf2011-12-21 16:01:38 -0800157static struct device s3c2410_dev = {
158 .bus = &s3c2410_subsys,
Ben Dooksa3413052006-06-22 22:18:13 +0100159};
160
Kay Sievers4a858cf2011-12-21 16:01:38 -0800161/* need to register the subsystem before we actually register the device, and
Ben Dooksa3413052006-06-22 22:18:13 +0100162 * we also need to ensure that it has been initialised before any of the
Ben Dooks6db3eee2007-02-12 16:03:22 +0100163 * drivers even try to use it (even if not on an s3c2410 based system)
Ben Dooksa3413052006-06-22 22:18:13 +0100164 * as a driver which may support both 2410 and 2440 may try and use it.
165*/
166
167static int __init s3c2410_core_init(void)
168{
Kay Sievers4a858cf2011-12-21 16:01:38 -0800169 return subsys_system_register(&s3c2410_subsys, NULL);
Ben Dooksa3413052006-06-22 22:18:13 +0100170}
171
172core_initcall(s3c2410_core_init);
173
Ben Dooksf0176792009-07-30 23:23:38 +0100174static int __init s3c2410a_core_init(void)
175{
Kay Sievers4a858cf2011-12-21 16:01:38 -0800176 return subsys_system_register(&s3c2410a_subsys, NULL);
Ben Dooksf0176792009-07-30 23:23:38 +0100177}
178
179core_initcall(s3c2410a_core_init);
180
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181int __init s3c2410_init(void)
182{
183 printk("S3C2410: Initialising architecture\n");
184
Domenico Andreolifb630b92011-10-22 04:00:53 +0900185#ifdef CONFIG_PM
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200186 register_syscore_ops(&s3c2410_pm_syscore_ops);
187 register_syscore_ops(&s3c24xx_irq_syscore_ops);
Heiko Stuebnerd8fdec12013-01-29 10:25:22 -0800188#endif
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200189
Kay Sievers4a858cf2011-12-21 16:01:38 -0800190 return device_register(&s3c2410_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191}
Ben Dooksf0176792009-07-30 23:23:38 +0100192
193int __init s3c2410a_init(void)
194{
Kay Sievers4a858cf2011-12-21 16:01:38 -0800195 s3c2410_dev.bus = &s3c2410a_subsys;
Ben Dooksf0176792009-07-30 23:23:38 +0100196 return s3c2410_init();
197}
Kukjin Kimb27b0722012-01-03 14:02:03 +0100198
199void s3c2410_restart(char mode, const char *cmd)
200{
201 if (mode == 's') {
202 soft_restart(0);
203 }
204
Tomasz Figa88f59732013-06-17 23:45:37 +0900205 samsung_wdt_reset();
Kukjin Kimb27b0722012-01-03 14:02:03 +0100206
207 /* we'll take a jump through zero as a poor second */
208 soft_restart(0);
209}