blob: ece544165059b6b8afeb4653bd7ebf5b4d6baa7e [file] [log] [blame]
Bjorn Helgaas8cfab3c2018-01-26 12:50:27 -06001// SPDX-License-Identifier: GPL-2.0
Jianguo Sunbbd11bd2017-10-23 19:17:50 +08002/*
3 * PCIe host controller driver for HiSilicon STB SoCs
4 *
5 * Copyright (C) 2016-2017 HiSilicon Co., Ltd. http://www.hisilicon.com
6 *
7 * Authors: Ruqiang Ju <juruqiang@hisilicon.com>
8 * Jianguo Sun <sunjianguo1@huawei.com>
Jianguo Sunbbd11bd2017-10-23 19:17:50 +08009 */
10
11#include <linux/clk.h>
12#include <linux/delay.h>
13#include <linux/interrupt.h>
14#include <linux/kernel.h>
15#include <linux/module.h>
16#include <linux/of.h>
17#include <linux/of_gpio.h>
18#include <linux/pci.h>
19#include <linux/phy/phy.h>
20#include <linux/platform_device.h>
21#include <linux/resource.h>
22#include <linux/reset.h>
23
24#include "pcie-designware.h"
25
26#define to_histb_pcie(x) dev_get_drvdata((x)->dev)
27
28#define PCIE_SYS_CTRL0 0x0000
29#define PCIE_SYS_CTRL1 0x0004
30#define PCIE_SYS_CTRL7 0x001C
31#define PCIE_SYS_CTRL13 0x0034
32#define PCIE_SYS_CTRL15 0x003C
33#define PCIE_SYS_CTRL16 0x0040
34#define PCIE_SYS_CTRL17 0x0044
35
36#define PCIE_SYS_STAT0 0x0100
37#define PCIE_SYS_STAT4 0x0110
38
39#define PCIE_RDLH_LINK_UP BIT(5)
40#define PCIE_XMLH_LINK_UP BIT(15)
41#define PCIE_ELBI_SLV_DBI_ENABLE BIT(21)
42#define PCIE_APP_LTSSM_ENABLE BIT(11)
43
44#define PCIE_DEVICE_TYPE_MASK GENMASK(31, 28)
45#define PCIE_WM_EP 0
46#define PCIE_WM_LEGACY BIT(1)
47#define PCIE_WM_RC BIT(30)
48
49#define PCIE_LTSSM_STATE_MASK GENMASK(5, 0)
50#define PCIE_LTSSM_STATE_ACTIVE 0x11
51
52struct histb_pcie {
53 struct dw_pcie *pci;
54 struct clk *aux_clk;
55 struct clk *pipe_clk;
56 struct clk *sys_clk;
57 struct clk *bus_clk;
58 struct phy *phy;
59 struct reset_control *soft_reset;
60 struct reset_control *sys_reset;
61 struct reset_control *bus_reset;
62 void __iomem *ctrl;
63 int reset_gpio;
Shawn Guo58dfb242018-03-02 09:12:01 +080064 struct regulator *vpcie;
Jianguo Sunbbd11bd2017-10-23 19:17:50 +080065};
66
67static u32 histb_pcie_readl(struct histb_pcie *histb_pcie, u32 reg)
68{
69 return readl(histb_pcie->ctrl + reg);
70}
71
72static void histb_pcie_writel(struct histb_pcie *histb_pcie, u32 reg, u32 val)
73{
74 writel(val, histb_pcie->ctrl + reg);
75}
76
77static void histb_pcie_dbi_w_mode(struct pcie_port *pp, bool enable)
78{
79 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
80 struct histb_pcie *hipcie = to_histb_pcie(pci);
81 u32 val;
82
83 val = histb_pcie_readl(hipcie, PCIE_SYS_CTRL0);
84 if (enable)
85 val |= PCIE_ELBI_SLV_DBI_ENABLE;
86 else
87 val &= ~PCIE_ELBI_SLV_DBI_ENABLE;
88 histb_pcie_writel(hipcie, PCIE_SYS_CTRL0, val);
89}
90
91static void histb_pcie_dbi_r_mode(struct pcie_port *pp, bool enable)
92{
93 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
94 struct histb_pcie *hipcie = to_histb_pcie(pci);
95 u32 val;
96
97 val = histb_pcie_readl(hipcie, PCIE_SYS_CTRL1);
98 if (enable)
99 val |= PCIE_ELBI_SLV_DBI_ENABLE;
100 else
101 val &= ~PCIE_ELBI_SLV_DBI_ENABLE;
102 histb_pcie_writel(hipcie, PCIE_SYS_CTRL1, val);
103}
104
105static u32 histb_pcie_read_dbi(struct dw_pcie *pci, void __iomem *base,
106 u32 reg, size_t size)
107{
108 u32 val;
109
110 histb_pcie_dbi_r_mode(&pci->pp, true);
111 dw_pcie_read(base + reg, size, &val);
112 histb_pcie_dbi_r_mode(&pci->pp, false);
113
114 return val;
115}
116
117static void histb_pcie_write_dbi(struct dw_pcie *pci, void __iomem *base,
118 u32 reg, size_t size, u32 val)
119{
120 histb_pcie_dbi_w_mode(&pci->pp, true);
121 dw_pcie_write(base + reg, size, val);
122 histb_pcie_dbi_w_mode(&pci->pp, false);
123}
124
Rob Herringc4a42ee2020-08-20 21:53:51 -0600125static int histb_pcie_rd_own_conf(struct pci_bus *bus, unsigned int devfn,
126 int where, int size, u32 *val)
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800127{
Rob Herringc4a42ee2020-08-20 21:53:51 -0600128 struct dw_pcie *pci = to_dw_pcie_from_pp(bus->sysdata);
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800129
Rob Herringc4a42ee2020-08-20 21:53:51 -0600130 if (PCI_SLOT(devfn)) {
131 *val = ~0;
132 return PCIBIOS_DEVICE_NOT_FOUND;
133 }
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800134
Rob Herringc4a42ee2020-08-20 21:53:51 -0600135 *val = dw_pcie_read_dbi(pci, where, size);
136 return PCIBIOS_SUCCESSFUL;
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800137}
138
Rob Herringc4a42ee2020-08-20 21:53:51 -0600139static int histb_pcie_wr_own_conf(struct pci_bus *bus, unsigned int devfn,
140 int where, int size, u32 val)
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800141{
Rob Herringc4a42ee2020-08-20 21:53:51 -0600142 struct dw_pcie *pci = to_dw_pcie_from_pp(bus->sysdata);
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800143
Rob Herringc4a42ee2020-08-20 21:53:51 -0600144 if (PCI_SLOT(devfn))
145 return PCIBIOS_DEVICE_NOT_FOUND;
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800146
Rob Herringc4a42ee2020-08-20 21:53:51 -0600147 dw_pcie_write_dbi(pci, where, size, val);
148 return PCIBIOS_SUCCESSFUL;
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800149}
150
Rob Herringc4a42ee2020-08-20 21:53:51 -0600151static struct pci_ops histb_pci_ops = {
152 .read = histb_pcie_rd_own_conf,
153 .write = histb_pcie_wr_own_conf,
154};
155
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800156static int histb_pcie_link_up(struct dw_pcie *pci)
157{
158 struct histb_pcie *hipcie = to_histb_pcie(pci);
159 u32 regval;
160 u32 status;
161
162 regval = histb_pcie_readl(hipcie, PCIE_SYS_STAT0);
163 status = histb_pcie_readl(hipcie, PCIE_SYS_STAT4);
164 status &= PCIE_LTSSM_STATE_MASK;
165 if ((regval & PCIE_XMLH_LINK_UP) && (regval & PCIE_RDLH_LINK_UP) &&
166 (status == PCIE_LTSSM_STATE_ACTIVE))
167 return 1;
168
169 return 0;
170}
171
Rob Herring886a9c12020-11-05 15:11:53 -0600172static int histb_pcie_start_link(struct dw_pcie *pci)
173{
174 struct histb_pcie *hipcie = to_histb_pcie(pci);
175 u32 regval;
176
177 /* assert LTSSM enable */
178 regval = histb_pcie_readl(hipcie, PCIE_SYS_CTRL7);
179 regval |= PCIE_APP_LTSSM_ENABLE;
180 histb_pcie_writel(hipcie, PCIE_SYS_CTRL7, regval);
181
182 return 0;
183}
184
185static int histb_pcie_host_init(struct pcie_port *pp)
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800186{
187 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
188 struct histb_pcie *hipcie = to_histb_pcie(pci);
189 u32 regval;
190
Rob Herring886a9c12020-11-05 15:11:53 -0600191 pp->bridge->ops = &histb_pci_ops;
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800192
193 /* PCIe RC work mode */
194 regval = histb_pcie_readl(hipcie, PCIE_SYS_CTRL0);
195 regval &= ~PCIE_DEVICE_TYPE_MASK;
196 regval |= PCIE_WM_RC;
197 histb_pcie_writel(hipcie, PCIE_SYS_CTRL0, regval);
198
199 /* setup root complex */
200 dw_pcie_setup_rc(pp);
201
Rob Herringcf627712020-08-20 21:54:01 -0600202 dw_pcie_msi_init(pp);
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800203
204 return 0;
205}
206
Julia Lawallb69f4ab2018-10-27 20:31:19 +0200207static const struct dw_pcie_host_ops histb_pcie_host_ops = {
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800208 .host_init = histb_pcie_host_init,
209};
210
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800211static void histb_pcie_host_disable(struct histb_pcie *hipcie)
212{
213 reset_control_assert(hipcie->soft_reset);
214 reset_control_assert(hipcie->sys_reset);
215 reset_control_assert(hipcie->bus_reset);
216
217 clk_disable_unprepare(hipcie->aux_clk);
218 clk_disable_unprepare(hipcie->pipe_clk);
219 clk_disable_unprepare(hipcie->sys_clk);
220 clk_disable_unprepare(hipcie->bus_clk);
221
222 if (gpio_is_valid(hipcie->reset_gpio))
223 gpio_set_value_cansleep(hipcie->reset_gpio, 0);
Shawn Guo58dfb242018-03-02 09:12:01 +0800224
225 if (hipcie->vpcie)
226 regulator_disable(hipcie->vpcie);
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800227}
228
229static int histb_pcie_host_enable(struct pcie_port *pp)
230{
231 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
232 struct histb_pcie *hipcie = to_histb_pcie(pci);
233 struct device *dev = pci->dev;
234 int ret;
235
236 /* power on PCIe device if have */
Shawn Guo58dfb242018-03-02 09:12:01 +0800237 if (hipcie->vpcie) {
238 ret = regulator_enable(hipcie->vpcie);
239 if (ret) {
240 dev_err(dev, "failed to enable regulator: %d\n", ret);
241 return ret;
242 }
243 }
244
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800245 if (gpio_is_valid(hipcie->reset_gpio))
246 gpio_set_value_cansleep(hipcie->reset_gpio, 1);
247
248 ret = clk_prepare_enable(hipcie->bus_clk);
249 if (ret) {
250 dev_err(dev, "cannot prepare/enable bus clk\n");
251 goto err_bus_clk;
252 }
253
254 ret = clk_prepare_enable(hipcie->sys_clk);
255 if (ret) {
256 dev_err(dev, "cannot prepare/enable sys clk\n");
257 goto err_sys_clk;
258 }
259
260 ret = clk_prepare_enable(hipcie->pipe_clk);
261 if (ret) {
262 dev_err(dev, "cannot prepare/enable pipe clk\n");
263 goto err_pipe_clk;
264 }
265
266 ret = clk_prepare_enable(hipcie->aux_clk);
267 if (ret) {
268 dev_err(dev, "cannot prepare/enable aux clk\n");
269 goto err_aux_clk;
270 }
271
272 reset_control_assert(hipcie->soft_reset);
273 reset_control_deassert(hipcie->soft_reset);
274
275 reset_control_assert(hipcie->sys_reset);
276 reset_control_deassert(hipcie->sys_reset);
277
278 reset_control_assert(hipcie->bus_reset);
279 reset_control_deassert(hipcie->bus_reset);
280
281 return 0;
282
283err_aux_clk:
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800284 clk_disable_unprepare(hipcie->pipe_clk);
Shawn Guodb0c25f2018-03-02 09:12:00 +0800285err_pipe_clk:
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800286 clk_disable_unprepare(hipcie->sys_clk);
Shawn Guodb0c25f2018-03-02 09:12:00 +0800287err_sys_clk:
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800288 clk_disable_unprepare(hipcie->bus_clk);
Shawn Guodb0c25f2018-03-02 09:12:00 +0800289err_bus_clk:
Shawn Guo58dfb242018-03-02 09:12:01 +0800290 if (hipcie->vpcie)
291 regulator_disable(hipcie->vpcie);
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800292
293 return ret;
294}
295
296static const struct dw_pcie_ops dw_pcie_ops = {
297 .read_dbi = histb_pcie_read_dbi,
298 .write_dbi = histb_pcie_write_dbi,
299 .link_up = histb_pcie_link_up,
Rob Herring886a9c12020-11-05 15:11:53 -0600300 .start_link = histb_pcie_start_link,
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800301};
302
303static int histb_pcie_probe(struct platform_device *pdev)
304{
305 struct histb_pcie *hipcie;
306 struct dw_pcie *pci;
307 struct pcie_port *pp;
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800308 struct device_node *np = pdev->dev.of_node;
309 struct device *dev = &pdev->dev;
310 enum of_gpio_flags of_flags;
311 unsigned long flag = GPIOF_DIR_OUT;
312 int ret;
313
314 hipcie = devm_kzalloc(dev, sizeof(*hipcie), GFP_KERNEL);
315 if (!hipcie)
316 return -ENOMEM;
317
318 pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
319 if (!pci)
320 return -ENOMEM;
321
322 hipcie->pci = pci;
323 pp = &pci->pp;
324 pci->dev = dev;
325 pci->ops = &dw_pcie_ops;
326
Dejin Zheng936fa5c2020-07-09 00:40:13 +0800327 hipcie->ctrl = devm_platform_ioremap_resource_byname(pdev, "control");
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800328 if (IS_ERR(hipcie->ctrl)) {
329 dev_err(dev, "cannot get control reg base\n");
330 return PTR_ERR(hipcie->ctrl);
331 }
332
Dejin Zheng936fa5c2020-07-09 00:40:13 +0800333 pci->dbi_base = devm_platform_ioremap_resource_byname(pdev, "rc-dbi");
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800334 if (IS_ERR(pci->dbi_base)) {
335 dev_err(dev, "cannot get rc-dbi base\n");
336 return PTR_ERR(pci->dbi_base);
337 }
338
Shawn Guo58dfb242018-03-02 09:12:01 +0800339 hipcie->vpcie = devm_regulator_get_optional(dev, "vpcie");
340 if (IS_ERR(hipcie->vpcie)) {
Thierry Reding8f9e1642019-08-29 12:53:18 +0200341 if (PTR_ERR(hipcie->vpcie) != -ENODEV)
342 return PTR_ERR(hipcie->vpcie);
Shawn Guo58dfb242018-03-02 09:12:01 +0800343 hipcie->vpcie = NULL;
344 }
345
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800346 hipcie->reset_gpio = of_get_named_gpio_flags(np,
347 "reset-gpios", 0, &of_flags);
348 if (of_flags & OF_GPIO_ACTIVE_LOW)
349 flag |= GPIOF_ACTIVE_LOW;
350 if (gpio_is_valid(hipcie->reset_gpio)) {
351 ret = devm_gpio_request_one(dev, hipcie->reset_gpio,
352 flag, "PCIe device power control");
353 if (ret) {
354 dev_err(dev, "unable to request gpio\n");
355 return ret;
356 }
357 }
358
359 hipcie->aux_clk = devm_clk_get(dev, "aux");
360 if (IS_ERR(hipcie->aux_clk)) {
361 dev_err(dev, "Failed to get PCIe aux clk\n");
362 return PTR_ERR(hipcie->aux_clk);
363 }
364
365 hipcie->pipe_clk = devm_clk_get(dev, "pipe");
366 if (IS_ERR(hipcie->pipe_clk)) {
367 dev_err(dev, "Failed to get PCIe pipe clk\n");
368 return PTR_ERR(hipcie->pipe_clk);
369 }
370
371 hipcie->sys_clk = devm_clk_get(dev, "sys");
372 if (IS_ERR(hipcie->sys_clk)) {
373 dev_err(dev, "Failed to get PCIEe sys clk\n");
374 return PTR_ERR(hipcie->sys_clk);
375 }
376
377 hipcie->bus_clk = devm_clk_get(dev, "bus");
378 if (IS_ERR(hipcie->bus_clk)) {
379 dev_err(dev, "Failed to get PCIe bus clk\n");
380 return PTR_ERR(hipcie->bus_clk);
381 }
382
383 hipcie->soft_reset = devm_reset_control_get(dev, "soft");
384 if (IS_ERR(hipcie->soft_reset)) {
385 dev_err(dev, "couldn't get soft reset\n");
386 return PTR_ERR(hipcie->soft_reset);
387 }
388
389 hipcie->sys_reset = devm_reset_control_get(dev, "sys");
390 if (IS_ERR(hipcie->sys_reset)) {
391 dev_err(dev, "couldn't get sys reset\n");
392 return PTR_ERR(hipcie->sys_reset);
393 }
394
395 hipcie->bus_reset = devm_reset_control_get(dev, "bus");
396 if (IS_ERR(hipcie->bus_reset)) {
397 dev_err(dev, "couldn't get bus reset\n");
398 return PTR_ERR(hipcie->bus_reset);
399 }
400
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800401 hipcie->phy = devm_phy_get(dev, "phy");
402 if (IS_ERR(hipcie->phy)) {
403 dev_info(dev, "no pcie-phy found\n");
404 hipcie->phy = NULL;
405 /* fall through here!
406 * if no pcie-phy found, phy init
407 * should be done under boot!
408 */
409 } else {
410 phy_init(hipcie->phy);
411 }
412
Jianguo Sunbbd11bd2017-10-23 19:17:50 +0800413 pp->ops = &histb_pcie_host_ops;
414
415 platform_set_drvdata(pdev, hipcie);
416
417 ret = histb_pcie_host_enable(pp);
418 if (ret) {
419 dev_err(dev, "failed to enable host\n");
420 return ret;
421 }
422
423 ret = dw_pcie_host_init(pp);
424 if (ret) {
425 dev_err(dev, "failed to initialize host\n");
426 return ret;
427 }
428
429 return 0;
430}
431
432static int histb_pcie_remove(struct platform_device *pdev)
433{
434 struct histb_pcie *hipcie = platform_get_drvdata(pdev);
435
436 histb_pcie_host_disable(hipcie);
437
438 if (hipcie->phy)
439 phy_exit(hipcie->phy);
440
441 return 0;
442}
443
444static const struct of_device_id histb_pcie_of_match[] = {
445 { .compatible = "hisilicon,hi3798cv200-pcie", },
446 {},
447};
448MODULE_DEVICE_TABLE(of, histb_pcie_of_match);
449
450static struct platform_driver histb_pcie_platform_driver = {
451 .probe = histb_pcie_probe,
452 .remove = histb_pcie_remove,
453 .driver = {
454 .name = "histb-pcie",
455 .of_match_table = histb_pcie_of_match,
456 },
457};
458module_platform_driver(histb_pcie_platform_driver);
459
460MODULE_DESCRIPTION("HiSilicon STB PCIe host controller driver");
461MODULE_LICENSE("GPL v2");