blob: 5cd0abf9b3965fe4049bc0c394d2320c2971f474 [file] [log] [blame]
Thomas Gleixner1a59d1b82019-05-27 08:55:05 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Russell Kinge3887712010-01-14 13:30:16 +00002/*
Sudeep Holla0b7402d2015-05-18 16:29:40 +01003 * linux/drivers/clocksource/timer-sp.c
Russell Kinge3887712010-01-14 13:30:16 +00004 *
5 * Copyright (C) 1999 - 2003 ARM Limited
6 * Copyright (C) 2000 Deep Blue Solutions Ltd
Russell Kinge3887712010-01-14 13:30:16 +00007 */
Russell King7ff550d2011-05-12 13:31:48 +01008#include <linux/clk.h>
Russell Kinge3887712010-01-14 13:30:16 +00009#include <linux/clocksource.h>
10#include <linux/clockchips.h>
Russell King7ff550d2011-05-12 13:31:48 +010011#include <linux/err.h>
Russell Kinge3887712010-01-14 13:30:16 +000012#include <linux/interrupt.h>
13#include <linux/irq.h>
14#include <linux/io.h>
Rob Herring7a0eca72013-03-25 11:23:52 -050015#include <linux/of.h>
16#include <linux/of_address.h>
Geert Uytterhoevenb799cac2018-04-18 16:50:02 +020017#include <linux/of_clk.h>
Rob Herring7a0eca72013-03-25 11:23:52 -050018#include <linux/of_irq.h>
Stephen Boyd38ff87f2013-06-01 23:39:40 -070019#include <linux/sched_clock.h>
Russell Kinge3887712010-01-14 13:30:16 +000020
Sudeep Holla0b7402d2015-05-18 16:29:40 +010021#include <clocksource/timer-sp804.h>
22
23#include "timer-sp.h"
Russell Kinge3887712010-01-14 13:30:16 +000024
Rob Herring7a0eca72013-03-25 11:23:52 -050025static long __init sp804_get_clock_rate(struct clk *clk)
Russell King7ff550d2011-05-12 13:31:48 +010026{
Russell King7ff550d2011-05-12 13:31:48 +010027 long rate;
28 int err;
29
Russell King6f5ad9632011-09-22 11:38:40 +010030 err = clk_prepare(clk);
31 if (err) {
Rob Herring7a0eca72013-03-25 11:23:52 -050032 pr_err("sp804: clock failed to prepare: %d\n", err);
Russell King6f5ad9632011-09-22 11:38:40 +010033 clk_put(clk);
34 return err;
35 }
36
Russell King7ff550d2011-05-12 13:31:48 +010037 err = clk_enable(clk);
38 if (err) {
Rob Herring7a0eca72013-03-25 11:23:52 -050039 pr_err("sp804: clock failed to enable: %d\n", err);
Russell King6f5ad9632011-09-22 11:38:40 +010040 clk_unprepare(clk);
Russell King7ff550d2011-05-12 13:31:48 +010041 clk_put(clk);
42 return err;
43 }
44
45 rate = clk_get_rate(clk);
46 if (rate < 0) {
Rob Herring7a0eca72013-03-25 11:23:52 -050047 pr_err("sp804: clock failed to get rate: %ld\n", rate);
Russell King7ff550d2011-05-12 13:31:48 +010048 clk_disable(clk);
Russell King6f5ad9632011-09-22 11:38:40 +010049 clk_unprepare(clk);
Russell King7ff550d2011-05-12 13:31:48 +010050 clk_put(clk);
51 }
52
53 return rate;
54}
55
Rob Herringa7bf6162011-12-12 15:29:08 -060056static void __iomem *sched_clock_base;
57
Stephen Boyd9b12f3a2013-11-15 15:26:09 -080058static u64 notrace sp804_read(void)
Rob Herringa7bf6162011-12-12 15:29:08 -060059{
60 return ~readl_relaxed(sched_clock_base + TIMER_VALUE);
61}
62
Sudeep Holla1e5f0512015-05-18 16:29:04 +010063void __init sp804_timer_disable(void __iomem *base)
64{
65 writel(0, base + TIMER_CTRL);
66}
67
Daniel Lezcano2ef25382016-06-06 23:28:01 +020068int __init __sp804_clocksource_and_sched_clock_init(void __iomem *base,
Rob Herringa7bf6162011-12-12 15:29:08 -060069 const char *name,
Rob Herring7a0eca72013-03-25 11:23:52 -050070 struct clk *clk,
Rob Herringa7bf6162011-12-12 15:29:08 -060071 int use_sched_clock)
Russell Kinge3887712010-01-14 13:30:16 +000072{
Rob Herring7a0eca72013-03-25 11:23:52 -050073 long rate;
74
75 if (!clk) {
76 clk = clk_get_sys("sp804", name);
77 if (IS_ERR(clk)) {
78 pr_err("sp804: clock not found: %d\n",
79 (int)PTR_ERR(clk));
Daniel Lezcano2ef25382016-06-06 23:28:01 +020080 return PTR_ERR(clk);
Rob Herring7a0eca72013-03-25 11:23:52 -050081 }
82 }
83
84 rate = sp804_get_clock_rate(clk);
Russell King7ff550d2011-05-12 13:31:48 +010085 if (rate < 0)
Daniel Lezcano2ef25382016-06-06 23:28:01 +020086 return -EINVAL;
Russell King7ff550d2011-05-12 13:31:48 +010087
Russell Kinge3887712010-01-14 13:30:16 +000088 /* setup timer 0 as free-running clocksource */
Russell Kingbfe45e02011-05-08 15:33:30 +010089 writel(0, base + TIMER_CTRL);
90 writel(0xffffffff, base + TIMER_LOAD);
91 writel(0xffffffff, base + TIMER_VALUE);
Russell Kinge3887712010-01-14 13:30:16 +000092 writel(TIMER_CTRL_32BIT | TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC,
Russell Kingbfe45e02011-05-08 15:33:30 +010093 base + TIMER_CTRL);
Russell Kinge3887712010-01-14 13:30:16 +000094
Russell Kingfb593cf2011-05-12 12:08:23 +010095 clocksource_mmio_init(base + TIMER_VALUE, name,
Russell King7ff550d2011-05-12 13:31:48 +010096 rate, 200, 32, clocksource_mmio_readl_down);
Rob Herringa7bf6162011-12-12 15:29:08 -060097
98 if (use_sched_clock) {
99 sched_clock_base = base;
Stephen Boyd9b12f3a2013-11-15 15:26:09 -0800100 sched_clock_register(sp804_read, 32, rate);
Rob Herringa7bf6162011-12-12 15:29:08 -0600101 }
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200102
103 return 0;
Russell Kinge3887712010-01-14 13:30:16 +0000104}
105
106
107static void __iomem *clkevt_base;
Russell King23828a72011-05-12 15:45:16 +0100108static unsigned long clkevt_reload;
Russell Kinge3887712010-01-14 13:30:16 +0000109
110/*
111 * IRQ handler for the timer
112 */
113static irqreturn_t sp804_timer_interrupt(int irq, void *dev_id)
114{
115 struct clock_event_device *evt = dev_id;
116
117 /* clear the interrupt */
118 writel(1, clkevt_base + TIMER_INTCLR);
119
120 evt->event_handler(evt);
121
122 return IRQ_HANDLED;
123}
124
Viresh Kumardaea7282015-07-06 15:39:19 +0530125static inline void timer_shutdown(struct clock_event_device *evt)
Russell Kinge3887712010-01-14 13:30:16 +0000126{
Viresh Kumardaea7282015-07-06 15:39:19 +0530127 writel(0, clkevt_base + TIMER_CTRL);
128}
Russell Kinge3887712010-01-14 13:30:16 +0000129
Viresh Kumardaea7282015-07-06 15:39:19 +0530130static int sp804_shutdown(struct clock_event_device *evt)
131{
132 timer_shutdown(evt);
133 return 0;
134}
135
136static int sp804_set_periodic(struct clock_event_device *evt)
137{
138 unsigned long ctrl = TIMER_CTRL_32BIT | TIMER_CTRL_IE |
139 TIMER_CTRL_PERIODIC | TIMER_CTRL_ENABLE;
140
141 timer_shutdown(evt);
142 writel(clkevt_reload, clkevt_base + TIMER_LOAD);
Russell Kinge3887712010-01-14 13:30:16 +0000143 writel(ctrl, clkevt_base + TIMER_CTRL);
Viresh Kumardaea7282015-07-06 15:39:19 +0530144 return 0;
Russell Kinge3887712010-01-14 13:30:16 +0000145}
146
147static int sp804_set_next_event(unsigned long next,
148 struct clock_event_device *evt)
149{
Viresh Kumardaea7282015-07-06 15:39:19 +0530150 unsigned long ctrl = TIMER_CTRL_32BIT | TIMER_CTRL_IE |
151 TIMER_CTRL_ONESHOT | TIMER_CTRL_ENABLE;
Russell Kinge3887712010-01-14 13:30:16 +0000152
153 writel(next, clkevt_base + TIMER_LOAD);
Viresh Kumardaea7282015-07-06 15:39:19 +0530154 writel(ctrl, clkevt_base + TIMER_CTRL);
Russell Kinge3887712010-01-14 13:30:16 +0000155
156 return 0;
157}
158
159static struct clock_event_device sp804_clockevent = {
Viresh Kumardaea7282015-07-06 15:39:19 +0530160 .features = CLOCK_EVT_FEAT_PERIODIC |
161 CLOCK_EVT_FEAT_ONESHOT |
162 CLOCK_EVT_FEAT_DYNIRQ,
163 .set_state_shutdown = sp804_shutdown,
164 .set_state_periodic = sp804_set_periodic,
165 .set_state_oneshot = sp804_shutdown,
166 .tick_resume = sp804_shutdown,
167 .set_next_event = sp804_set_next_event,
168 .rating = 300,
Russell Kinge3887712010-01-14 13:30:16 +0000169};
170
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200171int __init __sp804_clockevents_init(void __iomem *base, unsigned int irq, struct clk *clk, const char *name)
Russell Kinge3887712010-01-14 13:30:16 +0000172{
173 struct clock_event_device *evt = &sp804_clockevent;
Rob Herring7a0eca72013-03-25 11:23:52 -0500174 long rate;
Russell King23828a72011-05-12 15:45:16 +0100175
Rob Herring7a0eca72013-03-25 11:23:52 -0500176 if (!clk)
177 clk = clk_get_sys("sp804", name);
178 if (IS_ERR(clk)) {
179 pr_err("sp804: %s clock not found: %d\n", name,
180 (int)PTR_ERR(clk));
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200181 return PTR_ERR(clk);
Rob Herring7a0eca72013-03-25 11:23:52 -0500182 }
183
184 rate = sp804_get_clock_rate(clk);
Russell King23828a72011-05-12 15:45:16 +0100185 if (rate < 0)
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200186 return -EINVAL;
Russell Kinge3887712010-01-14 13:30:16 +0000187
188 clkevt_base = base;
Russell King23828a72011-05-12 15:45:16 +0100189 clkevt_reload = DIV_ROUND_CLOSEST(rate, HZ);
Russell King57cc4f72011-05-12 15:31:13 +0100190 evt->name = name;
191 evt->irq = irq;
Will Deaconea3aacf2012-11-23 18:55:30 +0100192 evt->cpumask = cpu_possible_mask;
Russell Kinge3887712010-01-14 13:30:16 +0000193
Rob Herring7a0eca72013-03-25 11:23:52 -0500194 writel(0, base + TIMER_CTRL);
195
afzal mohammedcc2550b2020-02-27 16:29:02 +0530196 if (request_irq(irq, sp804_timer_interrupt, IRQF_TIMER | IRQF_IRQPOLL,
197 "timer", &sp804_clockevent))
198 pr_err("%s: request_irq() failed\n", "timer");
Linus Walleij7c324d82011-12-21 13:25:34 +0100199 clockevents_config_and_register(evt, rate, 0xf, 0xffffffff);
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200200
201 return 0;
Russell Kinge3887712010-01-14 13:30:16 +0000202}
Rob Herring7a0eca72013-03-25 11:23:52 -0500203
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200204static int __init sp804_of_init(struct device_node *np)
Rob Herring7a0eca72013-03-25 11:23:52 -0500205{
206 static bool initialized = false;
207 void __iomem *base;
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200208 int irq, ret = -EINVAL;
Rob Herring7a0eca72013-03-25 11:23:52 -0500209 u32 irq_num = 0;
210 struct clk *clk1, *clk2;
211 const char *name = of_get_property(np, "compatible", NULL);
212
213 base = of_iomap(np, 0);
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200214 if (!base)
215 return -ENXIO;
Rob Herring7a0eca72013-03-25 11:23:52 -0500216
217 /* Ensure timers are disabled */
218 writel(0, base + TIMER_CTRL);
219 writel(0, base + TIMER_2_BASE + TIMER_CTRL);
220
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200221 if (initialized || !of_device_is_available(np)) {
222 ret = -EINVAL;
Rob Herring7a0eca72013-03-25 11:23:52 -0500223 goto err;
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200224 }
Rob Herring7a0eca72013-03-25 11:23:52 -0500225
226 clk1 = of_clk_get(np, 0);
227 if (IS_ERR(clk1))
228 clk1 = NULL;
229
Rob Herring1bde9902014-05-29 16:01:34 -0500230 /* Get the 2nd clock if the timer has 3 timer clocks */
Geert Uytterhoevenb799cac2018-04-18 16:50:02 +0200231 if (of_clk_get_parent_count(np) == 3) {
Rob Herring7a0eca72013-03-25 11:23:52 -0500232 clk2 = of_clk_get(np, 1);
233 if (IS_ERR(clk2)) {
Rob Herring2a4849d2018-08-27 20:52:14 -0500234 pr_err("sp804: %pOFn clock not found: %d\n", np,
Rob Herring7a0eca72013-03-25 11:23:52 -0500235 (int)PTR_ERR(clk2));
Rob Herring1bde9902014-05-29 16:01:34 -0500236 clk2 = NULL;
Rob Herring7a0eca72013-03-25 11:23:52 -0500237 }
238 } else
239 clk2 = clk1;
240
241 irq = irq_of_parse_and_map(np, 0);
242 if (irq <= 0)
243 goto err;
244
245 of_property_read_u32(np, "arm,sp804-has-irq", &irq_num);
246 if (irq_num == 2) {
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200247
248 ret = __sp804_clockevents_init(base + TIMER_2_BASE, irq, clk2, name);
249 if (ret)
250 goto err;
251
252 ret = __sp804_clocksource_and_sched_clock_init(base, name, clk1, 1);
253 if (ret)
254 goto err;
Rob Herring7a0eca72013-03-25 11:23:52 -0500255 } else {
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200256
257 ret = __sp804_clockevents_init(base, irq, clk1 , name);
258 if (ret)
259 goto err;
260
261 ret =__sp804_clocksource_and_sched_clock_init(base + TIMER_2_BASE,
262 name, clk2, 1);
263 if (ret)
264 goto err;
Rob Herring7a0eca72013-03-25 11:23:52 -0500265 }
266 initialized = true;
267
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200268 return 0;
Rob Herring7a0eca72013-03-25 11:23:52 -0500269err:
270 iounmap(base);
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200271 return ret;
Rob Herring7a0eca72013-03-25 11:23:52 -0500272}
Daniel Lezcano17273392017-05-26 16:56:11 +0200273TIMER_OF_DECLARE(sp804, "arm,sp804", sp804_of_init);
Rob Herring870e2922013-03-13 15:31:12 -0500274
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200275static int __init integrator_cp_of_init(struct device_node *np)
Rob Herring870e2922013-03-13 15:31:12 -0500276{
277 static int init_count = 0;
278 void __iomem *base;
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200279 int irq, ret = -EINVAL;
Rob Herring870e2922013-03-13 15:31:12 -0500280 const char *name = of_get_property(np, "compatible", NULL);
Linus Walleij9cf31382014-01-10 15:54:34 +0100281 struct clk *clk;
Rob Herring870e2922013-03-13 15:31:12 -0500282
283 base = of_iomap(np, 0);
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200284 if (!base) {
Rafał Miłeckiac9ce6d2017-03-09 10:47:10 +0100285 pr_err("Failed to iomap\n");
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200286 return -ENXIO;
287 }
288
Linus Walleij9cf31382014-01-10 15:54:34 +0100289 clk = of_clk_get(np, 0);
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200290 if (IS_ERR(clk)) {
Rafał Miłeckiac9ce6d2017-03-09 10:47:10 +0100291 pr_err("Failed to get clock\n");
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200292 return PTR_ERR(clk);
293 }
Rob Herring870e2922013-03-13 15:31:12 -0500294
295 /* Ensure timer is disabled */
296 writel(0, base + TIMER_CTRL);
297
298 if (init_count == 2 || !of_device_is_available(np))
299 goto err;
300
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200301 if (!init_count) {
302 ret = __sp804_clocksource_and_sched_clock_init(base, name, clk, 0);
303 if (ret)
304 goto err;
305 } else {
Rob Herring870e2922013-03-13 15:31:12 -0500306 irq = irq_of_parse_and_map(np, 0);
307 if (irq <= 0)
308 goto err;
309
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200310 ret = __sp804_clockevents_init(base, irq, clk, name);
311 if (ret)
312 goto err;
Rob Herring870e2922013-03-13 15:31:12 -0500313 }
314
315 init_count++;
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200316 return 0;
Rob Herring870e2922013-03-13 15:31:12 -0500317err:
318 iounmap(base);
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200319 return ret;
Rob Herring870e2922013-03-13 15:31:12 -0500320}
Daniel Lezcano17273392017-05-26 16:56:11 +0200321TIMER_OF_DECLARE(intcp, "arm,integrator-cp-timer", integrator_cp_of_init);