blob: 68692a4188db0ccf2cd573bc7028e57c701e87e3 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001// SPDX-License-Identifier: GPL-2.0
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002
3#define pr_fmt(fmt) "DMAR-IR: " fmt
4
Yinghai Lu5aeecaf2008-08-19 20:49:59 -07005#include <linux/interrupt.h>
Suresh Siddhaad3ad3f2008-07-10 11:16:40 -07006#include <linux/dmar.h>
Suresh Siddha2ae21012008-07-10 11:16:43 -07007#include <linux/spinlock.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +09008#include <linux/slab.h>
Suresh Siddha2ae21012008-07-10 11:16:43 -07009#include <linux/jiffies.h>
Suresh Siddha20f30972009-08-04 12:07:08 -070010#include <linux/hpet.h>
Suresh Siddha2ae21012008-07-10 11:16:43 -070011#include <linux/pci.h>
Suresh Siddhab6fcb332008-07-10 11:16:44 -070012#include <linux/irq.h>
Lv Zheng8b484632013-12-03 08:49:16 +080013#include <linux/intel-iommu.h>
14#include <linux/acpi.h>
Jiang Liub106ee62015-04-13 14:11:32 +080015#include <linux/irqdomain.h>
Joerg Roedelaf3b3582015-06-12 15:00:21 +020016#include <linux/crash_dump.h>
Suresh Siddhaad3ad3f2008-07-10 11:16:40 -070017#include <asm/io_apic.h>
Ingo Molnar13c01132020-08-06 14:34:32 +020018#include <asm/apic.h>
Yinghai Lu17483a12008-12-12 13:14:18 -080019#include <asm/smp.h>
Jaswinder Singh Rajput6d652ea2009-01-07 21:38:59 +053020#include <asm/cpu.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070021#include <asm/irq_remapping.h>
Weidong Hanf007e992009-05-23 00:41:15 +080022#include <asm/pci-direct.h>
Joerg Roedel5e2b9302012-03-30 11:47:05 -070023#include <asm/msidef.h>
Suresh Siddhaad3ad3f2008-07-10 11:16:40 -070024
Joerg Roedel672cf6d2020-06-09 15:03:03 +020025#include "../irq_remapping.h"
Joerg Roedel736baef2012-03-30 11:47:00 -070026
Feng Wu2705a3d2015-06-09 13:20:32 +080027enum irq_mode {
28 IRQ_REMAPPING,
29 IRQ_POSTING,
30};
31
Joerg Roedeleef93fd2012-03-30 11:46:59 -070032struct ioapic_scope {
33 struct intel_iommu *iommu;
34 unsigned int id;
35 unsigned int bus; /* PCI bus number */
36 unsigned int devfn; /* PCI devfn number */
37};
38
39struct hpet_scope {
40 struct intel_iommu *iommu;
41 u8 id;
42 unsigned int bus;
43 unsigned int devfn;
44};
45
Jiang Liu099c5c02015-04-14 10:29:51 +080046struct irq_2_iommu {
47 struct intel_iommu *iommu;
48 u16 irte_index;
49 u16 sub_handle;
50 u8 irte_mask;
Feng Wu2705a3d2015-06-09 13:20:32 +080051 enum irq_mode mode;
Jiang Liu099c5c02015-04-14 10:29:51 +080052};
53
Jiang Liub106ee62015-04-13 14:11:32 +080054struct intel_ir_data {
55 struct irq_2_iommu irq_2_iommu;
56 struct irte irte_entry;
57 union {
58 struct msi_msg msi_entry;
59 };
60};
61
Joerg Roedeleef93fd2012-03-30 11:46:59 -070062#define IR_X2APIC_MODE(mode) (mode ? (1 << 11) : 0)
Jiang Liu13d09b62015-01-07 15:31:37 +080063#define IRTE_DEST(dest) ((eim_mode) ? dest : dest << 8)
Joerg Roedeleef93fd2012-03-30 11:46:59 -070064
Jiang Liu13d09b62015-01-07 15:31:37 +080065static int __read_mostly eim_mode;
Suresh Siddhaad3ad3f2008-07-10 11:16:40 -070066static struct ioapic_scope ir_ioapic[MAX_IO_APICS];
Suresh Siddha20f30972009-08-04 12:07:08 -070067static struct hpet_scope ir_hpet[MAX_HPET_TBS];
Chris Wrightd1423d52010-07-20 11:06:49 -070068
Jiang Liu3a5670e2014-02-19 14:07:33 +080069/*
70 * Lock ordering:
71 * ->dmar_global_lock
72 * ->irq_2_ir_lock
73 * ->qi->q_lock
74 * ->iommu->register_lock
75 * Note:
76 * intel_irq_remap_ops.{supported,prepare,enable,disable,reenable} are called
77 * in single-threaded environment with interrupt disabled, so no need to tabke
78 * the dmar_global_lock.
79 */
Sohil Mehta26b86092018-09-11 17:11:36 -070080DEFINE_RAW_SPINLOCK(irq_2_ir_lock);
Tobias Klauser71bb6202017-05-24 16:31:23 +020081static const struct irq_domain_ops intel_ir_domain_ops;
Thomas Gleixnerd585d062010-10-10 12:34:27 +020082
Joerg Roedelaf3b3582015-06-12 15:00:21 +020083static void iommu_disable_irq_remapping(struct intel_iommu *iommu);
Jiang Liu694835d2014-01-06 14:18:16 +080084static int __init parse_ioapics_under_ir(void);
85
Joerg Roedelaf3b3582015-06-12 15:00:21 +020086static bool ir_pre_enabled(struct intel_iommu *iommu)
87{
88 return (iommu->flags & VTD_FLAG_IRQ_REMAP_PRE_ENABLED);
89}
90
91static void clear_ir_pre_enabled(struct intel_iommu *iommu)
92{
93 iommu->flags &= ~VTD_FLAG_IRQ_REMAP_PRE_ENABLED;
94}
95
96static void init_ir_status(struct intel_iommu *iommu)
97{
98 u32 gsts;
99
100 gsts = readl(iommu->reg + DMAR_GSTS_REG);
101 if (gsts & DMA_GSTS_IRES)
102 iommu->flags |= VTD_FLAG_IRQ_REMAP_PRE_ENABLED;
103}
104
Jacob Pan0bcfa622019-06-24 13:17:42 -0700105static int alloc_irte(struct intel_iommu *iommu,
Jiang Liu8dedf4c2015-04-13 14:11:31 +0800106 struct irq_2_iommu *irq_iommu, u16 count)
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700107{
108 struct ir_table *table = iommu->ir_table;
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700109 unsigned int mask = 0;
Suresh Siddha4c5502b2009-03-16 17:04:53 -0700110 unsigned long flags;
Dan Carpenter9f4c7442014-01-09 08:32:36 +0300111 int index;
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700112
Thomas Gleixnerd585d062010-10-10 12:34:27 +0200113 if (!count || !irq_iommu)
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700114 return -1;
115
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700116 if (count > 1) {
117 count = __roundup_pow_of_two(count);
118 mask = ilog2(count);
119 }
120
121 if (mask > ecap_max_handle_mask(iommu->ecap)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200122 pr_err("Requested mask %x exceeds the max invalidation handle"
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700123 " mask value %Lx\n", mask,
124 ecap_max_handle_mask(iommu->ecap));
125 return -1;
126 }
127
Thomas Gleixner96f8e982011-07-19 16:28:19 +0200128 raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
Jiang Liu360eb3c2014-01-06 14:18:08 +0800129 index = bitmap_find_free_region(table->bitmap,
130 INTR_REMAP_TABLE_ENTRIES, mask);
131 if (index < 0) {
132 pr_warn("IR%d: can't allocate an IRTE\n", iommu->seq_id);
133 } else {
Jiang Liu360eb3c2014-01-06 14:18:08 +0800134 irq_iommu->iommu = iommu;
135 irq_iommu->irte_index = index;
136 irq_iommu->sub_handle = 0;
137 irq_iommu->irte_mask = mask;
Feng Wu2705a3d2015-06-09 13:20:32 +0800138 irq_iommu->mode = IRQ_REMAPPING;
Jiang Liu360eb3c2014-01-06 14:18:08 +0800139 }
Thomas Gleixner96f8e982011-07-19 16:28:19 +0200140 raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700141
142 return index;
143}
144
Yu Zhao704126a2009-01-04 16:28:52 +0800145static int qi_flush_iec(struct intel_iommu *iommu, int index, int mask)
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700146{
147 struct qi_desc desc;
148
Lu Baolu5d308fc2018-12-10 09:58:58 +0800149 desc.qw0 = QI_IEC_IIDEX(index) | QI_IEC_TYPE | QI_IEC_IM(mask)
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700150 | QI_IEC_SELECTIVE;
Lu Baolu5d308fc2018-12-10 09:58:58 +0800151 desc.qw1 = 0;
152 desc.qw2 = 0;
153 desc.qw3 = 0;
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700154
Lu Baolu8a1d8242020-05-16 14:20:55 +0800155 return qi_submit_sync(iommu, &desc, 1, 0);
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700156}
157
Jiang Liu8dedf4c2015-04-13 14:11:31 +0800158static int modify_irte(struct irq_2_iommu *irq_iommu,
159 struct irte *irte_modified)
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700160{
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700161 struct intel_iommu *iommu;
Suresh Siddha4c5502b2009-03-16 17:04:53 -0700162 unsigned long flags;
Thomas Gleixnerd585d062010-10-10 12:34:27 +0200163 struct irte *irte;
164 int rc, index;
165
166 if (!irq_iommu)
167 return -1;
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700168
Thomas Gleixner96f8e982011-07-19 16:28:19 +0200169 raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700170
Yinghai Lue420dfb2008-08-19 20:50:21 -0700171 iommu = irq_iommu->iommu;
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700172
Yinghai Lue420dfb2008-08-19 20:50:21 -0700173 index = irq_iommu->irte_index + irq_iommu->sub_handle;
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700174 irte = &iommu->ir_table->base[index];
175
Feng Wu344cb4e2015-10-15 10:19:11 +0800176#if defined(CONFIG_HAVE_CMPXCHG_DOUBLE)
177 if ((irte->pst == 1) || (irte_modified->pst == 1)) {
178 bool ret;
179
180 ret = cmpxchg_double(&irte->low, &irte->high,
181 irte->low, irte->high,
182 irte_modified->low, irte_modified->high);
183 /*
184 * We use cmpxchg16 to atomically update the 128-bit IRTE,
185 * and it cannot be updated by the hardware or other processors
186 * behind us, so the return value of cmpxchg16 should be the
187 * same as the old value.
188 */
189 WARN_ON(!ret);
190 } else
191#endif
192 {
193 set_64bit(&irte->low, irte_modified->low);
194 set_64bit(&irte->high, irte_modified->high);
195 }
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700196 __iommu_flush_cache(iommu, irte, sizeof(*irte));
197
Yu Zhao704126a2009-01-04 16:28:52 +0800198 rc = qi_flush_iec(iommu, index, 0);
Feng Wu2705a3d2015-06-09 13:20:32 +0800199
200 /* Update iommu mode according to the IRTE mode */
201 irq_iommu->mode = irte->pst ? IRQ_POSTING : IRQ_REMAPPING;
Thomas Gleixner96f8e982011-07-19 16:28:19 +0200202 raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
Yu Zhao704126a2009-01-04 16:28:52 +0800203
204 return rc;
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700205}
206
Thomas Gleixner60e5a932020-08-26 13:16:37 +0200207static struct irq_domain *map_hpet_to_ir(u8 hpet_id)
Suresh Siddha20f30972009-08-04 12:07:08 -0700208{
209 int i;
210
Thomas Gleixner60e5a932020-08-26 13:16:37 +0200211 for (i = 0; i < MAX_HPET_TBS; i++) {
Jiang Liua7a3dad2014-11-09 22:48:00 +0800212 if (ir_hpet[i].id == hpet_id && ir_hpet[i].iommu)
Thomas Gleixner60e5a932020-08-26 13:16:37 +0200213 return ir_hpet[i].iommu->ir_domain;
214 }
Suresh Siddha20f30972009-08-04 12:07:08 -0700215 return NULL;
216}
217
Thomas Gleixner60e5a932020-08-26 13:16:37 +0200218static struct intel_iommu *map_ioapic_to_iommu(int apic)
Suresh Siddha89027d32008-07-10 11:16:56 -0700219{
220 int i;
221
Thomas Gleixner60e5a932020-08-26 13:16:37 +0200222 for (i = 0; i < MAX_IO_APICS; i++) {
Jiang Liua7a3dad2014-11-09 22:48:00 +0800223 if (ir_ioapic[i].id == apic && ir_ioapic[i].iommu)
Suresh Siddha89027d32008-07-10 11:16:56 -0700224 return ir_ioapic[i].iommu;
Thomas Gleixner60e5a932020-08-26 13:16:37 +0200225 }
Suresh Siddha89027d32008-07-10 11:16:56 -0700226 return NULL;
227}
228
Thomas Gleixner60e5a932020-08-26 13:16:37 +0200229static struct irq_domain *map_ioapic_to_ir(int apic)
Suresh Siddha75c46fa2008-07-10 11:16:57 -0700230{
Thomas Gleixner60e5a932020-08-26 13:16:37 +0200231 struct intel_iommu *iommu = map_ioapic_to_iommu(apic);
Suresh Siddha75c46fa2008-07-10 11:16:57 -0700232
Thomas Gleixner60e5a932020-08-26 13:16:37 +0200233 return iommu ? iommu->ir_domain : NULL;
234}
Suresh Siddha75c46fa2008-07-10 11:16:57 -0700235
Thomas Gleixner60e5a932020-08-26 13:16:37 +0200236static struct irq_domain *map_dev_to_ir(struct pci_dev *dev)
237{
238 struct dmar_drhd_unit *drhd = dmar_find_matched_drhd_unit(dev);
239
240 return drhd ? drhd->iommu->ir_msi_domain : NULL;
Suresh Siddha75c46fa2008-07-10 11:16:57 -0700241}
242
Weidong Hanc4658b42009-05-23 00:41:14 +0800243static int clear_entries(struct irq_2_iommu *irq_iommu)
244{
245 struct irte *start, *entry, *end;
246 struct intel_iommu *iommu;
247 int index;
248
249 if (irq_iommu->sub_handle)
250 return 0;
251
252 iommu = irq_iommu->iommu;
Jiang Liu8dedf4c2015-04-13 14:11:31 +0800253 index = irq_iommu->irte_index;
Weidong Hanc4658b42009-05-23 00:41:14 +0800254
255 start = iommu->ir_table->base + index;
256 end = start + (1 << irq_iommu->irte_mask);
257
258 for (entry = start; entry < end; entry++) {
Linus Torvaldsc513b672010-08-06 11:02:31 -0700259 set_64bit(&entry->low, 0);
260 set_64bit(&entry->high, 0);
Weidong Hanc4658b42009-05-23 00:41:14 +0800261 }
Jiang Liu360eb3c2014-01-06 14:18:08 +0800262 bitmap_release_region(iommu->ir_table->bitmap, index,
263 irq_iommu->irte_mask);
Weidong Hanc4658b42009-05-23 00:41:14 +0800264
265 return qi_flush_iec(iommu, index, irq_iommu->irte_mask);
266}
267
Weidong Hanf007e992009-05-23 00:41:15 +0800268/*
269 * source validation type
270 */
271#define SVT_NO_VERIFY 0x0 /* no verification is required */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300272#define SVT_VERIFY_SID_SQ 0x1 /* verify using SID and SQ fields */
Weidong Hanf007e992009-05-23 00:41:15 +0800273#define SVT_VERIFY_BUS 0x2 /* verify bus of request-id */
274
275/*
276 * source-id qualifier
277 */
278#define SQ_ALL_16 0x0 /* verify all 16 bits of request-id */
279#define SQ_13_IGNORE_1 0x1 /* verify most significant 13 bits, ignore
280 * the third least significant bit
281 */
282#define SQ_13_IGNORE_2 0x2 /* verify most significant 13 bits, ignore
283 * the second and third least significant bits
284 */
285#define SQ_13_IGNORE_3 0x3 /* verify most significant 13 bits, ignore
286 * the least three significant bits
287 */
288
289/*
290 * set SVT, SQ and SID fields of irte to verify
291 * source ids of interrupt requests
292 */
293static void set_irte_sid(struct irte *irte, unsigned int svt,
294 unsigned int sq, unsigned int sid)
295{
Chris Wrightd1423d52010-07-20 11:06:49 -0700296 if (disable_sourceid_checking)
297 svt = SVT_NO_VERIFY;
Weidong Hanf007e992009-05-23 00:41:15 +0800298 irte->svt = svt;
299 irte->sq = sq;
300 irte->sid = sid;
301}
302
Logan Gunthorpe9ca82612019-02-13 10:54:45 -0700303/*
304 * Set an IRTE to match only the bus number. Interrupt requests that reference
305 * this IRTE must have a requester-id whose bus number is between or equal
306 * to the start_bus and end_bus arguments.
307 */
308static void set_irte_verify_bus(struct irte *irte, unsigned int start_bus,
309 unsigned int end_bus)
310{
311 set_irte_sid(irte, SVT_VERIFY_BUS, SQ_ALL_16,
312 (start_bus << 8) | end_bus);
313}
314
Joerg Roedel263b5e82012-03-30 11:47:06 -0700315static int set_ioapic_sid(struct irte *irte, int apic)
Weidong Hanf007e992009-05-23 00:41:15 +0800316{
317 int i;
318 u16 sid = 0;
319
320 if (!irte)
321 return -1;
322
Jiang Liu3a5670e2014-02-19 14:07:33 +0800323 down_read(&dmar_global_lock);
Weidong Hanf007e992009-05-23 00:41:15 +0800324 for (i = 0; i < MAX_IO_APICS; i++) {
Jiang Liua7a3dad2014-11-09 22:48:00 +0800325 if (ir_ioapic[i].iommu && ir_ioapic[i].id == apic) {
Weidong Hanf007e992009-05-23 00:41:15 +0800326 sid = (ir_ioapic[i].bus << 8) | ir_ioapic[i].devfn;
327 break;
328 }
329 }
Jiang Liu3a5670e2014-02-19 14:07:33 +0800330 up_read(&dmar_global_lock);
Weidong Hanf007e992009-05-23 00:41:15 +0800331
332 if (sid == 0) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200333 pr_warn("Failed to set source-id of IOAPIC (%d)\n", apic);
Weidong Hanf007e992009-05-23 00:41:15 +0800334 return -1;
335 }
336
Jiang Liu2fe2c602014-01-06 14:18:17 +0800337 set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16, sid);
Weidong Hanf007e992009-05-23 00:41:15 +0800338
339 return 0;
340}
341
Joerg Roedel263b5e82012-03-30 11:47:06 -0700342static int set_hpet_sid(struct irte *irte, u8 id)
Suresh Siddha20f30972009-08-04 12:07:08 -0700343{
344 int i;
345 u16 sid = 0;
346
347 if (!irte)
348 return -1;
349
Jiang Liu3a5670e2014-02-19 14:07:33 +0800350 down_read(&dmar_global_lock);
Suresh Siddha20f30972009-08-04 12:07:08 -0700351 for (i = 0; i < MAX_HPET_TBS; i++) {
Jiang Liua7a3dad2014-11-09 22:48:00 +0800352 if (ir_hpet[i].iommu && ir_hpet[i].id == id) {
Suresh Siddha20f30972009-08-04 12:07:08 -0700353 sid = (ir_hpet[i].bus << 8) | ir_hpet[i].devfn;
354 break;
355 }
356 }
Jiang Liu3a5670e2014-02-19 14:07:33 +0800357 up_read(&dmar_global_lock);
Suresh Siddha20f30972009-08-04 12:07:08 -0700358
359 if (sid == 0) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200360 pr_warn("Failed to set source-id of HPET block (%d)\n", id);
Suresh Siddha20f30972009-08-04 12:07:08 -0700361 return -1;
362 }
363
364 /*
365 * Should really use SQ_ALL_16. Some platforms are broken.
366 * While we figure out the right quirks for these broken platforms, use
367 * SQ_13_IGNORE_3 for now.
368 */
369 set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_13_IGNORE_3, sid);
370
371 return 0;
372}
373
Alex Williamson579305f2014-07-03 09:51:43 -0600374struct set_msi_sid_data {
375 struct pci_dev *pdev;
376 u16 alias;
Logan Gunthorpe3f0c6252019-02-13 10:54:46 -0700377 int count;
378 int busmatch_count;
Alex Williamson579305f2014-07-03 09:51:43 -0600379};
380
381static int set_msi_sid_cb(struct pci_dev *pdev, u16 alias, void *opaque)
382{
383 struct set_msi_sid_data *data = opaque;
384
Nadav Amit2c700102019-08-20 01:53:17 -0700385 if (data->count == 0 || PCI_BUS_NUM(alias) == PCI_BUS_NUM(data->alias))
386 data->busmatch_count++;
387
Alex Williamson579305f2014-07-03 09:51:43 -0600388 data->pdev = pdev;
389 data->alias = alias;
Logan Gunthorpe3f0c6252019-02-13 10:54:46 -0700390 data->count++;
391
Alex Williamson579305f2014-07-03 09:51:43 -0600392 return 0;
393}
394
Joerg Roedel263b5e82012-03-30 11:47:06 -0700395static int set_msi_sid(struct irte *irte, struct pci_dev *dev)
Weidong Hanf007e992009-05-23 00:41:15 +0800396{
Alex Williamson579305f2014-07-03 09:51:43 -0600397 struct set_msi_sid_data data;
Weidong Hanf007e992009-05-23 00:41:15 +0800398
399 if (!irte || !dev)
400 return -1;
401
Logan Gunthorpe3f0c6252019-02-13 10:54:46 -0700402 data.count = 0;
403 data.busmatch_count = 0;
Alex Williamson579305f2014-07-03 09:51:43 -0600404 pci_for_each_dma_alias(dev, set_msi_sid_cb, &data);
Weidong Hanf007e992009-05-23 00:41:15 +0800405
Alex Williamson579305f2014-07-03 09:51:43 -0600406 /*
407 * DMA alias provides us with a PCI device and alias. The only case
408 * where the it will return an alias on a different bus than the
409 * device is the case of a PCIe-to-PCI bridge, where the alias is for
410 * the subordinate bus. In this case we can only verify the bus.
411 *
Logan Gunthorpe3f0c6252019-02-13 10:54:46 -0700412 * If there are multiple aliases, all with the same bus number,
413 * then all we can do is verify the bus. This is typical in NTB
414 * hardware which use proxy IDs where the device will generate traffic
415 * from multiple devfn numbers on the same bus.
416 *
Alex Williamson579305f2014-07-03 09:51:43 -0600417 * If the alias device is on a different bus than our source device
418 * then we have a topology based alias, use it.
419 *
420 * Otherwise, the alias is for a device DMA quirk and we cannot
421 * assume that MSI uses the same requester ID. Therefore use the
422 * original device.
423 */
424 if (PCI_BUS_NUM(data.alias) != data.pdev->bus->number)
Logan Gunthorpe9ca82612019-02-13 10:54:45 -0700425 set_irte_verify_bus(irte, PCI_BUS_NUM(data.alias),
426 dev->bus->number);
Logan Gunthorpe3f0c6252019-02-13 10:54:46 -0700427 else if (data.count >= 2 && data.busmatch_count == data.count)
428 set_irte_verify_bus(irte, dev->bus->number, dev->bus->number);
Alex Williamson579305f2014-07-03 09:51:43 -0600429 else if (data.pdev->bus->number != dev->bus->number)
430 set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16, data.alias);
431 else
432 set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16,
Heiner Kallweitcc49baa2019-04-24 21:16:10 +0200433 pci_dev_id(dev));
Weidong Hanf007e992009-05-23 00:41:15 +0800434
435 return 0;
436}
437
Joerg Roedelaf3b3582015-06-12 15:00:21 +0200438static int iommu_load_old_irte(struct intel_iommu *iommu)
439{
Dan Williamsdfddb962015-10-09 18:16:46 -0400440 struct irte *old_ir_table;
Joerg Roedelaf3b3582015-06-12 15:00:21 +0200441 phys_addr_t irt_phys;
Joerg Roedel7c3c9872015-06-12 15:06:26 +0200442 unsigned int i;
Joerg Roedelaf3b3582015-06-12 15:00:21 +0200443 size_t size;
444 u64 irta;
445
Joerg Roedelaf3b3582015-06-12 15:00:21 +0200446 /* Check whether the old ir-table has the same size as ours */
447 irta = dmar_readq(iommu->reg + DMAR_IRTA_REG);
448 if ((irta & INTR_REMAP_TABLE_REG_SIZE_MASK)
449 != INTR_REMAP_TABLE_REG_SIZE)
450 return -EINVAL;
451
452 irt_phys = irta & VTD_PAGE_MASK;
453 size = INTR_REMAP_TABLE_ENTRIES*sizeof(struct irte);
454
455 /* Map the old IR table */
Dan Williamsdfddb962015-10-09 18:16:46 -0400456 old_ir_table = memremap(irt_phys, size, MEMREMAP_WB);
Joerg Roedelaf3b3582015-06-12 15:00:21 +0200457 if (!old_ir_table)
458 return -ENOMEM;
459
460 /* Copy data over */
Dan Williamsdfddb962015-10-09 18:16:46 -0400461 memcpy(iommu->ir_table->base, old_ir_table, size);
Joerg Roedelaf3b3582015-06-12 15:00:21 +0200462
463 __iommu_flush_cache(iommu, iommu->ir_table->base, size);
464
Joerg Roedel7c3c9872015-06-12 15:06:26 +0200465 /*
466 * Now check the table for used entries and mark those as
467 * allocated in the bitmap
468 */
469 for (i = 0; i < INTR_REMAP_TABLE_ENTRIES; i++) {
470 if (iommu->ir_table->base[i].present)
471 bitmap_set(iommu->ir_table->bitmap, i, 1);
472 }
473
Dan Williamsdfddb962015-10-09 18:16:46 -0400474 memunmap(old_ir_table);
Dan Williams50690762015-07-30 12:54:01 -0400475
Joerg Roedelaf3b3582015-06-12 15:00:21 +0200476 return 0;
477}
478
479
Suresh Siddha95a02e92012-03-30 11:47:07 -0700480static void iommu_set_irq_remapping(struct intel_iommu *iommu, int mode)
Suresh Siddha2ae21012008-07-10 11:16:43 -0700481{
Joerg Roedeld4d1c0f2015-06-12 14:35:54 +0200482 unsigned long flags;
Suresh Siddha2ae21012008-07-10 11:16:43 -0700483 u64 addr;
David Woodhousec416daa2009-05-10 20:30:58 +0100484 u32 sts;
Suresh Siddha2ae21012008-07-10 11:16:43 -0700485
486 addr = virt_to_phys((void *)iommu->ir_table->base);
487
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200488 raw_spin_lock_irqsave(&iommu->register_lock, flags);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700489
490 dmar_writeq(iommu->reg + DMAR_IRTA_REG,
491 (addr) | IR_X2APIC_MODE(mode) | INTR_REMAP_TABLE_REG_SIZE);
492
493 /* Set interrupt-remapping table pointer */
Jan Kiszkaf63ef692014-08-11 13:13:25 +0200494 writel(iommu->gcmd | DMA_GCMD_SIRTP, iommu->reg + DMAR_GCMD_REG);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700495
496 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
497 readl, (sts & DMA_GSTS_IRTPS), sts);
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200498 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700499
500 /*
Joerg Roedeld4d1c0f2015-06-12 14:35:54 +0200501 * Global invalidation of interrupt entry cache to make sure the
502 * hardware uses the new irq remapping table.
Suresh Siddha2ae21012008-07-10 11:16:43 -0700503 */
504 qi_global_iec(iommu);
Joerg Roedeld4d1c0f2015-06-12 14:35:54 +0200505}
506
507static void iommu_enable_irq_remapping(struct intel_iommu *iommu)
508{
509 unsigned long flags;
510 u32 sts;
Suresh Siddha2ae21012008-07-10 11:16:43 -0700511
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200512 raw_spin_lock_irqsave(&iommu->register_lock, flags);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700513
514 /* Enable interrupt-remapping */
Suresh Siddha2ae21012008-07-10 11:16:43 -0700515 iommu->gcmd |= DMA_GCMD_IRE;
David Woodhousec416daa2009-05-10 20:30:58 +0100516 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700517 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
518 readl, (sts & DMA_GSTS_IRES), sts);
519
Lu Baolu6e4e9ec2020-08-28 08:06:15 +0800520 /* Block compatibility-format MSIs */
521 if (sts & DMA_GSTS_CFIS) {
522 iommu->gcmd &= ~DMA_GCMD_CFI;
523 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
524 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
525 readl, !(sts & DMA_GSTS_CFIS), sts);
526 }
527
Andy Lutomirskiaf8d1022013-02-01 14:57:43 -0800528 /*
529 * With CFI clear in the Global Command register, we should be
530 * protected from dangerous (i.e. compatibility) interrupts
531 * regardless of x2apic status. Check just to be sure.
532 */
533 if (sts & DMA_GSTS_CFIS)
534 WARN(1, KERN_WARNING
535 "Compatibility-format IRQs enabled despite intr remapping;\n"
536 "you are vulnerable to IRQ injection.\n");
537
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200538 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700539}
540
Jiang Liua7a3dad2014-11-09 22:48:00 +0800541static int intel_setup_irq_remapping(struct intel_iommu *iommu)
Suresh Siddha2ae21012008-07-10 11:16:43 -0700542{
543 struct ir_table *ir_table;
Thomas Gleixnercea29b62017-06-20 01:37:11 +0200544 struct fwnode_handle *fn;
Jiang Liu360eb3c2014-01-06 14:18:08 +0800545 unsigned long *bitmap;
Thomas Gleixnercea29b62017-06-20 01:37:11 +0200546 struct page *pages;
Suresh Siddha2ae21012008-07-10 11:16:43 -0700547
Jiang Liua7a3dad2014-11-09 22:48:00 +0800548 if (iommu->ir_table)
549 return 0;
Suresh Siddha2ae21012008-07-10 11:16:43 -0700550
Thomas Gleixnere3a981d2015-01-07 15:31:30 +0800551 ir_table = kzalloc(sizeof(struct ir_table), GFP_KERNEL);
Jiang Liua7a3dad2014-11-09 22:48:00 +0800552 if (!ir_table)
Suresh Siddha2ae21012008-07-10 11:16:43 -0700553 return -ENOMEM;
554
Thomas Gleixnere3a981d2015-01-07 15:31:30 +0800555 pages = alloc_pages_node(iommu->node, GFP_KERNEL | __GFP_ZERO,
Suresh Siddha824cd752009-10-02 11:01:23 -0700556 INTR_REMAP_PAGE_ORDER);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700557 if (!pages) {
Jiang Liu360eb3c2014-01-06 14:18:08 +0800558 pr_err("IR%d: failed to allocate pages of order %d\n",
559 iommu->seq_id, INTR_REMAP_PAGE_ORDER);
Jiang Liua7a3dad2014-11-09 22:48:00 +0800560 goto out_free_table;
Suresh Siddha2ae21012008-07-10 11:16:43 -0700561 }
562
Andy Shevchenko5aba6c42019-03-04 11:07:37 +0200563 bitmap = bitmap_zalloc(INTR_REMAP_TABLE_ENTRIES, GFP_ATOMIC);
Jiang Liu360eb3c2014-01-06 14:18:08 +0800564 if (bitmap == NULL) {
565 pr_err("IR%d: failed to allocate bitmap\n", iommu->seq_id);
Jiang Liua7a3dad2014-11-09 22:48:00 +0800566 goto out_free_pages;
Jiang Liu360eb3c2014-01-06 14:18:08 +0800567 }
568
Thomas Gleixnercea29b62017-06-20 01:37:11 +0200569 fn = irq_domain_alloc_named_id_fwnode("INTEL-IR", iommu->seq_id);
570 if (!fn)
571 goto out_free_bitmap;
572
573 iommu->ir_domain =
574 irq_domain_create_hierarchy(arch_get_ir_parent_domain(),
575 0, INTR_REMAP_TABLE_ENTRIES,
576 fn, &intel_ir_domain_ops,
577 iommu);
Jiang Liub106ee62015-04-13 14:11:32 +0800578 if (!iommu->ir_domain) {
Thomas Gleixnere3beca482020-07-09 11:53:06 +0200579 irq_domain_free_fwnode(fn);
Jiang Liub106ee62015-04-13 14:11:32 +0800580 pr_err("IR%d: failed to allocate irqdomain\n", iommu->seq_id);
581 goto out_free_bitmap;
582 }
Thomas Gleixnercea29b62017-06-20 01:37:11 +0200583 iommu->ir_msi_domain =
584 arch_create_remap_msi_irq_domain(iommu->ir_domain,
585 "INTEL-IR-MSI",
586 iommu->seq_id);
Jiang Liub106ee62015-04-13 14:11:32 +0800587
Suresh Siddha2ae21012008-07-10 11:16:43 -0700588 ir_table->base = page_address(pages);
Jiang Liu360eb3c2014-01-06 14:18:08 +0800589 ir_table->bitmap = bitmap;
Jiang Liua7a3dad2014-11-09 22:48:00 +0800590 iommu->ir_table = ir_table;
Joerg Roedel9e4e49d2015-06-12 14:23:56 +0200591
592 /*
593 * If the queued invalidation is already initialized,
594 * shouldn't disable it.
595 */
596 if (!iommu->qi) {
597 /*
598 * Clear previous faults.
599 */
600 dmar_fault(-1, iommu);
601 dmar_disable_qi(iommu);
602
603 if (dmar_enable_qi(iommu)) {
604 pr_err("Failed to enable queued invalidation\n");
605 goto out_free_bitmap;
606 }
607 }
608
Joerg Roedelaf3b3582015-06-12 15:00:21 +0200609 init_ir_status(iommu);
610
611 if (ir_pre_enabled(iommu)) {
Qiuxu Zhuo8e121882017-04-28 01:16:15 +0800612 if (!is_kdump_kernel()) {
613 pr_warn("IRQ remapping was enabled on %s but we are not in kdump mode\n",
614 iommu->name);
615 clear_ir_pre_enabled(iommu);
616 iommu_disable_irq_remapping(iommu);
617 } else if (iommu_load_old_irte(iommu))
Joerg Roedelaf3b3582015-06-12 15:00:21 +0200618 pr_err("Failed to copy IR table for %s from previous kernel\n",
619 iommu->name);
620 else
621 pr_info("Copied IR table for %s from previous kernel\n",
622 iommu->name);
623 }
624
Joerg Roedeld4d1c0f2015-06-12 14:35:54 +0200625 iommu_set_irq_remapping(iommu, eim_mode);
626
Suresh Siddha2ae21012008-07-10 11:16:43 -0700627 return 0;
Jiang Liua7a3dad2014-11-09 22:48:00 +0800628
Jiang Liub106ee62015-04-13 14:11:32 +0800629out_free_bitmap:
Andy Shevchenko5aba6c42019-03-04 11:07:37 +0200630 bitmap_free(bitmap);
Jiang Liua7a3dad2014-11-09 22:48:00 +0800631out_free_pages:
632 __free_pages(pages, INTR_REMAP_PAGE_ORDER);
633out_free_table:
634 kfree(ir_table);
Joerg Roedel9e4e49d2015-06-12 14:23:56 +0200635
636 iommu->ir_table = NULL;
637
Jiang Liua7a3dad2014-11-09 22:48:00 +0800638 return -ENOMEM;
639}
640
641static void intel_teardown_irq_remapping(struct intel_iommu *iommu)
642{
Jon Derrickec016082020-07-21 14:26:09 -0600643 struct fwnode_handle *fn;
644
Jiang Liua7a3dad2014-11-09 22:48:00 +0800645 if (iommu && iommu->ir_table) {
Jiang Liub106ee62015-04-13 14:11:32 +0800646 if (iommu->ir_msi_domain) {
Jon Derrickec016082020-07-21 14:26:09 -0600647 fn = iommu->ir_msi_domain->fwnode;
648
Jiang Liub106ee62015-04-13 14:11:32 +0800649 irq_domain_remove(iommu->ir_msi_domain);
Jon Derrickec016082020-07-21 14:26:09 -0600650 irq_domain_free_fwnode(fn);
Jiang Liub106ee62015-04-13 14:11:32 +0800651 iommu->ir_msi_domain = NULL;
652 }
653 if (iommu->ir_domain) {
Jon Derrickec016082020-07-21 14:26:09 -0600654 fn = iommu->ir_domain->fwnode;
655
Jiang Liub106ee62015-04-13 14:11:32 +0800656 irq_domain_remove(iommu->ir_domain);
Jon Derrickec016082020-07-21 14:26:09 -0600657 irq_domain_free_fwnode(fn);
Jiang Liub106ee62015-04-13 14:11:32 +0800658 iommu->ir_domain = NULL;
659 }
Jiang Liua7a3dad2014-11-09 22:48:00 +0800660 free_pages((unsigned long)iommu->ir_table->base,
661 INTR_REMAP_PAGE_ORDER);
Andy Shevchenko5aba6c42019-03-04 11:07:37 +0200662 bitmap_free(iommu->ir_table->bitmap);
Jiang Liua7a3dad2014-11-09 22:48:00 +0800663 kfree(iommu->ir_table);
664 iommu->ir_table = NULL;
665 }
Suresh Siddha2ae21012008-07-10 11:16:43 -0700666}
667
Suresh Siddhaeba67e52009-03-16 17:04:56 -0700668/*
669 * Disable Interrupt Remapping.
670 */
Suresh Siddha95a02e92012-03-30 11:47:07 -0700671static void iommu_disable_irq_remapping(struct intel_iommu *iommu)
Suresh Siddhaeba67e52009-03-16 17:04:56 -0700672{
673 unsigned long flags;
674 u32 sts;
675
676 if (!ecap_ir_support(iommu->ecap))
677 return;
678
Fenghua Yub24696b2009-03-27 14:22:44 -0700679 /*
680 * global invalidation of interrupt entry cache before disabling
681 * interrupt-remapping.
682 */
683 qi_global_iec(iommu);
684
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200685 raw_spin_lock_irqsave(&iommu->register_lock, flags);
Suresh Siddhaeba67e52009-03-16 17:04:56 -0700686
CQ Tangfda3bec2016-01-13 21:15:03 +0000687 sts = readl(iommu->reg + DMAR_GSTS_REG);
Suresh Siddhaeba67e52009-03-16 17:04:56 -0700688 if (!(sts & DMA_GSTS_IRES))
689 goto end;
690
691 iommu->gcmd &= ~DMA_GCMD_IRE;
692 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
693
694 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
695 readl, !(sts & DMA_GSTS_IRES), sts);
696
697end:
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200698 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Suresh Siddhaeba67e52009-03-16 17:04:56 -0700699}
700
Suresh Siddha41750d32011-08-23 17:05:18 -0700701static int __init dmar_x2apic_optout(void)
702{
703 struct acpi_table_dmar *dmar;
704 dmar = (struct acpi_table_dmar *)dmar_tbl;
705 if (!dmar || no_x2apic_optout)
706 return 0;
707 return dmar->flags & DMAR_X2APIC_OPT_OUT;
708}
709
Thomas Gleixner11190302015-01-07 15:31:29 +0800710static void __init intel_cleanup_irq_remapping(void)
711{
712 struct dmar_drhd_unit *drhd;
713 struct intel_iommu *iommu;
714
715 for_each_iommu(iommu, drhd) {
716 if (ecap_ir_support(iommu->ecap)) {
717 iommu_disable_irq_remapping(iommu);
718 intel_teardown_irq_remapping(iommu);
719 }
720 }
721
722 if (x2apic_supported())
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200723 pr_warn("Failed to enable irq remapping. You are vulnerable to irq-injection attacks.\n");
Thomas Gleixner11190302015-01-07 15:31:29 +0800724}
725
726static int __init intel_prepare_irq_remapping(void)
727{
728 struct dmar_drhd_unit *drhd;
729 struct intel_iommu *iommu;
Joerg Roedel23256d02015-06-12 14:15:49 +0200730 int eim = 0;
Thomas Gleixner11190302015-01-07 15:31:29 +0800731
Jiang Liu2966d952015-01-07 15:31:35 +0800732 if (irq_remap_broken) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200733 pr_warn("This system BIOS has enabled interrupt remapping\n"
Jiang Liu2966d952015-01-07 15:31:35 +0800734 "on a chipset that contains an erratum making that\n"
735 "feature unstable. To maintain system stability\n"
736 "interrupt remapping is being disabled. Please\n"
737 "contact your BIOS vendor for an update\n");
738 add_taint(TAINT_FIRMWARE_WORKAROUND, LOCKDEP_STILL_OK);
Jiang Liu2966d952015-01-07 15:31:35 +0800739 return -ENODEV;
740 }
741
Thomas Gleixner11190302015-01-07 15:31:29 +0800742 if (dmar_table_init() < 0)
Jiang Liu2966d952015-01-07 15:31:35 +0800743 return -ENODEV;
744
745 if (!dmar_ir_support())
746 return -ENODEV;
Thomas Gleixner11190302015-01-07 15:31:29 +0800747
Joerg Roedelb61e5e82015-11-02 19:57:31 +0900748 if (parse_ioapics_under_ir()) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200749 pr_info("Not enabling interrupt remapping\n");
Thomas Gleixner11190302015-01-07 15:31:29 +0800750 goto error;
751 }
752
Joerg Roedel69cf1d82015-01-07 15:31:36 +0800753 /* First make sure all IOMMUs support IRQ remapping */
Jiang Liu2966d952015-01-07 15:31:35 +0800754 for_each_iommu(iommu, drhd)
Joerg Roedel69cf1d82015-01-07 15:31:36 +0800755 if (!ecap_ir_support(iommu->ecap))
Thomas Gleixner11190302015-01-07 15:31:29 +0800756 goto error;
Joerg Roedel69cf1d82015-01-07 15:31:36 +0800757
Joerg Roedel23256d02015-06-12 14:15:49 +0200758 /* Detect remapping mode: lapic or x2apic */
759 if (x2apic_supported()) {
760 eim = !dmar_x2apic_optout();
761 if (!eim) {
762 pr_info("x2apic is disabled because BIOS sets x2apic opt out bit.");
763 pr_info("Use 'intremap=no_x2apic_optout' to override the BIOS setting.\n");
764 }
765 }
766
767 for_each_iommu(iommu, drhd) {
768 if (eim && !ecap_eim_support(iommu->ecap)) {
769 pr_info("%s does not support EIM\n", iommu->name);
770 eim = 0;
771 }
772 }
773
774 eim_mode = eim;
775 if (eim)
776 pr_info("Queued invalidation will be enabled to support x2apic and Intr-remapping.\n");
777
Joerg Roedel9e4e49d2015-06-12 14:23:56 +0200778 /* Do the initializations early */
779 for_each_iommu(iommu, drhd) {
780 if (intel_setup_irq_remapping(iommu)) {
781 pr_err("Failed to setup irq remapping for %s\n",
782 iommu->name);
Joerg Roedel69cf1d82015-01-07 15:31:36 +0800783 goto error;
Joerg Roedel9e4e49d2015-06-12 14:23:56 +0200784 }
785 }
Joerg Roedel69cf1d82015-01-07 15:31:36 +0800786
Thomas Gleixner11190302015-01-07 15:31:29 +0800787 return 0;
Jiang Liu2966d952015-01-07 15:31:35 +0800788
Thomas Gleixner11190302015-01-07 15:31:29 +0800789error:
790 intel_cleanup_irq_remapping();
Jiang Liu2966d952015-01-07 15:31:35 +0800791 return -ENODEV;
Thomas Gleixner11190302015-01-07 15:31:29 +0800792}
793
Feng Wu3d9b98f2015-06-09 13:20:35 +0800794/*
795 * Set Posted-Interrupts capability.
796 */
797static inline void set_irq_posting_cap(void)
798{
799 struct dmar_drhd_unit *drhd;
800 struct intel_iommu *iommu;
801
802 if (!disable_irq_post) {
Feng Wu344cb4e2015-10-15 10:19:11 +0800803 /*
804 * If IRTE is in posted format, the 'pda' field goes across the
805 * 64-bit boundary, we need use cmpxchg16b to atomically update
806 * it. We only expose posted-interrupt when X86_FEATURE_CX16
807 * is supported. Actually, hardware platforms supporting PI
808 * should have X86_FEATURE_CX16 support, this has been confirmed
809 * with Intel hardware guys.
810 */
Borislav Petkov362f9242015-12-07 10:39:41 +0100811 if (boot_cpu_has(X86_FEATURE_CX16))
Feng Wu344cb4e2015-10-15 10:19:11 +0800812 intel_irq_remap_ops.capability |= 1 << IRQ_POSTING_CAP;
Feng Wu3d9b98f2015-06-09 13:20:35 +0800813
814 for_each_iommu(iommu, drhd)
815 if (!cap_pi_support(iommu->cap)) {
816 intel_irq_remap_ops.capability &=
817 ~(1 << IRQ_POSTING_CAP);
818 break;
819 }
820 }
821}
822
Suresh Siddha95a02e92012-03-30 11:47:07 -0700823static int __init intel_enable_irq_remapping(void)
Suresh Siddha2ae21012008-07-10 11:16:43 -0700824{
825 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +0800826 struct intel_iommu *iommu;
Quentin Lambert2f119c72015-02-06 10:59:53 +0100827 bool setup = false;
Suresh Siddha2ae21012008-07-10 11:16:43 -0700828
829 /*
830 * Setup Interrupt-remapping for all the DRHD's now.
831 */
Jiang Liu7c919772014-01-06 14:18:18 +0800832 for_each_iommu(iommu, drhd) {
Joerg Roedel571dbbd2015-06-12 15:15:34 +0200833 if (!ir_pre_enabled(iommu))
834 iommu_enable_irq_remapping(iommu);
Quentin Lambert2f119c72015-02-06 10:59:53 +0100835 setup = true;
Suresh Siddha2ae21012008-07-10 11:16:43 -0700836 }
837
838 if (!setup)
839 goto error;
840
Suresh Siddha95a02e92012-03-30 11:47:07 -0700841 irq_remapping_enabled = 1;
Joerg Roedelafcc8a42012-09-26 12:44:36 +0200842
Feng Wu3d9b98f2015-06-09 13:20:35 +0800843 set_irq_posting_cap();
844
Joerg Roedel23256d02015-06-12 14:15:49 +0200845 pr_info("Enabled IRQ remapping in %s mode\n", eim_mode ? "x2apic" : "xapic");
Suresh Siddha2ae21012008-07-10 11:16:43 -0700846
Joerg Roedel23256d02015-06-12 14:15:49 +0200847 return eim_mode ? IRQ_REMAP_X2APIC_MODE : IRQ_REMAP_XAPIC_MODE;
Suresh Siddha2ae21012008-07-10 11:16:43 -0700848
849error:
Thomas Gleixner11190302015-01-07 15:31:29 +0800850 intel_cleanup_irq_remapping();
Suresh Siddha2ae21012008-07-10 11:16:43 -0700851 return -1;
852}
Suresh Siddhaad3ad3f2008-07-10 11:16:40 -0700853
Jiang Liua7a3dad2014-11-09 22:48:00 +0800854static int ir_parse_one_hpet_scope(struct acpi_dmar_device_scope *scope,
855 struct intel_iommu *iommu,
856 struct acpi_dmar_hardware_unit *drhd)
Suresh Siddha20f30972009-08-04 12:07:08 -0700857{
858 struct acpi_dmar_pci_path *path;
859 u8 bus;
Jiang Liua7a3dad2014-11-09 22:48:00 +0800860 int count, free = -1;
Suresh Siddha20f30972009-08-04 12:07:08 -0700861
862 bus = scope->bus;
863 path = (struct acpi_dmar_pci_path *)(scope + 1);
864 count = (scope->length - sizeof(struct acpi_dmar_device_scope))
865 / sizeof(struct acpi_dmar_pci_path);
866
867 while (--count > 0) {
868 /*
869 * Access PCI directly due to the PCI
870 * subsystem isn't initialized yet.
871 */
Lv Zhengfa5f5082013-10-31 09:30:22 +0800872 bus = read_pci_config_byte(bus, path->device, path->function,
Suresh Siddha20f30972009-08-04 12:07:08 -0700873 PCI_SECONDARY_BUS);
874 path++;
875 }
Jiang Liua7a3dad2014-11-09 22:48:00 +0800876
877 for (count = 0; count < MAX_HPET_TBS; count++) {
878 if (ir_hpet[count].iommu == iommu &&
879 ir_hpet[count].id == scope->enumeration_id)
880 return 0;
881 else if (ir_hpet[count].iommu == NULL && free == -1)
882 free = count;
883 }
884 if (free == -1) {
885 pr_warn("Exceeded Max HPET blocks\n");
886 return -ENOSPC;
887 }
888
889 ir_hpet[free].iommu = iommu;
890 ir_hpet[free].id = scope->enumeration_id;
891 ir_hpet[free].bus = bus;
892 ir_hpet[free].devfn = PCI_DEVFN(path->device, path->function);
893 pr_info("HPET id %d under DRHD base 0x%Lx\n",
894 scope->enumeration_id, drhd->address);
895
896 return 0;
Suresh Siddha20f30972009-08-04 12:07:08 -0700897}
898
Jiang Liua7a3dad2014-11-09 22:48:00 +0800899static int ir_parse_one_ioapic_scope(struct acpi_dmar_device_scope *scope,
900 struct intel_iommu *iommu,
901 struct acpi_dmar_hardware_unit *drhd)
Weidong Hanf007e992009-05-23 00:41:15 +0800902{
903 struct acpi_dmar_pci_path *path;
904 u8 bus;
Jiang Liua7a3dad2014-11-09 22:48:00 +0800905 int count, free = -1;
Weidong Hanf007e992009-05-23 00:41:15 +0800906
907 bus = scope->bus;
908 path = (struct acpi_dmar_pci_path *)(scope + 1);
909 count = (scope->length - sizeof(struct acpi_dmar_device_scope))
910 / sizeof(struct acpi_dmar_pci_path);
911
912 while (--count > 0) {
913 /*
914 * Access PCI directly due to the PCI
915 * subsystem isn't initialized yet.
916 */
Lv Zhengfa5f5082013-10-31 09:30:22 +0800917 bus = read_pci_config_byte(bus, path->device, path->function,
Weidong Hanf007e992009-05-23 00:41:15 +0800918 PCI_SECONDARY_BUS);
919 path++;
920 }
921
Jiang Liua7a3dad2014-11-09 22:48:00 +0800922 for (count = 0; count < MAX_IO_APICS; count++) {
923 if (ir_ioapic[count].iommu == iommu &&
924 ir_ioapic[count].id == scope->enumeration_id)
925 return 0;
926 else if (ir_ioapic[count].iommu == NULL && free == -1)
927 free = count;
928 }
929 if (free == -1) {
930 pr_warn("Exceeded Max IO APICS\n");
931 return -ENOSPC;
932 }
933
934 ir_ioapic[free].bus = bus;
935 ir_ioapic[free].devfn = PCI_DEVFN(path->device, path->function);
936 ir_ioapic[free].iommu = iommu;
937 ir_ioapic[free].id = scope->enumeration_id;
938 pr_info("IOAPIC id %d under DRHD base 0x%Lx IOMMU %d\n",
939 scope->enumeration_id, drhd->address, iommu->seq_id);
940
941 return 0;
Weidong Hanf007e992009-05-23 00:41:15 +0800942}
943
Suresh Siddha20f30972009-08-04 12:07:08 -0700944static int ir_parse_ioapic_hpet_scope(struct acpi_dmar_header *header,
945 struct intel_iommu *iommu)
Suresh Siddhaad3ad3f2008-07-10 11:16:40 -0700946{
Jiang Liua7a3dad2014-11-09 22:48:00 +0800947 int ret = 0;
Suresh Siddhaad3ad3f2008-07-10 11:16:40 -0700948 struct acpi_dmar_hardware_unit *drhd;
949 struct acpi_dmar_device_scope *scope;
950 void *start, *end;
951
952 drhd = (struct acpi_dmar_hardware_unit *)header;
Suresh Siddhaad3ad3f2008-07-10 11:16:40 -0700953 start = (void *)(drhd + 1);
954 end = ((void *)drhd) + header->length;
955
Jiang Liua7a3dad2014-11-09 22:48:00 +0800956 while (start < end && ret == 0) {
Suresh Siddhaad3ad3f2008-07-10 11:16:40 -0700957 scope = start;
Jiang Liua7a3dad2014-11-09 22:48:00 +0800958 if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_IOAPIC)
959 ret = ir_parse_one_ioapic_scope(scope, iommu, drhd);
960 else if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_HPET)
961 ret = ir_parse_one_hpet_scope(scope, iommu, drhd);
Suresh Siddhaad3ad3f2008-07-10 11:16:40 -0700962 start += scope->length;
963 }
964
Jiang Liua7a3dad2014-11-09 22:48:00 +0800965 return ret;
966}
967
968static void ir_remove_ioapic_hpet_scope(struct intel_iommu *iommu)
969{
970 int i;
971
972 for (i = 0; i < MAX_HPET_TBS; i++)
973 if (ir_hpet[i].iommu == iommu)
974 ir_hpet[i].iommu = NULL;
975
976 for (i = 0; i < MAX_IO_APICS; i++)
977 if (ir_ioapic[i].iommu == iommu)
978 ir_ioapic[i].iommu = NULL;
Suresh Siddhaad3ad3f2008-07-10 11:16:40 -0700979}
980
981/*
982 * Finds the assocaition between IOAPIC's and its Interrupt-remapping
983 * hardware unit.
984 */
Jiang Liu694835d2014-01-06 14:18:16 +0800985static int __init parse_ioapics_under_ir(void)
Suresh Siddhaad3ad3f2008-07-10 11:16:40 -0700986{
987 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +0800988 struct intel_iommu *iommu;
Quentin Lambert2f119c72015-02-06 10:59:53 +0100989 bool ir_supported = false;
Seth Forshee32ab31e2012-08-08 08:27:03 -0500990 int ioapic_idx;
Suresh Siddhaad3ad3f2008-07-10 11:16:40 -0700991
Joerg Roedel66ef9502015-10-23 11:57:13 +0200992 for_each_iommu(iommu, drhd) {
993 int ret;
Suresh Siddhaad3ad3f2008-07-10 11:16:40 -0700994
Joerg Roedel66ef9502015-10-23 11:57:13 +0200995 if (!ecap_ir_support(iommu->ecap))
996 continue;
997
998 ret = ir_parse_ioapic_hpet_scope(drhd->hdr, iommu);
999 if (ret)
1000 return ret;
1001
1002 ir_supported = true;
1003 }
Suresh Siddhaad3ad3f2008-07-10 11:16:40 -07001004
Seth Forshee32ab31e2012-08-08 08:27:03 -05001005 if (!ir_supported)
Baoquan Hea13c8f22015-10-22 14:00:51 +08001006 return -ENODEV;
Seth Forshee32ab31e2012-08-08 08:27:03 -05001007
1008 for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++) {
1009 int ioapic_id = mpc_ioapic_id(ioapic_idx);
Thomas Gleixner60e5a932020-08-26 13:16:37 +02001010 if (!map_ioapic_to_iommu(ioapic_id)) {
Seth Forshee32ab31e2012-08-08 08:27:03 -05001011 pr_err(FW_BUG "ioapic %d has no mapping iommu, "
1012 "interrupt remapping will be disabled\n",
1013 ioapic_id);
1014 return -1;
1015 }
Suresh Siddhaad3ad3f2008-07-10 11:16:40 -07001016 }
1017
Baoquan Hea13c8f22015-10-22 14:00:51 +08001018 return 0;
Suresh Siddhaad3ad3f2008-07-10 11:16:40 -07001019}
Fenghua Yub24696b2009-03-27 14:22:44 -07001020
Rashika Kheria6a7885c2013-12-18 12:04:27 +05301021static int __init ir_dev_scope_init(void)
Suresh Siddhac2c72862011-08-23 17:05:19 -07001022{
Jiang Liu3a5670e2014-02-19 14:07:33 +08001023 int ret;
1024
Suresh Siddha95a02e92012-03-30 11:47:07 -07001025 if (!irq_remapping_enabled)
Suresh Siddhac2c72862011-08-23 17:05:19 -07001026 return 0;
1027
Jiang Liu3a5670e2014-02-19 14:07:33 +08001028 down_write(&dmar_global_lock);
1029 ret = dmar_dev_scope_init();
1030 up_write(&dmar_global_lock);
1031
1032 return ret;
Suresh Siddhac2c72862011-08-23 17:05:19 -07001033}
1034rootfs_initcall(ir_dev_scope_init);
1035
Suresh Siddha95a02e92012-03-30 11:47:07 -07001036static void disable_irq_remapping(void)
Fenghua Yub24696b2009-03-27 14:22:44 -07001037{
1038 struct dmar_drhd_unit *drhd;
1039 struct intel_iommu *iommu = NULL;
1040
1041 /*
1042 * Disable Interrupt-remapping for all the DRHD's now.
1043 */
1044 for_each_iommu(iommu, drhd) {
1045 if (!ecap_ir_support(iommu->ecap))
1046 continue;
1047
Suresh Siddha95a02e92012-03-30 11:47:07 -07001048 iommu_disable_irq_remapping(iommu);
Fenghua Yub24696b2009-03-27 14:22:44 -07001049 }
Feng Wu3d9b98f2015-06-09 13:20:35 +08001050
1051 /*
1052 * Clear Posted-Interrupts capability.
1053 */
1054 if (!disable_irq_post)
1055 intel_irq_remap_ops.capability &= ~(1 << IRQ_POSTING_CAP);
Fenghua Yub24696b2009-03-27 14:22:44 -07001056}
1057
Suresh Siddha95a02e92012-03-30 11:47:07 -07001058static int reenable_irq_remapping(int eim)
Fenghua Yub24696b2009-03-27 14:22:44 -07001059{
1060 struct dmar_drhd_unit *drhd;
Quentin Lambert2f119c72015-02-06 10:59:53 +01001061 bool setup = false;
Fenghua Yub24696b2009-03-27 14:22:44 -07001062 struct intel_iommu *iommu = NULL;
1063
1064 for_each_iommu(iommu, drhd)
1065 if (iommu->qi)
1066 dmar_reenable_qi(iommu);
1067
1068 /*
1069 * Setup Interrupt-remapping for all the DRHD's now.
1070 */
1071 for_each_iommu(iommu, drhd) {
1072 if (!ecap_ir_support(iommu->ecap))
1073 continue;
1074
1075 /* Set up interrupt remapping for iommu.*/
Suresh Siddha95a02e92012-03-30 11:47:07 -07001076 iommu_set_irq_remapping(iommu, eim);
Joerg Roedeld4d1c0f2015-06-12 14:35:54 +02001077 iommu_enable_irq_remapping(iommu);
Quentin Lambert2f119c72015-02-06 10:59:53 +01001078 setup = true;
Fenghua Yub24696b2009-03-27 14:22:44 -07001079 }
1080
1081 if (!setup)
1082 goto error;
1083
Feng Wu3d9b98f2015-06-09 13:20:35 +08001084 set_irq_posting_cap();
1085
Fenghua Yub24696b2009-03-27 14:22:44 -07001086 return 0;
1087
1088error:
1089 /*
1090 * handle error condition gracefully here!
1091 */
1092 return -1;
1093}
1094
Thomas Gleixner85a8dfc2020-08-26 13:16:59 +02001095/*
1096 * Store the MSI remapping domain pointer in the device if enabled.
1097 *
1098 * This is called from dmar_pci_bus_add_dev() so it works even when DMA
1099 * remapping is disabled. Only update the pointer if the device is not
1100 * already handled by a non default PCI/MSI interrupt domain. This protects
1101 * e.g. VMD devices.
1102 */
1103void intel_irq_remap_add_device(struct dmar_pci_notify_info *info)
1104{
1105 if (!irq_remapping_enabled || pci_dev_has_special_msi_domain(info->dev))
1106 return;
1107
1108 dev_set_msi_domain(&info->dev->dev, map_dev_to_ir(info->dev));
1109}
1110
Jiang Liu3c6e5672015-04-14 10:29:47 +08001111static void prepare_irte(struct irte *irte, int vector, unsigned int dest)
Joerg Roedel0c3f1732012-03-30 11:47:02 -07001112{
1113 memset(irte, 0, sizeof(*irte));
1114
1115 irte->present = 1;
1116 irte->dst_mode = apic->irq_dest_mode;
1117 /*
1118 * Trigger mode in the IRTE will always be edge, and for IO-APIC, the
1119 * actual level or edge trigger will be setup in the IO-APIC
1120 * RTE. This will help simplify level triggered irq migration.
1121 * For more details, see the comments (in io_apic.c) explainig IO-APIC
1122 * irq migration in the presence of interrupt-remapping.
1123 */
1124 irte->trigger_mode = 0;
1125 irte->dlvry_mode = apic->irq_delivery_mode;
1126 irte->vector = vector;
1127 irte->dest_id = IRTE_DEST(dest);
1128 irte->redir_hint = 1;
1129}
1130
Thomas Gleixner60e5a932020-08-26 13:16:37 +02001131static struct irq_domain *intel_get_irq_domain(struct irq_alloc_info *info)
Jiang Liub106ee62015-04-13 14:11:32 +08001132{
Jiang Liub106ee62015-04-13 14:11:32 +08001133 if (!info)
1134 return NULL;
1135
1136 switch (info->type) {
Thomas Gleixnerb4c364d2020-08-26 13:16:36 +02001137 case X86_IRQ_ALLOC_TYPE_IOAPIC_GET_PARENT:
Thomas Gleixner33a65ba2020-08-26 13:16:42 +02001138 return map_ioapic_to_ir(info->devid);
Thomas Gleixnerb4c364d2020-08-26 13:16:36 +02001139 case X86_IRQ_ALLOC_TYPE_HPET_GET_PARENT:
Thomas Gleixner2bf1e7b2020-08-26 13:16:41 +02001140 return map_hpet_to_ir(info->devid);
Thomas Gleixner801b5e42020-08-26 13:16:35 +02001141 case X86_IRQ_ALLOC_TYPE_PCI_MSI:
1142 case X86_IRQ_ALLOC_TYPE_PCI_MSIX:
Thomas Gleixner3b9c1d32020-08-26 13:16:46 +02001143 return map_dev_to_ir(msi_desc_to_pci_dev(info->desc));
Jiang Liub106ee62015-04-13 14:11:32 +08001144 default:
Thomas Gleixner60e5a932020-08-26 13:16:37 +02001145 WARN_ON_ONCE(1);
1146 return NULL;
Jiang Liub106ee62015-04-13 14:11:32 +08001147 }
Jiang Liub106ee62015-04-13 14:11:32 +08001148}
1149
Joerg Roedel736baef2012-03-30 11:47:00 -07001150struct irq_remap_ops intel_irq_remap_ops = {
Thomas Gleixner11190302015-01-07 15:31:29 +08001151 .prepare = intel_prepare_irq_remapping,
Suresh Siddha95a02e92012-03-30 11:47:07 -07001152 .enable = intel_enable_irq_remapping,
1153 .disable = disable_irq_remapping,
1154 .reenable = reenable_irq_remapping,
Joerg Roedel4f3d8b62012-03-30 11:47:01 -07001155 .enable_faulting = enable_drhd_fault_handling,
Jiang Liub106ee62015-04-13 14:11:32 +08001156 .get_irq_domain = intel_get_irq_domain,
1157};
1158
Thomas Gleixnerd491bdf2017-09-13 23:29:47 +02001159static void intel_ir_reconfigure_irte(struct irq_data *irqd, bool force)
1160{
1161 struct intel_ir_data *ir_data = irqd->chip_data;
1162 struct irte *irte = &ir_data->irte_entry;
1163 struct irq_cfg *cfg = irqd_cfg(irqd);
1164
1165 /*
1166 * Atomically updates the IRTE with the new destination, vector
1167 * and flushes the interrupt entry cache.
1168 */
1169 irte->vector = cfg->vector;
1170 irte->dest_id = IRTE_DEST(cfg->dest_apicid);
1171
1172 /* Update the hardware only if the interrupt is in remapped mode. */
Jagannathan Ramanaa7528f2018-03-06 17:39:41 -05001173 if (force || ir_data->irq_2_iommu.mode == IRQ_REMAPPING)
Thomas Gleixnerd491bdf2017-09-13 23:29:47 +02001174 modify_irte(&ir_data->irq_2_iommu, irte);
1175}
1176
Jiang Liub106ee62015-04-13 14:11:32 +08001177/*
1178 * Migrate the IO-APIC irq in the presence of intr-remapping.
1179 *
1180 * For both level and edge triggered, irq migration is a simple atomic
1181 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
1182 *
1183 * For level triggered, we eliminate the io-apic RTE modification (with the
1184 * updated vector information), by using a virtual vector (io-apic pin number).
1185 * Real vector that is used for interrupting cpu will be coming from
1186 * the interrupt-remapping table entry.
1187 *
1188 * As the migration is a simple atomic update of IRTE, the same mechanism
1189 * is used to migrate MSI irq's in the presence of interrupt-remapping.
1190 */
1191static int
1192intel_ir_set_affinity(struct irq_data *data, const struct cpumask *mask,
1193 bool force)
1194{
Jiang Liub106ee62015-04-13 14:11:32 +08001195 struct irq_data *parent = data->parent_data;
Thomas Gleixnerd491bdf2017-09-13 23:29:47 +02001196 struct irq_cfg *cfg = irqd_cfg(data);
Jiang Liub106ee62015-04-13 14:11:32 +08001197 int ret;
1198
1199 ret = parent->chip->irq_set_affinity(parent, mask, force);
1200 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
1201 return ret;
1202
Thomas Gleixnerd491bdf2017-09-13 23:29:47 +02001203 intel_ir_reconfigure_irte(data, false);
Jiang Liub106ee62015-04-13 14:11:32 +08001204 /*
1205 * After this point, all the interrupts will start arriving
1206 * at the new destination. So, time to cleanup the previous
1207 * vector allocation.
1208 */
Jiang Liuc6c20022015-04-14 10:30:02 +08001209 send_cleanup_vector(cfg);
Jiang Liub106ee62015-04-13 14:11:32 +08001210
1211 return IRQ_SET_MASK_OK_DONE;
1212}
1213
1214static void intel_ir_compose_msi_msg(struct irq_data *irq_data,
1215 struct msi_msg *msg)
1216{
1217 struct intel_ir_data *ir_data = irq_data->chip_data;
1218
1219 *msg = ir_data->msi_entry;
1220}
1221
Feng Wu85411862015-06-09 13:20:31 +08001222static int intel_ir_set_vcpu_affinity(struct irq_data *data, void *info)
1223{
1224 struct intel_ir_data *ir_data = data->chip_data;
1225 struct vcpu_data *vcpu_pi_info = info;
1226
1227 /* stop posting interrupts, back to remapping mode */
1228 if (!vcpu_pi_info) {
1229 modify_irte(&ir_data->irq_2_iommu, &ir_data->irte_entry);
1230 } else {
1231 struct irte irte_pi;
1232
1233 /*
1234 * We are not caching the posted interrupt entry. We
1235 * copy the data from the remapped entry and modify
1236 * the fields which are relevant for posted mode. The
1237 * cached remapped entry is used for switching back to
1238 * remapped mode.
1239 */
1240 memset(&irte_pi, 0, sizeof(irte_pi));
1241 dmar_copy_shared_irte(&irte_pi, &ir_data->irte_entry);
1242
1243 /* Update the posted mode fields */
1244 irte_pi.p_pst = 1;
1245 irte_pi.p_urgent = 0;
1246 irte_pi.p_vector = vcpu_pi_info->vector;
1247 irte_pi.pda_l = (vcpu_pi_info->pi_desc_addr >>
1248 (32 - PDA_LOW_BIT)) & ~(-1UL << PDA_LOW_BIT);
1249 irte_pi.pda_h = (vcpu_pi_info->pi_desc_addr >> 32) &
1250 ~(-1UL << PDA_HIGH_BIT);
1251
1252 modify_irte(&ir_data->irq_2_iommu, &irte_pi);
1253 }
1254
1255 return 0;
1256}
1257
Jiang Liub106ee62015-04-13 14:11:32 +08001258static struct irq_chip intel_ir_chip = {
Thomas Gleixner1bb3a5a2017-06-20 01:37:03 +02001259 .name = "INTEL-IR",
Thomas Gleixner8a2b7d12018-06-04 17:33:56 +02001260 .irq_ack = apic_ack_irq,
Thomas Gleixner1bb3a5a2017-06-20 01:37:03 +02001261 .irq_set_affinity = intel_ir_set_affinity,
1262 .irq_compose_msi_msg = intel_ir_compose_msi_msg,
1263 .irq_set_vcpu_affinity = intel_ir_set_vcpu_affinity,
Jiang Liub106ee62015-04-13 14:11:32 +08001264};
1265
1266static void intel_irq_remapping_prepare_irte(struct intel_ir_data *data,
1267 struct irq_cfg *irq_cfg,
1268 struct irq_alloc_info *info,
1269 int index, int sub_handle)
1270{
1271 struct IR_IO_APIC_route_entry *entry;
1272 struct irte *irte = &data->irte_entry;
1273 struct msi_msg *msg = &data->msi_entry;
1274
1275 prepare_irte(irte, irq_cfg->vector, irq_cfg->dest_apicid);
1276 switch (info->type) {
1277 case X86_IRQ_ALLOC_TYPE_IOAPIC:
1278 /* Set source-id of interrupt request */
Thomas Gleixner33a65ba2020-08-26 13:16:42 +02001279 set_ioapic_sid(irte, info->devid);
Jiang Liub106ee62015-04-13 14:11:32 +08001280 apic_printk(APIC_VERBOSE, KERN_DEBUG "IOAPIC[%d]: Set IRTE entry (P:%d FPD:%d Dst_Mode:%d Redir_hint:%d Trig_Mode:%d Dlvry_Mode:%X Avail:%X Vector:%02X Dest:%08X SID:%04X SQ:%X SVT:%X)\n",
Thomas Gleixner33a65ba2020-08-26 13:16:42 +02001281 info->devid, irte->present, irte->fpd,
Jiang Liub106ee62015-04-13 14:11:32 +08001282 irte->dst_mode, irte->redir_hint,
1283 irte->trigger_mode, irte->dlvry_mode,
1284 irte->avail, irte->vector, irte->dest_id,
1285 irte->sid, irte->sq, irte->svt);
1286
Thomas Gleixner33a65ba2020-08-26 13:16:42 +02001287 entry = (struct IR_IO_APIC_route_entry *)info->ioapic.entry;
1288 info->ioapic.entry = NULL;
Jiang Liub106ee62015-04-13 14:11:32 +08001289 memset(entry, 0, sizeof(*entry));
1290 entry->index2 = (index >> 15) & 0x1;
1291 entry->zero = 0;
1292 entry->format = 1;
1293 entry->index = (index & 0x7fff);
1294 /*
1295 * IO-APIC RTE will be configured with virtual vector.
1296 * irq handler will do the explicit EOI to the io-apic.
1297 */
Thomas Gleixner33a65ba2020-08-26 13:16:42 +02001298 entry->vector = info->ioapic.pin;
Jiang Liub106ee62015-04-13 14:11:32 +08001299 entry->mask = 0; /* enable IRQ */
Thomas Gleixner33a65ba2020-08-26 13:16:42 +02001300 entry->trigger = info->ioapic.trigger;
1301 entry->polarity = info->ioapic.polarity;
1302 if (info->ioapic.trigger)
Jiang Liub106ee62015-04-13 14:11:32 +08001303 entry->mask = 1; /* Mask level triggered irqs. */
1304 break;
1305
1306 case X86_IRQ_ALLOC_TYPE_HPET:
Thomas Gleixner801b5e42020-08-26 13:16:35 +02001307 case X86_IRQ_ALLOC_TYPE_PCI_MSI:
1308 case X86_IRQ_ALLOC_TYPE_PCI_MSIX:
Jiang Liub106ee62015-04-13 14:11:32 +08001309 if (info->type == X86_IRQ_ALLOC_TYPE_HPET)
Thomas Gleixner2bf1e7b2020-08-26 13:16:41 +02001310 set_hpet_sid(irte, info->devid);
Jiang Liub106ee62015-04-13 14:11:32 +08001311 else
Thomas Gleixner3b9c1d32020-08-26 13:16:46 +02001312 set_msi_sid(irte, msi_desc_to_pci_dev(info->desc));
Jiang Liub106ee62015-04-13 14:11:32 +08001313
1314 msg->address_hi = MSI_ADDR_BASE_HI;
1315 msg->data = sub_handle;
1316 msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
1317 MSI_ADDR_IR_SHV |
1318 MSI_ADDR_IR_INDEX1(index) |
1319 MSI_ADDR_IR_INDEX2(index);
1320 break;
1321
1322 default:
1323 BUG_ON(1);
1324 break;
1325 }
1326}
1327
1328static void intel_free_irq_resources(struct irq_domain *domain,
1329 unsigned int virq, unsigned int nr_irqs)
1330{
1331 struct irq_data *irq_data;
1332 struct intel_ir_data *data;
1333 struct irq_2_iommu *irq_iommu;
1334 unsigned long flags;
1335 int i;
Jiang Liub106ee62015-04-13 14:11:32 +08001336 for (i = 0; i < nr_irqs; i++) {
1337 irq_data = irq_domain_get_irq_data(domain, virq + i);
1338 if (irq_data && irq_data->chip_data) {
1339 data = irq_data->chip_data;
1340 irq_iommu = &data->irq_2_iommu;
1341 raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
1342 clear_entries(irq_iommu);
1343 raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
1344 irq_domain_reset_irq_data(irq_data);
1345 kfree(data);
1346 }
1347 }
1348}
1349
1350static int intel_irq_remapping_alloc(struct irq_domain *domain,
1351 unsigned int virq, unsigned int nr_irqs,
1352 void *arg)
1353{
1354 struct intel_iommu *iommu = domain->host_data;
1355 struct irq_alloc_info *info = arg;
Thomas Gleixner9d4c0312015-05-04 10:47:40 +08001356 struct intel_ir_data *data, *ird;
Jiang Liub106ee62015-04-13 14:11:32 +08001357 struct irq_data *irq_data;
1358 struct irq_cfg *irq_cfg;
1359 int i, ret, index;
1360
1361 if (!info || !iommu)
1362 return -EINVAL;
Thomas Gleixner801b5e42020-08-26 13:16:35 +02001363 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_PCI_MSI &&
1364 info->type != X86_IRQ_ALLOC_TYPE_PCI_MSIX)
Jiang Liub106ee62015-04-13 14:11:32 +08001365 return -EINVAL;
1366
1367 /*
1368 * With IRQ remapping enabled, don't need contiguous CPU vectors
1369 * to support multiple MSI interrupts.
1370 */
Thomas Gleixner801b5e42020-08-26 13:16:35 +02001371 if (info->type == X86_IRQ_ALLOC_TYPE_PCI_MSI)
Jiang Liub106ee62015-04-13 14:11:32 +08001372 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
1373
1374 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
1375 if (ret < 0)
1376 return ret;
1377
1378 ret = -ENOMEM;
1379 data = kzalloc(sizeof(*data), GFP_KERNEL);
1380 if (!data)
1381 goto out_free_parent;
1382
1383 down_read(&dmar_global_lock);
Jacob Pan0bcfa622019-06-24 13:17:42 -07001384 index = alloc_irte(iommu, &data->irq_2_iommu, nr_irqs);
Jiang Liub106ee62015-04-13 14:11:32 +08001385 up_read(&dmar_global_lock);
1386 if (index < 0) {
1387 pr_warn("Failed to allocate IRTE\n");
1388 kfree(data);
1389 goto out_free_parent;
1390 }
1391
1392 for (i = 0; i < nr_irqs; i++) {
1393 irq_data = irq_domain_get_irq_data(domain, virq + i);
1394 irq_cfg = irqd_cfg(irq_data);
1395 if (!irq_data || !irq_cfg) {
1396 ret = -EINVAL;
1397 goto out_free_data;
1398 }
1399
1400 if (i > 0) {
Thomas Gleixner9d4c0312015-05-04 10:47:40 +08001401 ird = kzalloc(sizeof(*ird), GFP_KERNEL);
1402 if (!ird)
Jiang Liub106ee62015-04-13 14:11:32 +08001403 goto out_free_data;
Thomas Gleixner9d4c0312015-05-04 10:47:40 +08001404 /* Initialize the common data */
1405 ird->irq_2_iommu = data->irq_2_iommu;
1406 ird->irq_2_iommu.sub_handle = i;
1407 } else {
1408 ird = data;
Jiang Liub106ee62015-04-13 14:11:32 +08001409 }
Thomas Gleixner9d4c0312015-05-04 10:47:40 +08001410
Jiang Liub106ee62015-04-13 14:11:32 +08001411 irq_data->hwirq = (index << 16) + i;
Thomas Gleixner9d4c0312015-05-04 10:47:40 +08001412 irq_data->chip_data = ird;
Jiang Liub106ee62015-04-13 14:11:32 +08001413 irq_data->chip = &intel_ir_chip;
Thomas Gleixner9d4c0312015-05-04 10:47:40 +08001414 intel_irq_remapping_prepare_irte(ird, irq_cfg, info, index, i);
Jiang Liub106ee62015-04-13 14:11:32 +08001415 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
1416 }
1417 return 0;
1418
1419out_free_data:
1420 intel_free_irq_resources(domain, virq, i);
1421out_free_parent:
1422 irq_domain_free_irqs_common(domain, virq, nr_irqs);
1423 return ret;
1424}
1425
1426static void intel_irq_remapping_free(struct irq_domain *domain,
1427 unsigned int virq, unsigned int nr_irqs)
1428{
1429 intel_free_irq_resources(domain, virq, nr_irqs);
1430 irq_domain_free_irqs_common(domain, virq, nr_irqs);
1431}
1432
Thomas Gleixner72491642017-09-13 23:29:10 +02001433static int intel_irq_remapping_activate(struct irq_domain *domain,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +01001434 struct irq_data *irq_data, bool reserve)
Jiang Liub106ee62015-04-13 14:11:32 +08001435{
Thomas Gleixnerd491bdf2017-09-13 23:29:47 +02001436 intel_ir_reconfigure_irte(irq_data, true);
Thomas Gleixner72491642017-09-13 23:29:10 +02001437 return 0;
Jiang Liub106ee62015-04-13 14:11:32 +08001438}
1439
1440static void intel_irq_remapping_deactivate(struct irq_domain *domain,
1441 struct irq_data *irq_data)
1442{
1443 struct intel_ir_data *data = irq_data->chip_data;
1444 struct irte entry;
1445
1446 memset(&entry, 0, sizeof(entry));
1447 modify_irte(&data->irq_2_iommu, &entry);
1448}
1449
Tobias Klauser71bb6202017-05-24 16:31:23 +02001450static const struct irq_domain_ops intel_ir_domain_ops = {
Jiang Liub106ee62015-04-13 14:11:32 +08001451 .alloc = intel_irq_remapping_alloc,
1452 .free = intel_irq_remapping_free,
1453 .activate = intel_irq_remapping_activate,
1454 .deactivate = intel_irq_remapping_deactivate,
Joerg Roedel736baef2012-03-30 11:47:00 -07001455};
Jiang Liu6b197242014-11-09 22:47:58 +08001456
Jiang Liua7a3dad2014-11-09 22:48:00 +08001457/*
1458 * Support of Interrupt Remapping Unit Hotplug
1459 */
1460static int dmar_ir_add(struct dmar_drhd_unit *dmaru, struct intel_iommu *iommu)
1461{
1462 int ret;
1463 int eim = x2apic_enabled();
1464
1465 if (eim && !ecap_eim_support(iommu->ecap)) {
1466 pr_info("DRHD %Lx: EIM not supported by DRHD, ecap %Lx\n",
1467 iommu->reg_phys, iommu->ecap);
1468 return -ENODEV;
1469 }
1470
1471 if (ir_parse_ioapic_hpet_scope(dmaru->hdr, iommu)) {
1472 pr_warn("DRHD %Lx: failed to parse managed IOAPIC/HPET\n",
1473 iommu->reg_phys);
1474 return -ENODEV;
1475 }
1476
1477 /* TODO: check all IOAPICs are covered by IOMMU */
1478
1479 /* Setup Interrupt-remapping now. */
1480 ret = intel_setup_irq_remapping(iommu);
1481 if (ret) {
Joerg Roedel9e4e49d2015-06-12 14:23:56 +02001482 pr_err("Failed to setup irq remapping for %s\n",
1483 iommu->name);
Jiang Liua7a3dad2014-11-09 22:48:00 +08001484 intel_teardown_irq_remapping(iommu);
1485 ir_remove_ioapic_hpet_scope(iommu);
Joerg Roedel9e4e49d2015-06-12 14:23:56 +02001486 } else {
Joerg Roedeld4d1c0f2015-06-12 14:35:54 +02001487 iommu_enable_irq_remapping(iommu);
Jiang Liua7a3dad2014-11-09 22:48:00 +08001488 }
1489
1490 return ret;
1491}
1492
Jiang Liu6b197242014-11-09 22:47:58 +08001493int dmar_ir_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
1494{
Jiang Liua7a3dad2014-11-09 22:48:00 +08001495 int ret = 0;
1496 struct intel_iommu *iommu = dmaru->iommu;
1497
1498 if (!irq_remapping_enabled)
1499 return 0;
1500 if (iommu == NULL)
1501 return -EINVAL;
1502 if (!ecap_ir_support(iommu->ecap))
1503 return 0;
Feng Wuc1d99332015-06-09 13:20:37 +08001504 if (irq_remapping_cap(IRQ_POSTING_CAP) &&
1505 !cap_pi_support(iommu->cap))
1506 return -EBUSY;
Jiang Liua7a3dad2014-11-09 22:48:00 +08001507
1508 if (insert) {
1509 if (!iommu->ir_table)
1510 ret = dmar_ir_add(dmaru, iommu);
1511 } else {
1512 if (iommu->ir_table) {
1513 if (!bitmap_empty(iommu->ir_table->bitmap,
1514 INTR_REMAP_TABLE_ENTRIES)) {
1515 ret = -EBUSY;
1516 } else {
1517 iommu_disable_irq_remapping(iommu);
1518 intel_teardown_irq_remapping(iommu);
1519 ir_remove_ioapic_hpet_scope(iommu);
1520 }
1521 }
1522 }
1523
1524 return ret;
Jiang Liu6b197242014-11-09 22:47:58 +08001525}