blob: d46de1f0f3eed445a872ba2e98884469e5dd8468 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * arch/powerpc/kernel/mpic.c
3 *
4 * Driver for interrupt controllers following the OpenPIC standard, the
5 * common implementation beeing IBM's MPIC. This driver also can deal
6 * with various broken implementations of this HW.
7 *
8 * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
9 *
10 * This file is subject to the terms and conditions of the GNU General Public
11 * License. See the file COPYING in the main directory of this archive
12 * for more details.
13 */
14
15#undef DEBUG
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110016#undef DEBUG_IPI
17#undef DEBUG_IRQ
18#undef DEBUG_LOW
Paul Mackerras14cf11a2005-09-26 16:04:21 +100019
Paul Mackerras14cf11a2005-09-26 16:04:21 +100020#include <linux/types.h>
21#include <linux/kernel.h>
22#include <linux/init.h>
23#include <linux/irq.h>
24#include <linux/smp.h>
25#include <linux/interrupt.h>
26#include <linux/bootmem.h>
27#include <linux/spinlock.h>
28#include <linux/pci.h>
29
30#include <asm/ptrace.h>
31#include <asm/signal.h>
32#include <asm/io.h>
33#include <asm/pgtable.h>
34#include <asm/irq.h>
35#include <asm/machdep.h>
36#include <asm/mpic.h>
37#include <asm/smp.h>
38
Michael Ellermana7de7c72007-05-08 12:58:36 +100039#include "mpic.h"
40
Paul Mackerras14cf11a2005-09-26 16:04:21 +100041#ifdef DEBUG
42#define DBG(fmt...) printk(fmt)
43#else
44#define DBG(fmt...)
45#endif
46
47static struct mpic *mpics;
48static struct mpic *mpic_primary;
49static DEFINE_SPINLOCK(mpic_lock);
50
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100051#ifdef CONFIG_PPC32 /* XXX for now */
Andy Whitcrofte40c7f02005-11-29 19:25:54 +000052#ifdef CONFIG_IRQ_ALL_CPUS
53#define distribute_irqs (1)
54#else
55#define distribute_irqs (0)
56#endif
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100057#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100058
Zang Roy-r6191172335932006-08-25 14:16:30 +100059#ifdef CONFIG_MPIC_WEIRD
60static u32 mpic_infos[][MPIC_IDX_END] = {
61 [0] = { /* Original OpenPIC compatible MPIC */
62 MPIC_GREG_BASE,
63 MPIC_GREG_FEATURE_0,
64 MPIC_GREG_GLOBAL_CONF_0,
65 MPIC_GREG_VENDOR_ID,
66 MPIC_GREG_IPI_VECTOR_PRI_0,
67 MPIC_GREG_IPI_STRIDE,
68 MPIC_GREG_SPURIOUS,
69 MPIC_GREG_TIMER_FREQ,
70
71 MPIC_TIMER_BASE,
72 MPIC_TIMER_STRIDE,
73 MPIC_TIMER_CURRENT_CNT,
74 MPIC_TIMER_BASE_CNT,
75 MPIC_TIMER_VECTOR_PRI,
76 MPIC_TIMER_DESTINATION,
77
78 MPIC_CPU_BASE,
79 MPIC_CPU_STRIDE,
80 MPIC_CPU_IPI_DISPATCH_0,
81 MPIC_CPU_IPI_DISPATCH_STRIDE,
82 MPIC_CPU_CURRENT_TASK_PRI,
83 MPIC_CPU_WHOAMI,
84 MPIC_CPU_INTACK,
85 MPIC_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -060086 MPIC_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +100087
88 MPIC_IRQ_BASE,
89 MPIC_IRQ_STRIDE,
90 MPIC_IRQ_VECTOR_PRI,
91 MPIC_VECPRI_VECTOR_MASK,
92 MPIC_VECPRI_POLARITY_POSITIVE,
93 MPIC_VECPRI_POLARITY_NEGATIVE,
94 MPIC_VECPRI_SENSE_LEVEL,
95 MPIC_VECPRI_SENSE_EDGE,
96 MPIC_VECPRI_POLARITY_MASK,
97 MPIC_VECPRI_SENSE_MASK,
98 MPIC_IRQ_DESTINATION
99 },
100 [1] = { /* Tsi108/109 PIC */
101 TSI108_GREG_BASE,
102 TSI108_GREG_FEATURE_0,
103 TSI108_GREG_GLOBAL_CONF_0,
104 TSI108_GREG_VENDOR_ID,
105 TSI108_GREG_IPI_VECTOR_PRI_0,
106 TSI108_GREG_IPI_STRIDE,
107 TSI108_GREG_SPURIOUS,
108 TSI108_GREG_TIMER_FREQ,
109
110 TSI108_TIMER_BASE,
111 TSI108_TIMER_STRIDE,
112 TSI108_TIMER_CURRENT_CNT,
113 TSI108_TIMER_BASE_CNT,
114 TSI108_TIMER_VECTOR_PRI,
115 TSI108_TIMER_DESTINATION,
116
117 TSI108_CPU_BASE,
118 TSI108_CPU_STRIDE,
119 TSI108_CPU_IPI_DISPATCH_0,
120 TSI108_CPU_IPI_DISPATCH_STRIDE,
121 TSI108_CPU_CURRENT_TASK_PRI,
122 TSI108_CPU_WHOAMI,
123 TSI108_CPU_INTACK,
124 TSI108_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -0600125 TSI108_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +1000126
127 TSI108_IRQ_BASE,
128 TSI108_IRQ_STRIDE,
129 TSI108_IRQ_VECTOR_PRI,
130 TSI108_VECPRI_VECTOR_MASK,
131 TSI108_VECPRI_POLARITY_POSITIVE,
132 TSI108_VECPRI_POLARITY_NEGATIVE,
133 TSI108_VECPRI_SENSE_LEVEL,
134 TSI108_VECPRI_SENSE_EDGE,
135 TSI108_VECPRI_POLARITY_MASK,
136 TSI108_VECPRI_SENSE_MASK,
137 TSI108_IRQ_DESTINATION
138 },
139};
140
141#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
142
143#else /* CONFIG_MPIC_WEIRD */
144
145#define MPIC_INFO(name) MPIC_##name
146
147#endif /* CONFIG_MPIC_WEIRD */
148
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000149/*
150 * Register accessor functions
151 */
152
153
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100154static inline u32 _mpic_read(enum mpic_reg_type type,
155 struct mpic_reg_bank *rb,
156 unsigned int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000157{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100158 switch(type) {
159#ifdef CONFIG_PPC_DCR
160 case mpic_access_dcr:
Michael Ellerman83f34df2007-10-15 19:34:36 +1000161 return dcr_read(rb->dhost, reg);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100162#endif
163 case mpic_access_mmio_be:
164 return in_be32(rb->base + (reg >> 2));
165 case mpic_access_mmio_le:
166 default:
167 return in_le32(rb->base + (reg >> 2));
168 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000169}
170
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100171static inline void _mpic_write(enum mpic_reg_type type,
172 struct mpic_reg_bank *rb,
173 unsigned int reg, u32 value)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000174{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100175 switch(type) {
176#ifdef CONFIG_PPC_DCR
177 case mpic_access_dcr:
Johannes Bergd9d10632008-02-21 20:39:01 +1100178 dcr_write(rb->dhost, reg, value);
179 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100180#endif
181 case mpic_access_mmio_be:
Johannes Bergd9d10632008-02-21 20:39:01 +1100182 out_be32(rb->base + (reg >> 2), value);
183 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100184 case mpic_access_mmio_le:
185 default:
Johannes Bergd9d10632008-02-21 20:39:01 +1100186 out_le32(rb->base + (reg >> 2), value);
187 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100188 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000189}
190
191static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
192{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100193 enum mpic_reg_type type = mpic->reg_type;
Zang Roy-r6191172335932006-08-25 14:16:30 +1000194 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
195 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000196
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100197 if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
198 type = mpic_access_mmio_be;
199 return _mpic_read(type, &mpic->gregs, offset);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000200}
201
202static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
203{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000204 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
205 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000206
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100207 _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000208}
209
210static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
211{
212 unsigned int cpu = 0;
213
214 if (mpic->flags & MPIC_PRIMARY)
215 cpu = hard_smp_processor_id();
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100216 return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000217}
218
219static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
220{
221 unsigned int cpu = 0;
222
223 if (mpic->flags & MPIC_PRIMARY)
224 cpu = hard_smp_processor_id();
225
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100226 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000227}
228
229static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
230{
231 unsigned int isu = src_no >> mpic->isu_shift;
232 unsigned int idx = src_no & mpic->isu_mask;
233
Olof Johansson0d72ba92007-09-08 05:13:19 +1000234#ifdef CONFIG_MPIC_BROKEN_REGREAD
235 if (reg == 0)
236 return mpic->isu_reg0_shadow[idx];
237 else
238#endif
239 return _mpic_read(mpic->reg_type, &mpic->isus[isu],
240 reg + (idx * MPIC_INFO(IRQ_STRIDE)));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000241}
242
243static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
244 unsigned int reg, u32 value)
245{
246 unsigned int isu = src_no >> mpic->isu_shift;
247 unsigned int idx = src_no & mpic->isu_mask;
248
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100249 _mpic_write(mpic->reg_type, &mpic->isus[isu],
Zang Roy-r6191172335932006-08-25 14:16:30 +1000250 reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000251
252#ifdef CONFIG_MPIC_BROKEN_REGREAD
253 if (reg == 0)
254 mpic->isu_reg0_shadow[idx] = value;
255#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000256}
257
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100258#define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
259#define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000260#define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
261#define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
262#define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
263#define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
264#define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
265#define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
266
267
268/*
269 * Low level utility functions
270 */
271
272
Becky Brucec51a3fdc2008-01-14 20:56:18 -0600273static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100274 struct mpic_reg_bank *rb, unsigned int offset,
275 unsigned int size)
276{
277 rb->base = ioremap(phys_addr + offset, size);
278 BUG_ON(rb->base == NULL);
279}
280
281#ifdef CONFIG_PPC_DCR
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000282static void _mpic_map_dcr(struct mpic *mpic, struct device_node *node,
283 struct mpic_reg_bank *rb,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100284 unsigned int offset, unsigned int size)
285{
Michael Ellerman0411a5e2007-09-17 16:05:01 +1000286 const u32 *dbasep;
287
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000288 dbasep = of_get_property(node, "dcr-reg", NULL);
Michael Ellerman0411a5e2007-09-17 16:05:01 +1000289
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000290 rb->dhost = dcr_map(node, *dbasep + offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100291 BUG_ON(!DCR_MAP_OK(rb->dhost));
292}
293
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000294static inline void mpic_map(struct mpic *mpic, struct device_node *node,
295 phys_addr_t phys_addr, struct mpic_reg_bank *rb,
296 unsigned int offset, unsigned int size)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100297{
298 if (mpic->flags & MPIC_USES_DCR)
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000299 _mpic_map_dcr(mpic, node, rb, offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100300 else
301 _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
302}
303#else /* CONFIG_PPC_DCR */
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000304#define mpic_map(m,n,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100305#endif /* !CONFIG_PPC_DCR */
306
307
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000308
309/* Check if we have one of those nice broken MPICs with a flipped endian on
310 * reads from IPI registers
311 */
312static void __init mpic_test_broken_ipi(struct mpic *mpic)
313{
314 u32 r;
315
Zang Roy-r6191172335932006-08-25 14:16:30 +1000316 mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
317 r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000318
319 if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
320 printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
321 mpic->flags |= MPIC_BROKEN_IPI;
322 }
323}
324
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000325#ifdef CONFIG_MPIC_U3_HT_IRQS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000326
327/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
328 * to force the edge setting on the MPIC and do the ack workaround.
329 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100330static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000331{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100332 if (source >= 128 || !mpic->fixups)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000333 return 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100334 return mpic->fixups[source].base != NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000335}
336
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100337
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100338static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000339{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100340 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000341
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100342 if (fixup->applebase) {
343 unsigned int soff = (fixup->index >> 3) & ~3;
344 unsigned int mask = 1U << (fixup->index & 0x1f);
345 writel(mask, fixup->applebase + soff);
346 } else {
347 spin_lock(&mpic->fixup_lock);
348 writeb(0x11 + 2 * fixup->index, fixup->base + 2);
349 writel(fixup->data, fixup->base + 4);
350 spin_unlock(&mpic->fixup_lock);
351 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000352}
353
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100354static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
355 unsigned int irqflags)
356{
357 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
358 unsigned long flags;
359 u32 tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000360
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100361 if (fixup->base == NULL)
362 return;
363
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700364 DBG("startup_ht_interrupt(0x%x, 0x%x) index: %d\n",
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100365 source, irqflags, fixup->index);
366 spin_lock_irqsave(&mpic->fixup_lock, flags);
367 /* Enable and configure */
368 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
369 tmp = readl(fixup->base + 4);
370 tmp &= ~(0x23U);
371 if (irqflags & IRQ_LEVEL)
372 tmp |= 0x22;
373 writel(tmp, fixup->base + 4);
374 spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000375
376#ifdef CONFIG_PM
377 /* use the lowest bit inverted to the actual HW,
378 * set if this fixup was enabled, clear otherwise */
379 mpic->save_data[source].fixup_data = tmp | 1;
380#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100381}
382
383static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source,
384 unsigned int irqflags)
385{
386 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
387 unsigned long flags;
388 u32 tmp;
389
390 if (fixup->base == NULL)
391 return;
392
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700393 DBG("shutdown_ht_interrupt(0x%x, 0x%x)\n", source, irqflags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100394
395 /* Disable */
396 spin_lock_irqsave(&mpic->fixup_lock, flags);
397 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
398 tmp = readl(fixup->base + 4);
Segher Boessenkool72b13812006-02-17 11:25:42 +0100399 tmp |= 1;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100400 writel(tmp, fixup->base + 4);
401 spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000402
403#ifdef CONFIG_PM
404 /* use the lowest bit inverted to the actual HW,
405 * set if this fixup was enabled, clear otherwise */
406 mpic->save_data[source].fixup_data = tmp & ~1;
407#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100408}
409
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000410#ifdef CONFIG_PCI_MSI
411static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
412 unsigned int devfn)
413{
414 u8 __iomem *base;
415 u8 pos, flags;
416 u64 addr = 0;
417
418 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
419 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
420 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
421 if (id == PCI_CAP_ID_HT) {
422 id = readb(devbase + pos + 3);
423 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
424 break;
425 }
426 }
427
428 if (pos == 0)
429 return;
430
431 base = devbase + pos;
432
433 flags = readb(base + HT_MSI_FLAGS);
434 if (!(flags & HT_MSI_FLAGS_FIXED)) {
435 addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
436 addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
437 }
438
Ingo Molnarfe333322009-01-06 14:26:03 +0000439 printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000440 PCI_SLOT(devfn), PCI_FUNC(devfn),
441 flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
442
443 if (!(flags & HT_MSI_FLAGS_ENABLE))
444 writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
445}
446#else
447static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
448 unsigned int devfn)
449{
450 return;
451}
452#endif
453
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100454static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
455 unsigned int devfn, u32 vdid)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000456{
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100457 int i, irq, n;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100458 u8 __iomem *base;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000459 u32 tmp;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100460 u8 pos;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000461
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100462 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
463 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
464 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
Brice Goglin46ff3462006-08-31 01:55:24 -0400465 if (id == PCI_CAP_ID_HT) {
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100466 id = readb(devbase + pos + 3);
Michael Ellermanbeb7cc82006-11-22 18:26:22 +1100467 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100468 break;
469 }
470 }
471 if (pos == 0)
472 return;
473
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100474 base = devbase + pos;
475 writeb(0x01, base + 2);
476 n = (readl(base + 4) >> 16) & 0xff;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100477
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100478 printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
479 " has %d irqs\n",
480 devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100481
482 for (i = 0; i <= n; i++) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100483 writeb(0x10 + 2 * i, base + 2);
484 tmp = readl(base + 4);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000485 irq = (tmp >> 16) & 0xff;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100486 DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
487 /* mask it , will be unmasked later */
488 tmp |= 0x1;
489 writel(tmp, base + 4);
490 mpic->fixups[irq].index = i;
491 mpic->fixups[irq].base = base;
492 /* Apple HT PIC has a non-standard way of doing EOIs */
493 if ((vdid & 0xffff) == 0x106b)
494 mpic->fixups[irq].applebase = devbase + 0x60;
495 else
496 mpic->fixups[irq].applebase = NULL;
497 writeb(0x11 + 2 * i, base + 2);
498 mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000499 }
500}
501
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000502
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100503static void __init mpic_scan_ht_pics(struct mpic *mpic)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000504{
505 unsigned int devfn;
506 u8 __iomem *cfgspace;
507
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100508 printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000509
510 /* Allocate fixups array */
511 mpic->fixups = alloc_bootmem(128 * sizeof(struct mpic_irq_fixup));
512 BUG_ON(mpic->fixups == NULL);
513 memset(mpic->fixups, 0, 128 * sizeof(struct mpic_irq_fixup));
514
515 /* Init spinlock */
516 spin_lock_init(&mpic->fixup_lock);
517
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100518 /* Map U3 config space. We assume all IO-APICs are on the primary bus
519 * so we only need to map 64kB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000520 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100521 cfgspace = ioremap(0xf2000000, 0x10000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000522 BUG_ON(cfgspace == NULL);
523
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100524 /* Now we scan all slots. We do a very quick scan, we read the header
525 * type, vendor ID and device ID only, that's plenty enough
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000526 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100527 for (devfn = 0; devfn < 0x100; devfn++) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000528 u8 __iomem *devbase = cfgspace + (devfn << 8);
529 u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
530 u32 l = readl(devbase + PCI_VENDOR_ID);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100531 u16 s;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000532
533 DBG("devfn %x, l: %x\n", devfn, l);
534
535 /* If no device, skip */
536 if (l == 0xffffffff || l == 0x00000000 ||
537 l == 0x0000ffff || l == 0xffff0000)
538 goto next;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100539 /* Check if is supports capability lists */
540 s = readw(devbase + PCI_STATUS);
541 if (!(s & PCI_STATUS_CAP_LIST))
542 goto next;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000543
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100544 mpic_scan_ht_pic(mpic, devbase, devfn, l);
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000545 mpic_scan_ht_msi(mpic, devbase, devfn);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000546
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000547 next:
548 /* next device, if function 0 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100549 if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000550 devfn += 7;
551 }
552}
553
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000554#else /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700555
556static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
557{
558 return 0;
559}
560
561static void __init mpic_scan_ht_pics(struct mpic *mpic)
562{
563}
564
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000565#endif /* CONFIG_MPIC_U3_HT_IRQS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000566
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000567#ifdef CONFIG_SMP
568static int irq_choose_cpu(unsigned int virt_irq)
569{
Mike Travise65e49d2009-01-12 15:27:13 -0800570 cpumask_t mask;
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000571 int cpuid;
572
Mike Travise65e49d2009-01-12 15:27:13 -0800573 cpumask_copy(&mask, irq_desc[virt_irq].affinity);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000574 if (cpus_equal(mask, CPU_MASK_ALL)) {
575 static int irq_rover;
576 static DEFINE_SPINLOCK(irq_rover_lock);
577 unsigned long flags;
578
579 /* Round-robin distribution... */
580 do_round_robin:
581 spin_lock_irqsave(&irq_rover_lock, flags);
582
583 while (!cpu_online(irq_rover)) {
584 if (++irq_rover >= NR_CPUS)
585 irq_rover = 0;
586 }
587 cpuid = irq_rover;
588 do {
589 if (++irq_rover >= NR_CPUS)
590 irq_rover = 0;
591 } while (!cpu_online(irq_rover));
592
593 spin_unlock_irqrestore(&irq_rover_lock, flags);
594 } else {
595 cpumask_t tmp;
596
597 cpus_and(tmp, cpu_online_map, mask);
598
599 if (cpus_empty(tmp))
600 goto do_round_robin;
601
602 cpuid = first_cpu(tmp);
603 }
604
Kumar Gala7a0d7942008-12-02 13:37:01 -0600605 return get_hard_smp_processor_id(cpuid);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000606}
607#else
608static int irq_choose_cpu(unsigned int virt_irq)
609{
610 return hard_smp_processor_id();
611}
612#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000613
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000614#define mpic_irq_to_hw(virq) ((unsigned int)irq_map[virq].hwirq)
615
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000616/* Find an mpic associated with a given linux interrupt */
Tony Breedsd69a78d2009-04-07 18:26:54 +0000617static struct mpic *mpic_find(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000618{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000619 if (irq < NUM_ISA_INTERRUPTS)
620 return NULL;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000621
Tony Breedsd69a78d2009-04-07 18:26:54 +0000622 return irq_desc[irq].chip_data;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000623}
624
Tony Breedsd69a78d2009-04-07 18:26:54 +0000625/* Determine if the linux irq is an IPI */
626static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int irq)
627{
628 unsigned int src = mpic_irq_to_hw(irq);
629
630 return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
631}
632
633
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000634/* Convert a cpu mask from logical to physical cpu numbers. */
635static inline u32 mpic_physmask(u32 cpumask)
636{
637 int i;
638 u32 mask = 0;
639
640 for (i = 0; i < NR_CPUS; ++i, cpumask >>= 1)
641 mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
642 return mask;
643}
644
645#ifdef CONFIG_SMP
646/* Get the mpic structure from the IPI number */
647static inline struct mpic * mpic_from_ipi(unsigned int ipi)
648{
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000649 return irq_desc[ipi].chip_data;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000650}
651#endif
652
653/* Get the mpic structure from the irq number */
654static inline struct mpic * mpic_from_irq(unsigned int irq)
655{
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000656 return irq_desc[irq].chip_data;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000657}
658
659/* Send an EOI */
660static inline void mpic_eoi(struct mpic *mpic)
661{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000662 mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
663 (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000664}
665
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000666/*
667 * Linux descriptor level callbacks
668 */
669
670
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000671void mpic_unmask_irq(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000672{
673 unsigned int loops = 100000;
674 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000675 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000676
Paul Mackerrasbd561c72005-10-26 21:55:33 +1000677 DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000678
Zang Roy-r6191172335932006-08-25 14:16:30 +1000679 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
680 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100681 ~MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000682 /* make sure mask gets to controller before we return to user */
683 do {
684 if (!loops--) {
685 printk(KERN_ERR "mpic_enable_irq timeout\n");
686 break;
687 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000688 } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100689}
690
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000691void mpic_mask_irq(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000692{
693 unsigned int loops = 100000;
694 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000695 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000696
697 DBG("%s: disable_irq: %d (src %d)\n", mpic->name, irq, src);
698
Zang Roy-r6191172335932006-08-25 14:16:30 +1000699 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
700 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100701 MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000702
703 /* make sure mask gets to controller before we return to user */
704 do {
705 if (!loops--) {
706 printk(KERN_ERR "mpic_enable_irq timeout\n");
707 break;
708 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000709 } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000710}
711
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000712void mpic_end_irq(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000713{
714 struct mpic *mpic = mpic_from_irq(irq);
715
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100716#ifdef DEBUG_IRQ
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000717 DBG("%s: end_irq: %d\n", mpic->name, irq);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100718#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000719 /* We always EOI on end_irq() even for edge interrupts since that
720 * should only lower the priority, the MPIC should have properly
721 * latched another edge interrupt coming in anyway
722 */
723
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000724 mpic_eoi(mpic);
725}
726
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000727#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000728
729static void mpic_unmask_ht_irq(unsigned int irq)
730{
731 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000732 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000733
734 mpic_unmask_irq(irq);
735
736 if (irq_desc[irq].status & IRQ_LEVEL)
737 mpic_ht_end_irq(mpic, src);
738}
739
740static unsigned int mpic_startup_ht_irq(unsigned int irq)
741{
742 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000743 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000744
745 mpic_unmask_irq(irq);
746 mpic_startup_ht_interrupt(mpic, src, irq_desc[irq].status);
747
748 return 0;
749}
750
751static void mpic_shutdown_ht_irq(unsigned int irq)
752{
753 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000754 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000755
756 mpic_shutdown_ht_interrupt(mpic, src, irq_desc[irq].status);
757 mpic_mask_irq(irq);
758}
759
760static void mpic_end_ht_irq(unsigned int irq)
761{
762 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000763 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000764
765#ifdef DEBUG_IRQ
766 DBG("%s: end_irq: %d\n", mpic->name, irq);
767#endif
768 /* We always EOI on end_irq() even for edge interrupts since that
769 * should only lower the priority, the MPIC should have properly
770 * latched another edge interrupt coming in anyway
771 */
772
773 if (irq_desc[irq].status & IRQ_LEVEL)
774 mpic_ht_end_irq(mpic, src);
775 mpic_eoi(mpic);
776}
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000777#endif /* !CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000778
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000779#ifdef CONFIG_SMP
780
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000781static void mpic_unmask_ipi(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000782{
783 struct mpic *mpic = mpic_from_ipi(irq);
Olof Johansson7df2457d2007-01-28 23:33:18 -0600784 unsigned int src = mpic_irq_to_hw(irq) - mpic->ipi_vecs[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000785
786 DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, irq, src);
787 mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
788}
789
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000790static void mpic_mask_ipi(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000791{
792 /* NEVER disable an IPI... that's just plain wrong! */
793}
794
795static void mpic_end_ipi(unsigned int irq)
796{
797 struct mpic *mpic = mpic_from_ipi(irq);
798
799 /*
800 * IPIs are marked IRQ_PER_CPU. This has the side effect of
801 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
802 * applying to them. We EOI them late to avoid re-entering.
Thomas Gleixner67144652006-07-01 19:29:22 -0700803 * We mark IPI's with IRQF_DISABLED as they must run with
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000804 * irqs disabled.
805 */
806 mpic_eoi(mpic);
807}
808
809#endif /* CONFIG_SMP */
810
Yinghai Lud5dedd42009-04-27 17:59:21 -0700811int mpic_set_affinity(unsigned int irq, const struct cpumask *cpumask)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000812{
813 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000814 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000815
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000816 if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
817 int cpuid = irq_choose_cpu(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000818
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000819 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
820 } else {
821 cpumask_t tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000822
Rusty Russell0de26522008-12-13 21:20:26 +1030823 cpumask_and(&tmp, cpumask, cpu_online_mask);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000824
825 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
826 mpic_physmask(cpus_addr(tmp)[0]));
827 }
Yinghai Lud5dedd42009-04-27 17:59:21 -0700828
829 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000830}
831
Zang Roy-r6191172335932006-08-25 14:16:30 +1000832static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000833{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000834 /* Now convert sense value */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700835 switch(type & IRQ_TYPE_SENSE_MASK) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000836 case IRQ_TYPE_EDGE_RISING:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000837 return MPIC_INFO(VECPRI_SENSE_EDGE) |
838 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000839 case IRQ_TYPE_EDGE_FALLING:
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700840 case IRQ_TYPE_EDGE_BOTH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000841 return MPIC_INFO(VECPRI_SENSE_EDGE) |
842 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000843 case IRQ_TYPE_LEVEL_HIGH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000844 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
845 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000846 case IRQ_TYPE_LEVEL_LOW:
847 default:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000848 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
849 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000850 }
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700851}
852
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000853int mpic_set_irq_type(unsigned int virq, unsigned int flow_type)
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700854{
855 struct mpic *mpic = mpic_from_irq(virq);
856 unsigned int src = mpic_irq_to_hw(virq);
857 struct irq_desc *desc = get_irq_desc(virq);
858 unsigned int vecpri, vold, vnew;
859
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700860 DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
861 mpic, virq, src, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700862
863 if (src >= mpic->irq_count)
864 return -EINVAL;
865
866 if (flow_type == IRQ_TYPE_NONE)
867 if (mpic->senses && src < mpic->senses_count)
868 flow_type = mpic->senses[src];
869 if (flow_type == IRQ_TYPE_NONE)
870 flow_type = IRQ_TYPE_LEVEL_LOW;
871
872 desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL);
873 desc->status |= flow_type & IRQ_TYPE_SENSE_MASK;
874 if (flow_type & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
875 desc->status |= IRQ_LEVEL;
876
877 if (mpic_is_ht_interrupt(mpic, src))
878 vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
879 MPIC_VECPRI_SENSE_EDGE;
880 else
Zang Roy-r6191172335932006-08-25 14:16:30 +1000881 vecpri = mpic_type_to_vecpri(mpic, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700882
Zang Roy-r6191172335932006-08-25 14:16:30 +1000883 vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
884 vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
885 MPIC_INFO(VECPRI_SENSE_MASK));
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700886 vnew |= vecpri;
887 if (vold != vnew)
Zang Roy-r6191172335932006-08-25 14:16:30 +1000888 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700889
890 return 0;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000891}
892
Olof Johansson38958dd2007-12-12 17:44:46 +1100893void mpic_set_vector(unsigned int virq, unsigned int vector)
894{
895 struct mpic *mpic = mpic_from_irq(virq);
896 unsigned int src = mpic_irq_to_hw(virq);
897 unsigned int vecpri;
898
899 DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
900 mpic, virq, src, vector);
901
902 if (src >= mpic->irq_count)
903 return;
904
905 vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
906 vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
907 vecpri |= vector;
908 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
909}
910
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000911static struct irq_chip mpic_irq_chip = {
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700912 .mask = mpic_mask_irq,
913 .unmask = mpic_unmask_irq,
914 .eoi = mpic_end_irq,
915 .set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000916};
917
918#ifdef CONFIG_SMP
919static struct irq_chip mpic_ipi_chip = {
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700920 .mask = mpic_mask_ipi,
921 .unmask = mpic_unmask_ipi,
922 .eoi = mpic_end_ipi,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000923};
924#endif /* CONFIG_SMP */
925
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000926#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000927static struct irq_chip mpic_irq_ht_chip = {
928 .startup = mpic_startup_ht_irq,
929 .shutdown = mpic_shutdown_ht_irq,
930 .mask = mpic_mask_irq,
931 .unmask = mpic_unmask_ht_irq,
932 .eoi = mpic_end_ht_irq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700933 .set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000934};
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000935#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000936
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000937
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000938static int mpic_host_match(struct irq_host *h, struct device_node *node)
939{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000940 /* Exact match, unless mpic node is NULL */
Michael Ellerman52964f82007-08-28 18:47:54 +1000941 return h->of_node == NULL || h->of_node == node;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000942}
943
944static int mpic_host_map(struct irq_host *h, unsigned int virq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700945 irq_hw_number_t hw)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000946{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000947 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700948 struct irq_chip *chip;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000949
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700950 DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000951
Olof Johansson7df2457d2007-01-28 23:33:18 -0600952 if (hw == mpic->spurious_vec)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000953 return -EINVAL;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +1000954 if (mpic->protected && test_bit(hw, mpic->protected))
955 return -EINVAL;
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700956
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000957#ifdef CONFIG_SMP
Olof Johansson7df2457d2007-01-28 23:33:18 -0600958 else if (hw >= mpic->ipi_vecs[0]) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000959 WARN_ON(!(mpic->flags & MPIC_PRIMARY));
960
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700961 DBG("mpic: mapping as IPI\n");
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000962 set_irq_chip_data(virq, mpic);
963 set_irq_chip_and_handler(virq, &mpic->hc_ipi,
964 handle_percpu_irq);
965 return 0;
966 }
967#endif /* CONFIG_SMP */
968
969 if (hw >= mpic->irq_count)
970 return -EINVAL;
971
Michael Ellermana7de7c72007-05-08 12:58:36 +1000972 mpic_msi_reserve_hwirq(mpic, hw);
973
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700974 /* Default chip */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000975 chip = &mpic->hc_irq;
976
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000977#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000978 /* Check for HT interrupts, override vecpri */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700979 if (mpic_is_ht_interrupt(mpic, hw))
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000980 chip = &mpic->hc_ht_irq;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000981#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000982
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700983 DBG("mpic: mapping to irq chip @%p\n", chip);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000984
985 set_irq_chip_data(virq, mpic);
986 set_irq_chip_and_handler(virq, chip, handle_fasteoi_irq);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700987
988 /* Set default irq type */
989 set_irq_type(virq, IRQ_TYPE_NONE);
990
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000991 return 0;
992}
993
994static int mpic_host_xlate(struct irq_host *h, struct device_node *ct,
995 u32 *intspec, unsigned int intsize,
996 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
997
998{
999 static unsigned char map_mpic_senses[4] = {
1000 IRQ_TYPE_EDGE_RISING,
1001 IRQ_TYPE_LEVEL_LOW,
1002 IRQ_TYPE_LEVEL_HIGH,
1003 IRQ_TYPE_EDGE_FALLING,
1004 };
1005
1006 *out_hwirq = intspec[0];
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001007 if (intsize > 1) {
1008 u32 mask = 0x3;
1009
1010 /* Apple invented a new race of encoding on machines with
1011 * an HT APIC. They encode, among others, the index within
1012 * the HT APIC. We don't care about it here since thankfully,
1013 * it appears that they have the APIC already properly
1014 * configured, and thus our current fixup code that reads the
1015 * APIC config works fine. However, we still need to mask out
1016 * bits in the specifier to make sure we only get bit 0 which
1017 * is the level/edge bit (the only sense bit exposed by Apple),
1018 * as their bit 1 means something else.
1019 */
1020 if (machine_is(powermac))
1021 mask = 0x1;
1022 *out_flags = map_mpic_senses[intspec[1] & mask];
1023 } else
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001024 *out_flags = IRQ_TYPE_NONE;
1025
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001026 DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
1027 intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
1028
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001029 return 0;
1030}
1031
1032static struct irq_host_ops mpic_host_ops = {
1033 .match = mpic_host_match,
1034 .map = mpic_host_map,
1035 .xlate = mpic_host_xlate,
1036};
1037
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001038/*
1039 * Exported functions
1040 */
1041
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001042struct mpic * __init mpic_alloc(struct device_node *node,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001043 phys_addr_t phys_addr,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001044 unsigned int flags,
1045 unsigned int isu_size,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001046 unsigned int irq_count,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001047 const char *name)
1048{
1049 struct mpic *mpic;
Johannes Bergd9d10632008-02-21 20:39:01 +11001050 u32 greg_feature;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001051 const char *vers;
1052 int i;
Olof Johansson7df2457d2007-01-28 23:33:18 -06001053 int intvec_top;
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001054 u64 paddr = phys_addr;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001055
Kumar Gala85355bb2009-06-18 22:01:20 +00001056 mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001057 if (mpic == NULL)
1058 return NULL;
Kumar Gala85355bb2009-06-18 22:01:20 +00001059
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001060 mpic->name = name;
1061
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001062 mpic->hc_irq = mpic_irq_chip;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001063 mpic->hc_irq.typename = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001064 if (flags & MPIC_PRIMARY)
1065 mpic->hc_irq.set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001066#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001067 mpic->hc_ht_irq = mpic_irq_ht_chip;
1068 mpic->hc_ht_irq.typename = name;
1069 if (flags & MPIC_PRIMARY)
1070 mpic->hc_ht_irq.set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001071#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001072
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001073#ifdef CONFIG_SMP
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001074 mpic->hc_ipi = mpic_ipi_chip;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001075 mpic->hc_ipi.typename = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001076#endif /* CONFIG_SMP */
1077
1078 mpic->flags = flags;
1079 mpic->isu_size = isu_size;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001080 mpic->irq_count = irq_count;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001081 mpic->num_sources = 0; /* so far */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001082
Olof Johansson7df2457d2007-01-28 23:33:18 -06001083 if (flags & MPIC_LARGE_VECTORS)
1084 intvec_top = 2047;
1085 else
1086 intvec_top = 255;
1087
1088 mpic->timer_vecs[0] = intvec_top - 8;
1089 mpic->timer_vecs[1] = intvec_top - 7;
1090 mpic->timer_vecs[2] = intvec_top - 6;
1091 mpic->timer_vecs[3] = intvec_top - 5;
1092 mpic->ipi_vecs[0] = intvec_top - 4;
1093 mpic->ipi_vecs[1] = intvec_top - 3;
1094 mpic->ipi_vecs[2] = intvec_top - 2;
1095 mpic->ipi_vecs[3] = intvec_top - 1;
1096 mpic->spurious_vec = intvec_top;
1097
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001098 /* Check for "big-endian" in device-tree */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +10001099 if (node && of_get_property(node, "big-endian", NULL) != NULL)
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001100 mpic->flags |= MPIC_BIG_ENDIAN;
1101
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001102 /* Look for protected sources */
1103 if (node) {
Johannes Bergd9d10632008-02-21 20:39:01 +11001104 int psize;
1105 unsigned int bits, mapsize;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001106 const u32 *psrc =
1107 of_get_property(node, "protected-sources", &psize);
1108 if (psrc) {
1109 psize /= 4;
1110 bits = intvec_top + 1;
1111 mapsize = BITS_TO_LONGS(bits) * sizeof(unsigned long);
1112 mpic->protected = alloc_bootmem(mapsize);
1113 BUG_ON(mpic->protected == NULL);
1114 memset(mpic->protected, 0, mapsize);
1115 for (i = 0; i < psize; i++) {
1116 if (psrc[i] > intvec_top)
1117 continue;
1118 __set_bit(psrc[i], mpic->protected);
1119 }
1120 }
1121 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001122
Zang Roy-r6191172335932006-08-25 14:16:30 +10001123#ifdef CONFIG_MPIC_WEIRD
1124 mpic->hw_set = mpic_infos[MPIC_GET_REGSET(flags)];
1125#endif
1126
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001127 /* default register type */
1128 mpic->reg_type = (flags & MPIC_BIG_ENDIAN) ?
1129 mpic_access_mmio_be : mpic_access_mmio_le;
1130
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001131 /* If no physical address is passed in, a device-node is mandatory */
1132 BUG_ON(paddr == 0 && node == NULL);
1133
1134 /* If no physical address passed in, check if it's dcr based */
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001135 if (paddr == 0 && of_get_property(node, "dcr-reg", NULL) != NULL) {
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001136#ifdef CONFIG_PPC_DCR
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001137 mpic->flags |= MPIC_USES_DCR;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001138 mpic->reg_type = mpic_access_dcr;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001139#else
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001140 BUG();
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001141#endif /* CONFIG_PPC_DCR */
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001142 }
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001143
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001144 /* If the MPIC is not DCR based, and no physical address was passed
1145 * in, try to obtain one
1146 */
1147 if (paddr == 0 && !(mpic->flags & MPIC_USES_DCR)) {
Johannes Bergd9d10632008-02-21 20:39:01 +11001148 const u32 *reg = of_get_property(node, "reg", NULL);
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001149 BUG_ON(reg == NULL);
1150 paddr = of_translate_address(node, reg);
1151 BUG_ON(paddr == OF_BAD_ADDR);
1152 }
1153
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001154 /* Map the global registers */
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001155 mpic_map(mpic, node, paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
1156 mpic_map(mpic, node, paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001157
1158 /* Reset */
1159 if (flags & MPIC_WANTS_RESET) {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001160 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1161 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001162 | MPIC_GREG_GCONF_RESET);
Zang Roy-r6191172335932006-08-25 14:16:30 +10001163 while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001164 & MPIC_GREG_GCONF_RESET)
1165 mb();
1166 }
1167
Kumar Galad91e4ea2009-01-07 15:53:29 -06001168 /* CoreInt */
1169 if (flags & MPIC_ENABLE_COREINT)
1170 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1171 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1172 | MPIC_GREG_GCONF_COREINT);
1173
Olof Johanssonf3653552007-12-20 13:11:18 -06001174 if (flags & MPIC_ENABLE_MCK)
1175 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1176 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1177 | MPIC_GREG_GCONF_MCK);
1178
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001179 /* Read feature register, calculate num CPUs and, for non-ISU
1180 * MPICs, num sources as well. On ISU MPICs, sources are counted
1181 * as ISUs are added
1182 */
Johannes Bergd9d10632008-02-21 20:39:01 +11001183 greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
1184 mpic->num_cpus = ((greg_feature & MPIC_GREG_FEATURE_LAST_CPU_MASK)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001185 >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001186 if (isu_size == 0) {
Kumar Gala475ca392008-05-22 06:59:23 +10001187 if (flags & MPIC_BROKEN_FRR_NIRQS)
1188 mpic->num_sources = mpic->irq_count;
1189 else
1190 mpic->num_sources =
1191 ((greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
1192 >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001193 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001194
1195 /* Map the per-CPU registers */
1196 for (i = 0; i < mpic->num_cpus; i++) {
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001197 mpic_map(mpic, node, paddr, &mpic->cpuregs[i],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001198 MPIC_INFO(CPU_BASE) + i * MPIC_INFO(CPU_STRIDE),
1199 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001200 }
1201
1202 /* Initialize main ISU if none provided */
1203 if (mpic->isu_size == 0) {
1204 mpic->isu_size = mpic->num_sources;
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001205 mpic_map(mpic, node, paddr, &mpic->isus[0],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001206 MPIC_INFO(IRQ_BASE), MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001207 }
1208 mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
1209 mpic->isu_mask = (1 << mpic->isu_shift) - 1;
1210
Kumar Gala31207da2009-05-08 12:08:20 +00001211 mpic->irqhost = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
1212 isu_size ? isu_size : mpic->num_sources,
1213 &mpic_host_ops,
1214 flags & MPIC_LARGE_VECTORS ? 2048 : 256);
1215 if (mpic->irqhost == NULL)
1216 return NULL;
1217
1218 mpic->irqhost->host_data = mpic;
1219
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001220 /* Display version */
Johannes Bergd9d10632008-02-21 20:39:01 +11001221 switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001222 case 1:
1223 vers = "1.0";
1224 break;
1225 case 2:
1226 vers = "1.2";
1227 break;
1228 case 3:
1229 vers = "1.3";
1230 break;
1231 default:
1232 vers = "<unknown>";
1233 break;
1234 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001235 printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
1236 " max %d CPUs\n",
1237 name, vers, (unsigned long long)paddr, mpic->num_cpus);
1238 printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
1239 mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001240
1241 mpic->next = mpics;
1242 mpics = mpic;
1243
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001244 if (flags & MPIC_PRIMARY) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001245 mpic_primary = mpic;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001246 irq_set_default_host(mpic->irqhost);
1247 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001248
1249 return mpic;
1250}
1251
1252void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001253 phys_addr_t paddr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001254{
1255 unsigned int isu_first = isu_num * mpic->isu_size;
1256
1257 BUG_ON(isu_num >= MPIC_MAX_ISU);
1258
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001259 mpic_map(mpic, mpic->irqhost->of_node,
1260 paddr, &mpic->isus[isu_num], 0,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001261 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001262
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001263 if ((isu_first + mpic->isu_size) > mpic->num_sources)
1264 mpic->num_sources = isu_first + mpic->isu_size;
1265}
1266
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001267void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count)
1268{
1269 mpic->senses = senses;
1270 mpic->senses_count = count;
1271}
1272
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001273void __init mpic_init(struct mpic *mpic)
1274{
1275 int i;
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001276 int cpu;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001277
1278 BUG_ON(mpic->num_sources == 0);
1279
1280 printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
1281
1282 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001283 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001284
1285 /* Initialize timers: just disable them all */
1286 for (i = 0; i < 4; i++) {
1287 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001288 i * MPIC_INFO(TIMER_STRIDE) +
1289 MPIC_INFO(TIMER_DESTINATION), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001290 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001291 i * MPIC_INFO(TIMER_STRIDE) +
1292 MPIC_INFO(TIMER_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001293 MPIC_VECPRI_MASK |
Olof Johansson7df2457d2007-01-28 23:33:18 -06001294 (mpic->timer_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001295 }
1296
1297 /* Initialize IPIs to our reserved vectors and mark them disabled for now */
1298 mpic_test_broken_ipi(mpic);
1299 for (i = 0; i < 4; i++) {
1300 mpic_ipi_write(i,
1301 MPIC_VECPRI_MASK |
1302 (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df2457d2007-01-28 23:33:18 -06001303 (mpic->ipi_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001304 }
1305
1306 /* Initialize interrupt sources */
1307 if (mpic->irq_count == 0)
1308 mpic->irq_count = mpic->num_sources;
1309
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001310 /* Do the HT PIC fixups on U3 broken mpic */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001311 DBG("MPIC flags: %x\n", mpic->flags);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001312 if ((mpic->flags & MPIC_U3_HT_IRQS) && (mpic->flags & MPIC_PRIMARY)) {
Johannes Berg3669e932007-05-02 16:33:41 +10001313 mpic_scan_ht_pics(mpic);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001314 mpic_u3msi_init(mpic);
1315 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001316
Olof Johansson38958dd2007-12-12 17:44:46 +11001317 mpic_pasemi_msi_init(mpic);
1318
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001319 if (mpic->flags & MPIC_PRIMARY)
1320 cpu = hard_smp_processor_id();
1321 else
1322 cpu = 0;
1323
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001324 for (i = 0; i < mpic->num_sources; i++) {
1325 /* start with vector = source number, and masked */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001326 u32 vecpri = MPIC_VECPRI_MASK | i |
1327 (8 << MPIC_VECPRI_PRIORITY_SHIFT);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001328
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001329 /* check if protected */
1330 if (mpic->protected && test_bit(i, mpic->protected))
1331 continue;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001332 /* init hw */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001333 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001334 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001335 }
1336
Olof Johansson7df2457d2007-01-28 23:33:18 -06001337 /* Init spurious vector */
1338 mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001339
Zang Roy-r6191172335932006-08-25 14:16:30 +10001340 /* Disable 8259 passthrough, if supported */
1341 if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
1342 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1343 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1344 | MPIC_GREG_GCONF_8259_PTHROU_DIS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001345
Olof Johanssond87bf3b2007-12-27 22:16:29 -06001346 if (mpic->flags & MPIC_NO_BIAS)
1347 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1348 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1349 | MPIC_GREG_GCONF_NO_BIAS);
1350
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001351 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001352 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Johannes Berg3669e932007-05-02 16:33:41 +10001353
1354#ifdef CONFIG_PM
1355 /* allocate memory to save mpic state */
1356 mpic->save_data = alloc_bootmem(mpic->num_sources * sizeof(struct mpic_irq_save));
1357 BUG_ON(mpic->save_data == NULL);
1358#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001359}
1360
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001361void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
1362{
1363 u32 v;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001364
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001365 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1366 v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
1367 v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
1368 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
1369}
1370
1371void __init mpic_set_serial_int(struct mpic *mpic, int enable)
1372{
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001373 unsigned long flags;
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001374 u32 v;
1375
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001376 spin_lock_irqsave(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001377 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1378 if (enable)
1379 v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
1380 else
1381 v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
1382 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001383 spin_unlock_irqrestore(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001384}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001385
1386void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
1387{
Tony Breedsd69a78d2009-04-07 18:26:54 +00001388 struct mpic *mpic = mpic_find(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001389 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001390 unsigned long flags;
1391 u32 reg;
1392
Stephen Rothwell06a901c2008-05-21 16:24:31 +10001393 if (!mpic)
1394 return;
1395
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001396 spin_lock_irqsave(&mpic_lock, flags);
Tony Breedsd69a78d2009-04-07 18:26:54 +00001397 if (mpic_is_ipi(mpic, irq)) {
Olof Johansson7df2457d2007-01-28 23:33:18 -06001398 reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001399 ~MPIC_VECPRI_PRIORITY_MASK;
Olof Johansson7df2457d2007-01-28 23:33:18 -06001400 mpic_ipi_write(src - mpic->ipi_vecs[0],
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001401 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1402 } else {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001403 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001404 & ~MPIC_VECPRI_PRIORITY_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001405 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001406 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1407 }
1408 spin_unlock_irqrestore(&mpic_lock, flags);
1409}
1410
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001411void mpic_setup_this_cpu(void)
1412{
1413#ifdef CONFIG_SMP
1414 struct mpic *mpic = mpic_primary;
1415 unsigned long flags;
1416 u32 msk = 1 << hard_smp_processor_id();
1417 unsigned int i;
1418
1419 BUG_ON(mpic == NULL);
1420
1421 DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1422
1423 spin_lock_irqsave(&mpic_lock, flags);
1424
1425 /* let the mpic know we want intrs. default affinity is 0xffffffff
1426 * until changed via /proc. That's how it's done on x86. If we want
1427 * it differently, then we should make sure we also change the default
Ingo Molnara53da522006-06-29 02:24:38 -07001428 * values of irq_desc[].affinity in irq.c.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001429 */
1430 if (distribute_irqs) {
1431 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001432 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1433 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001434 }
1435
1436 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001437 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001438
1439 spin_unlock_irqrestore(&mpic_lock, flags);
1440#endif /* CONFIG_SMP */
1441}
1442
1443int mpic_cpu_get_priority(void)
1444{
1445 struct mpic *mpic = mpic_primary;
1446
Zang Roy-r6191172335932006-08-25 14:16:30 +10001447 return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001448}
1449
1450void mpic_cpu_set_priority(int prio)
1451{
1452 struct mpic *mpic = mpic_primary;
1453
1454 prio &= MPIC_CPU_TASKPRI_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001455 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001456}
1457
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001458void mpic_teardown_this_cpu(int secondary)
1459{
1460 struct mpic *mpic = mpic_primary;
1461 unsigned long flags;
1462 u32 msk = 1 << hard_smp_processor_id();
1463 unsigned int i;
1464
1465 BUG_ON(mpic == NULL);
1466
1467 DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1468 spin_lock_irqsave(&mpic_lock, flags);
1469
1470 /* let the mpic know we don't want intrs. */
1471 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001472 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1473 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001474
1475 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001476 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Valentine Barshak71327992008-04-03 23:09:43 +04001477 /* We need to EOI the IPI since not all platforms reset the MPIC
1478 * on boot and new interrupts wouldn't get delivered otherwise.
1479 */
1480 mpic_eoi(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001481
1482 spin_unlock_irqrestore(&mpic_lock, flags);
1483}
1484
1485
1486void mpic_send_ipi(unsigned int ipi_no, unsigned int cpu_mask)
1487{
1488 struct mpic *mpic = mpic_primary;
1489
1490 BUG_ON(mpic == NULL);
1491
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001492#ifdef DEBUG_IPI
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001493 DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, ipi_no);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001494#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001495
Zang Roy-r6191172335932006-08-25 14:16:30 +10001496 mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
1497 ipi_no * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001498 mpic_physmask(cpu_mask & cpus_addr(cpu_online_map)[0]));
1499}
1500
Olof Johanssonf3653552007-12-20 13:11:18 -06001501static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001502{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001503 u32 src;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001504
Olof Johanssonf3653552007-12-20 13:11:18 -06001505 src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001506#ifdef DEBUG_LOW
Olof Johanssonf3653552007-12-20 13:11:18 -06001507 DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001508#endif
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001509 if (unlikely(src == mpic->spurious_vec)) {
1510 if (mpic->flags & MPIC_SPV_EOI)
1511 mpic_eoi(mpic);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001512 return NO_IRQ;
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001513 }
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001514 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1515 if (printk_ratelimit())
1516 printk(KERN_WARNING "%s: Got protected source %d !\n",
1517 mpic->name, (int)src);
1518 mpic_eoi(mpic);
1519 return NO_IRQ;
1520 }
1521
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001522 return irq_linear_revmap(mpic->irqhost, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001523}
1524
Olof Johanssonf3653552007-12-20 13:11:18 -06001525unsigned int mpic_get_one_irq(struct mpic *mpic)
1526{
1527 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
1528}
1529
Olaf Hering35a84c22006-10-07 22:08:26 +10001530unsigned int mpic_get_irq(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001531{
1532 struct mpic *mpic = mpic_primary;
1533
1534 BUG_ON(mpic == NULL);
1535
Olaf Hering35a84c22006-10-07 22:08:26 +10001536 return mpic_get_one_irq(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001537}
1538
Kumar Galad91e4ea2009-01-07 15:53:29 -06001539unsigned int mpic_get_coreint_irq(void)
1540{
1541#ifdef CONFIG_BOOKE
1542 struct mpic *mpic = mpic_primary;
1543 u32 src;
1544
1545 BUG_ON(mpic == NULL);
1546
1547 src = mfspr(SPRN_EPR);
1548
1549 if (unlikely(src == mpic->spurious_vec)) {
1550 if (mpic->flags & MPIC_SPV_EOI)
1551 mpic_eoi(mpic);
1552 return NO_IRQ;
1553 }
1554 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1555 if (printk_ratelimit())
1556 printk(KERN_WARNING "%s: Got protected source %d !\n",
1557 mpic->name, (int)src);
1558 return NO_IRQ;
1559 }
1560
1561 return irq_linear_revmap(mpic->irqhost, src);
1562#else
1563 return NO_IRQ;
1564#endif
1565}
1566
Olof Johanssonf3653552007-12-20 13:11:18 -06001567unsigned int mpic_get_mcirq(void)
1568{
1569 struct mpic *mpic = mpic_primary;
1570
1571 BUG_ON(mpic == NULL);
1572
1573 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
1574}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001575
1576#ifdef CONFIG_SMP
1577void mpic_request_ipis(void)
1578{
1579 struct mpic *mpic = mpic_primary;
Milton Miller78608dd2008-10-10 01:56:50 +00001580 int i;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001581 BUG_ON(mpic == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001582
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001583 printk(KERN_INFO "mpic: requesting IPIs ... \n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001584
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001585 for (i = 0; i < 4; i++) {
1586 unsigned int vipi = irq_create_mapping(mpic->irqhost,
Olof Johansson7df2457d2007-01-28 23:33:18 -06001587 mpic->ipi_vecs[0] + i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001588 if (vipi == NO_IRQ) {
Milton Miller78608dd2008-10-10 01:56:50 +00001589 printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
1590 continue;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001591 }
Milton Miller78608dd2008-10-10 01:56:50 +00001592 smp_request_message_ipi(vipi, i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001593 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001594}
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001595
1596void smp_mpic_message_pass(int target, int msg)
1597{
1598 /* make sure we're sending something that translates to an IPI */
1599 if ((unsigned int)msg > 3) {
1600 printk("SMP %d: smp_message_pass: unknown msg %d\n",
1601 smp_processor_id(), msg);
1602 return;
1603 }
1604 switch (target) {
1605 case MSG_ALL:
1606 mpic_send_ipi(msg, 0xffffffff);
1607 break;
1608 case MSG_ALL_BUT_SELF:
1609 mpic_send_ipi(msg, 0xffffffff & ~(1 << smp_processor_id()));
1610 break;
1611 default:
1612 mpic_send_ipi(msg, 1 << target);
1613 break;
1614 }
1615}
Michael Ellerman775aeff2007-02-08 18:34:04 +11001616
1617int __init smp_mpic_probe(void)
1618{
1619 int nr_cpus;
1620
1621 DBG("smp_mpic_probe()...\n");
1622
1623 nr_cpus = cpus_weight(cpu_possible_map);
1624
1625 DBG("nr_cpus: %d\n", nr_cpus);
1626
1627 if (nr_cpus > 1)
1628 mpic_request_ipis();
1629
1630 return nr_cpus;
1631}
1632
1633void __devinit smp_mpic_setup_cpu(int cpu)
1634{
1635 mpic_setup_this_cpu();
1636}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001637#endif /* CONFIG_SMP */
Johannes Berg3669e932007-05-02 16:33:41 +10001638
1639#ifdef CONFIG_PM
1640static int mpic_suspend(struct sys_device *dev, pm_message_t state)
1641{
1642 struct mpic *mpic = container_of(dev, struct mpic, sysdev);
1643 int i;
1644
1645 for (i = 0; i < mpic->num_sources; i++) {
1646 mpic->save_data[i].vecprio =
1647 mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
1648 mpic->save_data[i].dest =
1649 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
1650 }
1651
1652 return 0;
1653}
1654
1655static int mpic_resume(struct sys_device *dev)
1656{
1657 struct mpic *mpic = container_of(dev, struct mpic, sysdev);
1658 int i;
1659
1660 for (i = 0; i < mpic->num_sources; i++) {
1661 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
1662 mpic->save_data[i].vecprio);
1663 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1664 mpic->save_data[i].dest);
1665
1666#ifdef CONFIG_MPIC_U3_HT_IRQS
1667 {
1668 struct mpic_irq_fixup *fixup = &mpic->fixups[i];
1669
1670 if (fixup->base) {
1671 /* we use the lowest bit in an inverted meaning */
1672 if ((mpic->save_data[i].fixup_data & 1) == 0)
1673 continue;
1674
1675 /* Enable and configure */
1676 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
1677
1678 writel(mpic->save_data[i].fixup_data & ~1,
1679 fixup->base + 4);
1680 }
1681 }
1682#endif
1683 } /* end for loop */
1684
1685 return 0;
1686}
1687#endif
1688
1689static struct sysdev_class mpic_sysclass = {
1690#ifdef CONFIG_PM
1691 .resume = mpic_resume,
1692 .suspend = mpic_suspend,
1693#endif
Kay Sieversaf5ca3f42007-12-20 02:09:39 +01001694 .name = "mpic",
Johannes Berg3669e932007-05-02 16:33:41 +10001695};
1696
1697static int mpic_init_sys(void)
1698{
1699 struct mpic *mpic = mpics;
1700 int error, id = 0;
1701
1702 error = sysdev_class_register(&mpic_sysclass);
1703
1704 while (mpic && !error) {
1705 mpic->sysdev.cls = &mpic_sysclass;
1706 mpic->sysdev.id = id++;
1707 error = sysdev_register(&mpic->sysdev);
1708 mpic = mpic->next;
1709 }
1710 return error;
1711}
1712
1713device_initcall(mpic_init_sys);