blob: 40adb8cdbf5af667d595abe5908cb81723d89722 [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Catalin Marinasb3901d52012-03-05 11:49:28 +00002/*
3 * Based on arch/arm/kernel/process.c
4 *
5 * Original Copyright (C) 1995 Linus Torvalds
6 * Copyright (C) 1996-2000 Russell King - Converted to ARM.
7 * Copyright (C) 2012 ARM Ltd.
Catalin Marinasb3901d52012-03-05 11:49:28 +00008 */
AKASHI Takahirofd92d4a2014-04-30 10:51:32 +01009#include <linux/compat.h>
Ard Biesheuvel60c0d452015-03-06 15:49:24 +010010#include <linux/efi.h>
Dave Martinab7876a2020-03-16 16:50:47 +000011#include <linux/elf.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000012#include <linux/export.h>
13#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010014#include <linux/sched/debug.h>
Ingo Molnar29930022017-02-08 18:51:36 +010015#include <linux/sched/task.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010016#include <linux/sched/task_stack.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000017#include <linux/kernel.h>
Dave Martinab7876a2020-03-16 16:50:47 +000018#include <linux/mman.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000019#include <linux/mm.h>
Will Deacon780c0832020-09-28 14:03:00 +010020#include <linux/nospec.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000021#include <linux/stddef.h>
Catalin Marinas63f0c602019-07-23 19:58:39 +020022#include <linux/sysctl.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000023#include <linux/unistd.h>
24#include <linux/user.h>
25#include <linux/delay.h>
26#include <linux/reboot.h>
27#include <linux/interrupt.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000028#include <linux/init.h>
29#include <linux/cpu.h>
30#include <linux/elfcore.h>
31#include <linux/pm.h>
32#include <linux/tick.h>
33#include <linux/utsname.h>
34#include <linux/uaccess.h>
35#include <linux/random.h>
36#include <linux/hw_breakpoint.h>
37#include <linux/personality.h>
38#include <linux/notifier.h>
Jisheng Zhang096b3222015-09-16 22:23:21 +080039#include <trace/events/power.h>
Mark Rutlandc02433d2016-11-03 20:23:13 +000040#include <linux/percpu.h>
Dave Martinbc0ee472017-10-31 15:51:05 +000041#include <linux/thread_info.h>
Catalin Marinas63f0c602019-07-23 19:58:39 +020042#include <linux/prctl.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000043
James Morse57f49592016-02-05 14:58:48 +000044#include <asm/alternative.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000045#include <asm/compat.h>
Julien Thierry19c95f22019-10-15 18:25:44 +010046#include <asm/cpufeature.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000047#include <asm/cacheflush.h>
James Morsed0854412016-10-18 11:27:48 +010048#include <asm/exec.h>
Will Deaconec45d1c2013-01-17 12:31:45 +000049#include <asm/fpsimd.h>
50#include <asm/mmu_context.h>
Vincenzo Frascino637ec832019-09-16 11:51:17 +010051#include <asm/mte.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000052#include <asm/processor.h>
Mark Rutland75031972018-12-07 18:39:25 +000053#include <asm/pointer_auth.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000054#include <asm/stacktrace.h>
Maninder Singhbaa96372021-03-24 12:24:58 +053055#include <asm/switch_to.h>
56#include <asm/system_misc.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000057
Ard Biesheuvel0a1213f2018-12-12 13:08:44 +010058#if defined(CONFIG_STACKPROTECTOR) && !defined(CONFIG_STACKPROTECTOR_PER_TASK)
Laura Abbottc0c264a2014-06-25 23:55:03 +010059#include <linux/stackprotector.h>
Dan Li9fcb2e92021-09-14 17:44:02 +080060unsigned long __stack_chk_guard __ro_after_init;
Laura Abbottc0c264a2014-06-25 23:55:03 +010061EXPORT_SYMBOL(__stack_chk_guard);
62#endif
63
Catalin Marinasb3901d52012-03-05 11:49:28 +000064/*
65 * Function pointers to optional machine specific functions
66 */
67void (*pm_power_off)(void);
68EXPORT_SYMBOL_GPL(pm_power_off);
69
Mark Rutland9327e2c2013-10-24 20:30:18 +010070#ifdef CONFIG_HOTPLUG_CPU
71void arch_cpu_idle_dead(void)
72{
73 cpu_die();
74}
75#endif
76
Arun KS90f51a02014-05-07 02:41:22 +010077/*
78 * Called by kexec, immediately prior to machine_kexec().
79 *
80 * This must completely disable all secondary CPUs; simply causing those CPUs
81 * to execute e.g. a RAM-based pin loop is not sufficient. This allows the
82 * kexec'd kernel to use any and all RAM as it sees fit, without having to
83 * avoid any code or data used by any SW CPU pin loop. The CPU hotplug
Qais Yousefd66b16f2020-03-23 13:50:59 +000084 * functionality embodied in smpt_shutdown_nonboot_cpus() to achieve this.
Arun KS90f51a02014-05-07 02:41:22 +010085 */
Catalin Marinasb3901d52012-03-05 11:49:28 +000086void machine_shutdown(void)
87{
Qais Yousef5efbe6a2020-03-23 13:51:00 +000088 smp_shutdown_nonboot_cpus(reboot_cpu);
Catalin Marinasb3901d52012-03-05 11:49:28 +000089}
90
Arun KS90f51a02014-05-07 02:41:22 +010091/*
92 * Halting simply requires that the secondary CPUs stop performing any
93 * activity (executing tasks, handling interrupts). smp_send_stop()
94 * achieves this.
95 */
Catalin Marinasb3901d52012-03-05 11:49:28 +000096void machine_halt(void)
97{
Arun KSb9acc492014-05-07 02:41:23 +010098 local_irq_disable();
Arun KS90f51a02014-05-07 02:41:22 +010099 smp_send_stop();
Catalin Marinasb3901d52012-03-05 11:49:28 +0000100 while (1);
101}
102
Arun KS90f51a02014-05-07 02:41:22 +0100103/*
104 * Power-off simply requires that the secondary CPUs stop performing any
105 * activity (executing tasks, handling interrupts). smp_send_stop()
106 * achieves this. When the system power is turned off, it will take all CPUs
107 * with it.
108 */
Catalin Marinasb3901d52012-03-05 11:49:28 +0000109void machine_power_off(void)
110{
Arun KSb9acc492014-05-07 02:41:23 +0100111 local_irq_disable();
Arun KS90f51a02014-05-07 02:41:22 +0100112 smp_send_stop();
Catalin Marinasb3901d52012-03-05 11:49:28 +0000113 if (pm_power_off)
114 pm_power_off();
115}
116
Arun KS90f51a02014-05-07 02:41:22 +0100117/*
118 * Restart requires that the secondary CPUs stop performing any activity
Mark Rutland68234df2015-04-20 10:24:35 +0100119 * while the primary CPU resets the system. Systems with multiple CPUs must
Arun KS90f51a02014-05-07 02:41:22 +0100120 * provide a HW restart implementation, to ensure that all CPUs reset at once.
121 * This is required so that any code running after reset on the primary CPU
122 * doesn't have to co-ordinate with other CPUs to ensure they aren't still
123 * executing pre-reset code, and using RAM that the primary CPU's code wishes
124 * to use. Implementing such co-ordination would be essentially impossible.
125 */
Catalin Marinasb3901d52012-03-05 11:49:28 +0000126void machine_restart(char *cmd)
127{
Catalin Marinasb3901d52012-03-05 11:49:28 +0000128 /* Disable interrupts first */
129 local_irq_disable();
Arun KSb9acc492014-05-07 02:41:23 +0100130 smp_send_stop();
Catalin Marinasb3901d52012-03-05 11:49:28 +0000131
Ard Biesheuvel60c0d452015-03-06 15:49:24 +0100132 /*
133 * UpdateCapsule() depends on the system being reset via
134 * ResetSystem().
135 */
136 if (efi_enabled(EFI_RUNTIME_SERVICES))
137 efi_reboot(reboot_mode, NULL);
138
Catalin Marinasb3901d52012-03-05 11:49:28 +0000139 /* Now call the architecture specific reboot code. */
Guenter Roeckab6cef12021-06-04 15:07:36 +0100140 do_kernel_restart(cmd);
Catalin Marinasb3901d52012-03-05 11:49:28 +0000141
142 /*
143 * Whoops - the architecture was unable to reboot.
144 */
145 printk("Reboot failed -- System halted\n");
146 while (1);
147}
148
Dave Martinec94a462020-03-16 16:50:48 +0000149#define bstr(suffix, str) [PSR_BTYPE_ ## suffix >> PSR_BTYPE_SHIFT] = str
150static const char *const btypes[] = {
151 bstr(NONE, "--"),
152 bstr( JC, "jc"),
153 bstr( C, "-c"),
154 bstr( J , "j-")
155};
156#undef bstr
157
Will Deaconb7300d42017-10-19 13:26:26 +0100158static void print_pstate(struct pt_regs *regs)
159{
160 u64 pstate = regs->pstate;
161
162 if (compat_user_mode(regs)) {
Lingyan Huangec63e302021-07-22 10:20:36 +0800163 printk("pstate: %08llx (%c%c%c%c %c %s %s %c%c%c %cDIT %cSSBS)\n",
Will Deaconb7300d42017-10-19 13:26:26 +0100164 pstate,
Mark Rutlandd64567f2018-07-05 15:16:52 +0100165 pstate & PSR_AA32_N_BIT ? 'N' : 'n',
166 pstate & PSR_AA32_Z_BIT ? 'Z' : 'z',
167 pstate & PSR_AA32_C_BIT ? 'C' : 'c',
168 pstate & PSR_AA32_V_BIT ? 'V' : 'v',
169 pstate & PSR_AA32_Q_BIT ? 'Q' : 'q',
170 pstate & PSR_AA32_T_BIT ? "T32" : "A32",
171 pstate & PSR_AA32_E_BIT ? "BE" : "LE",
172 pstate & PSR_AA32_A_BIT ? 'A' : 'a',
173 pstate & PSR_AA32_I_BIT ? 'I' : 'i',
Lingyan Huangec63e302021-07-22 10:20:36 +0800174 pstate & PSR_AA32_F_BIT ? 'F' : 'f',
175 pstate & PSR_AA32_DIT_BIT ? '+' : '-',
176 pstate & PSR_AA32_SSBS_BIT ? '+' : '-');
Will Deaconb7300d42017-10-19 13:26:26 +0100177 } else {
Dave Martinec94a462020-03-16 16:50:48 +0000178 const char *btype_str = btypes[(pstate & PSR_BTYPE_MASK) >>
179 PSR_BTYPE_SHIFT];
180
Lingyan Huangec63e302021-07-22 10:20:36 +0800181 printk("pstate: %08llx (%c%c%c%c %c%c%c%c %cPAN %cUAO %cTCO %cDIT %cSSBS BTYPE=%s)\n",
Will Deaconb7300d42017-10-19 13:26:26 +0100182 pstate,
183 pstate & PSR_N_BIT ? 'N' : 'n',
184 pstate & PSR_Z_BIT ? 'Z' : 'z',
185 pstate & PSR_C_BIT ? 'C' : 'c',
186 pstate & PSR_V_BIT ? 'V' : 'v',
187 pstate & PSR_D_BIT ? 'D' : 'd',
188 pstate & PSR_A_BIT ? 'A' : 'a',
189 pstate & PSR_I_BIT ? 'I' : 'i',
190 pstate & PSR_F_BIT ? 'F' : 'f',
191 pstate & PSR_PAN_BIT ? '+' : '-',
Dave Martinec94a462020-03-16 16:50:48 +0000192 pstate & PSR_UAO_BIT ? '+' : '-',
Vincenzo Frascino637ec832019-09-16 11:51:17 +0100193 pstate & PSR_TCO_BIT ? '+' : '-',
Lingyan Huangec63e302021-07-22 10:20:36 +0800194 pstate & PSR_DIT_BIT ? '+' : '-',
195 pstate & PSR_SSBS_BIT ? '+' : '-',
Dave Martinec94a462020-03-16 16:50:48 +0000196 btype_str);
Will Deaconb7300d42017-10-19 13:26:26 +0100197 }
198}
199
Catalin Marinasb3901d52012-03-05 11:49:28 +0000200void __show_regs(struct pt_regs *regs)
201{
Catalin Marinas6ca68e82013-09-17 18:49:46 +0100202 int i, top_reg;
203 u64 lr, sp;
204
205 if (compat_user_mode(regs)) {
206 lr = regs->compat_lr;
207 sp = regs->compat_sp;
208 top_reg = 12;
209 } else {
210 lr = regs->regs[30];
211 sp = regs->sp;
212 top_reg = 29;
213 }
Catalin Marinasb3901d52012-03-05 11:49:28 +0000214
Tejun Heoa43cb952013-04-30 15:27:17 -0700215 show_regs_print_info(KERN_DEFAULT);
Will Deaconb7300d42017-10-19 13:26:26 +0100216 print_pstate(regs);
Will Deacona06f8182018-02-19 16:46:57 +0000217
218 if (!user_mode(regs)) {
219 printk("pc : %pS\n", (void *)regs->pc);
Amit Daniel Kachhapcdcb61ae2020-03-13 14:35:00 +0530220 printk("lr : %pS\n", (void *)ptrauth_strip_insn_pac(lr));
Will Deacona06f8182018-02-19 16:46:57 +0000221 } else {
222 printk("pc : %016llx\n", regs->pc);
223 printk("lr : %016llx\n", lr);
224 }
225
Will Deaconb7300d42017-10-19 13:26:26 +0100226 printk("sp : %016llx\n", sp);
Mark Rutlanddb4b0712016-10-20 12:23:16 +0100227
Julien Thierry133d0512019-01-31 14:58:46 +0000228 if (system_uses_irq_prio_masking())
229 printk("pmr_save: %08llx\n", regs->pmr_save);
230
Mark Rutlanddb4b0712016-10-20 12:23:16 +0100231 i = top_reg;
232
233 while (i >= 0) {
Matthew Wilcox (Oracle)0bca3ec2021-04-20 18:22:45 +0100234 printk("x%-2d: %016llx", i, regs->regs[i]);
Mark Rutlanddb4b0712016-10-20 12:23:16 +0100235
Matthew Wilcox (Oracle)0bca3ec2021-04-20 18:22:45 +0100236 while (i-- % 3)
237 pr_cont(" x%-2d: %016llx", i, regs->regs[i]);
Mark Rutlanddb4b0712016-10-20 12:23:16 +0100238
239 pr_cont("\n");
Catalin Marinasb3901d52012-03-05 11:49:28 +0000240 }
Catalin Marinasb3901d52012-03-05 11:49:28 +0000241}
242
Zhiyuan Daid9f1b522021-02-04 09:43:49 +0800243void show_regs(struct pt_regs *regs)
Catalin Marinasb3901d52012-03-05 11:49:28 +0000244{
Catalin Marinasb3901d52012-03-05 11:49:28 +0000245 __show_regs(regs);
Dmitry Safonovc7689832020-06-08 21:30:23 -0700246 dump_backtrace(regs, NULL, KERN_DEFAULT);
Catalin Marinasb3901d52012-03-05 11:49:28 +0000247}
248
Will Deaconeb35bdd72014-09-11 14:38:16 +0100249static void tls_thread_flush(void)
250{
Mark Rutlandadf75892016-09-08 13:55:38 +0100251 write_sysreg(0, tpidr_el0);
Will Deaconeb35bdd72014-09-11 14:38:16 +0100252
253 if (is_compat_task()) {
Dave Martin65896542018-03-28 10:50:49 +0100254 current->thread.uw.tp_value = 0;
Will Deaconeb35bdd72014-09-11 14:38:16 +0100255
256 /*
257 * We need to ensure ordering between the shadow state and the
258 * hardware state, so that we don't corrupt the hardware state
259 * with a stale shadow state during context switch.
260 */
261 barrier();
Mark Rutlandadf75892016-09-08 13:55:38 +0100262 write_sysreg(0, tpidrro_el0);
Will Deaconeb35bdd72014-09-11 14:38:16 +0100263 }
264}
265
Catalin Marinas63f0c602019-07-23 19:58:39 +0200266static void flush_tagged_addr_state(void)
267{
268 if (IS_ENABLED(CONFIG_ARM64_TAGGED_ADDR_ABI))
269 clear_thread_flag(TIF_TAGGED_ADDR);
270}
271
Catalin Marinasb3901d52012-03-05 11:49:28 +0000272void flush_thread(void)
273{
274 fpsimd_flush_thread();
Will Deaconeb35bdd72014-09-11 14:38:16 +0100275 tls_thread_flush();
Catalin Marinasb3901d52012-03-05 11:49:28 +0000276 flush_ptrace_hw_breakpoint(current);
Catalin Marinas63f0c602019-07-23 19:58:39 +0200277 flush_tagged_addr_state();
Catalin Marinasb3901d52012-03-05 11:49:28 +0000278}
279
280void release_thread(struct task_struct *dead_task)
281{
282}
283
Dave Martinbc0ee472017-10-31 15:51:05 +0000284void arch_release_task_struct(struct task_struct *tsk)
285{
286 fpsimd_release_task(tsk);
287}
288
Catalin Marinasb3901d52012-03-05 11:49:28 +0000289int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
290{
Janet Liu6eb6c802015-06-11 12:04:32 +0800291 if (current->mm)
292 fpsimd_preserve_current_state();
Catalin Marinasb3901d52012-03-05 11:49:28 +0000293 *dst = *src;
Dave Martinbc0ee472017-10-31 15:51:05 +0000294
Masayoshi Mizuma4585fc52019-09-30 16:56:00 -0400295 /* We rely on the above assignment to initialize dst's thread_flags: */
296 BUILD_BUG_ON(!IS_ENABLED(CONFIG_THREAD_INFO_IN_TASK));
297
298 /*
299 * Detach src's sve_state (if any) from dst so that it does not
300 * get erroneously used or freed prematurely. dst's sve_state
301 * will be allocated on demand later on if dst uses SVE.
302 * For consistency, also clear TIF_SVE here: this could be done
303 * later in copy_process(), but to avoid tripping up future
304 * maintainers it is best not to leave TIF_SVE and sve_state in
305 * an inconsistent state, even temporarily.
306 */
307 dst->thread.sve_state = NULL;
308 clear_tsk_thread_flag(dst, TIF_SVE);
309
Vincenzo Frascino637ec832019-09-16 11:51:17 +0100310 /* clear any pending asynchronous tag fault raised by the parent */
311 clear_tsk_thread_flag(dst, TIF_MTE_ASYNC_FAULT);
312
Catalin Marinasb3901d52012-03-05 11:49:28 +0000313 return 0;
314}
315
316asmlinkage void ret_from_fork(void) asm("ret_from_fork");
317
Christian Brauner714acdb2020-06-11 11:04:15 +0200318int copy_thread(unsigned long clone_flags, unsigned long stack_start,
Amanieu d'Antrasa4376f22020-01-02 18:24:08 +0100319 unsigned long stk_sz, struct task_struct *p, unsigned long tls)
Catalin Marinasb3901d52012-03-05 11:49:28 +0000320{
321 struct pt_regs *childregs = task_pt_regs(p);
Catalin Marinasb3901d52012-03-05 11:49:28 +0000322
Catalin Marinasb3901d52012-03-05 11:49:28 +0000323 memset(&p->thread.cpu_context, 0, sizeof(struct cpu_context));
Catalin Marinasb3901d52012-03-05 11:49:28 +0000324
Dave Martinbc0ee472017-10-31 15:51:05 +0000325 /*
Dave Martin071b6d42017-12-05 14:56:42 +0000326 * In case p was allocated the same task_struct pointer as some
327 * other recently-exited task, make sure p is disassociated from
328 * any cpu that may have run that now-exited task recently.
329 * Otherwise we could erroneously skip reloading the FPSIMD
330 * registers for p.
331 */
332 fpsimd_flush_task_state(p);
333
Kristina Martsenko33e45232020-03-13 14:34:56 +0530334 ptrauth_thread_init_kernel(p);
335
Jens Axboe4727dc22021-02-17 08:48:00 -0700336 if (likely(!(p->flags & (PF_KTHREAD | PF_IO_WORKER)))) {
Al Viro9ac08002012-10-21 15:56:52 -0400337 *childregs = *current_pt_regs();
Catalin Marinasc34501d2012-10-05 12:31:20 +0100338 childregs->regs[0] = 0;
Will Deacond00a3812015-05-27 15:39:40 +0100339
340 /*
341 * Read the current TLS pointer from tpidr_el0 as it may be
342 * out-of-sync with the saved value.
343 */
Mark Rutlandadf75892016-09-08 13:55:38 +0100344 *task_user_tls(p) = read_sysreg(tpidr_el0);
Will Deacond00a3812015-05-27 15:39:40 +0100345
346 if (stack_start) {
347 if (is_compat_thread(task_thread_info(p)))
Al Viroe0fd18c2012-10-18 00:55:54 -0400348 childregs->compat_sp = stack_start;
Will Deacond00a3812015-05-27 15:39:40 +0100349 else
Al Viroe0fd18c2012-10-18 00:55:54 -0400350 childregs->sp = stack_start;
Catalin Marinasc34501d2012-10-05 12:31:20 +0100351 }
Will Deacond00a3812015-05-27 15:39:40 +0100352
Catalin Marinasc34501d2012-10-05 12:31:20 +0100353 /*
Amanieu d'Antrasa4376f22020-01-02 18:24:08 +0100354 * If a TLS pointer was passed to clone, use it for the new
355 * thread.
Catalin Marinasc34501d2012-10-05 12:31:20 +0100356 */
357 if (clone_flags & CLONE_SETTLS)
Amanieu d'Antrasa4376f22020-01-02 18:24:08 +0100358 p->thread.uw.tp_value = tls;
Catalin Marinasc34501d2012-10-05 12:31:20 +0100359 } else {
Mark Rutlandf80d0342020-11-13 12:49:21 +0000360 /*
361 * A kthread has no context to ERET to, so ensure any buggy
362 * ERET is treated as an illegal exception return.
363 *
364 * When a user task is created from a kthread, childregs will
365 * be initialized by start_thread() or start_compat_thread().
366 */
Catalin Marinasc34501d2012-10-05 12:31:20 +0100367 memset(childregs, 0, sizeof(struct pt_regs));
Mark Rutlandf80d0342020-11-13 12:49:21 +0000368 childregs->pstate = PSR_MODE_EL1h | PSR_IL_BIT;
Julien Thierry133d0512019-01-31 14:58:46 +0000369
Catalin Marinasc34501d2012-10-05 12:31:20 +0100370 p->thread.cpu_context.x19 = stack_start;
371 p->thread.cpu_context.x20 = stk_sz;
372 }
373 p->thread.cpu_context.pc = (unsigned long)ret_from_fork;
374 p->thread.cpu_context.sp = (unsigned long)childregs;
Madhavan T. Venkataraman7d7b7202021-05-10 12:00:26 +0100375 /*
376 * For the benefit of the unwinder, set up childregs->stackframe
377 * as the final frame for the new task.
378 */
379 p->thread.cpu_context.fp = (unsigned long)childregs->stackframe;
Catalin Marinasb3901d52012-03-05 11:49:28 +0000380
381 ptrace_hw_copy_thread(p);
382
383 return 0;
384}
385
Dave Martin936eb652017-06-21 16:00:44 +0100386void tls_preserve_current_state(void)
387{
388 *task_user_tls(current) = read_sysreg(tpidr_el0);
389}
390
Catalin Marinasb3901d52012-03-05 11:49:28 +0000391static void tls_thread_switch(struct task_struct *next)
392{
Dave Martin936eb652017-06-21 16:00:44 +0100393 tls_preserve_current_state();
Catalin Marinasb3901d52012-03-05 11:49:28 +0000394
Will Deacon18011ea2017-11-14 14:33:28 +0000395 if (is_compat_thread(task_thread_info(next)))
Dave Martin65896542018-03-28 10:50:49 +0100396 write_sysreg(next->thread.uw.tp_value, tpidrro_el0);
Will Deacon18011ea2017-11-14 14:33:28 +0000397 else if (!arm64_kernel_unmapped_at_el0())
398 write_sysreg(0, tpidrro_el0);
Catalin Marinasb3901d52012-03-05 11:49:28 +0000399
Will Deacon18011ea2017-11-14 14:33:28 +0000400 write_sysreg(*task_user_tls(next), tpidr_el0);
Catalin Marinasb3901d52012-03-05 11:49:28 +0000401}
402
403/*
Marc Zyngiercbdf8a12019-07-22 14:53:09 +0100404 * Force SSBS state on context-switch, since it may be lost after migrating
405 * from a CPU which treats the bit as RES0 in a heterogeneous system.
406 */
407static void ssbs_thread_switch(struct task_struct *next)
408{
Marc Zyngiercbdf8a12019-07-22 14:53:09 +0100409 /*
410 * Nothing to do for kernel threads, but 'regs' may be junk
411 * (e.g. idle task) so check the flags and bail early.
412 */
413 if (unlikely(next->flags & PF_KTHREAD))
414 return;
415
Will Deaconfca3d332020-02-06 10:42:58 +0000416 /*
417 * If all CPUs implement the SSBS extension, then we just need to
418 * context-switch the PSTATE field.
419 */
Will Deaconc2876202020-09-18 11:54:33 +0100420 if (cpus_have_const_cap(ARM64_SSBS))
Will Deaconfca3d332020-02-06 10:42:58 +0000421 return;
422
Will Deaconc2876202020-09-18 11:54:33 +0100423 spectre_v4_enable_task_mitigation(next);
Marc Zyngiercbdf8a12019-07-22 14:53:09 +0100424}
425
426/*
Mark Rutlandc02433d2016-11-03 20:23:13 +0000427 * We store our current task in sp_el0, which is clobbered by userspace. Keep a
428 * shadow copy so that we can restore this upon entry from userspace.
429 *
430 * This is *only* for exception entry from EL0, and is not valid until we
431 * __switch_to() a user task.
432 */
433DEFINE_PER_CPU(struct task_struct *, __entry_task);
434
435static void entry_task_switch(struct task_struct *next)
436{
437 __this_cpu_write(__entry_task, next);
438}
439
440/*
Marc Zyngierd49f7d72020-07-31 18:38:23 +0100441 * ARM erratum 1418040 handling, affecting the 32bit view of CNTVCT.
442 * Assuming the virtual counter is enabled at the beginning of times:
443 *
444 * - disable access when switching from a 64bit task to a 32bit task
445 * - enable access when switching from a 32bit task to a 64bit task
446 */
447static void erratum_1418040_thread_switch(struct task_struct *prev,
448 struct task_struct *next)
449{
450 bool prev32, next32;
451 u64 val;
452
Will Deaconf969f032020-11-06 11:14:26 +0000453 if (!IS_ENABLED(CONFIG_ARM64_ERRATUM_1418040))
Marc Zyngierd49f7d72020-07-31 18:38:23 +0100454 return;
455
456 prev32 = is_compat_thread(task_thread_info(prev));
457 next32 = is_compat_thread(task_thread_info(next));
458
Will Deaconf969f032020-11-06 11:14:26 +0000459 if (prev32 == next32 || !this_cpu_has_cap(ARM64_WORKAROUND_1418040))
Marc Zyngierd49f7d72020-07-31 18:38:23 +0100460 return;
461
462 val = read_sysreg(cntkctl_el1);
463
464 if (!next32)
465 val |= ARCH_TIMER_USR_VCT_ACCESS_EN;
466 else
467 val &= ~ARCH_TIMER_USR_VCT_ACCESS_EN;
468
469 write_sysreg(val, cntkctl_el1);
470}
471
Peter Collingbourned2e0d8f2021-07-27 13:52:57 -0700472/*
473 * __switch_to() checks current->thread.sctlr_user as an optimisation. Therefore
474 * this function must be called with preemption disabled and the update to
475 * sctlr_user must be made in the same preemption disabled block so that
476 * __switch_to() does not see the variable update before the SCTLR_EL1 one.
477 */
478void update_sctlr_el1(u64 sctlr)
Peter Collingbourne2f79d2f2021-03-18 20:10:52 -0700479{
Peter Collingbourne20169862021-03-18 20:10:53 -0700480 /*
481 * EnIA must not be cleared while in the kernel as this is necessary for
482 * in-kernel PAC. It will be cleared on kernel exit if needed.
483 */
484 sysreg_clear_set(sctlr_el1, SCTLR_USER_MASK & ~SCTLR_ELx_ENIA, sctlr);
Peter Collingbourne2f79d2f2021-03-18 20:10:52 -0700485
486 /* ISB required for the kernel uaccess routines when setting TCF0. */
487 isb();
488}
489
Marc Zyngierd49f7d72020-07-31 18:38:23 +0100490/*
Catalin Marinasb3901d52012-03-05 11:49:28 +0000491 * Thread switching.
492 */
Joel Fernandes8f4b3262016-12-21 14:44:46 -0800493__notrace_funcgraph struct task_struct *__switch_to(struct task_struct *prev,
Catalin Marinasb3901d52012-03-05 11:49:28 +0000494 struct task_struct *next)
495{
496 struct task_struct *last;
497
498 fpsimd_thread_switch(next);
499 tls_thread_switch(next);
500 hw_breakpoint_thread_switch(next);
Christopher Covington33257322013-04-03 19:01:01 +0100501 contextidr_thread_switch(next);
Mark Rutlandc02433d2016-11-03 20:23:13 +0000502 entry_task_switch(next);
Marc Zyngiercbdf8a12019-07-22 14:53:09 +0100503 ssbs_thread_switch(next);
Marc Zyngierd49f7d72020-07-31 18:38:23 +0100504 erratum_1418040_thread_switch(prev, next);
Peter Collingbourneb90e4832021-03-18 20:10:54 -0700505 ptrauth_thread_switch_user(next);
Catalin Marinasb3901d52012-03-05 11:49:28 +0000506
Catalin Marinas5108c672013-04-24 14:47:02 +0100507 /*
508 * Complete any pending TLB or cache maintenance on this CPU in case
509 * the thread migrates to a different CPU.
Mathieu Desnoyers22e4ebb2017-07-28 16:40:40 -0400510 * This full barrier is also required by the membarrier system
511 * call.
Catalin Marinas5108c672013-04-24 14:47:02 +0100512 */
Will Deacon98f76852014-05-02 16:24:10 +0100513 dsb(ish);
Catalin Marinasb3901d52012-03-05 11:49:28 +0000514
Catalin Marinas1c101da2019-11-27 10:30:15 +0000515 /*
516 * MTE thread switching must happen after the DSB above to ensure that
517 * any asynchronous tag check faults have been logged in the TFSR*_EL1
518 * registers.
519 */
520 mte_thread_switch(next);
Peter Collingbourne2f79d2f2021-03-18 20:10:52 -0700521 /* avoid expensive SCTLR_EL1 accesses if no change */
522 if (prev->thread.sctlr_user != next->thread.sctlr_user)
523 update_sctlr_el1(next->thread.sctlr_user);
Catalin Marinas1c101da2019-11-27 10:30:15 +0000524
Catalin Marinasb3901d52012-03-05 11:49:28 +0000525 /* the actual thread switch */
526 last = cpu_switch_to(prev, next);
527
528 return last;
529}
530
Catalin Marinasb3901d52012-03-05 11:49:28 +0000531unsigned long get_wchan(struct task_struct *p)
532{
533 struct stackframe frame;
Mark Rutland9bbd4c52016-11-03 20:23:08 +0000534 unsigned long stack_page, ret = 0;
Catalin Marinasb3901d52012-03-05 11:49:28 +0000535 int count = 0;
Peter Zijlstrab03fbd42021-06-11 10:28:12 +0200536 if (!p || p == current || task_is_running(p))
Catalin Marinasb3901d52012-03-05 11:49:28 +0000537 return 0;
538
Mark Rutland9bbd4c52016-11-03 20:23:08 +0000539 stack_page = (unsigned long)try_get_task_stack(p);
540 if (!stack_page)
541 return 0;
542
Dave Martinf3dcbe62019-07-02 14:07:28 +0100543 start_backtrace(&frame, thread_saved_fp(p), thread_saved_pc(p));
544
Catalin Marinasb3901d52012-03-05 11:49:28 +0000545 do {
Ard Biesheuvel31e43ad2017-07-23 09:05:38 +0100546 if (unwind_frame(p, &frame))
Mark Rutland9bbd4c52016-11-03 20:23:08 +0000547 goto out;
548 if (!in_sched_functions(frame.pc)) {
549 ret = frame.pc;
550 goto out;
551 }
Zhiyuan Daid9f1b522021-02-04 09:43:49 +0800552 } while (count++ < 16);
Mark Rutland9bbd4c52016-11-03 20:23:08 +0000553
554out:
555 put_task_stack(p);
556 return ret;
Catalin Marinasb3901d52012-03-05 11:49:28 +0000557}
558
559unsigned long arch_align_stack(unsigned long sp)
560{
561 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
562 sp -= get_random_int() & ~PAGE_MASK;
563 return sp & ~0xf;
564}
565
Will Deacon08cd8f42021-07-30 12:24:38 +0100566#ifdef CONFIG_COMPAT
567int compat_elf_check_arch(const struct elf32_hdr *hdr)
568{
569 if (!system_supports_32bit_el0())
570 return false;
571
572 if ((hdr)->e_machine != EM_ARM)
573 return false;
574
575 if (!((hdr)->e_flags & EF_ARM_EABI_MASK))
576 return false;
577
578 /*
579 * Prevent execve() of a 32-bit program from a deadline task
580 * if the restricted affinity mask would be inadmissible on an
581 * asymmetric system.
582 */
583 return !static_branch_unlikely(&arm64_mismatched_32bit_el0) ||
584 !dl_task_check_affinity(current, system_32bit_el0_cpumask());
585}
586#endif
587
Yury Norovd1be5c92017-08-20 13:20:48 +0300588/*
589 * Called from setup_new_exec() after (COMPAT_)SET_PERSONALITY.
590 */
591void arch_setup_new_exec(void)
592{
Will Deacon873c3e82021-06-08 19:02:57 +0100593 unsigned long mmflags = 0;
Mark Rutland75031972018-12-07 18:39:25 +0000594
Will Deacon873c3e82021-06-08 19:02:57 +0100595 if (is_compat_task()) {
596 mmflags = MMCF_AARCH32;
Will Deacon08cd8f42021-07-30 12:24:38 +0100597
598 /*
599 * Restrict the CPU affinity mask for a 32-bit task so that
600 * it contains only 32-bit-capable CPUs.
601 *
602 * From the perspective of the task, this looks similar to
603 * what would happen if the 64-bit-only CPUs were hot-unplugged
604 * at the point of execve(), although we try a bit harder to
605 * honour the cpuset hierarchy.
606 */
Will Deacon873c3e82021-06-08 19:02:57 +0100607 if (static_branch_unlikely(&arm64_mismatched_32bit_el0))
Will Deacon08cd8f42021-07-30 12:24:38 +0100608 force_compatible_cpus_allowed_ptr(current);
Will Deacon08cd8f42021-07-30 12:24:38 +0100609 } else if (static_branch_unlikely(&arm64_mismatched_32bit_el0)) {
610 relax_compatible_cpus_allowed_ptr(current);
Will Deacon873c3e82021-06-08 19:02:57 +0100611 }
612
613 current->mm->context.flags = mmflags;
Peter Collingbourne20169862021-03-18 20:10:53 -0700614 ptrauth_thread_init_user();
615 mte_thread_init_user();
Will Deacon780c0832020-09-28 14:03:00 +0100616
617 if (task_spec_ssb_noexec(current)) {
618 arch_prctl_spec_ctrl_set(current, PR_SPEC_STORE_BYPASS,
619 PR_SPEC_ENABLE);
620 }
Yury Norovd1be5c92017-08-20 13:20:48 +0300621}
Catalin Marinas63f0c602019-07-23 19:58:39 +0200622
623#ifdef CONFIG_ARM64_TAGGED_ADDR_ABI
624/*
625 * Control the relaxed ABI allowing tagged user addresses into the kernel.
626 */
Catalin Marinas413235f2019-08-15 16:44:01 +0100627static unsigned int tagged_addr_disabled;
Catalin Marinas63f0c602019-07-23 19:58:39 +0200628
Catalin Marinas93f067f2020-07-03 14:25:50 +0100629long set_tagged_addr_ctrl(struct task_struct *task, unsigned long arg)
Catalin Marinas63f0c602019-07-23 19:58:39 +0200630{
Catalin Marinas1c101da2019-11-27 10:30:15 +0000631 unsigned long valid_mask = PR_TAGGED_ADDR_ENABLE;
Catalin Marinas93f067f2020-07-03 14:25:50 +0100632 struct thread_info *ti = task_thread_info(task);
Catalin Marinas1c101da2019-11-27 10:30:15 +0000633
Catalin Marinas93f067f2020-07-03 14:25:50 +0100634 if (is_compat_thread(ti))
Catalin Marinas63f0c602019-07-23 19:58:39 +0200635 return -EINVAL;
Catalin Marinas1c101da2019-11-27 10:30:15 +0000636
637 if (system_supports_mte())
Catalin Marinasaf5ce952019-12-10 11:19:15 +0000638 valid_mask |= PR_MTE_TCF_MASK | PR_MTE_TAG_MASK;
Catalin Marinas1c101da2019-11-27 10:30:15 +0000639
640 if (arg & ~valid_mask)
Catalin Marinas63f0c602019-07-23 19:58:39 +0200641 return -EINVAL;
642
Catalin Marinas413235f2019-08-15 16:44:01 +0100643 /*
644 * Do not allow the enabling of the tagged address ABI if globally
645 * disabled via sysctl abi.tagged_addr_disabled.
646 */
647 if (arg & PR_TAGGED_ADDR_ENABLE && tagged_addr_disabled)
648 return -EINVAL;
649
Catalin Marinas93f067f2020-07-03 14:25:50 +0100650 if (set_mte_ctrl(task, arg) != 0)
Catalin Marinas1c101da2019-11-27 10:30:15 +0000651 return -EINVAL;
652
Catalin Marinas93f067f2020-07-03 14:25:50 +0100653 update_ti_thread_flag(ti, TIF_TAGGED_ADDR, arg & PR_TAGGED_ADDR_ENABLE);
Catalin Marinas63f0c602019-07-23 19:58:39 +0200654
655 return 0;
656}
657
Catalin Marinas93f067f2020-07-03 14:25:50 +0100658long get_tagged_addr_ctrl(struct task_struct *task)
Catalin Marinas63f0c602019-07-23 19:58:39 +0200659{
Catalin Marinas1c101da2019-11-27 10:30:15 +0000660 long ret = 0;
Catalin Marinas93f067f2020-07-03 14:25:50 +0100661 struct thread_info *ti = task_thread_info(task);
Catalin Marinas1c101da2019-11-27 10:30:15 +0000662
Catalin Marinas93f067f2020-07-03 14:25:50 +0100663 if (is_compat_thread(ti))
Catalin Marinas63f0c602019-07-23 19:58:39 +0200664 return -EINVAL;
665
Catalin Marinas93f067f2020-07-03 14:25:50 +0100666 if (test_ti_thread_flag(ti, TIF_TAGGED_ADDR))
Catalin Marinas1c101da2019-11-27 10:30:15 +0000667 ret = PR_TAGGED_ADDR_ENABLE;
Catalin Marinas63f0c602019-07-23 19:58:39 +0200668
Catalin Marinas93f067f2020-07-03 14:25:50 +0100669 ret |= get_mte_ctrl(task);
Catalin Marinas1c101da2019-11-27 10:30:15 +0000670
671 return ret;
Catalin Marinas63f0c602019-07-23 19:58:39 +0200672}
673
674/*
675 * Global sysctl to disable the tagged user addresses support. This control
676 * only prevents the tagged address ABI enabling via prctl() and does not
677 * disable it for tasks that already opted in to the relaxed ABI.
678 */
Catalin Marinas63f0c602019-07-23 19:58:39 +0200679
680static struct ctl_table tagged_addr_sysctl_table[] = {
681 {
Catalin Marinas413235f2019-08-15 16:44:01 +0100682 .procname = "tagged_addr_disabled",
Catalin Marinas63f0c602019-07-23 19:58:39 +0200683 .mode = 0644,
Catalin Marinas413235f2019-08-15 16:44:01 +0100684 .data = &tagged_addr_disabled,
Catalin Marinas63f0c602019-07-23 19:58:39 +0200685 .maxlen = sizeof(int),
686 .proc_handler = proc_dointvec_minmax,
Matteo Croce2c614c12020-01-24 16:51:27 +0100687 .extra1 = SYSCTL_ZERO,
688 .extra2 = SYSCTL_ONE,
Catalin Marinas63f0c602019-07-23 19:58:39 +0200689 },
690 { }
691};
692
693static int __init tagged_addr_init(void)
694{
695 if (!register_sysctl("abi", tagged_addr_sysctl_table))
696 return -EINVAL;
697 return 0;
698}
699
700core_initcall(tagged_addr_init);
701#endif /* CONFIG_ARM64_TAGGED_ADDR_ABI */
Julien Thierry19c95f22019-10-15 18:25:44 +0100702
Dave Martinab7876a2020-03-16 16:50:47 +0000703#ifdef CONFIG_BINFMT_ELF
704int arch_elf_adjust_prot(int prot, const struct arch_elf_state *state,
705 bool has_interp, bool is_interp)
706{
Mark Brown5d1b6312020-03-23 17:01:19 +0000707 /*
708 * For dynamically linked executables the interpreter is
709 * responsible for setting PROT_BTI on everything except
710 * itself.
711 */
Dave Martinab7876a2020-03-16 16:50:47 +0000712 if (is_interp != has_interp)
713 return prot;
714
715 if (!(state->flags & ARM64_ELF_BTI))
716 return prot;
717
718 if (prot & PROT_EXEC)
719 prot |= PROT_BTI;
720
721 return prot;
722}
723#endif