Linus Walleij | 68b6493 | 2018-08-22 22:41:03 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Ryan Mallon | b685004 | 2008-04-16 02:56:35 +0100 | [diff] [blame] | 2 | /* |
Ryan Mallon | b685004 | 2008-04-16 02:56:35 +0100 | [diff] [blame] | 3 | * Generic EP93xx GPIO handling |
| 4 | * |
Ryan Mallon | 1c5454e | 2011-06-15 14:45:36 +1000 | [diff] [blame] | 5 | * Copyright (c) 2008 Ryan Mallon |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 6 | * Copyright (c) 2011 H Hartley Sweeten <hsweeten@visionengravers.com> |
Ryan Mallon | b685004 | 2008-04-16 02:56:35 +0100 | [diff] [blame] | 7 | * |
| 8 | * Based on code originally from: |
| 9 | * linux/arch/arm/mach-ep93xx/core.c |
Ryan Mallon | b685004 | 2008-04-16 02:56:35 +0100 | [diff] [blame] | 10 | */ |
| 11 | |
| 12 | #include <linux/init.h> |
Paul Gortmaker | bb207ef | 2011-07-03 13:38:09 -0400 | [diff] [blame] | 13 | #include <linux/module.h> |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 14 | #include <linux/platform_device.h> |
Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 15 | #include <linux/io.h> |
Ryan Mallon | 595c050 | 2009-07-15 21:31:46 +0100 | [diff] [blame] | 16 | #include <linux/irq.h> |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 17 | #include <linux/slab.h> |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 18 | #include <linux/gpio/driver.h> |
Linus Walleij | 51ba88e | 2018-08-22 22:41:08 +0200 | [diff] [blame] | 19 | #include <linux/bitops.h> |
Ryan Mallon | b685004 | 2008-04-16 02:56:35 +0100 | [diff] [blame] | 20 | |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 21 | #define EP93XX_GPIO_F_INT_STATUS 0x5c |
| 22 | #define EP93XX_GPIO_A_INT_STATUS 0xa0 |
| 23 | #define EP93XX_GPIO_B_INT_STATUS 0xbc |
Arnd Bergmann | 4c2baed | 2018-08-22 22:41:01 +0200 | [diff] [blame] | 24 | |
| 25 | /* Maximum value for gpio line identifiers */ |
| 26 | #define EP93XX_GPIO_LINE_MAX 63 |
| 27 | |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 28 | /* Number of GPIO chips in EP93XX */ |
| 29 | #define EP93XX_GPIO_CHIP_NUM 8 |
| 30 | |
Arnd Bergmann | 4c2baed | 2018-08-22 22:41:01 +0200 | [diff] [blame] | 31 | /* Maximum value for irq capable line identifiers */ |
| 32 | #define EP93XX_GPIO_LINE_MAX_IRQ 23 |
| 33 | |
Nikita Shubin | 35d9e69 | 2021-02-09 16:31:10 +0300 | [diff] [blame] | 34 | #define EP93XX_GPIO_A_IRQ_BASE 64 |
| 35 | #define EP93XX_GPIO_B_IRQ_BASE 72 |
Linus Walleij | d875cc2 | 2018-08-22 22:41:10 +0200 | [diff] [blame] | 36 | /* |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 37 | * Static mapping of GPIO bank F IRQS: |
| 38 | * F0..F7 (16..24) to irq 80..87. |
Linus Walleij | d875cc2 | 2018-08-22 22:41:10 +0200 | [diff] [blame] | 39 | */ |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 40 | #define EP93XX_GPIO_F_IRQ_BASE 80 |
Linus Walleij | d875cc2 | 2018-08-22 22:41:10 +0200 | [diff] [blame] | 41 | |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 42 | struct ep93xx_gpio_irq_chip { |
Nikita Shubin | 28dc10e | 2021-02-09 16:31:05 +0300 | [diff] [blame] | 43 | struct irq_chip ic; |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 44 | u8 irq_offset; |
| 45 | u8 int_unmasked; |
| 46 | u8 int_enabled; |
| 47 | u8 int_type1; |
| 48 | u8 int_type2; |
| 49 | u8 int_debounce; |
| 50 | }; |
| 51 | |
| 52 | struct ep93xx_gpio_chip { |
| 53 | struct gpio_chip gc; |
| 54 | struct ep93xx_gpio_irq_chip *eic; |
| 55 | }; |
| 56 | |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 57 | struct ep93xx_gpio { |
Linus Walleij | 1d2bb17 | 2018-08-22 22:41:02 +0200 | [diff] [blame] | 58 | void __iomem *base; |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 59 | struct ep93xx_gpio_chip gc[EP93XX_GPIO_CHIP_NUM]; |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 60 | }; |
| 61 | |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 62 | #define to_ep93xx_gpio_chip(x) container_of(x, struct ep93xx_gpio_chip, gc) |
| 63 | |
| 64 | static struct ep93xx_gpio_irq_chip *to_ep93xx_gpio_irq_chip(struct gpio_chip *gc) |
| 65 | { |
| 66 | struct ep93xx_gpio_chip *egc = to_ep93xx_gpio_chip(gc); |
| 67 | |
| 68 | return egc->eic; |
| 69 | } |
| 70 | |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 71 | /************************************************************************* |
Hartley Sweeten | 4742723 | 2010-04-06 22:46:16 +0100 | [diff] [blame] | 72 | * Interrupt handling for EP93xx on-chip GPIOs |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 73 | *************************************************************************/ |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 74 | #define EP93XX_INT_TYPE1_OFFSET 0x00 |
| 75 | #define EP93XX_INT_TYPE2_OFFSET 0x04 |
| 76 | #define EP93XX_INT_EOI_OFFSET 0x08 |
| 77 | #define EP93XX_INT_EN_OFFSET 0x0c |
| 78 | #define EP93XX_INT_STATUS_OFFSET 0x10 |
| 79 | #define EP93XX_INT_RAW_STATUS_OFFSET 0x14 |
| 80 | #define EP93XX_INT_DEBOUNCE_OFFSET 0x18 |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 81 | |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 82 | static void ep93xx_gpio_update_int_params(struct ep93xx_gpio *epg, |
| 83 | struct ep93xx_gpio_irq_chip *eic) |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 84 | { |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 85 | writeb_relaxed(0, epg->base + eic->irq_offset + EP93XX_INT_EN_OFFSET); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 86 | |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 87 | writeb_relaxed(eic->int_type2, |
| 88 | epg->base + eic->irq_offset + EP93XX_INT_TYPE2_OFFSET); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 89 | |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 90 | writeb_relaxed(eic->int_type1, |
| 91 | epg->base + eic->irq_offset + EP93XX_INT_TYPE1_OFFSET); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 92 | |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 93 | writeb_relaxed(eic->int_unmasked & eic->int_enabled, |
| 94 | epg->base + eic->irq_offset + EP93XX_INT_EN_OFFSET); |
Linus Walleij | fd935fc | 2018-08-22 22:41:07 +0200 | [diff] [blame] | 95 | } |
| 96 | |
| 97 | static void ep93xx_gpio_int_debounce(struct gpio_chip *gc, |
| 98 | unsigned int offset, bool enable) |
| 99 | { |
| 100 | struct ep93xx_gpio *epg = gpiochip_get_data(gc); |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 101 | struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc); |
Linus Walleij | fd935fc | 2018-08-22 22:41:07 +0200 | [diff] [blame] | 102 | int port_mask = BIT(offset); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 103 | |
| 104 | if (enable) |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 105 | eic->int_debounce |= port_mask; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 106 | else |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 107 | eic->int_debounce &= ~port_mask; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 108 | |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 109 | writeb(eic->int_debounce, |
| 110 | epg->base + eic->irq_offset + EP93XX_INT_DEBOUNCE_OFFSET); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 111 | } |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 112 | |
Thomas Gleixner | bd0b9ac | 2015-09-14 10:42:37 +0200 | [diff] [blame] | 113 | static void ep93xx_gpio_ab_irq_handler(struct irq_desc *desc) |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 114 | { |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 115 | struct gpio_chip *gc = irq_desc_get_handler_data(desc); |
| 116 | struct ep93xx_gpio *epg = gpiochip_get_data(gc); |
Linus Walleij | 99399f4 | 2018-08-22 22:41:06 +0200 | [diff] [blame] | 117 | struct irq_chip *irqchip = irq_desc_get_chip(desc); |
Linus Walleij | 68491b0 | 2018-08-22 22:41:09 +0200 | [diff] [blame] | 118 | unsigned long stat; |
| 119 | int offset; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 120 | |
Linus Walleij | 99399f4 | 2018-08-22 22:41:06 +0200 | [diff] [blame] | 121 | chained_irq_enter(irqchip, desc); |
| 122 | |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 123 | /* |
| 124 | * Dispatch the IRQs to the irqdomain of each A and B |
| 125 | * gpiochip irqdomains depending on what has fired. |
| 126 | * The tricky part is that the IRQ line is shared |
| 127 | * between bank A and B and each has their own gpiochip. |
| 128 | */ |
Linus Walleij | 68491b0 | 2018-08-22 22:41:09 +0200 | [diff] [blame] | 129 | stat = readb(epg->base + EP93XX_GPIO_A_INT_STATUS); |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 130 | for_each_set_bit(offset, &stat, 8) |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 131 | generic_handle_irq(irq_find_mapping(epg->gc[0].gc.irq.domain, |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 132 | offset)); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 133 | |
Linus Walleij | 68491b0 | 2018-08-22 22:41:09 +0200 | [diff] [blame] | 134 | stat = readb(epg->base + EP93XX_GPIO_B_INT_STATUS); |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 135 | for_each_set_bit(offset, &stat, 8) |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 136 | generic_handle_irq(irq_find_mapping(epg->gc[1].gc.irq.domain, |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 137 | offset)); |
Linus Walleij | 99399f4 | 2018-08-22 22:41:06 +0200 | [diff] [blame] | 138 | |
| 139 | chained_irq_exit(irqchip, desc); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 140 | } |
| 141 | |
Thomas Gleixner | bd0b9ac | 2015-09-14 10:42:37 +0200 | [diff] [blame] | 142 | static void ep93xx_gpio_f_irq_handler(struct irq_desc *desc) |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 143 | { |
| 144 | /* |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 145 | * map discontiguous hw irq range to continuous sw irq range: |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 146 | * |
Linus Walleij | d875cc2 | 2018-08-22 22:41:10 +0200 | [diff] [blame] | 147 | * IRQ_EP93XX_GPIO{0..7}MUX -> EP93XX_GPIO_LINE_F{0..7} |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 148 | */ |
Linus Walleij | 99399f4 | 2018-08-22 22:41:06 +0200 | [diff] [blame] | 149 | struct irq_chip *irqchip = irq_desc_get_chip(desc); |
Thomas Gleixner | e43ea7a | 2015-07-13 00:06:41 +0200 | [diff] [blame] | 150 | unsigned int irq = irq_desc_get_irq(desc); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 151 | int port_f_idx = ((irq + 1) & 7) ^ 4; /* {19..22,47..50} -> {0..7} */ |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 152 | int gpio_irq = EP93XX_GPIO_F_IRQ_BASE + port_f_idx; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 153 | |
Linus Walleij | 99399f4 | 2018-08-22 22:41:06 +0200 | [diff] [blame] | 154 | chained_irq_enter(irqchip, desc); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 155 | generic_handle_irq(gpio_irq); |
Linus Walleij | 99399f4 | 2018-08-22 22:41:06 +0200 | [diff] [blame] | 156 | chained_irq_exit(irqchip, desc); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 157 | } |
| 158 | |
Lennert Buytenhek | c0afc91 | 2010-11-29 10:29:50 +0100 | [diff] [blame] | 159 | static void ep93xx_gpio_irq_ack(struct irq_data *d) |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 160 | { |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 161 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 162 | struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc); |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 163 | struct ep93xx_gpio *epg = gpiochip_get_data(gc); |
Linus Walleij | 51ba88e | 2018-08-22 22:41:08 +0200 | [diff] [blame] | 164 | int port_mask = BIT(d->irq & 7); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 165 | |
Thomas Gleixner | d1735a2 | 2011-03-24 12:45:56 +0100 | [diff] [blame] | 166 | if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) { |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 167 | eic->int_type2 ^= port_mask; /* switch edge direction */ |
| 168 | ep93xx_gpio_update_int_params(epg, eic); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 169 | } |
| 170 | |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 171 | writeb(port_mask, epg->base + eic->irq_offset + EP93XX_INT_EOI_OFFSET); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 172 | } |
| 173 | |
Lennert Buytenhek | c0afc91 | 2010-11-29 10:29:50 +0100 | [diff] [blame] | 174 | static void ep93xx_gpio_irq_mask_ack(struct irq_data *d) |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 175 | { |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 176 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 177 | struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc); |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 178 | struct ep93xx_gpio *epg = gpiochip_get_data(gc); |
Linus Walleij | 51ba88e | 2018-08-22 22:41:08 +0200 | [diff] [blame] | 179 | int port_mask = BIT(d->irq & 7); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 180 | |
Thomas Gleixner | d1735a2 | 2011-03-24 12:45:56 +0100 | [diff] [blame] | 181 | if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 182 | eic->int_type2 ^= port_mask; /* switch edge direction */ |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 183 | |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 184 | eic->int_unmasked &= ~port_mask; |
| 185 | ep93xx_gpio_update_int_params(epg, eic); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 186 | |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 187 | writeb(port_mask, epg->base + eic->irq_offset + EP93XX_INT_EOI_OFFSET); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 188 | } |
| 189 | |
Lennert Buytenhek | c0afc91 | 2010-11-29 10:29:50 +0100 | [diff] [blame] | 190 | static void ep93xx_gpio_irq_mask(struct irq_data *d) |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 191 | { |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 192 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 193 | struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc); |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 194 | struct ep93xx_gpio *epg = gpiochip_get_data(gc); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 195 | |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 196 | eic->int_unmasked &= ~BIT(d->irq & 7); |
| 197 | ep93xx_gpio_update_int_params(epg, eic); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 198 | } |
| 199 | |
Lennert Buytenhek | c0afc91 | 2010-11-29 10:29:50 +0100 | [diff] [blame] | 200 | static void ep93xx_gpio_irq_unmask(struct irq_data *d) |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 201 | { |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 202 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 203 | struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc); |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 204 | struct ep93xx_gpio *epg = gpiochip_get_data(gc); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 205 | |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 206 | eic->int_unmasked |= BIT(d->irq & 7); |
| 207 | ep93xx_gpio_update_int_params(epg, eic); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 208 | } |
| 209 | |
| 210 | /* |
| 211 | * gpio_int_type1 controls whether the interrupt is level (0) or |
| 212 | * edge (1) triggered, while gpio_int_type2 controls whether it |
| 213 | * triggers on low/falling (0) or high/rising (1). |
| 214 | */ |
Lennert Buytenhek | c0afc91 | 2010-11-29 10:29:50 +0100 | [diff] [blame] | 215 | static int ep93xx_gpio_irq_type(struct irq_data *d, unsigned int type) |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 216 | { |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 217 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 218 | struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc); |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 219 | struct ep93xx_gpio *epg = gpiochip_get_data(gc); |
Linus Walleij | 51ba88e | 2018-08-22 22:41:08 +0200 | [diff] [blame] | 220 | int offset = d->irq & 7; |
| 221 | int port_mask = BIT(offset); |
Thomas Gleixner | d1735a2 | 2011-03-24 12:45:56 +0100 | [diff] [blame] | 222 | irq_flow_handler_t handler; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 223 | |
Linus Walleij | 51ba88e | 2018-08-22 22:41:08 +0200 | [diff] [blame] | 224 | gc->direction_input(gc, offset); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 225 | |
| 226 | switch (type) { |
| 227 | case IRQ_TYPE_EDGE_RISING: |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 228 | eic->int_type1 |= port_mask; |
| 229 | eic->int_type2 |= port_mask; |
Thomas Gleixner | d1735a2 | 2011-03-24 12:45:56 +0100 | [diff] [blame] | 230 | handler = handle_edge_irq; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 231 | break; |
| 232 | case IRQ_TYPE_EDGE_FALLING: |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 233 | eic->int_type1 |= port_mask; |
| 234 | eic->int_type2 &= ~port_mask; |
Thomas Gleixner | d1735a2 | 2011-03-24 12:45:56 +0100 | [diff] [blame] | 235 | handler = handle_edge_irq; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 236 | break; |
| 237 | case IRQ_TYPE_LEVEL_HIGH: |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 238 | eic->int_type1 &= ~port_mask; |
| 239 | eic->int_type2 |= port_mask; |
Thomas Gleixner | d1735a2 | 2011-03-24 12:45:56 +0100 | [diff] [blame] | 240 | handler = handle_level_irq; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 241 | break; |
| 242 | case IRQ_TYPE_LEVEL_LOW: |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 243 | eic->int_type1 &= ~port_mask; |
| 244 | eic->int_type2 &= ~port_mask; |
Thomas Gleixner | d1735a2 | 2011-03-24 12:45:56 +0100 | [diff] [blame] | 245 | handler = handle_level_irq; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 246 | break; |
| 247 | case IRQ_TYPE_EDGE_BOTH: |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 248 | eic->int_type1 |= port_mask; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 249 | /* set initial polarity based on current input level */ |
Linus Walleij | 51ba88e | 2018-08-22 22:41:08 +0200 | [diff] [blame] | 250 | if (gc->get(gc, offset)) |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 251 | eic->int_type2 &= ~port_mask; /* falling */ |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 252 | else |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 253 | eic->int_type2 |= port_mask; /* rising */ |
Thomas Gleixner | d1735a2 | 2011-03-24 12:45:56 +0100 | [diff] [blame] | 254 | handler = handle_edge_irq; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 255 | break; |
| 256 | default: |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 257 | return -EINVAL; |
| 258 | } |
| 259 | |
Thomas Gleixner | 72b2a9e | 2015-06-23 15:52:38 +0200 | [diff] [blame] | 260 | irq_set_handler_locked(d, handler); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 261 | |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 262 | eic->int_enabled |= port_mask; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 263 | |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 264 | ep93xx_gpio_update_int_params(epg, eic); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 265 | |
| 266 | return 0; |
| 267 | } |
| 268 | |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 269 | /************************************************************************* |
| 270 | * gpiolib interface for EP93xx on-chip GPIOs |
| 271 | *************************************************************************/ |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 272 | struct ep93xx_gpio_bank { |
| 273 | const char *label; |
| 274 | int data; |
| 275 | int dir; |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 276 | int irq; |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 277 | int base; |
Linus Walleij | 3c38b3a | 2018-08-22 22:41:05 +0200 | [diff] [blame] | 278 | bool has_irq; |
Linus Walleij | d2b0919 | 2019-08-12 15:00:00 +0200 | [diff] [blame] | 279 | bool has_hierarchical_irq; |
| 280 | unsigned int irq_base; |
Ryan Mallon | b685004 | 2008-04-16 02:56:35 +0100 | [diff] [blame] | 281 | }; |
| 282 | |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 283 | #define EP93XX_GPIO_BANK(_label, _data, _dir, _irq, _base, _has_irq, _has_hier, _irq_base) \ |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 284 | { \ |
| 285 | .label = _label, \ |
| 286 | .data = _data, \ |
| 287 | .dir = _dir, \ |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 288 | .irq = _irq, \ |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 289 | .base = _base, \ |
Linus Walleij | 3c38b3a | 2018-08-22 22:41:05 +0200 | [diff] [blame] | 290 | .has_irq = _has_irq, \ |
Linus Walleij | d2b0919 | 2019-08-12 15:00:00 +0200 | [diff] [blame] | 291 | .has_hierarchical_irq = _has_hier, \ |
| 292 | .irq_base = _irq_base, \ |
Ryan Mallon | b685004 | 2008-04-16 02:56:35 +0100 | [diff] [blame] | 293 | } |
| 294 | |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 295 | static struct ep93xx_gpio_bank ep93xx_gpio_banks[] = { |
Linus Walleij | d2b0919 | 2019-08-12 15:00:00 +0200 | [diff] [blame] | 296 | /* Bank A has 8 IRQs */ |
Nikita Shubin | 35d9e69 | 2021-02-09 16:31:10 +0300 | [diff] [blame] | 297 | EP93XX_GPIO_BANK("A", 0x00, 0x10, 0x90, 0, true, false, EP93XX_GPIO_A_IRQ_BASE), |
Linus Walleij | d2b0919 | 2019-08-12 15:00:00 +0200 | [diff] [blame] | 298 | /* Bank B has 8 IRQs */ |
Nikita Shubin | 35d9e69 | 2021-02-09 16:31:10 +0300 | [diff] [blame] | 299 | EP93XX_GPIO_BANK("B", 0x04, 0x14, 0xac, 8, true, false, EP93XX_GPIO_B_IRQ_BASE), |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 300 | EP93XX_GPIO_BANK("C", 0x08, 0x18, 0x00, 40, false, false, 0), |
| 301 | EP93XX_GPIO_BANK("D", 0x0c, 0x1c, 0x00, 24, false, false, 0), |
| 302 | EP93XX_GPIO_BANK("E", 0x20, 0x24, 0x00, 32, false, false, 0), |
Linus Walleij | d2b0919 | 2019-08-12 15:00:00 +0200 | [diff] [blame] | 303 | /* Bank F has 8 IRQs */ |
Nikita Shubin | 35d9e69 | 2021-02-09 16:31:10 +0300 | [diff] [blame] | 304 | EP93XX_GPIO_BANK("F", 0x30, 0x34, 0x4c, 16, false, true, EP93XX_GPIO_F_IRQ_BASE), |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 305 | EP93XX_GPIO_BANK("G", 0x38, 0x3c, 0x00, 48, false, false, 0), |
| 306 | EP93XX_GPIO_BANK("H", 0x40, 0x44, 0x00, 56, false, false, 0), |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 307 | }; |
Ryan Mallon | b685004 | 2008-04-16 02:56:35 +0100 | [diff] [blame] | 308 | |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 309 | static int ep93xx_gpio_set_config(struct gpio_chip *gc, unsigned offset, |
Mika Westerberg | 2956b5d | 2017-01-23 15:34:34 +0300 | [diff] [blame] | 310 | unsigned long config) |
Hartley Sweeten | 5d046af | 2011-01-27 17:29:29 +0100 | [diff] [blame] | 311 | { |
Mika Westerberg | 2956b5d | 2017-01-23 15:34:34 +0300 | [diff] [blame] | 312 | u32 debounce; |
| 313 | |
| 314 | if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE) |
| 315 | return -ENOTSUPP; |
Hartley Sweeten | 5d046af | 2011-01-27 17:29:29 +0100 | [diff] [blame] | 316 | |
Mika Westerberg | 2956b5d | 2017-01-23 15:34:34 +0300 | [diff] [blame] | 317 | debounce = pinconf_to_config_argument(config); |
Linus Walleij | fd935fc | 2018-08-22 22:41:07 +0200 | [diff] [blame] | 318 | ep93xx_gpio_int_debounce(gc, offset, debounce ? true : false); |
Hartley Sweeten | 5d046af | 2011-01-27 17:29:29 +0100 | [diff] [blame] | 319 | |
| 320 | return 0; |
| 321 | } |
| 322 | |
Nikita Shubin | 28dc10e | 2021-02-09 16:31:05 +0300 | [diff] [blame] | 323 | static void ep93xx_init_irq_chip(struct device *dev, struct irq_chip *ic) |
| 324 | { |
| 325 | ic->irq_ack = ep93xx_gpio_irq_ack; |
| 326 | ic->irq_mask_ack = ep93xx_gpio_irq_mask_ack; |
| 327 | ic->irq_mask = ep93xx_gpio_irq_mask; |
| 328 | ic->irq_unmask = ep93xx_gpio_irq_unmask; |
| 329 | ic->irq_set_type = ep93xx_gpio_irq_type; |
| 330 | } |
| 331 | |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 332 | static int ep93xx_gpio_add_bank(struct ep93xx_gpio_chip *egc, |
Linus Walleij | d2b0919 | 2019-08-12 15:00:00 +0200 | [diff] [blame] | 333 | struct platform_device *pdev, |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 334 | struct ep93xx_gpio *epg, |
| 335 | struct ep93xx_gpio_bank *bank) |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 336 | { |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 337 | void __iomem *data = epg->base + bank->data; |
| 338 | void __iomem *dir = epg->base + bank->dir; |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 339 | struct gpio_chip *gc = &egc->gc; |
Linus Walleij | d2b0919 | 2019-08-12 15:00:00 +0200 | [diff] [blame] | 340 | struct device *dev = &pdev->dev; |
| 341 | struct gpio_irq_chip *girq; |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 342 | int err; |
| 343 | |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 344 | err = bgpio_init(gc, dev, 1, data, NULL, NULL, dir, NULL, 0); |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 345 | if (err) |
| 346 | return err; |
| 347 | |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 348 | gc->label = bank->label; |
| 349 | gc->base = bank->base; |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 350 | |
Linus Walleij | d2b0919 | 2019-08-12 15:00:00 +0200 | [diff] [blame] | 351 | girq = &gc->irq; |
| 352 | if (bank->has_irq || bank->has_hierarchical_irq) { |
Nikita Shubin | 28dc10e | 2021-02-09 16:31:05 +0300 | [diff] [blame] | 353 | struct irq_chip *ic; |
| 354 | |
Mika Westerberg | 2956b5d | 2017-01-23 15:34:34 +0300 | [diff] [blame] | 355 | gc->set_config = ep93xx_gpio_set_config; |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 356 | egc->eic = devm_kcalloc(dev, 1, |
| 357 | sizeof(*egc->eic), |
| 358 | GFP_KERNEL); |
| 359 | if (!egc->eic) |
| 360 | return -ENOMEM; |
| 361 | egc->eic->irq_offset = bank->irq; |
Nikita Shubin | 28dc10e | 2021-02-09 16:31:05 +0300 | [diff] [blame] | 362 | ic = &egc->eic->ic; |
| 363 | ic->name = devm_kasprintf(dev, GFP_KERNEL, "gpio-irq-%s", bank->label); |
| 364 | if (!ic->name) |
| 365 | return -ENOMEM; |
| 366 | ep93xx_init_irq_chip(dev, ic); |
| 367 | girq->chip = ic; |
Linus Walleij | d2b0919 | 2019-08-12 15:00:00 +0200 | [diff] [blame] | 368 | } |
| 369 | |
| 370 | if (bank->has_irq) { |
| 371 | int ab_parent_irq = platform_get_irq(pdev, 0); |
| 372 | |
| 373 | girq->parent_handler = ep93xx_gpio_ab_irq_handler; |
| 374 | girq->num_parents = 1; |
Nikita Shubin | f6b6154 | 2021-02-09 16:31:09 +0300 | [diff] [blame] | 375 | girq->parents = devm_kcalloc(dev, girq->num_parents, |
Linus Walleij | d2b0919 | 2019-08-12 15:00:00 +0200 | [diff] [blame] | 376 | sizeof(*girq->parents), |
| 377 | GFP_KERNEL); |
| 378 | if (!girq->parents) |
| 379 | return -ENOMEM; |
| 380 | girq->default_type = IRQ_TYPE_NONE; |
| 381 | girq->handler = handle_level_irq; |
| 382 | girq->parents[0] = ab_parent_irq; |
| 383 | girq->first = bank->irq_base; |
| 384 | } |
| 385 | |
| 386 | /* Only bank F has especially funky IRQ handling */ |
| 387 | if (bank->has_hierarchical_irq) { |
| 388 | int gpio_irq; |
| 389 | int i; |
| 390 | |
| 391 | /* |
| 392 | * FIXME: convert this to use hierarchical IRQ support! |
Nikita Shubin | 78f85c7 | 2021-02-09 16:31:08 +0300 | [diff] [blame] | 393 | * this requires fixing the root irqchip to be hierarchical. |
Linus Walleij | d2b0919 | 2019-08-12 15:00:00 +0200 | [diff] [blame] | 394 | */ |
| 395 | girq->parent_handler = ep93xx_gpio_f_irq_handler; |
| 396 | girq->num_parents = 8; |
Nikita Shubin | f6b6154 | 2021-02-09 16:31:09 +0300 | [diff] [blame] | 397 | girq->parents = devm_kcalloc(dev, girq->num_parents, |
Linus Walleij | d2b0919 | 2019-08-12 15:00:00 +0200 | [diff] [blame] | 398 | sizeof(*girq->parents), |
| 399 | GFP_KERNEL); |
| 400 | if (!girq->parents) |
| 401 | return -ENOMEM; |
| 402 | /* Pick resources 1..8 for these IRQs */ |
Nikita Shubin | f6b6154 | 2021-02-09 16:31:09 +0300 | [diff] [blame] | 403 | for (i = 0; i < girq->num_parents; i++) { |
| 404 | girq->parents[i] = platform_get_irq(pdev, i + 1); |
Nikita Shubin | 35d9e69 | 2021-02-09 16:31:10 +0300 | [diff] [blame] | 405 | gpio_irq = bank->irq_base + i; |
Linus Walleij | d2b0919 | 2019-08-12 15:00:00 +0200 | [diff] [blame] | 406 | irq_set_chip_data(gpio_irq, &epg->gc[5]); |
| 407 | irq_set_chip_and_handler(gpio_irq, |
Nikita Shubin | 28dc10e | 2021-02-09 16:31:05 +0300 | [diff] [blame] | 408 | girq->chip, |
Linus Walleij | d2b0919 | 2019-08-12 15:00:00 +0200 | [diff] [blame] | 409 | handle_level_irq); |
| 410 | irq_clear_status_flags(gpio_irq, IRQ_NOREQUEST); |
| 411 | } |
| 412 | girq->default_type = IRQ_TYPE_NONE; |
| 413 | girq->handler = handle_level_irq; |
Nikita Shubin | 35d9e69 | 2021-02-09 16:31:10 +0300 | [diff] [blame] | 414 | girq->first = bank->irq_base; |
Linus Walleij | d2b0919 | 2019-08-12 15:00:00 +0200 | [diff] [blame] | 415 | } |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 416 | |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 417 | return devm_gpiochip_add_data(dev, gc, epg); |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 418 | } |
| 419 | |
Bill Pemberton | 3836309 | 2012-11-19 13:22:34 -0500 | [diff] [blame] | 420 | static int ep93xx_gpio_probe(struct platform_device *pdev) |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 421 | { |
Linus Walleij | 1d2bb17 | 2018-08-22 22:41:02 +0200 | [diff] [blame] | 422 | struct ep93xx_gpio *epg; |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 423 | int i; |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 424 | |
Enrico Weigelt, metux IT consult | 6bdec6c | 2019-06-17 18:49:17 +0200 | [diff] [blame] | 425 | epg = devm_kzalloc(&pdev->dev, sizeof(*epg), GFP_KERNEL); |
Linus Walleij | 1d2bb17 | 2018-08-22 22:41:02 +0200 | [diff] [blame] | 426 | if (!epg) |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 427 | return -ENOMEM; |
| 428 | |
Enrico Weigelt, metux IT consult | 6bdec6c | 2019-06-17 18:49:17 +0200 | [diff] [blame] | 429 | epg->base = devm_platform_ioremap_resource(pdev, 0); |
Linus Walleij | 1d2bb17 | 2018-08-22 22:41:02 +0200 | [diff] [blame] | 430 | if (IS_ERR(epg->base)) |
| 431 | return PTR_ERR(epg->base); |
Ryan Mallon | b685004 | 2008-04-16 02:56:35 +0100 | [diff] [blame] | 432 | |
Hartley Sweeten | 5d046af | 2011-01-27 17:29:29 +0100 | [diff] [blame] | 433 | for (i = 0; i < ARRAY_SIZE(ep93xx_gpio_banks); i++) { |
Nikita Shubin | 8b81a7a | 2021-02-09 16:31:04 +0300 | [diff] [blame] | 434 | struct ep93xx_gpio_chip *gc = &epg->gc[i]; |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 435 | struct ep93xx_gpio_bank *bank = &ep93xx_gpio_banks[i]; |
Hartley Sweeten | 5d046af | 2011-01-27 17:29:29 +0100 | [diff] [blame] | 436 | |
Linus Walleij | d2b0919 | 2019-08-12 15:00:00 +0200 | [diff] [blame] | 437 | if (ep93xx_gpio_add_bank(gc, pdev, epg, bank)) |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 438 | dev_warn(&pdev->dev, "Unable to add gpio bank %s\n", |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 439 | bank->label); |
Hartley Sweeten | 5d046af | 2011-01-27 17:29:29 +0100 | [diff] [blame] | 440 | } |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 441 | |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 442 | return 0; |
Ryan Mallon | b685004 | 2008-04-16 02:56:35 +0100 | [diff] [blame] | 443 | } |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 444 | |
| 445 | static struct platform_driver ep93xx_gpio_driver = { |
| 446 | .driver = { |
| 447 | .name = "gpio-ep93xx", |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 448 | }, |
| 449 | .probe = ep93xx_gpio_probe, |
| 450 | }; |
| 451 | |
| 452 | static int __init ep93xx_gpio_init(void) |
| 453 | { |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 454 | return platform_driver_register(&ep93xx_gpio_driver); |
| 455 | } |
| 456 | postcore_initcall(ep93xx_gpio_init); |
| 457 | |
| 458 | MODULE_AUTHOR("Ryan Mallon <ryan@bluewatersys.com> " |
| 459 | "H Hartley Sweeten <hsweeten@visionengravers.com>"); |
| 460 | MODULE_DESCRIPTION("EP93XX GPIO driver"); |
| 461 | MODULE_LICENSE("GPL"); |