blob: ef148b26b587694a3e298d3a6123933f163c1cf3 [file] [log] [blame]
Linus Walleij68b64932018-08-22 22:41:03 +02001// SPDX-License-Identifier: GPL-2.0
Ryan Mallonb6850042008-04-16 02:56:35 +01002/*
Ryan Mallonb6850042008-04-16 02:56:35 +01003 * Generic EP93xx GPIO handling
4 *
Ryan Mallon1c5454e2011-06-15 14:45:36 +10005 * Copyright (c) 2008 Ryan Mallon
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -07006 * Copyright (c) 2011 H Hartley Sweeten <hsweeten@visionengravers.com>
Ryan Mallonb6850042008-04-16 02:56:35 +01007 *
8 * Based on code originally from:
9 * linux/arch/arm/mach-ep93xx/core.c
Ryan Mallonb6850042008-04-16 02:56:35 +010010 */
11
12#include <linux/init.h>
Paul Gortmakerbb207ef2011-07-03 13:38:09 -040013#include <linux/module.h>
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -070014#include <linux/platform_device.h>
Russell Kingfced80c2008-09-06 12:10:45 +010015#include <linux/io.h>
Ryan Mallon595c0502009-07-15 21:31:46 +010016#include <linux/irq.h>
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -070017#include <linux/slab.h>
Linus Walleij0f4630f2015-12-04 14:02:58 +010018#include <linux/gpio/driver.h>
Linus Walleij51ba88e2018-08-22 22:41:08 +020019#include <linux/bitops.h>
Ryan Mallonb6850042008-04-16 02:56:35 +010020
Linus Walleij991ce742018-08-22 22:41:04 +020021#define EP93XX_GPIO_F_INT_STATUS 0x5c
22#define EP93XX_GPIO_A_INT_STATUS 0xa0
23#define EP93XX_GPIO_B_INT_STATUS 0xbc
Arnd Bergmann4c2baed2018-08-22 22:41:01 +020024
25/* Maximum value for gpio line identifiers */
26#define EP93XX_GPIO_LINE_MAX 63
27
Nikita Shubin8b81a7a2021-02-09 16:31:04 +030028/* Number of GPIO chips in EP93XX */
29#define EP93XX_GPIO_CHIP_NUM 8
30
Arnd Bergmann4c2baed2018-08-22 22:41:01 +020031/* Maximum value for irq capable line identifiers */
32#define EP93XX_GPIO_LINE_MAX_IRQ 23
33
Nikita Shubin35d9e692021-02-09 16:31:10 +030034#define EP93XX_GPIO_A_IRQ_BASE 64
35#define EP93XX_GPIO_B_IRQ_BASE 72
Linus Walleijd875cc22018-08-22 22:41:10 +020036/*
Linus Walleija419a3d2018-08-22 22:41:11 +020037 * Static mapping of GPIO bank F IRQS:
38 * F0..F7 (16..24) to irq 80..87.
Linus Walleijd875cc22018-08-22 22:41:10 +020039 */
Linus Walleija419a3d2018-08-22 22:41:11 +020040#define EP93XX_GPIO_F_IRQ_BASE 80
Linus Walleijd875cc22018-08-22 22:41:10 +020041
Nikita Shubin8b81a7a2021-02-09 16:31:04 +030042struct ep93xx_gpio_irq_chip {
Nikita Shubin28dc10e2021-02-09 16:31:05 +030043 struct irq_chip ic;
Nikita Shubin8b81a7a2021-02-09 16:31:04 +030044 u8 irq_offset;
45 u8 int_unmasked;
46 u8 int_enabled;
47 u8 int_type1;
48 u8 int_type2;
49 u8 int_debounce;
50};
51
52struct ep93xx_gpio_chip {
53 struct gpio_chip gc;
54 struct ep93xx_gpio_irq_chip *eic;
55};
56
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -070057struct ep93xx_gpio {
Linus Walleij1d2bb172018-08-22 22:41:02 +020058 void __iomem *base;
Nikita Shubin8b81a7a2021-02-09 16:31:04 +030059 struct ep93xx_gpio_chip gc[EP93XX_GPIO_CHIP_NUM];
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -070060};
61
Nikita Shubin8b81a7a2021-02-09 16:31:04 +030062#define to_ep93xx_gpio_chip(x) container_of(x, struct ep93xx_gpio_chip, gc)
63
64static struct ep93xx_gpio_irq_chip *to_ep93xx_gpio_irq_chip(struct gpio_chip *gc)
65{
66 struct ep93xx_gpio_chip *egc = to_ep93xx_gpio_chip(gc);
67
68 return egc->eic;
69}
70
Hartley Sweetend056ab72010-02-23 21:41:17 +010071/*************************************************************************
Hartley Sweeten47427232010-04-06 22:46:16 +010072 * Interrupt handling for EP93xx on-chip GPIOs
Hartley Sweetend056ab72010-02-23 21:41:17 +010073 *************************************************************************/
Nikita Shubin8b81a7a2021-02-09 16:31:04 +030074#define EP93XX_INT_TYPE1_OFFSET 0x00
75#define EP93XX_INT_TYPE2_OFFSET 0x04
76#define EP93XX_INT_EOI_OFFSET 0x08
77#define EP93XX_INT_EN_OFFSET 0x0c
78#define EP93XX_INT_STATUS_OFFSET 0x10
79#define EP93XX_INT_RAW_STATUS_OFFSET 0x14
80#define EP93XX_INT_DEBOUNCE_OFFSET 0x18
Hartley Sweetend056ab72010-02-23 21:41:17 +010081
Nikita Shubin8b81a7a2021-02-09 16:31:04 +030082static void ep93xx_gpio_update_int_params(struct ep93xx_gpio *epg,
83 struct ep93xx_gpio_irq_chip *eic)
Hartley Sweetend056ab72010-02-23 21:41:17 +010084{
Nikita Shubin8b81a7a2021-02-09 16:31:04 +030085 writeb_relaxed(0, epg->base + eic->irq_offset + EP93XX_INT_EN_OFFSET);
Hartley Sweetend056ab72010-02-23 21:41:17 +010086
Nikita Shubin8b81a7a2021-02-09 16:31:04 +030087 writeb_relaxed(eic->int_type2,
88 epg->base + eic->irq_offset + EP93XX_INT_TYPE2_OFFSET);
Hartley Sweetend056ab72010-02-23 21:41:17 +010089
Nikita Shubin8b81a7a2021-02-09 16:31:04 +030090 writeb_relaxed(eic->int_type1,
91 epg->base + eic->irq_offset + EP93XX_INT_TYPE1_OFFSET);
Hartley Sweetend056ab72010-02-23 21:41:17 +010092
Nikita Shubin8b81a7a2021-02-09 16:31:04 +030093 writeb_relaxed(eic->int_unmasked & eic->int_enabled,
94 epg->base + eic->irq_offset + EP93XX_INT_EN_OFFSET);
Linus Walleijfd935fc2018-08-22 22:41:07 +020095}
96
97static void ep93xx_gpio_int_debounce(struct gpio_chip *gc,
98 unsigned int offset, bool enable)
99{
100 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300101 struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
Linus Walleijfd935fc2018-08-22 22:41:07 +0200102 int port_mask = BIT(offset);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100103
104 if (enable)
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300105 eic->int_debounce |= port_mask;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100106 else
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300107 eic->int_debounce &= ~port_mask;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100108
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300109 writeb(eic->int_debounce,
110 epg->base + eic->irq_offset + EP93XX_INT_DEBOUNCE_OFFSET);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100111}
Hartley Sweetend056ab72010-02-23 21:41:17 +0100112
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200113static void ep93xx_gpio_ab_irq_handler(struct irq_desc *desc)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100114{
Linus Walleij991ce742018-08-22 22:41:04 +0200115 struct gpio_chip *gc = irq_desc_get_handler_data(desc);
116 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
Linus Walleij99399f42018-08-22 22:41:06 +0200117 struct irq_chip *irqchip = irq_desc_get_chip(desc);
Linus Walleij68491b02018-08-22 22:41:09 +0200118 unsigned long stat;
119 int offset;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100120
Linus Walleij99399f42018-08-22 22:41:06 +0200121 chained_irq_enter(irqchip, desc);
122
Linus Walleija419a3d2018-08-22 22:41:11 +0200123 /*
124 * Dispatch the IRQs to the irqdomain of each A and B
125 * gpiochip irqdomains depending on what has fired.
126 * The tricky part is that the IRQ line is shared
127 * between bank A and B and each has their own gpiochip.
128 */
Linus Walleij68491b02018-08-22 22:41:09 +0200129 stat = readb(epg->base + EP93XX_GPIO_A_INT_STATUS);
Linus Walleija419a3d2018-08-22 22:41:11 +0200130 for_each_set_bit(offset, &stat, 8)
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300131 generic_handle_irq(irq_find_mapping(epg->gc[0].gc.irq.domain,
Linus Walleija419a3d2018-08-22 22:41:11 +0200132 offset));
Hartley Sweetend056ab72010-02-23 21:41:17 +0100133
Linus Walleij68491b02018-08-22 22:41:09 +0200134 stat = readb(epg->base + EP93XX_GPIO_B_INT_STATUS);
Linus Walleija419a3d2018-08-22 22:41:11 +0200135 for_each_set_bit(offset, &stat, 8)
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300136 generic_handle_irq(irq_find_mapping(epg->gc[1].gc.irq.domain,
Linus Walleija419a3d2018-08-22 22:41:11 +0200137 offset));
Linus Walleij99399f42018-08-22 22:41:06 +0200138
139 chained_irq_exit(irqchip, desc);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100140}
141
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200142static void ep93xx_gpio_f_irq_handler(struct irq_desc *desc)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100143{
144 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300145 * map discontiguous hw irq range to continuous sw irq range:
Hartley Sweetend056ab72010-02-23 21:41:17 +0100146 *
Linus Walleijd875cc22018-08-22 22:41:10 +0200147 * IRQ_EP93XX_GPIO{0..7}MUX -> EP93XX_GPIO_LINE_F{0..7}
Hartley Sweetend056ab72010-02-23 21:41:17 +0100148 */
Linus Walleij99399f42018-08-22 22:41:06 +0200149 struct irq_chip *irqchip = irq_desc_get_chip(desc);
Thomas Gleixnere43ea7a2015-07-13 00:06:41 +0200150 unsigned int irq = irq_desc_get_irq(desc);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100151 int port_f_idx = ((irq + 1) & 7) ^ 4; /* {19..22,47..50} -> {0..7} */
Linus Walleija419a3d2018-08-22 22:41:11 +0200152 int gpio_irq = EP93XX_GPIO_F_IRQ_BASE + port_f_idx;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100153
Linus Walleij99399f42018-08-22 22:41:06 +0200154 chained_irq_enter(irqchip, desc);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100155 generic_handle_irq(gpio_irq);
Linus Walleij99399f42018-08-22 22:41:06 +0200156 chained_irq_exit(irqchip, desc);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100157}
158
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100159static void ep93xx_gpio_irq_ack(struct irq_data *d)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100160{
Linus Walleij991ce742018-08-22 22:41:04 +0200161 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300162 struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
Linus Walleij991ce742018-08-22 22:41:04 +0200163 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
Linus Walleij51ba88e2018-08-22 22:41:08 +0200164 int port_mask = BIT(d->irq & 7);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100165
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100166 if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) {
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300167 eic->int_type2 ^= port_mask; /* switch edge direction */
168 ep93xx_gpio_update_int_params(epg, eic);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100169 }
170
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300171 writeb(port_mask, epg->base + eic->irq_offset + EP93XX_INT_EOI_OFFSET);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100172}
173
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100174static void ep93xx_gpio_irq_mask_ack(struct irq_data *d)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100175{
Linus Walleij991ce742018-08-22 22:41:04 +0200176 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300177 struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
Linus Walleij991ce742018-08-22 22:41:04 +0200178 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
Linus Walleij51ba88e2018-08-22 22:41:08 +0200179 int port_mask = BIT(d->irq & 7);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100180
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100181 if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH)
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300182 eic->int_type2 ^= port_mask; /* switch edge direction */
Hartley Sweetend056ab72010-02-23 21:41:17 +0100183
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300184 eic->int_unmasked &= ~port_mask;
185 ep93xx_gpio_update_int_params(epg, eic);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100186
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300187 writeb(port_mask, epg->base + eic->irq_offset + EP93XX_INT_EOI_OFFSET);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100188}
189
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100190static void ep93xx_gpio_irq_mask(struct irq_data *d)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100191{
Linus Walleij991ce742018-08-22 22:41:04 +0200192 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300193 struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
Linus Walleij991ce742018-08-22 22:41:04 +0200194 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100195
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300196 eic->int_unmasked &= ~BIT(d->irq & 7);
197 ep93xx_gpio_update_int_params(epg, eic);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100198}
199
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100200static void ep93xx_gpio_irq_unmask(struct irq_data *d)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100201{
Linus Walleij991ce742018-08-22 22:41:04 +0200202 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300203 struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
Linus Walleij991ce742018-08-22 22:41:04 +0200204 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100205
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300206 eic->int_unmasked |= BIT(d->irq & 7);
207 ep93xx_gpio_update_int_params(epg, eic);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100208}
209
210/*
211 * gpio_int_type1 controls whether the interrupt is level (0) or
212 * edge (1) triggered, while gpio_int_type2 controls whether it
213 * triggers on low/falling (0) or high/rising (1).
214 */
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100215static int ep93xx_gpio_irq_type(struct irq_data *d, unsigned int type)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100216{
Linus Walleij991ce742018-08-22 22:41:04 +0200217 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300218 struct ep93xx_gpio_irq_chip *eic = to_ep93xx_gpio_irq_chip(gc);
Linus Walleij991ce742018-08-22 22:41:04 +0200219 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
Linus Walleij51ba88e2018-08-22 22:41:08 +0200220 int offset = d->irq & 7;
221 int port_mask = BIT(offset);
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100222 irq_flow_handler_t handler;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100223
Linus Walleij51ba88e2018-08-22 22:41:08 +0200224 gc->direction_input(gc, offset);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100225
226 switch (type) {
227 case IRQ_TYPE_EDGE_RISING:
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300228 eic->int_type1 |= port_mask;
229 eic->int_type2 |= port_mask;
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100230 handler = handle_edge_irq;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100231 break;
232 case IRQ_TYPE_EDGE_FALLING:
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300233 eic->int_type1 |= port_mask;
234 eic->int_type2 &= ~port_mask;
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100235 handler = handle_edge_irq;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100236 break;
237 case IRQ_TYPE_LEVEL_HIGH:
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300238 eic->int_type1 &= ~port_mask;
239 eic->int_type2 |= port_mask;
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100240 handler = handle_level_irq;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100241 break;
242 case IRQ_TYPE_LEVEL_LOW:
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300243 eic->int_type1 &= ~port_mask;
244 eic->int_type2 &= ~port_mask;
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100245 handler = handle_level_irq;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100246 break;
247 case IRQ_TYPE_EDGE_BOTH:
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300248 eic->int_type1 |= port_mask;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100249 /* set initial polarity based on current input level */
Linus Walleij51ba88e2018-08-22 22:41:08 +0200250 if (gc->get(gc, offset))
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300251 eic->int_type2 &= ~port_mask; /* falling */
Hartley Sweetend056ab72010-02-23 21:41:17 +0100252 else
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300253 eic->int_type2 |= port_mask; /* rising */
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100254 handler = handle_edge_irq;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100255 break;
256 default:
Hartley Sweetend056ab72010-02-23 21:41:17 +0100257 return -EINVAL;
258 }
259
Thomas Gleixner72b2a9e2015-06-23 15:52:38 +0200260 irq_set_handler_locked(d, handler);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100261
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300262 eic->int_enabled |= port_mask;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100263
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300264 ep93xx_gpio_update_int_params(epg, eic);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100265
266 return 0;
267}
268
Hartley Sweetend056ab72010-02-23 21:41:17 +0100269/*************************************************************************
270 * gpiolib interface for EP93xx on-chip GPIOs
271 *************************************************************************/
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700272struct ep93xx_gpio_bank {
273 const char *label;
274 int data;
275 int dir;
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300276 int irq;
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700277 int base;
Linus Walleij3c38b3a2018-08-22 22:41:05 +0200278 bool has_irq;
Linus Walleijd2b09192019-08-12 15:00:00 +0200279 bool has_hierarchical_irq;
280 unsigned int irq_base;
Ryan Mallonb6850042008-04-16 02:56:35 +0100281};
282
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300283#define EP93XX_GPIO_BANK(_label, _data, _dir, _irq, _base, _has_irq, _has_hier, _irq_base) \
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700284 { \
285 .label = _label, \
286 .data = _data, \
287 .dir = _dir, \
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300288 .irq = _irq, \
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700289 .base = _base, \
Linus Walleij3c38b3a2018-08-22 22:41:05 +0200290 .has_irq = _has_irq, \
Linus Walleijd2b09192019-08-12 15:00:00 +0200291 .has_hierarchical_irq = _has_hier, \
292 .irq_base = _irq_base, \
Ryan Mallonb6850042008-04-16 02:56:35 +0100293 }
294
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700295static struct ep93xx_gpio_bank ep93xx_gpio_banks[] = {
Linus Walleijd2b09192019-08-12 15:00:00 +0200296 /* Bank A has 8 IRQs */
Nikita Shubin35d9e692021-02-09 16:31:10 +0300297 EP93XX_GPIO_BANK("A", 0x00, 0x10, 0x90, 0, true, false, EP93XX_GPIO_A_IRQ_BASE),
Linus Walleijd2b09192019-08-12 15:00:00 +0200298 /* Bank B has 8 IRQs */
Nikita Shubin35d9e692021-02-09 16:31:10 +0300299 EP93XX_GPIO_BANK("B", 0x04, 0x14, 0xac, 8, true, false, EP93XX_GPIO_B_IRQ_BASE),
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300300 EP93XX_GPIO_BANK("C", 0x08, 0x18, 0x00, 40, false, false, 0),
301 EP93XX_GPIO_BANK("D", 0x0c, 0x1c, 0x00, 24, false, false, 0),
302 EP93XX_GPIO_BANK("E", 0x20, 0x24, 0x00, 32, false, false, 0),
Linus Walleijd2b09192019-08-12 15:00:00 +0200303 /* Bank F has 8 IRQs */
Nikita Shubin35d9e692021-02-09 16:31:10 +0300304 EP93XX_GPIO_BANK("F", 0x30, 0x34, 0x4c, 16, false, true, EP93XX_GPIO_F_IRQ_BASE),
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300305 EP93XX_GPIO_BANK("G", 0x38, 0x3c, 0x00, 48, false, false, 0),
306 EP93XX_GPIO_BANK("H", 0x40, 0x44, 0x00, 56, false, false, 0),
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700307};
Ryan Mallonb6850042008-04-16 02:56:35 +0100308
Linus Walleij991ce742018-08-22 22:41:04 +0200309static int ep93xx_gpio_set_config(struct gpio_chip *gc, unsigned offset,
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300310 unsigned long config)
Hartley Sweeten5d046af2011-01-27 17:29:29 +0100311{
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300312 u32 debounce;
313
314 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
315 return -ENOTSUPP;
Hartley Sweeten5d046af2011-01-27 17:29:29 +0100316
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300317 debounce = pinconf_to_config_argument(config);
Linus Walleijfd935fc2018-08-22 22:41:07 +0200318 ep93xx_gpio_int_debounce(gc, offset, debounce ? true : false);
Hartley Sweeten5d046af2011-01-27 17:29:29 +0100319
320 return 0;
321}
322
Nikita Shubin28dc10e2021-02-09 16:31:05 +0300323static void ep93xx_init_irq_chip(struct device *dev, struct irq_chip *ic)
324{
325 ic->irq_ack = ep93xx_gpio_irq_ack;
326 ic->irq_mask_ack = ep93xx_gpio_irq_mask_ack;
327 ic->irq_mask = ep93xx_gpio_irq_mask;
328 ic->irq_unmask = ep93xx_gpio_irq_unmask;
329 ic->irq_set_type = ep93xx_gpio_irq_type;
330}
331
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300332static int ep93xx_gpio_add_bank(struct ep93xx_gpio_chip *egc,
Linus Walleijd2b09192019-08-12 15:00:00 +0200333 struct platform_device *pdev,
Linus Walleij991ce742018-08-22 22:41:04 +0200334 struct ep93xx_gpio *epg,
335 struct ep93xx_gpio_bank *bank)
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700336{
Linus Walleij991ce742018-08-22 22:41:04 +0200337 void __iomem *data = epg->base + bank->data;
338 void __iomem *dir = epg->base + bank->dir;
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300339 struct gpio_chip *gc = &egc->gc;
Linus Walleijd2b09192019-08-12 15:00:00 +0200340 struct device *dev = &pdev->dev;
341 struct gpio_irq_chip *girq;
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700342 int err;
343
Linus Walleij0f4630f2015-12-04 14:02:58 +0100344 err = bgpio_init(gc, dev, 1, data, NULL, NULL, dir, NULL, 0);
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700345 if (err)
346 return err;
347
Linus Walleij0f4630f2015-12-04 14:02:58 +0100348 gc->label = bank->label;
349 gc->base = bank->base;
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700350
Linus Walleijd2b09192019-08-12 15:00:00 +0200351 girq = &gc->irq;
352 if (bank->has_irq || bank->has_hierarchical_irq) {
Nikita Shubin28dc10e2021-02-09 16:31:05 +0300353 struct irq_chip *ic;
354
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300355 gc->set_config = ep93xx_gpio_set_config;
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300356 egc->eic = devm_kcalloc(dev, 1,
357 sizeof(*egc->eic),
358 GFP_KERNEL);
359 if (!egc->eic)
360 return -ENOMEM;
361 egc->eic->irq_offset = bank->irq;
Nikita Shubin28dc10e2021-02-09 16:31:05 +0300362 ic = &egc->eic->ic;
363 ic->name = devm_kasprintf(dev, GFP_KERNEL, "gpio-irq-%s", bank->label);
364 if (!ic->name)
365 return -ENOMEM;
366 ep93xx_init_irq_chip(dev, ic);
367 girq->chip = ic;
Linus Walleijd2b09192019-08-12 15:00:00 +0200368 }
369
370 if (bank->has_irq) {
371 int ab_parent_irq = platform_get_irq(pdev, 0);
372
373 girq->parent_handler = ep93xx_gpio_ab_irq_handler;
374 girq->num_parents = 1;
Nikita Shubinf6b61542021-02-09 16:31:09 +0300375 girq->parents = devm_kcalloc(dev, girq->num_parents,
Linus Walleijd2b09192019-08-12 15:00:00 +0200376 sizeof(*girq->parents),
377 GFP_KERNEL);
378 if (!girq->parents)
379 return -ENOMEM;
380 girq->default_type = IRQ_TYPE_NONE;
381 girq->handler = handle_level_irq;
382 girq->parents[0] = ab_parent_irq;
383 girq->first = bank->irq_base;
384 }
385
386 /* Only bank F has especially funky IRQ handling */
387 if (bank->has_hierarchical_irq) {
388 int gpio_irq;
389 int i;
390
391 /*
392 * FIXME: convert this to use hierarchical IRQ support!
Nikita Shubin78f85c72021-02-09 16:31:08 +0300393 * this requires fixing the root irqchip to be hierarchical.
Linus Walleijd2b09192019-08-12 15:00:00 +0200394 */
395 girq->parent_handler = ep93xx_gpio_f_irq_handler;
396 girq->num_parents = 8;
Nikita Shubinf6b61542021-02-09 16:31:09 +0300397 girq->parents = devm_kcalloc(dev, girq->num_parents,
Linus Walleijd2b09192019-08-12 15:00:00 +0200398 sizeof(*girq->parents),
399 GFP_KERNEL);
400 if (!girq->parents)
401 return -ENOMEM;
402 /* Pick resources 1..8 for these IRQs */
Nikita Shubinf6b61542021-02-09 16:31:09 +0300403 for (i = 0; i < girq->num_parents; i++) {
404 girq->parents[i] = platform_get_irq(pdev, i + 1);
Nikita Shubin35d9e692021-02-09 16:31:10 +0300405 gpio_irq = bank->irq_base + i;
Linus Walleijd2b09192019-08-12 15:00:00 +0200406 irq_set_chip_data(gpio_irq, &epg->gc[5]);
407 irq_set_chip_and_handler(gpio_irq,
Nikita Shubin28dc10e2021-02-09 16:31:05 +0300408 girq->chip,
Linus Walleijd2b09192019-08-12 15:00:00 +0200409 handle_level_irq);
410 irq_clear_status_flags(gpio_irq, IRQ_NOREQUEST);
411 }
412 girq->default_type = IRQ_TYPE_NONE;
413 girq->handler = handle_level_irq;
Nikita Shubin35d9e692021-02-09 16:31:10 +0300414 girq->first = bank->irq_base;
Linus Walleijd2b09192019-08-12 15:00:00 +0200415 }
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700416
Linus Walleij991ce742018-08-22 22:41:04 +0200417 return devm_gpiochip_add_data(dev, gc, epg);
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700418}
419
Bill Pemberton38363092012-11-19 13:22:34 -0500420static int ep93xx_gpio_probe(struct platform_device *pdev)
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700421{
Linus Walleij1d2bb172018-08-22 22:41:02 +0200422 struct ep93xx_gpio *epg;
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700423 int i;
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700424
Enrico Weigelt, metux IT consult6bdec6c2019-06-17 18:49:17 +0200425 epg = devm_kzalloc(&pdev->dev, sizeof(*epg), GFP_KERNEL);
Linus Walleij1d2bb172018-08-22 22:41:02 +0200426 if (!epg)
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700427 return -ENOMEM;
428
Enrico Weigelt, metux IT consult6bdec6c2019-06-17 18:49:17 +0200429 epg->base = devm_platform_ioremap_resource(pdev, 0);
Linus Walleij1d2bb172018-08-22 22:41:02 +0200430 if (IS_ERR(epg->base))
431 return PTR_ERR(epg->base);
Ryan Mallonb6850042008-04-16 02:56:35 +0100432
Hartley Sweeten5d046af2011-01-27 17:29:29 +0100433 for (i = 0; i < ARRAY_SIZE(ep93xx_gpio_banks); i++) {
Nikita Shubin8b81a7a2021-02-09 16:31:04 +0300434 struct ep93xx_gpio_chip *gc = &epg->gc[i];
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700435 struct ep93xx_gpio_bank *bank = &ep93xx_gpio_banks[i];
Hartley Sweeten5d046af2011-01-27 17:29:29 +0100436
Linus Walleijd2b09192019-08-12 15:00:00 +0200437 if (ep93xx_gpio_add_bank(gc, pdev, epg, bank))
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700438 dev_warn(&pdev->dev, "Unable to add gpio bank %s\n",
Linus Walleija419a3d2018-08-22 22:41:11 +0200439 bank->label);
Hartley Sweeten5d046af2011-01-27 17:29:29 +0100440 }
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700441
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700442 return 0;
Ryan Mallonb6850042008-04-16 02:56:35 +0100443}
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700444
445static struct platform_driver ep93xx_gpio_driver = {
446 .driver = {
447 .name = "gpio-ep93xx",
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700448 },
449 .probe = ep93xx_gpio_probe,
450};
451
452static int __init ep93xx_gpio_init(void)
453{
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700454 return platform_driver_register(&ep93xx_gpio_driver);
455}
456postcore_initcall(ep93xx_gpio_init);
457
458MODULE_AUTHOR("Ryan Mallon <ryan@bluewatersys.com> "
459 "H Hartley Sweeten <hsweeten@visionengravers.com>");
460MODULE_DESCRIPTION("EP93XX GPIO driver");
461MODULE_LICENSE("GPL");