Thomas Gleixner | f6cc69f | 2019-05-29 16:57:24 -0700 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 2 | /* |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 3 | * Common code for Intel Running Average Power Limit (RAPL) support. |
| 4 | * Copyright (c) 2019, Intel Corporation. |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 5 | */ |
| 6 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
| 7 | |
| 8 | #include <linux/kernel.h> |
| 9 | #include <linux/module.h> |
| 10 | #include <linux/list.h> |
| 11 | #include <linux/types.h> |
| 12 | #include <linux/device.h> |
| 13 | #include <linux/slab.h> |
| 14 | #include <linux/log2.h> |
| 15 | #include <linux/bitmap.h> |
| 16 | #include <linux/delay.h> |
| 17 | #include <linux/sysfs.h> |
| 18 | #include <linux/cpu.h> |
| 19 | #include <linux/powercap.h> |
Zhen Han | 52b3672 | 2018-01-10 08:38:23 +0800 | [diff] [blame] | 20 | #include <linux/suspend.h> |
Zhang Rui | ff95682 | 2019-07-10 21:44:24 +0800 | [diff] [blame] | 21 | #include <linux/intel_rapl.h> |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 22 | #include <linux/processor.h> |
Zhang Rui | abcfaeb | 2019-07-10 21:44:34 +0800 | [diff] [blame] | 23 | #include <linux/platform_device.h> |
| 24 | |
| 25 | #include <asm/iosf_mbi.h> |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 26 | #include <asm/cpu_device_id.h> |
Dave Hansen | 62d1673 | 2016-06-02 17:19:36 -0700 | [diff] [blame] | 27 | #include <asm/intel-family.h> |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 28 | |
| 29 | /* bitmasks for RAPL MSRs, used by primitive access functions */ |
| 30 | #define ENERGY_STATUS_MASK 0xffffffff |
| 31 | |
| 32 | #define POWER_LIMIT1_MASK 0x7FFF |
| 33 | #define POWER_LIMIT1_ENABLE BIT(15) |
| 34 | #define POWER_LIMIT1_CLAMP BIT(16) |
| 35 | |
| 36 | #define POWER_LIMIT2_MASK (0x7FFFULL<<32) |
| 37 | #define POWER_LIMIT2_ENABLE BIT_ULL(47) |
| 38 | #define POWER_LIMIT2_CLAMP BIT_ULL(48) |
Zhang Rui | 0c2dded | 2019-07-10 21:44:32 +0800 | [diff] [blame] | 39 | #define POWER_HIGH_LOCK BIT_ULL(63) |
| 40 | #define POWER_LOW_LOCK BIT(31) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 41 | |
Sumeet Pawnikar | 8365a89 | 2020-07-16 23:14:55 +0530 | [diff] [blame^] | 42 | #define POWER_LIMIT4_MASK 0x1FFF |
| 43 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 44 | #define TIME_WINDOW1_MASK (0x7FULL<<17) |
| 45 | #define TIME_WINDOW2_MASK (0x7FULL<<49) |
| 46 | |
| 47 | #define POWER_UNIT_OFFSET 0 |
| 48 | #define POWER_UNIT_MASK 0x0F |
| 49 | |
| 50 | #define ENERGY_UNIT_OFFSET 0x08 |
| 51 | #define ENERGY_UNIT_MASK 0x1F00 |
| 52 | |
| 53 | #define TIME_UNIT_OFFSET 0x10 |
| 54 | #define TIME_UNIT_MASK 0xF0000 |
| 55 | |
| 56 | #define POWER_INFO_MAX_MASK (0x7fffULL<<32) |
| 57 | #define POWER_INFO_MIN_MASK (0x7fffULL<<16) |
| 58 | #define POWER_INFO_MAX_TIME_WIN_MASK (0x3fULL<<48) |
| 59 | #define POWER_INFO_THERMAL_SPEC_MASK 0x7fff |
| 60 | |
| 61 | #define PERF_STATUS_THROTTLE_TIME_MASK 0xffffffff |
| 62 | #define PP_POLICY_MASK 0x1F |
| 63 | |
| 64 | /* Non HW constants */ |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 65 | #define RAPL_PRIMITIVE_DERIVED BIT(1) /* not from raw data */ |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 66 | #define RAPL_PRIMITIVE_DUMMY BIT(2) |
| 67 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 68 | #define TIME_WINDOW_MAX_MSEC 40000 |
| 69 | #define TIME_WINDOW_MIN_MSEC 250 |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 70 | #define ENERGY_UNIT_SCALE 1000 /* scale from driver unit to powercap unit */ |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 71 | enum unit_type { |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 72 | ARBITRARY_UNIT, /* no translation */ |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 73 | POWER_UNIT, |
| 74 | ENERGY_UNIT, |
| 75 | TIME_UNIT, |
| 76 | }; |
| 77 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 78 | /* per domain data, some are optional */ |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 79 | #define NR_RAW_PRIMITIVES (NR_RAPL_PRIMITIVES - 2) |
| 80 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 81 | #define DOMAIN_STATE_INACTIVE BIT(0) |
| 82 | #define DOMAIN_STATE_POWER_LIMIT_SET BIT(1) |
| 83 | #define DOMAIN_STATE_BIOS_LOCKED BIT(2) |
| 84 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 85 | static const char pl1_name[] = "long_term"; |
| 86 | static const char pl2_name[] = "short_term"; |
Sumeet Pawnikar | 8365a89 | 2020-07-16 23:14:55 +0530 | [diff] [blame^] | 87 | static const char pl4_name[] = "peak_power"; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 88 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 89 | #define power_zone_to_rapl_domain(_zone) \ |
| 90 | container_of(_zone, struct rapl_domain, power_zone) |
| 91 | |
Jacob Pan | 087e9cb | 2014-11-07 09:29:25 -0800 | [diff] [blame] | 92 | struct rapl_defaults { |
Ajay Thomas | 51b6340 | 2015-04-30 01:43:23 +0530 | [diff] [blame] | 93 | u8 floor_freq_reg_addr; |
Jacob Pan | 087e9cb | 2014-11-07 09:29:25 -0800 | [diff] [blame] | 94 | int (*check_unit)(struct rapl_package *rp, int cpu); |
| 95 | void (*set_floor_freq)(struct rapl_domain *rd, bool mode); |
| 96 | u64 (*compute_time_window)(struct rapl_package *rp, u64 val, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 97 | bool to_raw); |
Jacob Pan | d474a4d | 2015-03-13 03:48:56 -0700 | [diff] [blame] | 98 | unsigned int dram_domain_energy_unit; |
Zhang Rui | 2d798d9 | 2020-06-29 13:34:50 +0800 | [diff] [blame] | 99 | unsigned int psys_domain_energy_unit; |
Jacob Pan | 087e9cb | 2014-11-07 09:29:25 -0800 | [diff] [blame] | 100 | }; |
| 101 | static struct rapl_defaults *rapl_defaults; |
| 102 | |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 103 | /* Sideband MBI registers */ |
Ajay Thomas | 51b6340 | 2015-04-30 01:43:23 +0530 | [diff] [blame] | 104 | #define IOSF_CPU_POWER_BUDGET_CTL_BYT (0x2) |
| 105 | #define IOSF_CPU_POWER_BUDGET_CTL_TNG (0xdf) |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 106 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 107 | #define PACKAGE_PLN_INT_SAVED BIT(0) |
| 108 | #define MAX_PRIM_NAME (32) |
| 109 | |
| 110 | /* per domain data. used to describe individual knobs such that access function |
| 111 | * can be consolidated into one instead of many inline functions. |
| 112 | */ |
| 113 | struct rapl_primitive_info { |
| 114 | const char *name; |
| 115 | u64 mask; |
| 116 | int shift; |
Zhang Rui | f7c4e0c | 2019-07-10 21:44:22 +0800 | [diff] [blame] | 117 | enum rapl_domain_reg_id id; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 118 | enum unit_type unit; |
| 119 | u32 flag; |
| 120 | }; |
| 121 | |
| 122 | #define PRIMITIVE_INFO_INIT(p, m, s, i, u, f) { \ |
| 123 | .name = #p, \ |
| 124 | .mask = m, \ |
| 125 | .shift = s, \ |
| 126 | .id = i, \ |
| 127 | .unit = u, \ |
| 128 | .flag = f \ |
| 129 | } |
| 130 | |
| 131 | static void rapl_init_domains(struct rapl_package *rp); |
| 132 | static int rapl_read_data_raw(struct rapl_domain *rd, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 133 | enum rapl_primitives prim, |
| 134 | bool xlate, u64 *data); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 135 | static int rapl_write_data_raw(struct rapl_domain *rd, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 136 | enum rapl_primitives prim, |
| 137 | unsigned long long value); |
Jacob Pan | 309557f | 2016-02-24 13:31:37 -0800 | [diff] [blame] | 138 | static u64 rapl_unit_xlate(struct rapl_domain *rd, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 139 | enum unit_type type, u64 value, int to_raw); |
Jacob Pan | 309557f | 2016-02-24 13:31:37 -0800 | [diff] [blame] | 140 | static void package_power_limit_irq_save(struct rapl_package *rp); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 141 | |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 142 | static LIST_HEAD(rapl_packages); /* guarded by CPU hotplug lock */ |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 143 | |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 144 | static const char *const rapl_domain_names[] = { |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 145 | "package", |
| 146 | "core", |
| 147 | "uncore", |
| 148 | "dram", |
Srinivas Pandruvada | 3521ba1 | 2016-04-17 15:03:01 -0700 | [diff] [blame] | 149 | "psys", |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 150 | }; |
| 151 | |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 152 | static int get_energy_counter(struct powercap_zone *power_zone, |
| 153 | u64 *energy_raw) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 154 | { |
| 155 | struct rapl_domain *rd; |
| 156 | u64 energy_now; |
| 157 | |
| 158 | /* prevent CPU hotplug, make sure the RAPL domain does not go |
| 159 | * away while reading the counter. |
| 160 | */ |
| 161 | get_online_cpus(); |
| 162 | rd = power_zone_to_rapl_domain(power_zone); |
| 163 | |
| 164 | if (!rapl_read_data_raw(rd, ENERGY_COUNTER, true, &energy_now)) { |
| 165 | *energy_raw = energy_now; |
| 166 | put_online_cpus(); |
| 167 | |
| 168 | return 0; |
| 169 | } |
| 170 | put_online_cpus(); |
| 171 | |
| 172 | return -EIO; |
| 173 | } |
| 174 | |
| 175 | static int get_max_energy_counter(struct powercap_zone *pcd_dev, u64 *energy) |
| 176 | { |
Jacob Pan | d474a4d | 2015-03-13 03:48:56 -0700 | [diff] [blame] | 177 | struct rapl_domain *rd = power_zone_to_rapl_domain(pcd_dev); |
| 178 | |
Jacob Pan | 309557f | 2016-02-24 13:31:37 -0800 | [diff] [blame] | 179 | *energy = rapl_unit_xlate(rd, ENERGY_UNIT, ENERGY_STATUS_MASK, 0); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 180 | return 0; |
| 181 | } |
| 182 | |
| 183 | static int release_zone(struct powercap_zone *power_zone) |
| 184 | { |
| 185 | struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone); |
Jacob Pan | 309557f | 2016-02-24 13:31:37 -0800 | [diff] [blame] | 186 | struct rapl_package *rp = rd->rp; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 187 | |
| 188 | /* package zone is the last zone of a package, we can free |
| 189 | * memory here since all children has been unregistered. |
| 190 | */ |
| 191 | if (rd->id == RAPL_DOMAIN_PACKAGE) { |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 192 | kfree(rd); |
| 193 | rp->domains = NULL; |
| 194 | } |
| 195 | |
| 196 | return 0; |
| 197 | |
| 198 | } |
| 199 | |
| 200 | static int find_nr_power_limit(struct rapl_domain *rd) |
| 201 | { |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 202 | int i, nr_pl = 0; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 203 | |
| 204 | for (i = 0; i < NR_POWER_LIMITS; i++) { |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 205 | if (rd->rpl[i].name) |
| 206 | nr_pl++; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 207 | } |
| 208 | |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 209 | return nr_pl; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 210 | } |
| 211 | |
| 212 | static int set_domain_enable(struct powercap_zone *power_zone, bool mode) |
| 213 | { |
| 214 | struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 215 | |
| 216 | if (rd->state & DOMAIN_STATE_BIOS_LOCKED) |
| 217 | return -EACCES; |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 218 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 219 | get_online_cpus(); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 220 | rapl_write_data_raw(rd, PL1_ENABLE, mode); |
Ajay Thomas | 51b6340 | 2015-04-30 01:43:23 +0530 | [diff] [blame] | 221 | if (rapl_defaults->set_floor_freq) |
| 222 | rapl_defaults->set_floor_freq(rd, mode); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 223 | put_online_cpus(); |
| 224 | |
| 225 | return 0; |
| 226 | } |
| 227 | |
| 228 | static int get_domain_enable(struct powercap_zone *power_zone, bool *mode) |
| 229 | { |
| 230 | struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone); |
| 231 | u64 val; |
| 232 | |
| 233 | if (rd->state & DOMAIN_STATE_BIOS_LOCKED) { |
| 234 | *mode = false; |
| 235 | return 0; |
| 236 | } |
| 237 | get_online_cpus(); |
| 238 | if (rapl_read_data_raw(rd, PL1_ENABLE, true, &val)) { |
| 239 | put_online_cpus(); |
| 240 | return -EIO; |
| 241 | } |
| 242 | *mode = val; |
| 243 | put_online_cpus(); |
| 244 | |
| 245 | return 0; |
| 246 | } |
| 247 | |
| 248 | /* per RAPL domain ops, in the order of rapl_domain_type */ |
Julia Lawall | 600c395 | 2015-12-23 22:59:55 +0100 | [diff] [blame] | 249 | static const struct powercap_zone_ops zone_ops[] = { |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 250 | /* RAPL_DOMAIN_PACKAGE */ |
| 251 | { |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 252 | .get_energy_uj = get_energy_counter, |
| 253 | .get_max_energy_range_uj = get_max_energy_counter, |
| 254 | .release = release_zone, |
| 255 | .set_enable = set_domain_enable, |
| 256 | .get_enable = get_domain_enable, |
| 257 | }, |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 258 | /* RAPL_DOMAIN_PP0 */ |
| 259 | { |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 260 | .get_energy_uj = get_energy_counter, |
| 261 | .get_max_energy_range_uj = get_max_energy_counter, |
| 262 | .release = release_zone, |
| 263 | .set_enable = set_domain_enable, |
| 264 | .get_enable = get_domain_enable, |
| 265 | }, |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 266 | /* RAPL_DOMAIN_PP1 */ |
| 267 | { |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 268 | .get_energy_uj = get_energy_counter, |
| 269 | .get_max_energy_range_uj = get_max_energy_counter, |
| 270 | .release = release_zone, |
| 271 | .set_enable = set_domain_enable, |
| 272 | .get_enable = get_domain_enable, |
| 273 | }, |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 274 | /* RAPL_DOMAIN_DRAM */ |
| 275 | { |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 276 | .get_energy_uj = get_energy_counter, |
| 277 | .get_max_energy_range_uj = get_max_energy_counter, |
| 278 | .release = release_zone, |
| 279 | .set_enable = set_domain_enable, |
| 280 | .get_enable = get_domain_enable, |
| 281 | }, |
Srinivas Pandruvada | 3521ba1 | 2016-04-17 15:03:01 -0700 | [diff] [blame] | 282 | /* RAPL_DOMAIN_PLATFORM */ |
| 283 | { |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 284 | .get_energy_uj = get_energy_counter, |
| 285 | .get_max_energy_range_uj = get_max_energy_counter, |
| 286 | .release = release_zone, |
| 287 | .set_enable = set_domain_enable, |
| 288 | .get_enable = get_domain_enable, |
| 289 | }, |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 290 | }; |
| 291 | |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 292 | /* |
| 293 | * Constraint index used by powercap can be different than power limit (PL) |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 294 | * index in that some PLs maybe missing due to non-existent MSRs. So we |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 295 | * need to convert here by finding the valid PLs only (name populated). |
| 296 | */ |
| 297 | static int contraint_to_pl(struct rapl_domain *rd, int cid) |
| 298 | { |
| 299 | int i, j; |
| 300 | |
| 301 | for (i = 0, j = 0; i < NR_POWER_LIMITS; i++) { |
| 302 | if ((rd->rpl[i].name) && j++ == cid) { |
| 303 | pr_debug("%s: index %d\n", __func__, i); |
| 304 | return i; |
| 305 | } |
| 306 | } |
Jacob Pan | cb43f81 | 2016-11-28 13:53:11 -0800 | [diff] [blame] | 307 | pr_err("Cannot find matching power limit for constraint %d\n", cid); |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 308 | |
| 309 | return -EINVAL; |
| 310 | } |
| 311 | |
| 312 | static int set_power_limit(struct powercap_zone *power_zone, int cid, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 313 | u64 power_limit) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 314 | { |
| 315 | struct rapl_domain *rd; |
| 316 | struct rapl_package *rp; |
| 317 | int ret = 0; |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 318 | int id; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 319 | |
| 320 | get_online_cpus(); |
| 321 | rd = power_zone_to_rapl_domain(power_zone); |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 322 | id = contraint_to_pl(rd, cid); |
Jacob Pan | cb43f81 | 2016-11-28 13:53:11 -0800 | [diff] [blame] | 323 | if (id < 0) { |
| 324 | ret = id; |
| 325 | goto set_exit; |
| 326 | } |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 327 | |
Jacob Pan | 309557f | 2016-02-24 13:31:37 -0800 | [diff] [blame] | 328 | rp = rd->rp; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 329 | |
| 330 | if (rd->state & DOMAIN_STATE_BIOS_LOCKED) { |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 331 | dev_warn(&power_zone->dev, |
| 332 | "%s locked by BIOS, monitoring only\n", rd->name); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 333 | ret = -EACCES; |
| 334 | goto set_exit; |
| 335 | } |
| 336 | |
| 337 | switch (rd->rpl[id].prim_id) { |
| 338 | case PL1_ENABLE: |
| 339 | rapl_write_data_raw(rd, POWER_LIMIT1, power_limit); |
| 340 | break; |
| 341 | case PL2_ENABLE: |
| 342 | rapl_write_data_raw(rd, POWER_LIMIT2, power_limit); |
| 343 | break; |
Sumeet Pawnikar | 8365a89 | 2020-07-16 23:14:55 +0530 | [diff] [blame^] | 344 | case PL4_ENABLE: |
| 345 | rapl_write_data_raw(rd, POWER_LIMIT4, power_limit); |
| 346 | break; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 347 | default: |
| 348 | ret = -EINVAL; |
| 349 | } |
| 350 | if (!ret) |
Jacob Pan | 309557f | 2016-02-24 13:31:37 -0800 | [diff] [blame] | 351 | package_power_limit_irq_save(rp); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 352 | set_exit: |
| 353 | put_online_cpus(); |
| 354 | return ret; |
| 355 | } |
| 356 | |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 357 | static int get_current_power_limit(struct powercap_zone *power_zone, int cid, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 358 | u64 *data) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 359 | { |
| 360 | struct rapl_domain *rd; |
| 361 | u64 val; |
| 362 | int prim; |
| 363 | int ret = 0; |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 364 | int id; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 365 | |
| 366 | get_online_cpus(); |
| 367 | rd = power_zone_to_rapl_domain(power_zone); |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 368 | id = contraint_to_pl(rd, cid); |
Jacob Pan | cb43f81 | 2016-11-28 13:53:11 -0800 | [diff] [blame] | 369 | if (id < 0) { |
| 370 | ret = id; |
| 371 | goto get_exit; |
| 372 | } |
| 373 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 374 | switch (rd->rpl[id].prim_id) { |
| 375 | case PL1_ENABLE: |
| 376 | prim = POWER_LIMIT1; |
| 377 | break; |
| 378 | case PL2_ENABLE: |
| 379 | prim = POWER_LIMIT2; |
| 380 | break; |
Sumeet Pawnikar | 8365a89 | 2020-07-16 23:14:55 +0530 | [diff] [blame^] | 381 | case PL4_ENABLE: |
| 382 | prim = POWER_LIMIT4; |
| 383 | break; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 384 | default: |
| 385 | put_online_cpus(); |
| 386 | return -EINVAL; |
| 387 | } |
| 388 | if (rapl_read_data_raw(rd, prim, true, &val)) |
| 389 | ret = -EIO; |
| 390 | else |
| 391 | *data = val; |
| 392 | |
Jacob Pan | cb43f81 | 2016-11-28 13:53:11 -0800 | [diff] [blame] | 393 | get_exit: |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 394 | put_online_cpus(); |
| 395 | |
| 396 | return ret; |
| 397 | } |
| 398 | |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 399 | static int set_time_window(struct powercap_zone *power_zone, int cid, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 400 | u64 window) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 401 | { |
| 402 | struct rapl_domain *rd; |
| 403 | int ret = 0; |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 404 | int id; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 405 | |
| 406 | get_online_cpus(); |
| 407 | rd = power_zone_to_rapl_domain(power_zone); |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 408 | id = contraint_to_pl(rd, cid); |
Jacob Pan | cb43f81 | 2016-11-28 13:53:11 -0800 | [diff] [blame] | 409 | if (id < 0) { |
| 410 | ret = id; |
| 411 | goto set_time_exit; |
| 412 | } |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 413 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 414 | switch (rd->rpl[id].prim_id) { |
| 415 | case PL1_ENABLE: |
| 416 | rapl_write_data_raw(rd, TIME_WINDOW1, window); |
| 417 | break; |
| 418 | case PL2_ENABLE: |
| 419 | rapl_write_data_raw(rd, TIME_WINDOW2, window); |
| 420 | break; |
| 421 | default: |
| 422 | ret = -EINVAL; |
| 423 | } |
Jacob Pan | cb43f81 | 2016-11-28 13:53:11 -0800 | [diff] [blame] | 424 | |
| 425 | set_time_exit: |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 426 | put_online_cpus(); |
| 427 | return ret; |
| 428 | } |
| 429 | |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 430 | static int get_time_window(struct powercap_zone *power_zone, int cid, |
| 431 | u64 *data) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 432 | { |
| 433 | struct rapl_domain *rd; |
| 434 | u64 val; |
| 435 | int ret = 0; |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 436 | int id; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 437 | |
| 438 | get_online_cpus(); |
| 439 | rd = power_zone_to_rapl_domain(power_zone); |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 440 | id = contraint_to_pl(rd, cid); |
Jacob Pan | cb43f81 | 2016-11-28 13:53:11 -0800 | [diff] [blame] | 441 | if (id < 0) { |
| 442 | ret = id; |
| 443 | goto get_time_exit; |
| 444 | } |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 445 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 446 | switch (rd->rpl[id].prim_id) { |
| 447 | case PL1_ENABLE: |
| 448 | ret = rapl_read_data_raw(rd, TIME_WINDOW1, true, &val); |
| 449 | break; |
| 450 | case PL2_ENABLE: |
| 451 | ret = rapl_read_data_raw(rd, TIME_WINDOW2, true, &val); |
| 452 | break; |
Sumeet Pawnikar | 8365a89 | 2020-07-16 23:14:55 +0530 | [diff] [blame^] | 453 | case PL4_ENABLE: |
| 454 | /* |
| 455 | * Time window parameter is not applicable for PL4 entry |
| 456 | * so assigining '0' as default value. |
| 457 | */ |
| 458 | val = 0; |
| 459 | break; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 460 | default: |
| 461 | put_online_cpus(); |
| 462 | return -EINVAL; |
| 463 | } |
| 464 | if (!ret) |
| 465 | *data = val; |
Jacob Pan | cb43f81 | 2016-11-28 13:53:11 -0800 | [diff] [blame] | 466 | |
| 467 | get_time_exit: |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 468 | put_online_cpus(); |
| 469 | |
| 470 | return ret; |
| 471 | } |
| 472 | |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 473 | static const char *get_constraint_name(struct powercap_zone *power_zone, |
| 474 | int cid) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 475 | { |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 476 | struct rapl_domain *rd; |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 477 | int id; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 478 | |
| 479 | rd = power_zone_to_rapl_domain(power_zone); |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 480 | id = contraint_to_pl(rd, cid); |
| 481 | if (id >= 0) |
| 482 | return rd->rpl[id].name; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 483 | |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 484 | return NULL; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 485 | } |
| 486 | |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 487 | static int get_max_power(struct powercap_zone *power_zone, int id, u64 *data) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 488 | { |
| 489 | struct rapl_domain *rd; |
| 490 | u64 val; |
| 491 | int prim; |
| 492 | int ret = 0; |
| 493 | |
| 494 | get_online_cpus(); |
| 495 | rd = power_zone_to_rapl_domain(power_zone); |
| 496 | switch (rd->rpl[id].prim_id) { |
| 497 | case PL1_ENABLE: |
| 498 | prim = THERMAL_SPEC_POWER; |
| 499 | break; |
| 500 | case PL2_ENABLE: |
| 501 | prim = MAX_POWER; |
| 502 | break; |
Sumeet Pawnikar | 8365a89 | 2020-07-16 23:14:55 +0530 | [diff] [blame^] | 503 | case PL4_ENABLE: |
| 504 | prim = MAX_POWER; |
| 505 | break; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 506 | default: |
| 507 | put_online_cpus(); |
| 508 | return -EINVAL; |
| 509 | } |
| 510 | if (rapl_read_data_raw(rd, prim, true, &val)) |
| 511 | ret = -EIO; |
| 512 | else |
| 513 | *data = val; |
| 514 | |
Sumeet Pawnikar | 8365a89 | 2020-07-16 23:14:55 +0530 | [diff] [blame^] | 515 | /* As a generalization rule, PL4 would be around two times PL2. */ |
| 516 | if (rd->rpl[id].prim_id == PL4_ENABLE) |
| 517 | *data = *data * 2; |
| 518 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 519 | put_online_cpus(); |
| 520 | |
| 521 | return ret; |
| 522 | } |
| 523 | |
Julia Lawall | 600c395 | 2015-12-23 22:59:55 +0100 | [diff] [blame] | 524 | static const struct powercap_zone_constraint_ops constraint_ops = { |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 525 | .set_power_limit_uw = set_power_limit, |
| 526 | .get_power_limit_uw = get_current_power_limit, |
| 527 | .set_time_window_us = set_time_window, |
| 528 | .get_time_window_us = get_time_window, |
| 529 | .get_max_power_uw = get_max_power, |
| 530 | .get_name = get_constraint_name, |
| 531 | }; |
| 532 | |
| 533 | /* called after domain detection and package level data are set */ |
| 534 | static void rapl_init_domains(struct rapl_package *rp) |
| 535 | { |
Zhang Rui | 0c2dded | 2019-07-10 21:44:32 +0800 | [diff] [blame] | 536 | enum rapl_domain_type i; |
| 537 | enum rapl_domain_reg_id j; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 538 | struct rapl_domain *rd = rp->domains; |
| 539 | |
| 540 | for (i = 0; i < RAPL_DOMAIN_MAX; i++) { |
| 541 | unsigned int mask = rp->domain_map & (1 << i); |
Zhang Rui | 7fde271 | 2019-07-10 21:44:26 +0800 | [diff] [blame] | 542 | |
Zhang Rui | 0c2dded | 2019-07-10 21:44:32 +0800 | [diff] [blame] | 543 | if (!mask) |
| 544 | continue; |
Zhang Rui | 7fde271 | 2019-07-10 21:44:26 +0800 | [diff] [blame] | 545 | |
Zhang Rui | 0c2dded | 2019-07-10 21:44:32 +0800 | [diff] [blame] | 546 | rd->rp = rp; |
| 547 | rd->name = rapl_domain_names[i]; |
| 548 | rd->id = i; |
| 549 | rd->rpl[0].prim_id = PL1_ENABLE; |
| 550 | rd->rpl[0].name = pl1_name; |
Sumeet Pawnikar | 8365a89 | 2020-07-16 23:14:55 +0530 | [diff] [blame^] | 551 | |
| 552 | /* |
| 553 | * The PL2 power domain is applicable for limits two |
| 554 | * and limits three |
| 555 | */ |
| 556 | if (rp->priv->limits[i] >= 2) { |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 557 | rd->rpl[1].prim_id = PL2_ENABLE; |
| 558 | rd->rpl[1].name = pl2_name; |
Zhang Rui | 0c2dded | 2019-07-10 21:44:32 +0800 | [diff] [blame] | 559 | } |
| 560 | |
Sumeet Pawnikar | 8365a89 | 2020-07-16 23:14:55 +0530 | [diff] [blame^] | 561 | /* Enable PL4 domain if the total power limits are three */ |
| 562 | if (rp->priv->limits[i] == 3) { |
| 563 | rd->rpl[2].prim_id = PL4_ENABLE; |
| 564 | rd->rpl[2].name = pl4_name; |
| 565 | } |
| 566 | |
Zhang Rui | 0c2dded | 2019-07-10 21:44:32 +0800 | [diff] [blame] | 567 | for (j = 0; j < RAPL_DOMAIN_REG_MAX; j++) |
| 568 | rd->regs[j] = rp->priv->regs[i][j]; |
| 569 | |
Zhang Rui | 2d798d9 | 2020-06-29 13:34:50 +0800 | [diff] [blame] | 570 | switch (i) { |
| 571 | case RAPL_DOMAIN_DRAM: |
Jacob Pan | d474a4d | 2015-03-13 03:48:56 -0700 | [diff] [blame] | 572 | rd->domain_energy_unit = |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 573 | rapl_defaults->dram_domain_energy_unit; |
Jacob Pan | d474a4d | 2015-03-13 03:48:56 -0700 | [diff] [blame] | 574 | if (rd->domain_energy_unit) |
| 575 | pr_info("DRAM domain energy unit %dpj\n", |
| 576 | rd->domain_energy_unit); |
Zhang Rui | 2d798d9 | 2020-06-29 13:34:50 +0800 | [diff] [blame] | 577 | break; |
| 578 | case RAPL_DOMAIN_PLATFORM: |
| 579 | rd->domain_energy_unit = |
| 580 | rapl_defaults->psys_domain_energy_unit; |
| 581 | if (rd->domain_energy_unit) |
| 582 | pr_info("Platform domain energy unit %dpj\n", |
| 583 | rd->domain_energy_unit); |
| 584 | break; |
| 585 | default: |
| 586 | break; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 587 | } |
Zhang Rui | 0c2dded | 2019-07-10 21:44:32 +0800 | [diff] [blame] | 588 | rd++; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 589 | } |
| 590 | } |
| 591 | |
Jacob Pan | 309557f | 2016-02-24 13:31:37 -0800 | [diff] [blame] | 592 | static u64 rapl_unit_xlate(struct rapl_domain *rd, enum unit_type type, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 593 | u64 value, int to_raw) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 594 | { |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 595 | u64 units = 1; |
Jacob Pan | 309557f | 2016-02-24 13:31:37 -0800 | [diff] [blame] | 596 | struct rapl_package *rp = rd->rp; |
Jacob Pan | d474a4d | 2015-03-13 03:48:56 -0700 | [diff] [blame] | 597 | u64 scale = 1; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 598 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 599 | switch (type) { |
| 600 | case POWER_UNIT: |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 601 | units = rp->power_unit; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 602 | break; |
| 603 | case ENERGY_UNIT: |
Jacob Pan | d474a4d | 2015-03-13 03:48:56 -0700 | [diff] [blame] | 604 | scale = ENERGY_UNIT_SCALE; |
| 605 | /* per domain unit takes precedence */ |
Jacob Pan | cb43f81 | 2016-11-28 13:53:11 -0800 | [diff] [blame] | 606 | if (rd->domain_energy_unit) |
Jacob Pan | d474a4d | 2015-03-13 03:48:56 -0700 | [diff] [blame] | 607 | units = rd->domain_energy_unit; |
| 608 | else |
| 609 | units = rp->energy_unit; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 610 | break; |
| 611 | case TIME_UNIT: |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 612 | return rapl_defaults->compute_time_window(rp, value, to_raw); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 613 | case ARBITRARY_UNIT: |
| 614 | default: |
| 615 | return value; |
| 616 | }; |
| 617 | |
| 618 | if (to_raw) |
Jacob Pan | d474a4d | 2015-03-13 03:48:56 -0700 | [diff] [blame] | 619 | return div64_u64(value, units) * scale; |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 620 | |
| 621 | value *= units; |
| 622 | |
Jacob Pan | d474a4d | 2015-03-13 03:48:56 -0700 | [diff] [blame] | 623 | return div64_u64(value, scale); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 624 | } |
| 625 | |
| 626 | /* in the order of enum rapl_primitives */ |
| 627 | static struct rapl_primitive_info rpi[] = { |
| 628 | /* name, mask, shift, msr index, unit divisor */ |
| 629 | PRIMITIVE_INFO_INIT(ENERGY_COUNTER, ENERGY_STATUS_MASK, 0, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 630 | RAPL_DOMAIN_REG_STATUS, ENERGY_UNIT, 0), |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 631 | PRIMITIVE_INFO_INIT(POWER_LIMIT1, POWER_LIMIT1_MASK, 0, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 632 | RAPL_DOMAIN_REG_LIMIT, POWER_UNIT, 0), |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 633 | PRIMITIVE_INFO_INIT(POWER_LIMIT2, POWER_LIMIT2_MASK, 32, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 634 | RAPL_DOMAIN_REG_LIMIT, POWER_UNIT, 0), |
Sumeet Pawnikar | 8365a89 | 2020-07-16 23:14:55 +0530 | [diff] [blame^] | 635 | PRIMITIVE_INFO_INIT(POWER_LIMIT4, POWER_LIMIT4_MASK, 0, |
| 636 | RAPL_DOMAIN_REG_PL4, POWER_UNIT, 0), |
Zhang Rui | 0c2dded | 2019-07-10 21:44:32 +0800 | [diff] [blame] | 637 | PRIMITIVE_INFO_INIT(FW_LOCK, POWER_LOW_LOCK, 31, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 638 | RAPL_DOMAIN_REG_LIMIT, ARBITRARY_UNIT, 0), |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 639 | PRIMITIVE_INFO_INIT(PL1_ENABLE, POWER_LIMIT1_ENABLE, 15, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 640 | RAPL_DOMAIN_REG_LIMIT, ARBITRARY_UNIT, 0), |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 641 | PRIMITIVE_INFO_INIT(PL1_CLAMP, POWER_LIMIT1_CLAMP, 16, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 642 | RAPL_DOMAIN_REG_LIMIT, ARBITRARY_UNIT, 0), |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 643 | PRIMITIVE_INFO_INIT(PL2_ENABLE, POWER_LIMIT2_ENABLE, 47, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 644 | RAPL_DOMAIN_REG_LIMIT, ARBITRARY_UNIT, 0), |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 645 | PRIMITIVE_INFO_INIT(PL2_CLAMP, POWER_LIMIT2_CLAMP, 48, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 646 | RAPL_DOMAIN_REG_LIMIT, ARBITRARY_UNIT, 0), |
Sumeet Pawnikar | 8365a89 | 2020-07-16 23:14:55 +0530 | [diff] [blame^] | 647 | PRIMITIVE_INFO_INIT(PL4_ENABLE, POWER_LIMIT4_MASK, 0, |
| 648 | RAPL_DOMAIN_REG_PL4, ARBITRARY_UNIT, 0), |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 649 | PRIMITIVE_INFO_INIT(TIME_WINDOW1, TIME_WINDOW1_MASK, 17, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 650 | RAPL_DOMAIN_REG_LIMIT, TIME_UNIT, 0), |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 651 | PRIMITIVE_INFO_INIT(TIME_WINDOW2, TIME_WINDOW2_MASK, 49, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 652 | RAPL_DOMAIN_REG_LIMIT, TIME_UNIT, 0), |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 653 | PRIMITIVE_INFO_INIT(THERMAL_SPEC_POWER, POWER_INFO_THERMAL_SPEC_MASK, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 654 | 0, RAPL_DOMAIN_REG_INFO, POWER_UNIT, 0), |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 655 | PRIMITIVE_INFO_INIT(MAX_POWER, POWER_INFO_MAX_MASK, 32, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 656 | RAPL_DOMAIN_REG_INFO, POWER_UNIT, 0), |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 657 | PRIMITIVE_INFO_INIT(MIN_POWER, POWER_INFO_MIN_MASK, 16, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 658 | RAPL_DOMAIN_REG_INFO, POWER_UNIT, 0), |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 659 | PRIMITIVE_INFO_INIT(MAX_TIME_WINDOW, POWER_INFO_MAX_TIME_WIN_MASK, 48, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 660 | RAPL_DOMAIN_REG_INFO, TIME_UNIT, 0), |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 661 | PRIMITIVE_INFO_INIT(THROTTLED_TIME, PERF_STATUS_THROTTLE_TIME_MASK, 0, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 662 | RAPL_DOMAIN_REG_PERF, TIME_UNIT, 0), |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 663 | PRIMITIVE_INFO_INIT(PRIORITY_LEVEL, PP_POLICY_MASK, 0, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 664 | RAPL_DOMAIN_REG_POLICY, ARBITRARY_UNIT, 0), |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 665 | /* non-hardware */ |
| 666 | PRIMITIVE_INFO_INIT(AVERAGE_POWER, 0, 0, 0, POWER_UNIT, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 667 | RAPL_PRIMITIVE_DERIVED), |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 668 | {NULL, 0, 0, 0}, |
| 669 | }; |
| 670 | |
| 671 | /* Read primitive data based on its related struct rapl_primitive_info. |
| 672 | * if xlate flag is set, return translated data based on data units, i.e. |
| 673 | * time, energy, and power. |
| 674 | * RAPL MSRs are non-architectual and are laid out not consistently across |
| 675 | * domains. Here we use primitive info to allow writing consolidated access |
| 676 | * functions. |
| 677 | * For a given primitive, it is processed by MSR mask and shift. Unit conversion |
| 678 | * is pre-assigned based on RAPL unit MSRs read at init time. |
| 679 | * 63-------------------------- 31--------------------------- 0 |
| 680 | * | xxxxx (mask) | |
| 681 | * | |<- shift ----------------| |
| 682 | * 63-------------------------- 31--------------------------- 0 |
| 683 | */ |
| 684 | static int rapl_read_data_raw(struct rapl_domain *rd, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 685 | enum rapl_primitives prim, bool xlate, u64 *data) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 686 | { |
Zhang Rui | beea8df | 2019-07-10 21:44:27 +0800 | [diff] [blame] | 687 | u64 value; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 688 | struct rapl_primitive_info *rp = &rpi[prim]; |
Zhang Rui | beea8df | 2019-07-10 21:44:27 +0800 | [diff] [blame] | 689 | struct reg_action ra; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 690 | int cpu; |
| 691 | |
| 692 | if (!rp->name || rp->flag & RAPL_PRIMITIVE_DUMMY) |
| 693 | return -EINVAL; |
| 694 | |
Zhang Rui | beea8df | 2019-07-10 21:44:27 +0800 | [diff] [blame] | 695 | ra.reg = rd->regs[rp->id]; |
| 696 | if (!ra.reg) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 697 | return -EINVAL; |
Jacob Pan | 323ee64 | 2016-02-24 13:31:38 -0800 | [diff] [blame] | 698 | |
| 699 | cpu = rd->rp->lead_cpu; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 700 | |
Zhang Rui | 0c2dded | 2019-07-10 21:44:32 +0800 | [diff] [blame] | 701 | /* domain with 2 limits has different bit */ |
| 702 | if (prim == FW_LOCK && rd->rp->priv->limits[rd->id] == 2) { |
| 703 | rp->mask = POWER_HIGH_LOCK; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 704 | rp->shift = 63; |
| 705 | } |
| 706 | /* non-hardware data are collected by the polling thread */ |
| 707 | if (rp->flag & RAPL_PRIMITIVE_DERIVED) { |
| 708 | *data = rd->rdd.primitives[prim]; |
| 709 | return 0; |
| 710 | } |
| 711 | |
Zhang Rui | beea8df | 2019-07-10 21:44:27 +0800 | [diff] [blame] | 712 | ra.mask = rp->mask; |
| 713 | |
| 714 | if (rd->rp->priv->read_raw(cpu, &ra)) { |
Zhang Rui | d978e75 | 2019-07-10 21:44:31 +0800 | [diff] [blame] | 715 | pr_debug("failed to read reg 0x%llx on cpu %d\n", ra.reg, cpu); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 716 | return -EIO; |
| 717 | } |
| 718 | |
Zhang Rui | beea8df | 2019-07-10 21:44:27 +0800 | [diff] [blame] | 719 | value = ra.value >> rp->shift; |
| 720 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 721 | if (xlate) |
Zhang Rui | beea8df | 2019-07-10 21:44:27 +0800 | [diff] [blame] | 722 | *data = rapl_unit_xlate(rd, rp->unit, value, 0); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 723 | else |
Zhang Rui | beea8df | 2019-07-10 21:44:27 +0800 | [diff] [blame] | 724 | *data = value; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 725 | |
| 726 | return 0; |
| 727 | } |
| 728 | |
| 729 | /* Similar use of primitive info in the read counterpart */ |
| 730 | static int rapl_write_data_raw(struct rapl_domain *rd, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 731 | enum rapl_primitives prim, |
| 732 | unsigned long long value) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 733 | { |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 734 | struct rapl_primitive_info *rp = &rpi[prim]; |
| 735 | int cpu; |
Jacob Pan | f14a139 | 2016-02-24 13:31:36 -0800 | [diff] [blame] | 736 | u64 bits; |
Zhang Rui | beea8df | 2019-07-10 21:44:27 +0800 | [diff] [blame] | 737 | struct reg_action ra; |
Jacob Pan | f14a139 | 2016-02-24 13:31:36 -0800 | [diff] [blame] | 738 | int ret; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 739 | |
Jacob Pan | 323ee64 | 2016-02-24 13:31:38 -0800 | [diff] [blame] | 740 | cpu = rd->rp->lead_cpu; |
Jacob Pan | 309557f | 2016-02-24 13:31:37 -0800 | [diff] [blame] | 741 | bits = rapl_unit_xlate(rd, rp->unit, value, 1); |
Adam Lessnau | edbdabc | 2017-06-01 11:21:50 +0200 | [diff] [blame] | 742 | bits <<= rp->shift; |
| 743 | bits &= rp->mask; |
| 744 | |
Zhang Rui | beea8df | 2019-07-10 21:44:27 +0800 | [diff] [blame] | 745 | memset(&ra, 0, sizeof(ra)); |
Jacob Pan | f14a139 | 2016-02-24 13:31:36 -0800 | [diff] [blame] | 746 | |
Zhang Rui | beea8df | 2019-07-10 21:44:27 +0800 | [diff] [blame] | 747 | ra.reg = rd->regs[rp->id]; |
| 748 | ra.mask = rp->mask; |
| 749 | ra.value = bits; |
Jacob Pan | f14a139 | 2016-02-24 13:31:36 -0800 | [diff] [blame] | 750 | |
Zhang Rui | beea8df | 2019-07-10 21:44:27 +0800 | [diff] [blame] | 751 | ret = rd->rp->priv->write_raw(cpu, &ra); |
Jacob Pan | f14a139 | 2016-02-24 13:31:36 -0800 | [diff] [blame] | 752 | |
| 753 | return ret; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 754 | } |
| 755 | |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 756 | /* |
| 757 | * Raw RAPL data stored in MSRs are in certain scales. We need to |
| 758 | * convert them into standard units based on the units reported in |
| 759 | * the RAPL unit MSRs. This is specific to CPUs as the method to |
| 760 | * calculate units differ on different CPUs. |
| 761 | * We convert the units to below format based on CPUs. |
| 762 | * i.e. |
Jacob Pan | d474a4d | 2015-03-13 03:48:56 -0700 | [diff] [blame] | 763 | * energy unit: picoJoules : Represented in picoJoules by default |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 764 | * power unit : microWatts : Represented in milliWatts by default |
| 765 | * time unit : microseconds: Represented in seconds by default |
| 766 | */ |
| 767 | static int rapl_check_unit_core(struct rapl_package *rp, int cpu) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 768 | { |
Zhang Rui | 1193b16 | 2019-07-10 21:44:29 +0800 | [diff] [blame] | 769 | struct reg_action ra; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 770 | u32 value; |
| 771 | |
Zhang Rui | 1193b16 | 2019-07-10 21:44:29 +0800 | [diff] [blame] | 772 | ra.reg = rp->priv->reg_unit; |
| 773 | ra.mask = ~0; |
| 774 | if (rp->priv->read_raw(cpu, &ra)) { |
Zhang Rui | d978e75 | 2019-07-10 21:44:31 +0800 | [diff] [blame] | 775 | pr_err("Failed to read power unit REG 0x%llx on CPU %d, exit.\n", |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 776 | rp->priv->reg_unit, cpu); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 777 | return -ENODEV; |
| 778 | } |
| 779 | |
Zhang Rui | 1193b16 | 2019-07-10 21:44:29 +0800 | [diff] [blame] | 780 | value = (ra.value & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET; |
Jacob Pan | d474a4d | 2015-03-13 03:48:56 -0700 | [diff] [blame] | 781 | rp->energy_unit = ENERGY_UNIT_SCALE * 1000000 / (1 << value); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 782 | |
Zhang Rui | 1193b16 | 2019-07-10 21:44:29 +0800 | [diff] [blame] | 783 | value = (ra.value & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET; |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 784 | rp->power_unit = 1000000 / (1 << value); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 785 | |
Zhang Rui | 1193b16 | 2019-07-10 21:44:29 +0800 | [diff] [blame] | 786 | value = (ra.value & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET; |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 787 | rp->time_unit = 1000000 / (1 << value); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 788 | |
Zhang Rui | 9ea7612 | 2019-05-13 13:58:53 -0400 | [diff] [blame] | 789 | pr_debug("Core CPU %s energy=%dpJ, time=%dus, power=%duW\n", |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 790 | rp->name, rp->energy_unit, rp->time_unit, rp->power_unit); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 791 | |
| 792 | return 0; |
| 793 | } |
| 794 | |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 795 | static int rapl_check_unit_atom(struct rapl_package *rp, int cpu) |
| 796 | { |
Zhang Rui | 1193b16 | 2019-07-10 21:44:29 +0800 | [diff] [blame] | 797 | struct reg_action ra; |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 798 | u32 value; |
| 799 | |
Zhang Rui | 1193b16 | 2019-07-10 21:44:29 +0800 | [diff] [blame] | 800 | ra.reg = rp->priv->reg_unit; |
| 801 | ra.mask = ~0; |
| 802 | if (rp->priv->read_raw(cpu, &ra)) { |
Zhang Rui | d978e75 | 2019-07-10 21:44:31 +0800 | [diff] [blame] | 803 | pr_err("Failed to read power unit REG 0x%llx on CPU %d, exit.\n", |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 804 | rp->priv->reg_unit, cpu); |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 805 | return -ENODEV; |
| 806 | } |
Zhang Rui | 1193b16 | 2019-07-10 21:44:29 +0800 | [diff] [blame] | 807 | |
| 808 | value = (ra.value & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET; |
Jacob Pan | d474a4d | 2015-03-13 03:48:56 -0700 | [diff] [blame] | 809 | rp->energy_unit = ENERGY_UNIT_SCALE * 1 << value; |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 810 | |
Zhang Rui | 1193b16 | 2019-07-10 21:44:29 +0800 | [diff] [blame] | 811 | value = (ra.value & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET; |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 812 | rp->power_unit = (1 << value) * 1000; |
| 813 | |
Zhang Rui | 1193b16 | 2019-07-10 21:44:29 +0800 | [diff] [blame] | 814 | value = (ra.value & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET; |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 815 | rp->time_unit = 1000000 / (1 << value); |
| 816 | |
Zhang Rui | 9ea7612 | 2019-05-13 13:58:53 -0400 | [diff] [blame] | 817 | pr_debug("Atom %s energy=%dpJ, time=%dus, power=%duW\n", |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 818 | rp->name, rp->energy_unit, rp->time_unit, rp->power_unit); |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 819 | |
| 820 | return 0; |
| 821 | } |
| 822 | |
Jacob Pan | f14a139 | 2016-02-24 13:31:36 -0800 | [diff] [blame] | 823 | static void power_limit_irq_save_cpu(void *info) |
| 824 | { |
| 825 | u32 l, h = 0; |
| 826 | struct rapl_package *rp = (struct rapl_package *)info; |
| 827 | |
| 828 | /* save the state of PLN irq mask bit before disabling it */ |
| 829 | rdmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h); |
| 830 | if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED)) { |
| 831 | rp->power_limit_irq = l & PACKAGE_THERM_INT_PLN_ENABLE; |
| 832 | rp->power_limit_irq |= PACKAGE_PLN_INT_SAVED; |
| 833 | } |
| 834 | l &= ~PACKAGE_THERM_INT_PLN_ENABLE; |
| 835 | wrmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h); |
| 836 | } |
| 837 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 838 | /* REVISIT: |
| 839 | * When package power limit is set artificially low by RAPL, LVT |
| 840 | * thermal interrupt for package power limit should be ignored |
| 841 | * since we are not really exceeding the real limit. The intention |
| 842 | * is to avoid excessive interrupts while we are trying to save power. |
| 843 | * A useful feature might be routing the package_power_limit interrupt |
| 844 | * to userspace via eventfd. once we have a usecase, this is simple |
| 845 | * to do by adding an atomic notifier. |
| 846 | */ |
| 847 | |
Jacob Pan | 309557f | 2016-02-24 13:31:37 -0800 | [diff] [blame] | 848 | static void package_power_limit_irq_save(struct rapl_package *rp) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 849 | { |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 850 | if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN)) |
| 851 | return; |
| 852 | |
Jacob Pan | 323ee64 | 2016-02-24 13:31:38 -0800 | [diff] [blame] | 853 | smp_call_function_single(rp->lead_cpu, power_limit_irq_save_cpu, rp, 1); |
Jacob Pan | f14a139 | 2016-02-24 13:31:36 -0800 | [diff] [blame] | 854 | } |
| 855 | |
Thomas Gleixner | 5870506 | 2016-11-22 21:16:02 +0000 | [diff] [blame] | 856 | /* |
| 857 | * Restore per package power limit interrupt enable state. Called from cpu |
| 858 | * hotplug code on package removal. |
| 859 | */ |
| 860 | static void package_power_limit_irq_restore(struct rapl_package *rp) |
Jacob Pan | f14a139 | 2016-02-24 13:31:36 -0800 | [diff] [blame] | 861 | { |
Thomas Gleixner | 5870506 | 2016-11-22 21:16:02 +0000 | [diff] [blame] | 862 | u32 l, h; |
| 863 | |
| 864 | if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN)) |
| 865 | return; |
| 866 | |
| 867 | /* irq enable state not saved, nothing to restore */ |
| 868 | if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED)) |
| 869 | return; |
Jacob Pan | f14a139 | 2016-02-24 13:31:36 -0800 | [diff] [blame] | 870 | |
| 871 | rdmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h); |
| 872 | |
| 873 | if (rp->power_limit_irq & PACKAGE_THERM_INT_PLN_ENABLE) |
| 874 | l |= PACKAGE_THERM_INT_PLN_ENABLE; |
| 875 | else |
| 876 | l &= ~PACKAGE_THERM_INT_PLN_ENABLE; |
| 877 | |
| 878 | wrmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 879 | } |
| 880 | |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 881 | static void set_floor_freq_default(struct rapl_domain *rd, bool mode) |
| 882 | { |
| 883 | int nr_powerlimit = find_nr_power_limit(rd); |
| 884 | |
| 885 | /* always enable clamp such that p-state can go below OS requested |
| 886 | * range. power capping priority over guranteed frequency. |
| 887 | */ |
| 888 | rapl_write_data_raw(rd, PL1_CLAMP, mode); |
| 889 | |
| 890 | /* some domains have pl2 */ |
| 891 | if (nr_powerlimit > 1) { |
| 892 | rapl_write_data_raw(rd, PL2_ENABLE, mode); |
| 893 | rapl_write_data_raw(rd, PL2_CLAMP, mode); |
| 894 | } |
| 895 | } |
| 896 | |
| 897 | static void set_floor_freq_atom(struct rapl_domain *rd, bool enable) |
| 898 | { |
| 899 | static u32 power_ctrl_orig_val; |
| 900 | u32 mdata; |
| 901 | |
Ajay Thomas | 51b6340 | 2015-04-30 01:43:23 +0530 | [diff] [blame] | 902 | if (!rapl_defaults->floor_freq_reg_addr) { |
| 903 | pr_err("Invalid floor frequency config register\n"); |
| 904 | return; |
| 905 | } |
| 906 | |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 907 | if (!power_ctrl_orig_val) |
Andy Shevchenko | 4077a38 | 2015-11-11 19:59:29 +0200 | [diff] [blame] | 908 | iosf_mbi_read(BT_MBI_UNIT_PMC, MBI_CR_READ, |
| 909 | rapl_defaults->floor_freq_reg_addr, |
| 910 | &power_ctrl_orig_val); |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 911 | mdata = power_ctrl_orig_val; |
| 912 | if (enable) { |
| 913 | mdata &= ~(0x7f << 8); |
| 914 | mdata |= 1 << 8; |
| 915 | } |
Andy Shevchenko | 4077a38 | 2015-11-11 19:59:29 +0200 | [diff] [blame] | 916 | iosf_mbi_write(BT_MBI_UNIT_PMC, MBI_CR_WRITE, |
| 917 | rapl_defaults->floor_freq_reg_addr, mdata); |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 918 | } |
| 919 | |
| 920 | static u64 rapl_compute_time_window_core(struct rapl_package *rp, u64 value, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 921 | bool to_raw) |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 922 | { |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 923 | u64 f, y; /* fraction and exp. used for time unit */ |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 924 | |
| 925 | /* |
| 926 | * Special processing based on 2^Y*(1+F/4), refer |
| 927 | * to Intel Software Developer's manual Vol.3B: CH 14.9.3. |
| 928 | */ |
| 929 | if (!to_raw) { |
| 930 | f = (value & 0x60) >> 5; |
| 931 | y = value & 0x1f; |
| 932 | value = (1 << y) * (4 + f) * rp->time_unit / 4; |
| 933 | } else { |
| 934 | do_div(value, rp->time_unit); |
| 935 | y = ilog2(value); |
| 936 | f = div64_u64(4 * (value - (1 << y)), 1 << y); |
| 937 | value = (y & 0x1f) | ((f & 0x3) << 5); |
| 938 | } |
| 939 | return value; |
| 940 | } |
| 941 | |
| 942 | static u64 rapl_compute_time_window_atom(struct rapl_package *rp, u64 value, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 943 | bool to_raw) |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 944 | { |
| 945 | /* |
| 946 | * Atom time unit encoding is straight forward val * time_unit, |
| 947 | * where time_unit is default to 1 sec. Never 0. |
| 948 | */ |
| 949 | if (!to_raw) |
| 950 | return (value) ? value *= rp->time_unit : rp->time_unit; |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 951 | |
| 952 | value = div64_u64(value, rp->time_unit); |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 953 | |
| 954 | return value; |
| 955 | } |
| 956 | |
Jacob Pan | 087e9cb | 2014-11-07 09:29:25 -0800 | [diff] [blame] | 957 | static const struct rapl_defaults rapl_defaults_core = { |
Ajay Thomas | 51b6340 | 2015-04-30 01:43:23 +0530 | [diff] [blame] | 958 | .floor_freq_reg_addr = 0, |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 959 | .check_unit = rapl_check_unit_core, |
| 960 | .set_floor_freq = set_floor_freq_default, |
| 961 | .compute_time_window = rapl_compute_time_window_core, |
Jacob Pan | 087e9cb | 2014-11-07 09:29:25 -0800 | [diff] [blame] | 962 | }; |
| 963 | |
Jacob Pan | d474a4d | 2015-03-13 03:48:56 -0700 | [diff] [blame] | 964 | static const struct rapl_defaults rapl_defaults_hsw_server = { |
| 965 | .check_unit = rapl_check_unit_core, |
| 966 | .set_floor_freq = set_floor_freq_default, |
| 967 | .compute_time_window = rapl_compute_time_window_core, |
| 968 | .dram_domain_energy_unit = 15300, |
| 969 | }; |
| 970 | |
Zhang Rui | 2d798d9 | 2020-06-29 13:34:50 +0800 | [diff] [blame] | 971 | static const struct rapl_defaults rapl_defaults_spr_server = { |
| 972 | .check_unit = rapl_check_unit_core, |
| 973 | .set_floor_freq = set_floor_freq_default, |
| 974 | .compute_time_window = rapl_compute_time_window_core, |
| 975 | .dram_domain_energy_unit = 15300, |
| 976 | .psys_domain_energy_unit = 1000000000, |
| 977 | }; |
| 978 | |
Ajay Thomas | 51b6340 | 2015-04-30 01:43:23 +0530 | [diff] [blame] | 979 | static const struct rapl_defaults rapl_defaults_byt = { |
| 980 | .floor_freq_reg_addr = IOSF_CPU_POWER_BUDGET_CTL_BYT, |
Jacob Pan | 3c2c084 | 2014-11-07 09:29:26 -0800 | [diff] [blame] | 981 | .check_unit = rapl_check_unit_atom, |
| 982 | .set_floor_freq = set_floor_freq_atom, |
| 983 | .compute_time_window = rapl_compute_time_window_atom, |
Jacob Pan | 087e9cb | 2014-11-07 09:29:25 -0800 | [diff] [blame] | 984 | }; |
| 985 | |
Ajay Thomas | 51b6340 | 2015-04-30 01:43:23 +0530 | [diff] [blame] | 986 | static const struct rapl_defaults rapl_defaults_tng = { |
| 987 | .floor_freq_reg_addr = IOSF_CPU_POWER_BUDGET_CTL_TNG, |
| 988 | .check_unit = rapl_check_unit_atom, |
| 989 | .set_floor_freq = set_floor_freq_atom, |
| 990 | .compute_time_window = rapl_compute_time_window_atom, |
| 991 | }; |
| 992 | |
| 993 | static const struct rapl_defaults rapl_defaults_ann = { |
| 994 | .floor_freq_reg_addr = 0, |
| 995 | .check_unit = rapl_check_unit_atom, |
| 996 | .set_floor_freq = NULL, |
| 997 | .compute_time_window = rapl_compute_time_window_atom, |
| 998 | }; |
| 999 | |
| 1000 | static const struct rapl_defaults rapl_defaults_cht = { |
| 1001 | .floor_freq_reg_addr = 0, |
| 1002 | .check_unit = rapl_check_unit_atom, |
| 1003 | .set_floor_freq = NULL, |
| 1004 | .compute_time_window = rapl_compute_time_window_atom, |
| 1005 | }; |
| 1006 | |
Mathias Krause | ea85dbc | 2015-03-25 22:15:52 +0100 | [diff] [blame] | 1007 | static const struct x86_cpu_id rapl_ids[] __initconst = { |
Thomas Gleixner | f072251 | 2020-03-20 14:14:03 +0100 | [diff] [blame] | 1008 | X86_MATCH_INTEL_FAM6_MODEL(SANDYBRIDGE, &rapl_defaults_core), |
| 1009 | X86_MATCH_INTEL_FAM6_MODEL(SANDYBRIDGE_X, &rapl_defaults_core), |
Dave Hansen | 0bb04b5 | 2016-06-02 17:19:37 -0700 | [diff] [blame] | 1010 | |
Thomas Gleixner | f072251 | 2020-03-20 14:14:03 +0100 | [diff] [blame] | 1011 | X86_MATCH_INTEL_FAM6_MODEL(IVYBRIDGE, &rapl_defaults_core), |
| 1012 | X86_MATCH_INTEL_FAM6_MODEL(IVYBRIDGE_X, &rapl_defaults_core), |
Dave Hansen | 0bb04b5 | 2016-06-02 17:19:37 -0700 | [diff] [blame] | 1013 | |
Thomas Gleixner | f072251 | 2020-03-20 14:14:03 +0100 | [diff] [blame] | 1014 | X86_MATCH_INTEL_FAM6_MODEL(HASWELL, &rapl_defaults_core), |
| 1015 | X86_MATCH_INTEL_FAM6_MODEL(HASWELL_L, &rapl_defaults_core), |
| 1016 | X86_MATCH_INTEL_FAM6_MODEL(HASWELL_G, &rapl_defaults_core), |
| 1017 | X86_MATCH_INTEL_FAM6_MODEL(HASWELL_X, &rapl_defaults_hsw_server), |
Dave Hansen | 0bb04b5 | 2016-06-02 17:19:37 -0700 | [diff] [blame] | 1018 | |
Thomas Gleixner | f072251 | 2020-03-20 14:14:03 +0100 | [diff] [blame] | 1019 | X86_MATCH_INTEL_FAM6_MODEL(BROADWELL, &rapl_defaults_core), |
| 1020 | X86_MATCH_INTEL_FAM6_MODEL(BROADWELL_G, &rapl_defaults_core), |
| 1021 | X86_MATCH_INTEL_FAM6_MODEL(BROADWELL_D, &rapl_defaults_core), |
| 1022 | X86_MATCH_INTEL_FAM6_MODEL(BROADWELL_X, &rapl_defaults_hsw_server), |
Dave Hansen | 0bb04b5 | 2016-06-02 17:19:37 -0700 | [diff] [blame] | 1023 | |
Thomas Gleixner | f072251 | 2020-03-20 14:14:03 +0100 | [diff] [blame] | 1024 | X86_MATCH_INTEL_FAM6_MODEL(SKYLAKE, &rapl_defaults_core), |
| 1025 | X86_MATCH_INTEL_FAM6_MODEL(SKYLAKE_L, &rapl_defaults_core), |
| 1026 | X86_MATCH_INTEL_FAM6_MODEL(SKYLAKE_X, &rapl_defaults_hsw_server), |
| 1027 | X86_MATCH_INTEL_FAM6_MODEL(KABYLAKE_L, &rapl_defaults_core), |
| 1028 | X86_MATCH_INTEL_FAM6_MODEL(KABYLAKE, &rapl_defaults_core), |
| 1029 | X86_MATCH_INTEL_FAM6_MODEL(CANNONLAKE_L, &rapl_defaults_core), |
| 1030 | X86_MATCH_INTEL_FAM6_MODEL(ICELAKE_L, &rapl_defaults_core), |
| 1031 | X86_MATCH_INTEL_FAM6_MODEL(ICELAKE, &rapl_defaults_core), |
| 1032 | X86_MATCH_INTEL_FAM6_MODEL(ICELAKE_NNPI, &rapl_defaults_core), |
| 1033 | X86_MATCH_INTEL_FAM6_MODEL(ICELAKE_X, &rapl_defaults_hsw_server), |
| 1034 | X86_MATCH_INTEL_FAM6_MODEL(ICELAKE_D, &rapl_defaults_hsw_server), |
| 1035 | X86_MATCH_INTEL_FAM6_MODEL(COMETLAKE_L, &rapl_defaults_core), |
| 1036 | X86_MATCH_INTEL_FAM6_MODEL(COMETLAKE, &rapl_defaults_core), |
| 1037 | X86_MATCH_INTEL_FAM6_MODEL(TIGERLAKE_L, &rapl_defaults_core), |
Zhang Rui | 2d798d9 | 2020-06-29 13:34:50 +0800 | [diff] [blame] | 1038 | X86_MATCH_INTEL_FAM6_MODEL(SAPPHIRERAPIDS_X, &rapl_defaults_spr_server), |
Dave Hansen | 0bb04b5 | 2016-06-02 17:19:37 -0700 | [diff] [blame] | 1039 | |
Thomas Gleixner | f072251 | 2020-03-20 14:14:03 +0100 | [diff] [blame] | 1040 | X86_MATCH_INTEL_FAM6_MODEL(ATOM_SILVERMONT, &rapl_defaults_byt), |
| 1041 | X86_MATCH_INTEL_FAM6_MODEL(ATOM_AIRMONT, &rapl_defaults_cht), |
| 1042 | X86_MATCH_INTEL_FAM6_MODEL(ATOM_SILVERMONT_MID, &rapl_defaults_tng), |
| 1043 | X86_MATCH_INTEL_FAM6_MODEL(ATOM_AIRMONT_MID, &rapl_defaults_ann), |
| 1044 | X86_MATCH_INTEL_FAM6_MODEL(ATOM_GOLDMONT, &rapl_defaults_core), |
| 1045 | X86_MATCH_INTEL_FAM6_MODEL(ATOM_GOLDMONT_PLUS, &rapl_defaults_core), |
| 1046 | X86_MATCH_INTEL_FAM6_MODEL(ATOM_GOLDMONT_D, &rapl_defaults_core), |
Jacob Pan | 33c9800 | 2020-05-15 15:30:41 +0800 | [diff] [blame] | 1047 | X86_MATCH_INTEL_FAM6_MODEL(ATOM_TREMONT, &rapl_defaults_core), |
Thomas Gleixner | f072251 | 2020-03-20 14:14:03 +0100 | [diff] [blame] | 1048 | X86_MATCH_INTEL_FAM6_MODEL(ATOM_TREMONT_D, &rapl_defaults_core), |
| 1049 | X86_MATCH_INTEL_FAM6_MODEL(ATOM_TREMONT_L, &rapl_defaults_core), |
Dave Hansen | 0bb04b5 | 2016-06-02 17:19:37 -0700 | [diff] [blame] | 1050 | |
Thomas Gleixner | f072251 | 2020-03-20 14:14:03 +0100 | [diff] [blame] | 1051 | X86_MATCH_INTEL_FAM6_MODEL(XEON_PHI_KNL, &rapl_defaults_hsw_server), |
| 1052 | X86_MATCH_INTEL_FAM6_MODEL(XEON_PHI_KNM, &rapl_defaults_hsw_server), |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1053 | {} |
| 1054 | }; |
| 1055 | MODULE_DEVICE_TABLE(x86cpu, rapl_ids); |
| 1056 | |
Thomas Gleixner | bed5ab6 | 2016-11-22 21:15:58 +0000 | [diff] [blame] | 1057 | /* Read once for all raw primitive data for domains */ |
| 1058 | static void rapl_update_domain_data(struct rapl_package *rp) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1059 | { |
| 1060 | int dmn, prim; |
| 1061 | u64 val; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1062 | |
Thomas Gleixner | bed5ab6 | 2016-11-22 21:15:58 +0000 | [diff] [blame] | 1063 | for (dmn = 0; dmn < rp->nr_domains; dmn++) { |
Zhang Rui | 9ea7612 | 2019-05-13 13:58:53 -0400 | [diff] [blame] | 1064 | pr_debug("update %s domain %s data\n", rp->name, |
Thomas Gleixner | bed5ab6 | 2016-11-22 21:15:58 +0000 | [diff] [blame] | 1065 | rp->domains[dmn].name); |
| 1066 | /* exclude non-raw primitives */ |
| 1067 | for (prim = 0; prim < NR_RAW_PRIMITIVES; prim++) { |
| 1068 | if (!rapl_read_data_raw(&rp->domains[dmn], prim, |
| 1069 | rpi[prim].unit, &val)) |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1070 | rp->domains[dmn].rdd.primitives[prim] = val; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1071 | } |
| 1072 | } |
| 1073 | |
| 1074 | } |
| 1075 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1076 | static int rapl_package_register_powercap(struct rapl_package *rp) |
| 1077 | { |
| 1078 | struct rapl_domain *rd; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1079 | struct powercap_zone *power_zone = NULL; |
Luis de Bethencourt | 01857cf | 2018-01-17 10:30:34 +0000 | [diff] [blame] | 1080 | int nr_pl, ret; |
Thomas Gleixner | bed5ab6 | 2016-11-22 21:15:58 +0000 | [diff] [blame] | 1081 | |
| 1082 | /* Update the domain data of the new package */ |
| 1083 | rapl_update_domain_data(rp); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1084 | |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1085 | /* first we register package domain as the parent zone */ |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1086 | for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) { |
| 1087 | if (rd->id == RAPL_DOMAIN_PACKAGE) { |
| 1088 | nr_pl = find_nr_power_limit(rd); |
Zhang Rui | 9ea7612 | 2019-05-13 13:58:53 -0400 | [diff] [blame] | 1089 | pr_debug("register package domain %s\n", rp->name); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1090 | power_zone = powercap_register_zone(&rd->power_zone, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1091 | rp->priv->control_type, rp->name, |
| 1092 | NULL, &zone_ops[rd->id], nr_pl, |
| 1093 | &constraint_ops); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1094 | if (IS_ERR(power_zone)) { |
Zhang Rui | 9ea7612 | 2019-05-13 13:58:53 -0400 | [diff] [blame] | 1095 | pr_debug("failed to register power zone %s\n", |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1096 | rp->name); |
Thomas Gleixner | bed5ab6 | 2016-11-22 21:15:58 +0000 | [diff] [blame] | 1097 | return PTR_ERR(power_zone); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1098 | } |
| 1099 | /* track parent zone in per package/socket data */ |
| 1100 | rp->power_zone = power_zone; |
| 1101 | /* done, only one package domain per socket */ |
| 1102 | break; |
| 1103 | } |
| 1104 | } |
| 1105 | if (!power_zone) { |
| 1106 | pr_err("no package domain found, unknown topology!\n"); |
Thomas Gleixner | bed5ab6 | 2016-11-22 21:15:58 +0000 | [diff] [blame] | 1107 | return -ENODEV; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1108 | } |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1109 | /* now register domains as children of the socket/package */ |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1110 | for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) { |
| 1111 | if (rd->id == RAPL_DOMAIN_PACKAGE) |
| 1112 | continue; |
| 1113 | /* number of power limits per domain varies */ |
| 1114 | nr_pl = find_nr_power_limit(rd); |
| 1115 | power_zone = powercap_register_zone(&rd->power_zone, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1116 | rp->priv->control_type, |
| 1117 | rd->name, rp->power_zone, |
| 1118 | &zone_ops[rd->id], nr_pl, |
| 1119 | &constraint_ops); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1120 | |
| 1121 | if (IS_ERR(power_zone)) { |
Zhang Rui | 9ea7612 | 2019-05-13 13:58:53 -0400 | [diff] [blame] | 1122 | pr_debug("failed to register power_zone, %s:%s\n", |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1123 | rp->name, rd->name); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1124 | ret = PTR_ERR(power_zone); |
| 1125 | goto err_cleanup; |
| 1126 | } |
| 1127 | } |
Thomas Gleixner | bed5ab6 | 2016-11-22 21:15:58 +0000 | [diff] [blame] | 1128 | return 0; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1129 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1130 | err_cleanup: |
Thomas Gleixner | 5870506 | 2016-11-22 21:16:02 +0000 | [diff] [blame] | 1131 | /* |
| 1132 | * Clean up previously initialized domains within the package if we |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1133 | * failed after the first domain setup. |
| 1134 | */ |
| 1135 | while (--rd >= rp->domains) { |
Zhang Rui | 9ea7612 | 2019-05-13 13:58:53 -0400 | [diff] [blame] | 1136 | pr_debug("unregister %s domain %s\n", rp->name, rd->name); |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1137 | powercap_unregister_zone(rp->priv->control_type, |
| 1138 | &rd->power_zone); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1139 | } |
| 1140 | |
| 1141 | return ret; |
| 1142 | } |
| 1143 | |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1144 | int rapl_add_platform_domain(struct rapl_if_priv *priv) |
Srinivas Pandruvada | 3521ba1 | 2016-04-17 15:03:01 -0700 | [diff] [blame] | 1145 | { |
| 1146 | struct rapl_domain *rd; |
| 1147 | struct powercap_zone *power_zone; |
Zhang Rui | 8a00676 | 2019-07-10 21:44:28 +0800 | [diff] [blame] | 1148 | struct reg_action ra; |
| 1149 | int ret; |
Srinivas Pandruvada | 3521ba1 | 2016-04-17 15:03:01 -0700 | [diff] [blame] | 1150 | |
Zhang Rui | 8a00676 | 2019-07-10 21:44:28 +0800 | [diff] [blame] | 1151 | ra.reg = priv->regs[RAPL_DOMAIN_PLATFORM][RAPL_DOMAIN_REG_STATUS]; |
| 1152 | ra.mask = ~0; |
| 1153 | ret = priv->read_raw(0, &ra); |
| 1154 | if (ret || !ra.value) |
Srinivas Pandruvada | 3521ba1 | 2016-04-17 15:03:01 -0700 | [diff] [blame] | 1155 | return -ENODEV; |
| 1156 | |
Zhang Rui | 8a00676 | 2019-07-10 21:44:28 +0800 | [diff] [blame] | 1157 | ra.reg = priv->regs[RAPL_DOMAIN_PLATFORM][RAPL_DOMAIN_REG_LIMIT]; |
| 1158 | ra.mask = ~0; |
| 1159 | ret = priv->read_raw(0, &ra); |
| 1160 | if (ret || !ra.value) |
Srinivas Pandruvada | 3521ba1 | 2016-04-17 15:03:01 -0700 | [diff] [blame] | 1161 | return -ENODEV; |
| 1162 | |
| 1163 | rd = kzalloc(sizeof(*rd), GFP_KERNEL); |
| 1164 | if (!rd) |
| 1165 | return -ENOMEM; |
| 1166 | |
| 1167 | rd->name = rapl_domain_names[RAPL_DOMAIN_PLATFORM]; |
| 1168 | rd->id = RAPL_DOMAIN_PLATFORM; |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1169 | rd->regs[RAPL_DOMAIN_REG_LIMIT] = |
| 1170 | priv->regs[RAPL_DOMAIN_PLATFORM][RAPL_DOMAIN_REG_LIMIT]; |
| 1171 | rd->regs[RAPL_DOMAIN_REG_STATUS] = |
| 1172 | priv->regs[RAPL_DOMAIN_PLATFORM][RAPL_DOMAIN_REG_STATUS]; |
Srinivas Pandruvada | 3521ba1 | 2016-04-17 15:03:01 -0700 | [diff] [blame] | 1173 | rd->rpl[0].prim_id = PL1_ENABLE; |
| 1174 | rd->rpl[0].name = pl1_name; |
| 1175 | rd->rpl[1].prim_id = PL2_ENABLE; |
| 1176 | rd->rpl[1].name = pl2_name; |
Zhang Rui | 8a00676 | 2019-07-10 21:44:28 +0800 | [diff] [blame] | 1177 | rd->rp = rapl_find_package_domain(0, priv); |
Srinivas Pandruvada | 3521ba1 | 2016-04-17 15:03:01 -0700 | [diff] [blame] | 1178 | |
Zhang Rui | 8a00676 | 2019-07-10 21:44:28 +0800 | [diff] [blame] | 1179 | power_zone = powercap_register_zone(&rd->power_zone, priv->control_type, |
Srinivas Pandruvada | 3521ba1 | 2016-04-17 15:03:01 -0700 | [diff] [blame] | 1180 | "psys", NULL, |
| 1181 | &zone_ops[RAPL_DOMAIN_PLATFORM], |
| 1182 | 2, &constraint_ops); |
| 1183 | |
| 1184 | if (IS_ERR(power_zone)) { |
| 1185 | kfree(rd); |
| 1186 | return PTR_ERR(power_zone); |
| 1187 | } |
| 1188 | |
Zhang Rui | 8a00676 | 2019-07-10 21:44:28 +0800 | [diff] [blame] | 1189 | priv->platform_rapl_domain = rd; |
Srinivas Pandruvada | 3521ba1 | 2016-04-17 15:03:01 -0700 | [diff] [blame] | 1190 | |
| 1191 | return 0; |
| 1192 | } |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1193 | EXPORT_SYMBOL_GPL(rapl_add_platform_domain); |
Srinivas Pandruvada | 3521ba1 | 2016-04-17 15:03:01 -0700 | [diff] [blame] | 1194 | |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1195 | void rapl_remove_platform_domain(struct rapl_if_priv *priv) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1196 | { |
Zhang Rui | 8a00676 | 2019-07-10 21:44:28 +0800 | [diff] [blame] | 1197 | if (priv->platform_rapl_domain) { |
| 1198 | powercap_unregister_zone(priv->control_type, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1199 | &priv->platform_rapl_domain->power_zone); |
Zhang Rui | 8a00676 | 2019-07-10 21:44:28 +0800 | [diff] [blame] | 1200 | kfree(priv->platform_rapl_domain); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1201 | } |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1202 | } |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1203 | EXPORT_SYMBOL_GPL(rapl_remove_platform_domain); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1204 | |
Zhang Rui | 7fde271 | 2019-07-10 21:44:26 +0800 | [diff] [blame] | 1205 | static int rapl_check_domain(int cpu, int domain, struct rapl_package *rp) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1206 | { |
Zhang Rui | 1193b16 | 2019-07-10 21:44:29 +0800 | [diff] [blame] | 1207 | struct reg_action ra; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1208 | |
| 1209 | switch (domain) { |
| 1210 | case RAPL_DOMAIN_PACKAGE: |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1211 | case RAPL_DOMAIN_PP0: |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1212 | case RAPL_DOMAIN_PP1: |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1213 | case RAPL_DOMAIN_DRAM: |
Zhang Rui | 1193b16 | 2019-07-10 21:44:29 +0800 | [diff] [blame] | 1214 | ra.reg = rp->priv->regs[domain][RAPL_DOMAIN_REG_STATUS]; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1215 | break; |
Srinivas Pandruvada | 3521ba1 | 2016-04-17 15:03:01 -0700 | [diff] [blame] | 1216 | case RAPL_DOMAIN_PLATFORM: |
| 1217 | /* PSYS(PLATFORM) is not a CPU domain, so avoid printng error */ |
| 1218 | return -EINVAL; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1219 | default: |
| 1220 | pr_err("invalid domain id %d\n", domain); |
| 1221 | return -EINVAL; |
| 1222 | } |
Jacob Pan | 9d31c67 | 2014-04-29 15:33:06 -0700 | [diff] [blame] | 1223 | /* make sure domain counters are available and contains non-zero |
| 1224 | * values, otherwise skip it. |
| 1225 | */ |
Zhang Rui | 1193b16 | 2019-07-10 21:44:29 +0800 | [diff] [blame] | 1226 | |
| 1227 | ra.mask = ~0; |
| 1228 | if (rp->priv->read_raw(cpu, &ra) || !ra.value) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1229 | return -ENODEV; |
| 1230 | |
Jacob Pan | 9d31c67 | 2014-04-29 15:33:06 -0700 | [diff] [blame] | 1231 | return 0; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1232 | } |
| 1233 | |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 1234 | /* |
| 1235 | * Check if power limits are available. Two cases when they are not available: |
| 1236 | * 1. Locked by BIOS, in this case we still provide read-only access so that |
| 1237 | * users can see what limit is set by the BIOS. |
| 1238 | * 2. Some CPUs make some domains monitoring only which means PLx MSRs may not |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1239 | * exist at all. In this case, we do not show the constraints in powercap. |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 1240 | * |
| 1241 | * Called after domains are detected and initialized. |
| 1242 | */ |
| 1243 | static void rapl_detect_powerlimit(struct rapl_domain *rd) |
| 1244 | { |
| 1245 | u64 val64; |
| 1246 | int i; |
| 1247 | |
| 1248 | /* check if the domain is locked by BIOS, ignore if MSR doesn't exist */ |
| 1249 | if (!rapl_read_data_raw(rd, FW_LOCK, false, &val64)) { |
| 1250 | if (val64) { |
Zhang Rui | 9ea7612 | 2019-05-13 13:58:53 -0400 | [diff] [blame] | 1251 | pr_info("RAPL %s domain %s locked by BIOS\n", |
| 1252 | rd->rp->name, rd->name); |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 1253 | rd->state |= DOMAIN_STATE_BIOS_LOCKED; |
| 1254 | } |
| 1255 | } |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1256 | /* check if power limit MSR exists, otherwise domain is monitoring only */ |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 1257 | for (i = 0; i < NR_POWER_LIMITS; i++) { |
| 1258 | int prim = rd->rpl[i].prim_id; |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1259 | |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 1260 | if (rapl_read_data_raw(rd, prim, false, &val64)) |
| 1261 | rd->rpl[i].name = NULL; |
| 1262 | } |
| 1263 | } |
| 1264 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1265 | /* Detect active and valid domains for the given CPU, caller must |
| 1266 | * ensure the CPU belongs to the targeted package and CPU hotlug is disabled. |
| 1267 | */ |
| 1268 | static int rapl_detect_domains(struct rapl_package *rp, int cpu) |
| 1269 | { |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1270 | struct rapl_domain *rd; |
Thomas Gleixner | 5870506 | 2016-11-22 21:16:02 +0000 | [diff] [blame] | 1271 | int i; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1272 | |
| 1273 | for (i = 0; i < RAPL_DOMAIN_MAX; i++) { |
| 1274 | /* use physical package id to read counters */ |
Zhang Rui | 7fde271 | 2019-07-10 21:44:26 +0800 | [diff] [blame] | 1275 | if (!rapl_check_domain(cpu, i, rp)) { |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1276 | rp->domain_map |= 1 << i; |
Jacob Pan | fcdf179 | 2014-09-02 02:55:21 -0700 | [diff] [blame] | 1277 | pr_info("Found RAPL domain %s\n", rapl_domain_names[i]); |
| 1278 | } |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1279 | } |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1280 | rp->nr_domains = bitmap_weight(&rp->domain_map, RAPL_DOMAIN_MAX); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1281 | if (!rp->nr_domains) { |
Zhang Rui | 9ea7612 | 2019-05-13 13:58:53 -0400 | [diff] [blame] | 1282 | pr_debug("no valid rapl domains found in %s\n", rp->name); |
Thomas Gleixner | 5870506 | 2016-11-22 21:16:02 +0000 | [diff] [blame] | 1283 | return -ENODEV; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1284 | } |
Zhang Rui | 9ea7612 | 2019-05-13 13:58:53 -0400 | [diff] [blame] | 1285 | pr_debug("found %d domains on %s\n", rp->nr_domains, rp->name); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1286 | |
| 1287 | rp->domains = kcalloc(rp->nr_domains + 1, sizeof(struct rapl_domain), |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1288 | GFP_KERNEL); |
Thomas Gleixner | 5870506 | 2016-11-22 21:16:02 +0000 | [diff] [blame] | 1289 | if (!rp->domains) |
| 1290 | return -ENOMEM; |
| 1291 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1292 | rapl_init_domains(rp); |
| 1293 | |
Jacob Pan | e1399ba | 2016-05-31 13:41:29 -0700 | [diff] [blame] | 1294 | for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) |
| 1295 | rapl_detect_powerlimit(rd); |
| 1296 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1297 | return 0; |
| 1298 | } |
| 1299 | |
| 1300 | /* called from CPU hotplug notifier, hotplug lock held */ |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1301 | void rapl_remove_package(struct rapl_package *rp) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1302 | { |
| 1303 | struct rapl_domain *rd, *rd_package = NULL; |
| 1304 | |
Thomas Gleixner | 5870506 | 2016-11-22 21:16:02 +0000 | [diff] [blame] | 1305 | package_power_limit_irq_restore(rp); |
| 1306 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1307 | for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) { |
Thomas Gleixner | 5870506 | 2016-11-22 21:16:02 +0000 | [diff] [blame] | 1308 | rapl_write_data_raw(rd, PL1_ENABLE, 0); |
| 1309 | rapl_write_data_raw(rd, PL1_CLAMP, 0); |
| 1310 | if (find_nr_power_limit(rd) > 1) { |
| 1311 | rapl_write_data_raw(rd, PL2_ENABLE, 0); |
| 1312 | rapl_write_data_raw(rd, PL2_CLAMP, 0); |
Sumeet Pawnikar | 8365a89 | 2020-07-16 23:14:55 +0530 | [diff] [blame^] | 1313 | rapl_write_data_raw(rd, PL4_ENABLE, 0); |
Thomas Gleixner | 5870506 | 2016-11-22 21:16:02 +0000 | [diff] [blame] | 1314 | } |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1315 | if (rd->id == RAPL_DOMAIN_PACKAGE) { |
| 1316 | rd_package = rd; |
| 1317 | continue; |
| 1318 | } |
Zhang Rui | 9ea7612 | 2019-05-13 13:58:53 -0400 | [diff] [blame] | 1319 | pr_debug("remove package, undo power limit on %s: %s\n", |
| 1320 | rp->name, rd->name); |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1321 | powercap_unregister_zone(rp->priv->control_type, |
| 1322 | &rd->power_zone); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1323 | } |
| 1324 | /* do parent zone last */ |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1325 | powercap_unregister_zone(rp->priv->control_type, |
| 1326 | &rd_package->power_zone); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1327 | list_del(&rp->plist); |
| 1328 | kfree(rp); |
| 1329 | } |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1330 | EXPORT_SYMBOL_GPL(rapl_remove_package); |
| 1331 | |
| 1332 | /* caller to ensure CPU hotplug lock is held */ |
| 1333 | struct rapl_package *rapl_find_package_domain(int cpu, struct rapl_if_priv *priv) |
| 1334 | { |
| 1335 | int id = topology_logical_die_id(cpu); |
| 1336 | struct rapl_package *rp; |
| 1337 | |
| 1338 | list_for_each_entry(rp, &rapl_packages, plist) { |
| 1339 | if (rp->id == id |
| 1340 | && rp->priv->control_type == priv->control_type) |
| 1341 | return rp; |
| 1342 | } |
| 1343 | |
| 1344 | return NULL; |
| 1345 | } |
| 1346 | EXPORT_SYMBOL_GPL(rapl_find_package_domain); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1347 | |
| 1348 | /* called from CPU hotplug notifier, hotplug lock held */ |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1349 | struct rapl_package *rapl_add_package(int cpu, struct rapl_if_priv *priv) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1350 | { |
Zhang Rui | 32fb480 | 2019-05-13 13:58:51 -0400 | [diff] [blame] | 1351 | int id = topology_logical_die_id(cpu); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1352 | struct rapl_package *rp; |
Zhang Rui | 9ea7612 | 2019-05-13 13:58:53 -0400 | [diff] [blame] | 1353 | struct cpuinfo_x86 *c = &cpu_data(cpu); |
Thomas Gleixner | b4005e9 | 2016-11-22 21:16:05 +0000 | [diff] [blame] | 1354 | int ret; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1355 | |
Harry Pan | 3aa3c58 | 2019-12-30 22:36:56 +0800 | [diff] [blame] | 1356 | if (!rapl_defaults) |
| 1357 | return ERR_PTR(-ENODEV); |
| 1358 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1359 | rp = kzalloc(sizeof(struct rapl_package), GFP_KERNEL); |
| 1360 | if (!rp) |
Thomas Gleixner | b4005e9 | 2016-11-22 21:16:05 +0000 | [diff] [blame] | 1361 | return ERR_PTR(-ENOMEM); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1362 | |
| 1363 | /* add the new package to the list */ |
Zhang Rui | aadf7b3 | 2019-05-13 13:58:50 -0400 | [diff] [blame] | 1364 | rp->id = id; |
Jacob Pan | 323ee64 | 2016-02-24 13:31:38 -0800 | [diff] [blame] | 1365 | rp->lead_cpu = cpu; |
Zhang Rui | 7ebf8ef | 2019-07-10 21:44:25 +0800 | [diff] [blame] | 1366 | rp->priv = priv; |
Jacob Pan | 323ee64 | 2016-02-24 13:31:38 -0800 | [diff] [blame] | 1367 | |
Zhang Rui | 9ea7612 | 2019-05-13 13:58:53 -0400 | [diff] [blame] | 1368 | if (topology_max_die_per_package() > 1) |
| 1369 | snprintf(rp->name, PACKAGE_DOMAIN_NAME_LENGTH, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1370 | "package-%d-die-%d", c->phys_proc_id, c->cpu_die_id); |
Zhang Rui | 9ea7612 | 2019-05-13 13:58:53 -0400 | [diff] [blame] | 1371 | else |
| 1372 | snprintf(rp->name, PACKAGE_DOMAIN_NAME_LENGTH, "package-%d", |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1373 | c->phys_proc_id); |
Zhang Rui | 9ea7612 | 2019-05-13 13:58:53 -0400 | [diff] [blame] | 1374 | |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1375 | /* check if the package contains valid domains */ |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1376 | if (rapl_detect_domains(rp, cpu) || rapl_defaults->check_unit(rp, cpu)) { |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1377 | ret = -ENODEV; |
| 1378 | goto err_free_package; |
| 1379 | } |
Thomas Gleixner | a74f436 | 2016-11-22 21:15:59 +0000 | [diff] [blame] | 1380 | ret = rapl_package_register_powercap(rp); |
| 1381 | if (!ret) { |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1382 | INIT_LIST_HEAD(&rp->plist); |
| 1383 | list_add(&rp->plist, &rapl_packages); |
Thomas Gleixner | b4005e9 | 2016-11-22 21:16:05 +0000 | [diff] [blame] | 1384 | return rp; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1385 | } |
| 1386 | |
| 1387 | err_free_package: |
| 1388 | kfree(rp->domains); |
| 1389 | kfree(rp); |
Thomas Gleixner | b4005e9 | 2016-11-22 21:16:05 +0000 | [diff] [blame] | 1390 | return ERR_PTR(ret); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1391 | } |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1392 | EXPORT_SYMBOL_GPL(rapl_add_package); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1393 | |
Zhen Han | 52b3672 | 2018-01-10 08:38:23 +0800 | [diff] [blame] | 1394 | static void power_limit_state_save(void) |
| 1395 | { |
| 1396 | struct rapl_package *rp; |
| 1397 | struct rapl_domain *rd; |
| 1398 | int nr_pl, ret, i; |
| 1399 | |
| 1400 | get_online_cpus(); |
| 1401 | list_for_each_entry(rp, &rapl_packages, plist) { |
| 1402 | if (!rp->power_zone) |
| 1403 | continue; |
| 1404 | rd = power_zone_to_rapl_domain(rp->power_zone); |
| 1405 | nr_pl = find_nr_power_limit(rd); |
| 1406 | for (i = 0; i < nr_pl; i++) { |
| 1407 | switch (rd->rpl[i].prim_id) { |
| 1408 | case PL1_ENABLE: |
| 1409 | ret = rapl_read_data_raw(rd, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1410 | POWER_LIMIT1, true, |
| 1411 | &rd->rpl[i].last_power_limit); |
Zhen Han | 52b3672 | 2018-01-10 08:38:23 +0800 | [diff] [blame] | 1412 | if (ret) |
| 1413 | rd->rpl[i].last_power_limit = 0; |
| 1414 | break; |
| 1415 | case PL2_ENABLE: |
| 1416 | ret = rapl_read_data_raw(rd, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1417 | POWER_LIMIT2, true, |
| 1418 | &rd->rpl[i].last_power_limit); |
Zhen Han | 52b3672 | 2018-01-10 08:38:23 +0800 | [diff] [blame] | 1419 | if (ret) |
| 1420 | rd->rpl[i].last_power_limit = 0; |
| 1421 | break; |
Sumeet Pawnikar | 8365a89 | 2020-07-16 23:14:55 +0530 | [diff] [blame^] | 1422 | case PL4_ENABLE: |
| 1423 | ret = rapl_read_data_raw(rd, |
| 1424 | POWER_LIMIT4, true, |
| 1425 | &rd->rpl[i].last_power_limit); |
| 1426 | if (ret) |
| 1427 | rd->rpl[i].last_power_limit = 0; |
| 1428 | break; |
Zhen Han | 52b3672 | 2018-01-10 08:38:23 +0800 | [diff] [blame] | 1429 | } |
| 1430 | } |
| 1431 | } |
| 1432 | put_online_cpus(); |
| 1433 | } |
| 1434 | |
| 1435 | static void power_limit_state_restore(void) |
| 1436 | { |
| 1437 | struct rapl_package *rp; |
| 1438 | struct rapl_domain *rd; |
| 1439 | int nr_pl, i; |
| 1440 | |
| 1441 | get_online_cpus(); |
| 1442 | list_for_each_entry(rp, &rapl_packages, plist) { |
| 1443 | if (!rp->power_zone) |
| 1444 | continue; |
| 1445 | rd = power_zone_to_rapl_domain(rp->power_zone); |
| 1446 | nr_pl = find_nr_power_limit(rd); |
| 1447 | for (i = 0; i < nr_pl; i++) { |
| 1448 | switch (rd->rpl[i].prim_id) { |
| 1449 | case PL1_ENABLE: |
| 1450 | if (rd->rpl[i].last_power_limit) |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1451 | rapl_write_data_raw(rd, POWER_LIMIT1, |
| 1452 | rd->rpl[i].last_power_limit); |
Zhen Han | 52b3672 | 2018-01-10 08:38:23 +0800 | [diff] [blame] | 1453 | break; |
| 1454 | case PL2_ENABLE: |
| 1455 | if (rd->rpl[i].last_power_limit) |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1456 | rapl_write_data_raw(rd, POWER_LIMIT2, |
| 1457 | rd->rpl[i].last_power_limit); |
Zhen Han | 52b3672 | 2018-01-10 08:38:23 +0800 | [diff] [blame] | 1458 | break; |
Sumeet Pawnikar | 8365a89 | 2020-07-16 23:14:55 +0530 | [diff] [blame^] | 1459 | case PL4_ENABLE: |
| 1460 | if (rd->rpl[i].last_power_limit) |
| 1461 | rapl_write_data_raw(rd, POWER_LIMIT4, |
| 1462 | rd->rpl[i].last_power_limit); |
| 1463 | break; |
Zhen Han | 52b3672 | 2018-01-10 08:38:23 +0800 | [diff] [blame] | 1464 | } |
| 1465 | } |
| 1466 | } |
| 1467 | put_online_cpus(); |
| 1468 | } |
| 1469 | |
| 1470 | static int rapl_pm_callback(struct notifier_block *nb, |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1471 | unsigned long mode, void *_unused) |
Zhen Han | 52b3672 | 2018-01-10 08:38:23 +0800 | [diff] [blame] | 1472 | { |
| 1473 | switch (mode) { |
| 1474 | case PM_SUSPEND_PREPARE: |
| 1475 | power_limit_state_save(); |
| 1476 | break; |
| 1477 | case PM_POST_SUSPEND: |
| 1478 | power_limit_state_restore(); |
| 1479 | break; |
| 1480 | } |
| 1481 | return NOTIFY_OK; |
| 1482 | } |
| 1483 | |
| 1484 | static struct notifier_block rapl_pm_notifier = { |
| 1485 | .notifier_call = rapl_pm_callback, |
| 1486 | }; |
| 1487 | |
Zhang Rui | abcfaeb | 2019-07-10 21:44:34 +0800 | [diff] [blame] | 1488 | static struct platform_device *rapl_msr_platdev; |
| 1489 | |
| 1490 | static int __init rapl_init(void) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1491 | { |
Jacob Pan | 087e9cb | 2014-11-07 09:29:25 -0800 | [diff] [blame] | 1492 | const struct x86_cpu_id *id; |
Thomas Gleixner | 5870506 | 2016-11-22 21:16:02 +0000 | [diff] [blame] | 1493 | int ret; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1494 | |
Jacob Pan | 087e9cb | 2014-11-07 09:29:25 -0800 | [diff] [blame] | 1495 | id = x86_match_cpu(rapl_ids); |
| 1496 | if (!id) { |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1497 | pr_err("driver does not support CPU family %d model %d\n", |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1498 | boot_cpu_data.x86, boot_cpu_data.x86_model); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1499 | |
| 1500 | return -ENODEV; |
| 1501 | } |
Srivatsa S. Bhat | 009f225 | 2014-03-11 02:09:26 +0530 | [diff] [blame] | 1502 | |
Jacob Pan | 087e9cb | 2014-11-07 09:29:25 -0800 | [diff] [blame] | 1503 | rapl_defaults = (struct rapl_defaults *)id->driver_data; |
| 1504 | |
Zhen Han | 52b3672 | 2018-01-10 08:38:23 +0800 | [diff] [blame] | 1505 | ret = register_pm_notifier(&rapl_pm_notifier); |
Zhang Rui | abcfaeb | 2019-07-10 21:44:34 +0800 | [diff] [blame] | 1506 | if (ret) |
| 1507 | return ret; |
Zhen Han | 52b3672 | 2018-01-10 08:38:23 +0800 | [diff] [blame] | 1508 | |
Zhang Rui | abcfaeb | 2019-07-10 21:44:34 +0800 | [diff] [blame] | 1509 | rapl_msr_platdev = platform_device_alloc("intel_rapl_msr", 0); |
| 1510 | if (!rapl_msr_platdev) { |
| 1511 | ret = -ENOMEM; |
| 1512 | goto end; |
| 1513 | } |
| 1514 | |
| 1515 | ret = platform_device_add(rapl_msr_platdev); |
| 1516 | if (ret) |
| 1517 | platform_device_put(rapl_msr_platdev); |
| 1518 | |
| 1519 | end: |
| 1520 | if (ret) |
| 1521 | unregister_pm_notifier(&rapl_pm_notifier); |
| 1522 | |
| 1523 | return ret; |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1524 | } |
| 1525 | |
Zhang Rui | abcfaeb | 2019-07-10 21:44:34 +0800 | [diff] [blame] | 1526 | static void __exit rapl_exit(void) |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1527 | { |
Zhang Rui | abcfaeb | 2019-07-10 21:44:34 +0800 | [diff] [blame] | 1528 | platform_device_unregister(rapl_msr_platdev); |
Zhen Han | 52b3672 | 2018-01-10 08:38:23 +0800 | [diff] [blame] | 1529 | unregister_pm_notifier(&rapl_pm_notifier); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1530 | } |
| 1531 | |
Zhang Rui | f76cb06 | 2019-07-19 23:25:14 +0800 | [diff] [blame] | 1532 | fs_initcall(rapl_init); |
Zhang Rui | abcfaeb | 2019-07-10 21:44:34 +0800 | [diff] [blame] | 1533 | module_exit(rapl_exit); |
| 1534 | |
Zhang Rui | 3382388 | 2019-07-10 21:44:30 +0800 | [diff] [blame] | 1535 | MODULE_DESCRIPTION("Intel Runtime Average Power Limit (RAPL) common code"); |
Jacob Pan | 2d281d8 | 2013-10-17 10:28:35 -0700 | [diff] [blame] | 1536 | MODULE_AUTHOR("Jacob Pan <jacob.jun.pan@intel.com>"); |
| 1537 | MODULE_LICENSE("GPL v2"); |