blob: 6f55aaef8afc993dec7c82ac7a5473eb94ef5c74 [file] [log] [blame]
Thomas Gleixnerf6cc69f2019-05-29 16:57:24 -07001// SPDX-License-Identifier: GPL-2.0-only
Jacob Pan2d281d82013-10-17 10:28:35 -07002/*
Zhang Rui33823882019-07-10 21:44:30 +08003 * Common code for Intel Running Average Power Limit (RAPL) support.
4 * Copyright (c) 2019, Intel Corporation.
Jacob Pan2d281d82013-10-17 10:28:35 -07005 */
6#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
7
8#include <linux/kernel.h>
9#include <linux/module.h>
10#include <linux/list.h>
11#include <linux/types.h>
12#include <linux/device.h>
13#include <linux/slab.h>
14#include <linux/log2.h>
15#include <linux/bitmap.h>
16#include <linux/delay.h>
17#include <linux/sysfs.h>
18#include <linux/cpu.h>
19#include <linux/powercap.h>
Zhen Han52b36722018-01-10 08:38:23 +080020#include <linux/suspend.h>
Zhang Ruiff956822019-07-10 21:44:24 +080021#include <linux/intel_rapl.h>
Zhang Rui33823882019-07-10 21:44:30 +080022#include <linux/processor.h>
Zhang Ruiabcfaeb2019-07-10 21:44:34 +080023#include <linux/platform_device.h>
24
25#include <asm/iosf_mbi.h>
Jacob Pan2d281d82013-10-17 10:28:35 -070026#include <asm/cpu_device_id.h>
Dave Hansen62d16732016-06-02 17:19:36 -070027#include <asm/intel-family.h>
Jacob Pan2d281d82013-10-17 10:28:35 -070028
29/* bitmasks for RAPL MSRs, used by primitive access functions */
30#define ENERGY_STATUS_MASK 0xffffffff
31
32#define POWER_LIMIT1_MASK 0x7FFF
33#define POWER_LIMIT1_ENABLE BIT(15)
34#define POWER_LIMIT1_CLAMP BIT(16)
35
36#define POWER_LIMIT2_MASK (0x7FFFULL<<32)
37#define POWER_LIMIT2_ENABLE BIT_ULL(47)
38#define POWER_LIMIT2_CLAMP BIT_ULL(48)
Zhang Rui0c2dded2019-07-10 21:44:32 +080039#define POWER_HIGH_LOCK BIT_ULL(63)
40#define POWER_LOW_LOCK BIT(31)
Jacob Pan2d281d82013-10-17 10:28:35 -070041
Sumeet Pawnikar8365a892020-07-16 23:14:55 +053042#define POWER_LIMIT4_MASK 0x1FFF
43
Jacob Pan2d281d82013-10-17 10:28:35 -070044#define TIME_WINDOW1_MASK (0x7FULL<<17)
45#define TIME_WINDOW2_MASK (0x7FULL<<49)
46
47#define POWER_UNIT_OFFSET 0
48#define POWER_UNIT_MASK 0x0F
49
50#define ENERGY_UNIT_OFFSET 0x08
51#define ENERGY_UNIT_MASK 0x1F00
52
53#define TIME_UNIT_OFFSET 0x10
54#define TIME_UNIT_MASK 0xF0000
55
56#define POWER_INFO_MAX_MASK (0x7fffULL<<32)
57#define POWER_INFO_MIN_MASK (0x7fffULL<<16)
58#define POWER_INFO_MAX_TIME_WIN_MASK (0x3fULL<<48)
59#define POWER_INFO_THERMAL_SPEC_MASK 0x7fff
60
61#define PERF_STATUS_THROTTLE_TIME_MASK 0xffffffff
62#define PP_POLICY_MASK 0x1F
63
64/* Non HW constants */
Zhang Rui33823882019-07-10 21:44:30 +080065#define RAPL_PRIMITIVE_DERIVED BIT(1) /* not from raw data */
Jacob Pan2d281d82013-10-17 10:28:35 -070066#define RAPL_PRIMITIVE_DUMMY BIT(2)
67
Jacob Pan2d281d82013-10-17 10:28:35 -070068#define TIME_WINDOW_MAX_MSEC 40000
69#define TIME_WINDOW_MIN_MSEC 250
Zhang Rui33823882019-07-10 21:44:30 +080070#define ENERGY_UNIT_SCALE 1000 /* scale from driver unit to powercap unit */
Jacob Pan2d281d82013-10-17 10:28:35 -070071enum unit_type {
Zhang Rui33823882019-07-10 21:44:30 +080072 ARBITRARY_UNIT, /* no translation */
Jacob Pan2d281d82013-10-17 10:28:35 -070073 POWER_UNIT,
74 ENERGY_UNIT,
75 TIME_UNIT,
76};
77
Jacob Pan2d281d82013-10-17 10:28:35 -070078/* per domain data, some are optional */
Jacob Pan2d281d82013-10-17 10:28:35 -070079#define NR_RAW_PRIMITIVES (NR_RAPL_PRIMITIVES - 2)
80
Jacob Pan2d281d82013-10-17 10:28:35 -070081#define DOMAIN_STATE_INACTIVE BIT(0)
82#define DOMAIN_STATE_POWER_LIMIT_SET BIT(1)
83#define DOMAIN_STATE_BIOS_LOCKED BIT(2)
84
Jacob Pan2d281d82013-10-17 10:28:35 -070085static const char pl1_name[] = "long_term";
86static const char pl2_name[] = "short_term";
Sumeet Pawnikar8365a892020-07-16 23:14:55 +053087static const char pl4_name[] = "peak_power";
Jacob Pan2d281d82013-10-17 10:28:35 -070088
Jacob Pan2d281d82013-10-17 10:28:35 -070089#define power_zone_to_rapl_domain(_zone) \
90 container_of(_zone, struct rapl_domain, power_zone)
91
Jacob Pan087e9cb2014-11-07 09:29:25 -080092struct rapl_defaults {
Ajay Thomas51b63402015-04-30 01:43:23 +053093 u8 floor_freq_reg_addr;
Jacob Pan087e9cb2014-11-07 09:29:25 -080094 int (*check_unit)(struct rapl_package *rp, int cpu);
95 void (*set_floor_freq)(struct rapl_domain *rd, bool mode);
96 u64 (*compute_time_window)(struct rapl_package *rp, u64 val,
Zhang Rui33823882019-07-10 21:44:30 +080097 bool to_raw);
Jacob Pand474a4d2015-03-13 03:48:56 -070098 unsigned int dram_domain_energy_unit;
Zhang Rui2d798d92020-06-29 13:34:50 +080099 unsigned int psys_domain_energy_unit;
Jacob Pan087e9cb2014-11-07 09:29:25 -0800100};
101static struct rapl_defaults *rapl_defaults;
102
Jacob Pan3c2c0842014-11-07 09:29:26 -0800103/* Sideband MBI registers */
Ajay Thomas51b63402015-04-30 01:43:23 +0530104#define IOSF_CPU_POWER_BUDGET_CTL_BYT (0x2)
105#define IOSF_CPU_POWER_BUDGET_CTL_TNG (0xdf)
Jacob Pan3c2c0842014-11-07 09:29:26 -0800106
Jacob Pan2d281d82013-10-17 10:28:35 -0700107#define PACKAGE_PLN_INT_SAVED BIT(0)
108#define MAX_PRIM_NAME (32)
109
110/* per domain data. used to describe individual knobs such that access function
111 * can be consolidated into one instead of many inline functions.
112 */
113struct rapl_primitive_info {
114 const char *name;
115 u64 mask;
116 int shift;
Zhang Ruif7c4e0c2019-07-10 21:44:22 +0800117 enum rapl_domain_reg_id id;
Jacob Pan2d281d82013-10-17 10:28:35 -0700118 enum unit_type unit;
119 u32 flag;
120};
121
122#define PRIMITIVE_INFO_INIT(p, m, s, i, u, f) { \
123 .name = #p, \
124 .mask = m, \
125 .shift = s, \
126 .id = i, \
127 .unit = u, \
128 .flag = f \
129 }
130
131static void rapl_init_domains(struct rapl_package *rp);
132static int rapl_read_data_raw(struct rapl_domain *rd,
Zhang Rui33823882019-07-10 21:44:30 +0800133 enum rapl_primitives prim,
134 bool xlate, u64 *data);
Jacob Pan2d281d82013-10-17 10:28:35 -0700135static int rapl_write_data_raw(struct rapl_domain *rd,
Zhang Rui33823882019-07-10 21:44:30 +0800136 enum rapl_primitives prim,
137 unsigned long long value);
Jacob Pan309557f2016-02-24 13:31:37 -0800138static u64 rapl_unit_xlate(struct rapl_domain *rd,
Zhang Rui33823882019-07-10 21:44:30 +0800139 enum unit_type type, u64 value, int to_raw);
Jacob Pan309557f2016-02-24 13:31:37 -0800140static void package_power_limit_irq_save(struct rapl_package *rp);
Jacob Pan2d281d82013-10-17 10:28:35 -0700141
Zhang Rui33823882019-07-10 21:44:30 +0800142static LIST_HEAD(rapl_packages); /* guarded by CPU hotplug lock */
Jacob Pan2d281d82013-10-17 10:28:35 -0700143
Zhang Rui33823882019-07-10 21:44:30 +0800144static const char *const rapl_domain_names[] = {
Jacob Pan2d281d82013-10-17 10:28:35 -0700145 "package",
146 "core",
147 "uncore",
148 "dram",
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -0700149 "psys",
Jacob Pan2d281d82013-10-17 10:28:35 -0700150};
151
Zhang Rui33823882019-07-10 21:44:30 +0800152static int get_energy_counter(struct powercap_zone *power_zone,
153 u64 *energy_raw)
Jacob Pan2d281d82013-10-17 10:28:35 -0700154{
155 struct rapl_domain *rd;
156 u64 energy_now;
157
158 /* prevent CPU hotplug, make sure the RAPL domain does not go
159 * away while reading the counter.
160 */
161 get_online_cpus();
162 rd = power_zone_to_rapl_domain(power_zone);
163
164 if (!rapl_read_data_raw(rd, ENERGY_COUNTER, true, &energy_now)) {
165 *energy_raw = energy_now;
166 put_online_cpus();
167
168 return 0;
169 }
170 put_online_cpus();
171
172 return -EIO;
173}
174
175static int get_max_energy_counter(struct powercap_zone *pcd_dev, u64 *energy)
176{
Jacob Pand474a4d2015-03-13 03:48:56 -0700177 struct rapl_domain *rd = power_zone_to_rapl_domain(pcd_dev);
178
Jacob Pan309557f2016-02-24 13:31:37 -0800179 *energy = rapl_unit_xlate(rd, ENERGY_UNIT, ENERGY_STATUS_MASK, 0);
Jacob Pan2d281d82013-10-17 10:28:35 -0700180 return 0;
181}
182
183static int release_zone(struct powercap_zone *power_zone)
184{
185 struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
Jacob Pan309557f2016-02-24 13:31:37 -0800186 struct rapl_package *rp = rd->rp;
Jacob Pan2d281d82013-10-17 10:28:35 -0700187
188 /* package zone is the last zone of a package, we can free
189 * memory here since all children has been unregistered.
190 */
191 if (rd->id == RAPL_DOMAIN_PACKAGE) {
Jacob Pan2d281d82013-10-17 10:28:35 -0700192 kfree(rd);
193 rp->domains = NULL;
194 }
195
196 return 0;
197
198}
199
200static int find_nr_power_limit(struct rapl_domain *rd)
201{
Jacob Pane1399ba2016-05-31 13:41:29 -0700202 int i, nr_pl = 0;
Jacob Pan2d281d82013-10-17 10:28:35 -0700203
204 for (i = 0; i < NR_POWER_LIMITS; i++) {
Jacob Pane1399ba2016-05-31 13:41:29 -0700205 if (rd->rpl[i].name)
206 nr_pl++;
Jacob Pan2d281d82013-10-17 10:28:35 -0700207 }
208
Jacob Pane1399ba2016-05-31 13:41:29 -0700209 return nr_pl;
Jacob Pan2d281d82013-10-17 10:28:35 -0700210}
211
212static int set_domain_enable(struct powercap_zone *power_zone, bool mode)
213{
214 struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
Jacob Pan2d281d82013-10-17 10:28:35 -0700215
216 if (rd->state & DOMAIN_STATE_BIOS_LOCKED)
217 return -EACCES;
Jacob Pan3c2c0842014-11-07 09:29:26 -0800218
Jacob Pan2d281d82013-10-17 10:28:35 -0700219 get_online_cpus();
Jacob Pan2d281d82013-10-17 10:28:35 -0700220 rapl_write_data_raw(rd, PL1_ENABLE, mode);
Ajay Thomas51b63402015-04-30 01:43:23 +0530221 if (rapl_defaults->set_floor_freq)
222 rapl_defaults->set_floor_freq(rd, mode);
Jacob Pan2d281d82013-10-17 10:28:35 -0700223 put_online_cpus();
224
225 return 0;
226}
227
228static int get_domain_enable(struct powercap_zone *power_zone, bool *mode)
229{
230 struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
231 u64 val;
232
233 if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
234 *mode = false;
235 return 0;
236 }
237 get_online_cpus();
238 if (rapl_read_data_raw(rd, PL1_ENABLE, true, &val)) {
239 put_online_cpus();
240 return -EIO;
241 }
242 *mode = val;
243 put_online_cpus();
244
245 return 0;
246}
247
248/* per RAPL domain ops, in the order of rapl_domain_type */
Julia Lawall600c3952015-12-23 22:59:55 +0100249static const struct powercap_zone_ops zone_ops[] = {
Jacob Pan2d281d82013-10-17 10:28:35 -0700250 /* RAPL_DOMAIN_PACKAGE */
251 {
Zhang Rui33823882019-07-10 21:44:30 +0800252 .get_energy_uj = get_energy_counter,
253 .get_max_energy_range_uj = get_max_energy_counter,
254 .release = release_zone,
255 .set_enable = set_domain_enable,
256 .get_enable = get_domain_enable,
257 },
Jacob Pan2d281d82013-10-17 10:28:35 -0700258 /* RAPL_DOMAIN_PP0 */
259 {
Zhang Rui33823882019-07-10 21:44:30 +0800260 .get_energy_uj = get_energy_counter,
261 .get_max_energy_range_uj = get_max_energy_counter,
262 .release = release_zone,
263 .set_enable = set_domain_enable,
264 .get_enable = get_domain_enable,
265 },
Jacob Pan2d281d82013-10-17 10:28:35 -0700266 /* RAPL_DOMAIN_PP1 */
267 {
Zhang Rui33823882019-07-10 21:44:30 +0800268 .get_energy_uj = get_energy_counter,
269 .get_max_energy_range_uj = get_max_energy_counter,
270 .release = release_zone,
271 .set_enable = set_domain_enable,
272 .get_enable = get_domain_enable,
273 },
Jacob Pan2d281d82013-10-17 10:28:35 -0700274 /* RAPL_DOMAIN_DRAM */
275 {
Zhang Rui33823882019-07-10 21:44:30 +0800276 .get_energy_uj = get_energy_counter,
277 .get_max_energy_range_uj = get_max_energy_counter,
278 .release = release_zone,
279 .set_enable = set_domain_enable,
280 .get_enable = get_domain_enable,
281 },
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -0700282 /* RAPL_DOMAIN_PLATFORM */
283 {
Zhang Rui33823882019-07-10 21:44:30 +0800284 .get_energy_uj = get_energy_counter,
285 .get_max_energy_range_uj = get_max_energy_counter,
286 .release = release_zone,
287 .set_enable = set_domain_enable,
288 .get_enable = get_domain_enable,
289 },
Jacob Pan2d281d82013-10-17 10:28:35 -0700290};
291
Jacob Pane1399ba2016-05-31 13:41:29 -0700292/*
293 * Constraint index used by powercap can be different than power limit (PL)
Zhang Rui33823882019-07-10 21:44:30 +0800294 * index in that some PLs maybe missing due to non-existent MSRs. So we
Jacob Pane1399ba2016-05-31 13:41:29 -0700295 * need to convert here by finding the valid PLs only (name populated).
296 */
297static int contraint_to_pl(struct rapl_domain *rd, int cid)
298{
299 int i, j;
300
301 for (i = 0, j = 0; i < NR_POWER_LIMITS; i++) {
302 if ((rd->rpl[i].name) && j++ == cid) {
303 pr_debug("%s: index %d\n", __func__, i);
304 return i;
305 }
306 }
Jacob Pancb43f812016-11-28 13:53:11 -0800307 pr_err("Cannot find matching power limit for constraint %d\n", cid);
Jacob Pane1399ba2016-05-31 13:41:29 -0700308
309 return -EINVAL;
310}
311
312static int set_power_limit(struct powercap_zone *power_zone, int cid,
Zhang Rui33823882019-07-10 21:44:30 +0800313 u64 power_limit)
Jacob Pan2d281d82013-10-17 10:28:35 -0700314{
315 struct rapl_domain *rd;
316 struct rapl_package *rp;
317 int ret = 0;
Jacob Pane1399ba2016-05-31 13:41:29 -0700318 int id;
Jacob Pan2d281d82013-10-17 10:28:35 -0700319
320 get_online_cpus();
321 rd = power_zone_to_rapl_domain(power_zone);
Jacob Pane1399ba2016-05-31 13:41:29 -0700322 id = contraint_to_pl(rd, cid);
Jacob Pancb43f812016-11-28 13:53:11 -0800323 if (id < 0) {
324 ret = id;
325 goto set_exit;
326 }
Jacob Pane1399ba2016-05-31 13:41:29 -0700327
Jacob Pan309557f2016-02-24 13:31:37 -0800328 rp = rd->rp;
Jacob Pan2d281d82013-10-17 10:28:35 -0700329
330 if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
Zhang Rui33823882019-07-10 21:44:30 +0800331 dev_warn(&power_zone->dev,
332 "%s locked by BIOS, monitoring only\n", rd->name);
Jacob Pan2d281d82013-10-17 10:28:35 -0700333 ret = -EACCES;
334 goto set_exit;
335 }
336
337 switch (rd->rpl[id].prim_id) {
338 case PL1_ENABLE:
339 rapl_write_data_raw(rd, POWER_LIMIT1, power_limit);
340 break;
341 case PL2_ENABLE:
342 rapl_write_data_raw(rd, POWER_LIMIT2, power_limit);
343 break;
Sumeet Pawnikar8365a892020-07-16 23:14:55 +0530344 case PL4_ENABLE:
345 rapl_write_data_raw(rd, POWER_LIMIT4, power_limit);
346 break;
Jacob Pan2d281d82013-10-17 10:28:35 -0700347 default:
348 ret = -EINVAL;
349 }
350 if (!ret)
Jacob Pan309557f2016-02-24 13:31:37 -0800351 package_power_limit_irq_save(rp);
Jacob Pan2d281d82013-10-17 10:28:35 -0700352set_exit:
353 put_online_cpus();
354 return ret;
355}
356
Jacob Pane1399ba2016-05-31 13:41:29 -0700357static int get_current_power_limit(struct powercap_zone *power_zone, int cid,
Zhang Rui33823882019-07-10 21:44:30 +0800358 u64 *data)
Jacob Pan2d281d82013-10-17 10:28:35 -0700359{
360 struct rapl_domain *rd;
361 u64 val;
362 int prim;
363 int ret = 0;
Jacob Pane1399ba2016-05-31 13:41:29 -0700364 int id;
Jacob Pan2d281d82013-10-17 10:28:35 -0700365
366 get_online_cpus();
367 rd = power_zone_to_rapl_domain(power_zone);
Jacob Pane1399ba2016-05-31 13:41:29 -0700368 id = contraint_to_pl(rd, cid);
Jacob Pancb43f812016-11-28 13:53:11 -0800369 if (id < 0) {
370 ret = id;
371 goto get_exit;
372 }
373
Jacob Pan2d281d82013-10-17 10:28:35 -0700374 switch (rd->rpl[id].prim_id) {
375 case PL1_ENABLE:
376 prim = POWER_LIMIT1;
377 break;
378 case PL2_ENABLE:
379 prim = POWER_LIMIT2;
380 break;
Sumeet Pawnikar8365a892020-07-16 23:14:55 +0530381 case PL4_ENABLE:
382 prim = POWER_LIMIT4;
383 break;
Jacob Pan2d281d82013-10-17 10:28:35 -0700384 default:
385 put_online_cpus();
386 return -EINVAL;
387 }
388 if (rapl_read_data_raw(rd, prim, true, &val))
389 ret = -EIO;
390 else
391 *data = val;
392
Jacob Pancb43f812016-11-28 13:53:11 -0800393get_exit:
Jacob Pan2d281d82013-10-17 10:28:35 -0700394 put_online_cpus();
395
396 return ret;
397}
398
Jacob Pane1399ba2016-05-31 13:41:29 -0700399static int set_time_window(struct powercap_zone *power_zone, int cid,
Zhang Rui33823882019-07-10 21:44:30 +0800400 u64 window)
Jacob Pan2d281d82013-10-17 10:28:35 -0700401{
402 struct rapl_domain *rd;
403 int ret = 0;
Jacob Pane1399ba2016-05-31 13:41:29 -0700404 int id;
Jacob Pan2d281d82013-10-17 10:28:35 -0700405
406 get_online_cpus();
407 rd = power_zone_to_rapl_domain(power_zone);
Jacob Pane1399ba2016-05-31 13:41:29 -0700408 id = contraint_to_pl(rd, cid);
Jacob Pancb43f812016-11-28 13:53:11 -0800409 if (id < 0) {
410 ret = id;
411 goto set_time_exit;
412 }
Jacob Pane1399ba2016-05-31 13:41:29 -0700413
Jacob Pan2d281d82013-10-17 10:28:35 -0700414 switch (rd->rpl[id].prim_id) {
415 case PL1_ENABLE:
416 rapl_write_data_raw(rd, TIME_WINDOW1, window);
417 break;
418 case PL2_ENABLE:
419 rapl_write_data_raw(rd, TIME_WINDOW2, window);
420 break;
421 default:
422 ret = -EINVAL;
423 }
Jacob Pancb43f812016-11-28 13:53:11 -0800424
425set_time_exit:
Jacob Pan2d281d82013-10-17 10:28:35 -0700426 put_online_cpus();
427 return ret;
428}
429
Zhang Rui33823882019-07-10 21:44:30 +0800430static int get_time_window(struct powercap_zone *power_zone, int cid,
431 u64 *data)
Jacob Pan2d281d82013-10-17 10:28:35 -0700432{
433 struct rapl_domain *rd;
434 u64 val;
435 int ret = 0;
Jacob Pane1399ba2016-05-31 13:41:29 -0700436 int id;
Jacob Pan2d281d82013-10-17 10:28:35 -0700437
438 get_online_cpus();
439 rd = power_zone_to_rapl_domain(power_zone);
Jacob Pane1399ba2016-05-31 13:41:29 -0700440 id = contraint_to_pl(rd, cid);
Jacob Pancb43f812016-11-28 13:53:11 -0800441 if (id < 0) {
442 ret = id;
443 goto get_time_exit;
444 }
Jacob Pane1399ba2016-05-31 13:41:29 -0700445
Jacob Pan2d281d82013-10-17 10:28:35 -0700446 switch (rd->rpl[id].prim_id) {
447 case PL1_ENABLE:
448 ret = rapl_read_data_raw(rd, TIME_WINDOW1, true, &val);
449 break;
450 case PL2_ENABLE:
451 ret = rapl_read_data_raw(rd, TIME_WINDOW2, true, &val);
452 break;
Sumeet Pawnikar8365a892020-07-16 23:14:55 +0530453 case PL4_ENABLE:
454 /*
455 * Time window parameter is not applicable for PL4 entry
456 * so assigining '0' as default value.
457 */
458 val = 0;
459 break;
Jacob Pan2d281d82013-10-17 10:28:35 -0700460 default:
461 put_online_cpus();
462 return -EINVAL;
463 }
464 if (!ret)
465 *data = val;
Jacob Pancb43f812016-11-28 13:53:11 -0800466
467get_time_exit:
Jacob Pan2d281d82013-10-17 10:28:35 -0700468 put_online_cpus();
469
470 return ret;
471}
472
Zhang Rui33823882019-07-10 21:44:30 +0800473static const char *get_constraint_name(struct powercap_zone *power_zone,
474 int cid)
Jacob Pan2d281d82013-10-17 10:28:35 -0700475{
Jacob Pan2d281d82013-10-17 10:28:35 -0700476 struct rapl_domain *rd;
Jacob Pane1399ba2016-05-31 13:41:29 -0700477 int id;
Jacob Pan2d281d82013-10-17 10:28:35 -0700478
479 rd = power_zone_to_rapl_domain(power_zone);
Jacob Pane1399ba2016-05-31 13:41:29 -0700480 id = contraint_to_pl(rd, cid);
481 if (id >= 0)
482 return rd->rpl[id].name;
Jacob Pan2d281d82013-10-17 10:28:35 -0700483
Jacob Pane1399ba2016-05-31 13:41:29 -0700484 return NULL;
Jacob Pan2d281d82013-10-17 10:28:35 -0700485}
486
Zhang Rui33823882019-07-10 21:44:30 +0800487static int get_max_power(struct powercap_zone *power_zone, int id, u64 *data)
Jacob Pan2d281d82013-10-17 10:28:35 -0700488{
489 struct rapl_domain *rd;
490 u64 val;
491 int prim;
492 int ret = 0;
493
494 get_online_cpus();
495 rd = power_zone_to_rapl_domain(power_zone);
496 switch (rd->rpl[id].prim_id) {
497 case PL1_ENABLE:
498 prim = THERMAL_SPEC_POWER;
499 break;
500 case PL2_ENABLE:
501 prim = MAX_POWER;
502 break;
Sumeet Pawnikar8365a892020-07-16 23:14:55 +0530503 case PL4_ENABLE:
504 prim = MAX_POWER;
505 break;
Jacob Pan2d281d82013-10-17 10:28:35 -0700506 default:
507 put_online_cpus();
508 return -EINVAL;
509 }
510 if (rapl_read_data_raw(rd, prim, true, &val))
511 ret = -EIO;
512 else
513 *data = val;
514
Sumeet Pawnikar8365a892020-07-16 23:14:55 +0530515 /* As a generalization rule, PL4 would be around two times PL2. */
516 if (rd->rpl[id].prim_id == PL4_ENABLE)
517 *data = *data * 2;
518
Jacob Pan2d281d82013-10-17 10:28:35 -0700519 put_online_cpus();
520
521 return ret;
522}
523
Julia Lawall600c3952015-12-23 22:59:55 +0100524static const struct powercap_zone_constraint_ops constraint_ops = {
Jacob Pan2d281d82013-10-17 10:28:35 -0700525 .set_power_limit_uw = set_power_limit,
526 .get_power_limit_uw = get_current_power_limit,
527 .set_time_window_us = set_time_window,
528 .get_time_window_us = get_time_window,
529 .get_max_power_uw = get_max_power,
530 .get_name = get_constraint_name,
531};
532
533/* called after domain detection and package level data are set */
534static void rapl_init_domains(struct rapl_package *rp)
535{
Zhang Rui0c2dded2019-07-10 21:44:32 +0800536 enum rapl_domain_type i;
537 enum rapl_domain_reg_id j;
Jacob Pan2d281d82013-10-17 10:28:35 -0700538 struct rapl_domain *rd = rp->domains;
539
540 for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
541 unsigned int mask = rp->domain_map & (1 << i);
Zhang Rui7fde2712019-07-10 21:44:26 +0800542
Zhang Rui0c2dded2019-07-10 21:44:32 +0800543 if (!mask)
544 continue;
Zhang Rui7fde2712019-07-10 21:44:26 +0800545
Zhang Rui0c2dded2019-07-10 21:44:32 +0800546 rd->rp = rp;
547 rd->name = rapl_domain_names[i];
548 rd->id = i;
549 rd->rpl[0].prim_id = PL1_ENABLE;
550 rd->rpl[0].name = pl1_name;
Sumeet Pawnikar8365a892020-07-16 23:14:55 +0530551
552 /*
553 * The PL2 power domain is applicable for limits two
554 * and limits three
555 */
556 if (rp->priv->limits[i] >= 2) {
Jacob Pan2d281d82013-10-17 10:28:35 -0700557 rd->rpl[1].prim_id = PL2_ENABLE;
558 rd->rpl[1].name = pl2_name;
Zhang Rui0c2dded2019-07-10 21:44:32 +0800559 }
560
Sumeet Pawnikar8365a892020-07-16 23:14:55 +0530561 /* Enable PL4 domain if the total power limits are three */
562 if (rp->priv->limits[i] == 3) {
563 rd->rpl[2].prim_id = PL4_ENABLE;
564 rd->rpl[2].name = pl4_name;
565 }
566
Zhang Rui0c2dded2019-07-10 21:44:32 +0800567 for (j = 0; j < RAPL_DOMAIN_REG_MAX; j++)
568 rd->regs[j] = rp->priv->regs[i][j];
569
Zhang Rui2d798d92020-06-29 13:34:50 +0800570 switch (i) {
571 case RAPL_DOMAIN_DRAM:
Jacob Pand474a4d2015-03-13 03:48:56 -0700572 rd->domain_energy_unit =
Zhang Rui33823882019-07-10 21:44:30 +0800573 rapl_defaults->dram_domain_energy_unit;
Jacob Pand474a4d2015-03-13 03:48:56 -0700574 if (rd->domain_energy_unit)
575 pr_info("DRAM domain energy unit %dpj\n",
576 rd->domain_energy_unit);
Zhang Rui2d798d92020-06-29 13:34:50 +0800577 break;
578 case RAPL_DOMAIN_PLATFORM:
579 rd->domain_energy_unit =
580 rapl_defaults->psys_domain_energy_unit;
581 if (rd->domain_energy_unit)
582 pr_info("Platform domain energy unit %dpj\n",
583 rd->domain_energy_unit);
584 break;
585 default:
586 break;
Jacob Pan2d281d82013-10-17 10:28:35 -0700587 }
Zhang Rui0c2dded2019-07-10 21:44:32 +0800588 rd++;
Jacob Pan2d281d82013-10-17 10:28:35 -0700589 }
590}
591
Jacob Pan309557f2016-02-24 13:31:37 -0800592static u64 rapl_unit_xlate(struct rapl_domain *rd, enum unit_type type,
Zhang Rui33823882019-07-10 21:44:30 +0800593 u64 value, int to_raw)
Jacob Pan2d281d82013-10-17 10:28:35 -0700594{
Jacob Pan3c2c0842014-11-07 09:29:26 -0800595 u64 units = 1;
Jacob Pan309557f2016-02-24 13:31:37 -0800596 struct rapl_package *rp = rd->rp;
Jacob Pand474a4d2015-03-13 03:48:56 -0700597 u64 scale = 1;
Jacob Pan2d281d82013-10-17 10:28:35 -0700598
Jacob Pan2d281d82013-10-17 10:28:35 -0700599 switch (type) {
600 case POWER_UNIT:
Jacob Pan3c2c0842014-11-07 09:29:26 -0800601 units = rp->power_unit;
Jacob Pan2d281d82013-10-17 10:28:35 -0700602 break;
603 case ENERGY_UNIT:
Jacob Pand474a4d2015-03-13 03:48:56 -0700604 scale = ENERGY_UNIT_SCALE;
605 /* per domain unit takes precedence */
Jacob Pancb43f812016-11-28 13:53:11 -0800606 if (rd->domain_energy_unit)
Jacob Pand474a4d2015-03-13 03:48:56 -0700607 units = rd->domain_energy_unit;
608 else
609 units = rp->energy_unit;
Jacob Pan2d281d82013-10-17 10:28:35 -0700610 break;
611 case TIME_UNIT:
Jacob Pan3c2c0842014-11-07 09:29:26 -0800612 return rapl_defaults->compute_time_window(rp, value, to_raw);
Jacob Pan2d281d82013-10-17 10:28:35 -0700613 case ARBITRARY_UNIT:
614 default:
615 return value;
616 };
617
618 if (to_raw)
Jacob Pand474a4d2015-03-13 03:48:56 -0700619 return div64_u64(value, units) * scale;
Jacob Pan3c2c0842014-11-07 09:29:26 -0800620
621 value *= units;
622
Jacob Pand474a4d2015-03-13 03:48:56 -0700623 return div64_u64(value, scale);
Jacob Pan2d281d82013-10-17 10:28:35 -0700624}
625
626/* in the order of enum rapl_primitives */
627static struct rapl_primitive_info rpi[] = {
628 /* name, mask, shift, msr index, unit divisor */
629 PRIMITIVE_INFO_INIT(ENERGY_COUNTER, ENERGY_STATUS_MASK, 0,
Zhang Rui33823882019-07-10 21:44:30 +0800630 RAPL_DOMAIN_REG_STATUS, ENERGY_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700631 PRIMITIVE_INFO_INIT(POWER_LIMIT1, POWER_LIMIT1_MASK, 0,
Zhang Rui33823882019-07-10 21:44:30 +0800632 RAPL_DOMAIN_REG_LIMIT, POWER_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700633 PRIMITIVE_INFO_INIT(POWER_LIMIT2, POWER_LIMIT2_MASK, 32,
Zhang Rui33823882019-07-10 21:44:30 +0800634 RAPL_DOMAIN_REG_LIMIT, POWER_UNIT, 0),
Sumeet Pawnikar8365a892020-07-16 23:14:55 +0530635 PRIMITIVE_INFO_INIT(POWER_LIMIT4, POWER_LIMIT4_MASK, 0,
636 RAPL_DOMAIN_REG_PL4, POWER_UNIT, 0),
Zhang Rui0c2dded2019-07-10 21:44:32 +0800637 PRIMITIVE_INFO_INIT(FW_LOCK, POWER_LOW_LOCK, 31,
Zhang Rui33823882019-07-10 21:44:30 +0800638 RAPL_DOMAIN_REG_LIMIT, ARBITRARY_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700639 PRIMITIVE_INFO_INIT(PL1_ENABLE, POWER_LIMIT1_ENABLE, 15,
Zhang Rui33823882019-07-10 21:44:30 +0800640 RAPL_DOMAIN_REG_LIMIT, ARBITRARY_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700641 PRIMITIVE_INFO_INIT(PL1_CLAMP, POWER_LIMIT1_CLAMP, 16,
Zhang Rui33823882019-07-10 21:44:30 +0800642 RAPL_DOMAIN_REG_LIMIT, ARBITRARY_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700643 PRIMITIVE_INFO_INIT(PL2_ENABLE, POWER_LIMIT2_ENABLE, 47,
Zhang Rui33823882019-07-10 21:44:30 +0800644 RAPL_DOMAIN_REG_LIMIT, ARBITRARY_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700645 PRIMITIVE_INFO_INIT(PL2_CLAMP, POWER_LIMIT2_CLAMP, 48,
Zhang Rui33823882019-07-10 21:44:30 +0800646 RAPL_DOMAIN_REG_LIMIT, ARBITRARY_UNIT, 0),
Sumeet Pawnikar8365a892020-07-16 23:14:55 +0530647 PRIMITIVE_INFO_INIT(PL4_ENABLE, POWER_LIMIT4_MASK, 0,
648 RAPL_DOMAIN_REG_PL4, ARBITRARY_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700649 PRIMITIVE_INFO_INIT(TIME_WINDOW1, TIME_WINDOW1_MASK, 17,
Zhang Rui33823882019-07-10 21:44:30 +0800650 RAPL_DOMAIN_REG_LIMIT, TIME_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700651 PRIMITIVE_INFO_INIT(TIME_WINDOW2, TIME_WINDOW2_MASK, 49,
Zhang Rui33823882019-07-10 21:44:30 +0800652 RAPL_DOMAIN_REG_LIMIT, TIME_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700653 PRIMITIVE_INFO_INIT(THERMAL_SPEC_POWER, POWER_INFO_THERMAL_SPEC_MASK,
Zhang Rui33823882019-07-10 21:44:30 +0800654 0, RAPL_DOMAIN_REG_INFO, POWER_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700655 PRIMITIVE_INFO_INIT(MAX_POWER, POWER_INFO_MAX_MASK, 32,
Zhang Rui33823882019-07-10 21:44:30 +0800656 RAPL_DOMAIN_REG_INFO, POWER_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700657 PRIMITIVE_INFO_INIT(MIN_POWER, POWER_INFO_MIN_MASK, 16,
Zhang Rui33823882019-07-10 21:44:30 +0800658 RAPL_DOMAIN_REG_INFO, POWER_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700659 PRIMITIVE_INFO_INIT(MAX_TIME_WINDOW, POWER_INFO_MAX_TIME_WIN_MASK, 48,
Zhang Rui33823882019-07-10 21:44:30 +0800660 RAPL_DOMAIN_REG_INFO, TIME_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700661 PRIMITIVE_INFO_INIT(THROTTLED_TIME, PERF_STATUS_THROTTLE_TIME_MASK, 0,
Zhang Rui33823882019-07-10 21:44:30 +0800662 RAPL_DOMAIN_REG_PERF, TIME_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700663 PRIMITIVE_INFO_INIT(PRIORITY_LEVEL, PP_POLICY_MASK, 0,
Zhang Rui33823882019-07-10 21:44:30 +0800664 RAPL_DOMAIN_REG_POLICY, ARBITRARY_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700665 /* non-hardware */
666 PRIMITIVE_INFO_INIT(AVERAGE_POWER, 0, 0, 0, POWER_UNIT,
Zhang Rui33823882019-07-10 21:44:30 +0800667 RAPL_PRIMITIVE_DERIVED),
Jacob Pan2d281d82013-10-17 10:28:35 -0700668 {NULL, 0, 0, 0},
669};
670
671/* Read primitive data based on its related struct rapl_primitive_info.
672 * if xlate flag is set, return translated data based on data units, i.e.
673 * time, energy, and power.
674 * RAPL MSRs are non-architectual and are laid out not consistently across
675 * domains. Here we use primitive info to allow writing consolidated access
676 * functions.
677 * For a given primitive, it is processed by MSR mask and shift. Unit conversion
678 * is pre-assigned based on RAPL unit MSRs read at init time.
679 * 63-------------------------- 31--------------------------- 0
680 * | xxxxx (mask) |
681 * | |<- shift ----------------|
682 * 63-------------------------- 31--------------------------- 0
683 */
684static int rapl_read_data_raw(struct rapl_domain *rd,
Zhang Rui33823882019-07-10 21:44:30 +0800685 enum rapl_primitives prim, bool xlate, u64 *data)
Jacob Pan2d281d82013-10-17 10:28:35 -0700686{
Zhang Ruibeea8df2019-07-10 21:44:27 +0800687 u64 value;
Jacob Pan2d281d82013-10-17 10:28:35 -0700688 struct rapl_primitive_info *rp = &rpi[prim];
Zhang Ruibeea8df2019-07-10 21:44:27 +0800689 struct reg_action ra;
Jacob Pan2d281d82013-10-17 10:28:35 -0700690 int cpu;
691
692 if (!rp->name || rp->flag & RAPL_PRIMITIVE_DUMMY)
693 return -EINVAL;
694
Zhang Ruibeea8df2019-07-10 21:44:27 +0800695 ra.reg = rd->regs[rp->id];
696 if (!ra.reg)
Jacob Pan2d281d82013-10-17 10:28:35 -0700697 return -EINVAL;
Jacob Pan323ee642016-02-24 13:31:38 -0800698
699 cpu = rd->rp->lead_cpu;
Jacob Pan2d281d82013-10-17 10:28:35 -0700700
Zhang Rui0c2dded2019-07-10 21:44:32 +0800701 /* domain with 2 limits has different bit */
702 if (prim == FW_LOCK && rd->rp->priv->limits[rd->id] == 2) {
703 rp->mask = POWER_HIGH_LOCK;
Jacob Pan2d281d82013-10-17 10:28:35 -0700704 rp->shift = 63;
705 }
706 /* non-hardware data are collected by the polling thread */
707 if (rp->flag & RAPL_PRIMITIVE_DERIVED) {
708 *data = rd->rdd.primitives[prim];
709 return 0;
710 }
711
Zhang Ruibeea8df2019-07-10 21:44:27 +0800712 ra.mask = rp->mask;
713
714 if (rd->rp->priv->read_raw(cpu, &ra)) {
Zhang Ruid978e752019-07-10 21:44:31 +0800715 pr_debug("failed to read reg 0x%llx on cpu %d\n", ra.reg, cpu);
Jacob Pan2d281d82013-10-17 10:28:35 -0700716 return -EIO;
717 }
718
Zhang Ruibeea8df2019-07-10 21:44:27 +0800719 value = ra.value >> rp->shift;
720
Jacob Pan2d281d82013-10-17 10:28:35 -0700721 if (xlate)
Zhang Ruibeea8df2019-07-10 21:44:27 +0800722 *data = rapl_unit_xlate(rd, rp->unit, value, 0);
Jacob Pan2d281d82013-10-17 10:28:35 -0700723 else
Zhang Ruibeea8df2019-07-10 21:44:27 +0800724 *data = value;
Jacob Pan2d281d82013-10-17 10:28:35 -0700725
726 return 0;
727}
728
729/* Similar use of primitive info in the read counterpart */
730static int rapl_write_data_raw(struct rapl_domain *rd,
Zhang Rui33823882019-07-10 21:44:30 +0800731 enum rapl_primitives prim,
732 unsigned long long value)
Jacob Pan2d281d82013-10-17 10:28:35 -0700733{
Jacob Pan2d281d82013-10-17 10:28:35 -0700734 struct rapl_primitive_info *rp = &rpi[prim];
735 int cpu;
Jacob Panf14a1392016-02-24 13:31:36 -0800736 u64 bits;
Zhang Ruibeea8df2019-07-10 21:44:27 +0800737 struct reg_action ra;
Jacob Panf14a1392016-02-24 13:31:36 -0800738 int ret;
Jacob Pan2d281d82013-10-17 10:28:35 -0700739
Jacob Pan323ee642016-02-24 13:31:38 -0800740 cpu = rd->rp->lead_cpu;
Jacob Pan309557f2016-02-24 13:31:37 -0800741 bits = rapl_unit_xlate(rd, rp->unit, value, 1);
Adam Lessnauedbdabc2017-06-01 11:21:50 +0200742 bits <<= rp->shift;
743 bits &= rp->mask;
744
Zhang Ruibeea8df2019-07-10 21:44:27 +0800745 memset(&ra, 0, sizeof(ra));
Jacob Panf14a1392016-02-24 13:31:36 -0800746
Zhang Ruibeea8df2019-07-10 21:44:27 +0800747 ra.reg = rd->regs[rp->id];
748 ra.mask = rp->mask;
749 ra.value = bits;
Jacob Panf14a1392016-02-24 13:31:36 -0800750
Zhang Ruibeea8df2019-07-10 21:44:27 +0800751 ret = rd->rp->priv->write_raw(cpu, &ra);
Jacob Panf14a1392016-02-24 13:31:36 -0800752
753 return ret;
Jacob Pan2d281d82013-10-17 10:28:35 -0700754}
755
Jacob Pan3c2c0842014-11-07 09:29:26 -0800756/*
757 * Raw RAPL data stored in MSRs are in certain scales. We need to
758 * convert them into standard units based on the units reported in
759 * the RAPL unit MSRs. This is specific to CPUs as the method to
760 * calculate units differ on different CPUs.
761 * We convert the units to below format based on CPUs.
762 * i.e.
Jacob Pand474a4d2015-03-13 03:48:56 -0700763 * energy unit: picoJoules : Represented in picoJoules by default
Jacob Pan3c2c0842014-11-07 09:29:26 -0800764 * power unit : microWatts : Represented in milliWatts by default
765 * time unit : microseconds: Represented in seconds by default
766 */
767static int rapl_check_unit_core(struct rapl_package *rp, int cpu)
Jacob Pan2d281d82013-10-17 10:28:35 -0700768{
Zhang Rui1193b162019-07-10 21:44:29 +0800769 struct reg_action ra;
Jacob Pan2d281d82013-10-17 10:28:35 -0700770 u32 value;
771
Zhang Rui1193b162019-07-10 21:44:29 +0800772 ra.reg = rp->priv->reg_unit;
773 ra.mask = ~0;
774 if (rp->priv->read_raw(cpu, &ra)) {
Zhang Ruid978e752019-07-10 21:44:31 +0800775 pr_err("Failed to read power unit REG 0x%llx on CPU %d, exit.\n",
Zhang Rui33823882019-07-10 21:44:30 +0800776 rp->priv->reg_unit, cpu);
Jacob Pan2d281d82013-10-17 10:28:35 -0700777 return -ENODEV;
778 }
779
Zhang Rui1193b162019-07-10 21:44:29 +0800780 value = (ra.value & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
Jacob Pand474a4d2015-03-13 03:48:56 -0700781 rp->energy_unit = ENERGY_UNIT_SCALE * 1000000 / (1 << value);
Jacob Pan2d281d82013-10-17 10:28:35 -0700782
Zhang Rui1193b162019-07-10 21:44:29 +0800783 value = (ra.value & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
Jacob Pan3c2c0842014-11-07 09:29:26 -0800784 rp->power_unit = 1000000 / (1 << value);
Jacob Pan2d281d82013-10-17 10:28:35 -0700785
Zhang Rui1193b162019-07-10 21:44:29 +0800786 value = (ra.value & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
Jacob Pan3c2c0842014-11-07 09:29:26 -0800787 rp->time_unit = 1000000 / (1 << value);
Jacob Pan2d281d82013-10-17 10:28:35 -0700788
Zhang Rui9ea76122019-05-13 13:58:53 -0400789 pr_debug("Core CPU %s energy=%dpJ, time=%dus, power=%duW\n",
Zhang Rui33823882019-07-10 21:44:30 +0800790 rp->name, rp->energy_unit, rp->time_unit, rp->power_unit);
Jacob Pan2d281d82013-10-17 10:28:35 -0700791
792 return 0;
793}
794
Jacob Pan3c2c0842014-11-07 09:29:26 -0800795static int rapl_check_unit_atom(struct rapl_package *rp, int cpu)
796{
Zhang Rui1193b162019-07-10 21:44:29 +0800797 struct reg_action ra;
Jacob Pan3c2c0842014-11-07 09:29:26 -0800798 u32 value;
799
Zhang Rui1193b162019-07-10 21:44:29 +0800800 ra.reg = rp->priv->reg_unit;
801 ra.mask = ~0;
802 if (rp->priv->read_raw(cpu, &ra)) {
Zhang Ruid978e752019-07-10 21:44:31 +0800803 pr_err("Failed to read power unit REG 0x%llx on CPU %d, exit.\n",
Zhang Rui33823882019-07-10 21:44:30 +0800804 rp->priv->reg_unit, cpu);
Jacob Pan3c2c0842014-11-07 09:29:26 -0800805 return -ENODEV;
806 }
Zhang Rui1193b162019-07-10 21:44:29 +0800807
808 value = (ra.value & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
Jacob Pand474a4d2015-03-13 03:48:56 -0700809 rp->energy_unit = ENERGY_UNIT_SCALE * 1 << value;
Jacob Pan3c2c0842014-11-07 09:29:26 -0800810
Zhang Rui1193b162019-07-10 21:44:29 +0800811 value = (ra.value & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
Jacob Pan3c2c0842014-11-07 09:29:26 -0800812 rp->power_unit = (1 << value) * 1000;
813
Zhang Rui1193b162019-07-10 21:44:29 +0800814 value = (ra.value & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
Jacob Pan3c2c0842014-11-07 09:29:26 -0800815 rp->time_unit = 1000000 / (1 << value);
816
Zhang Rui9ea76122019-05-13 13:58:53 -0400817 pr_debug("Atom %s energy=%dpJ, time=%dus, power=%duW\n",
Zhang Rui33823882019-07-10 21:44:30 +0800818 rp->name, rp->energy_unit, rp->time_unit, rp->power_unit);
Jacob Pan3c2c0842014-11-07 09:29:26 -0800819
820 return 0;
821}
822
Jacob Panf14a1392016-02-24 13:31:36 -0800823static void power_limit_irq_save_cpu(void *info)
824{
825 u32 l, h = 0;
826 struct rapl_package *rp = (struct rapl_package *)info;
827
828 /* save the state of PLN irq mask bit before disabling it */
829 rdmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
830 if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED)) {
831 rp->power_limit_irq = l & PACKAGE_THERM_INT_PLN_ENABLE;
832 rp->power_limit_irq |= PACKAGE_PLN_INT_SAVED;
833 }
834 l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
835 wrmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
836}
837
Jacob Pan2d281d82013-10-17 10:28:35 -0700838/* REVISIT:
839 * When package power limit is set artificially low by RAPL, LVT
840 * thermal interrupt for package power limit should be ignored
841 * since we are not really exceeding the real limit. The intention
842 * is to avoid excessive interrupts while we are trying to save power.
843 * A useful feature might be routing the package_power_limit interrupt
844 * to userspace via eventfd. once we have a usecase, this is simple
845 * to do by adding an atomic notifier.
846 */
847
Jacob Pan309557f2016-02-24 13:31:37 -0800848static void package_power_limit_irq_save(struct rapl_package *rp)
Jacob Pan2d281d82013-10-17 10:28:35 -0700849{
Jacob Pan2d281d82013-10-17 10:28:35 -0700850 if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
851 return;
852
Jacob Pan323ee642016-02-24 13:31:38 -0800853 smp_call_function_single(rp->lead_cpu, power_limit_irq_save_cpu, rp, 1);
Jacob Panf14a1392016-02-24 13:31:36 -0800854}
855
Thomas Gleixner58705062016-11-22 21:16:02 +0000856/*
857 * Restore per package power limit interrupt enable state. Called from cpu
858 * hotplug code on package removal.
859 */
860static void package_power_limit_irq_restore(struct rapl_package *rp)
Jacob Panf14a1392016-02-24 13:31:36 -0800861{
Thomas Gleixner58705062016-11-22 21:16:02 +0000862 u32 l, h;
863
864 if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
865 return;
866
867 /* irq enable state not saved, nothing to restore */
868 if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED))
869 return;
Jacob Panf14a1392016-02-24 13:31:36 -0800870
871 rdmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
872
873 if (rp->power_limit_irq & PACKAGE_THERM_INT_PLN_ENABLE)
874 l |= PACKAGE_THERM_INT_PLN_ENABLE;
875 else
876 l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
877
878 wrmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
Jacob Pan2d281d82013-10-17 10:28:35 -0700879}
880
Jacob Pan3c2c0842014-11-07 09:29:26 -0800881static void set_floor_freq_default(struct rapl_domain *rd, bool mode)
882{
883 int nr_powerlimit = find_nr_power_limit(rd);
884
885 /* always enable clamp such that p-state can go below OS requested
886 * range. power capping priority over guranteed frequency.
887 */
888 rapl_write_data_raw(rd, PL1_CLAMP, mode);
889
890 /* some domains have pl2 */
891 if (nr_powerlimit > 1) {
892 rapl_write_data_raw(rd, PL2_ENABLE, mode);
893 rapl_write_data_raw(rd, PL2_CLAMP, mode);
894 }
895}
896
897static void set_floor_freq_atom(struct rapl_domain *rd, bool enable)
898{
899 static u32 power_ctrl_orig_val;
900 u32 mdata;
901
Ajay Thomas51b63402015-04-30 01:43:23 +0530902 if (!rapl_defaults->floor_freq_reg_addr) {
903 pr_err("Invalid floor frequency config register\n");
904 return;
905 }
906
Jacob Pan3c2c0842014-11-07 09:29:26 -0800907 if (!power_ctrl_orig_val)
Andy Shevchenko4077a382015-11-11 19:59:29 +0200908 iosf_mbi_read(BT_MBI_UNIT_PMC, MBI_CR_READ,
909 rapl_defaults->floor_freq_reg_addr,
910 &power_ctrl_orig_val);
Jacob Pan3c2c0842014-11-07 09:29:26 -0800911 mdata = power_ctrl_orig_val;
912 if (enable) {
913 mdata &= ~(0x7f << 8);
914 mdata |= 1 << 8;
915 }
Andy Shevchenko4077a382015-11-11 19:59:29 +0200916 iosf_mbi_write(BT_MBI_UNIT_PMC, MBI_CR_WRITE,
917 rapl_defaults->floor_freq_reg_addr, mdata);
Jacob Pan3c2c0842014-11-07 09:29:26 -0800918}
919
920static u64 rapl_compute_time_window_core(struct rapl_package *rp, u64 value,
Zhang Rui33823882019-07-10 21:44:30 +0800921 bool to_raw)
Jacob Pan3c2c0842014-11-07 09:29:26 -0800922{
Zhang Rui33823882019-07-10 21:44:30 +0800923 u64 f, y; /* fraction and exp. used for time unit */
Jacob Pan3c2c0842014-11-07 09:29:26 -0800924
925 /*
926 * Special processing based on 2^Y*(1+F/4), refer
927 * to Intel Software Developer's manual Vol.3B: CH 14.9.3.
928 */
929 if (!to_raw) {
930 f = (value & 0x60) >> 5;
931 y = value & 0x1f;
932 value = (1 << y) * (4 + f) * rp->time_unit / 4;
933 } else {
934 do_div(value, rp->time_unit);
935 y = ilog2(value);
936 f = div64_u64(4 * (value - (1 << y)), 1 << y);
937 value = (y & 0x1f) | ((f & 0x3) << 5);
938 }
939 return value;
940}
941
942static u64 rapl_compute_time_window_atom(struct rapl_package *rp, u64 value,
Zhang Rui33823882019-07-10 21:44:30 +0800943 bool to_raw)
Jacob Pan3c2c0842014-11-07 09:29:26 -0800944{
945 /*
946 * Atom time unit encoding is straight forward val * time_unit,
947 * where time_unit is default to 1 sec. Never 0.
948 */
949 if (!to_raw)
950 return (value) ? value *= rp->time_unit : rp->time_unit;
Zhang Rui33823882019-07-10 21:44:30 +0800951
952 value = div64_u64(value, rp->time_unit);
Jacob Pan3c2c0842014-11-07 09:29:26 -0800953
954 return value;
955}
956
Jacob Pan087e9cb2014-11-07 09:29:25 -0800957static const struct rapl_defaults rapl_defaults_core = {
Ajay Thomas51b63402015-04-30 01:43:23 +0530958 .floor_freq_reg_addr = 0,
Jacob Pan3c2c0842014-11-07 09:29:26 -0800959 .check_unit = rapl_check_unit_core,
960 .set_floor_freq = set_floor_freq_default,
961 .compute_time_window = rapl_compute_time_window_core,
Jacob Pan087e9cb2014-11-07 09:29:25 -0800962};
963
Jacob Pand474a4d2015-03-13 03:48:56 -0700964static const struct rapl_defaults rapl_defaults_hsw_server = {
965 .check_unit = rapl_check_unit_core,
966 .set_floor_freq = set_floor_freq_default,
967 .compute_time_window = rapl_compute_time_window_core,
968 .dram_domain_energy_unit = 15300,
969};
970
Zhang Rui2d798d92020-06-29 13:34:50 +0800971static const struct rapl_defaults rapl_defaults_spr_server = {
972 .check_unit = rapl_check_unit_core,
973 .set_floor_freq = set_floor_freq_default,
974 .compute_time_window = rapl_compute_time_window_core,
975 .dram_domain_energy_unit = 15300,
976 .psys_domain_energy_unit = 1000000000,
977};
978
Ajay Thomas51b63402015-04-30 01:43:23 +0530979static const struct rapl_defaults rapl_defaults_byt = {
980 .floor_freq_reg_addr = IOSF_CPU_POWER_BUDGET_CTL_BYT,
Jacob Pan3c2c0842014-11-07 09:29:26 -0800981 .check_unit = rapl_check_unit_atom,
982 .set_floor_freq = set_floor_freq_atom,
983 .compute_time_window = rapl_compute_time_window_atom,
Jacob Pan087e9cb2014-11-07 09:29:25 -0800984};
985
Ajay Thomas51b63402015-04-30 01:43:23 +0530986static const struct rapl_defaults rapl_defaults_tng = {
987 .floor_freq_reg_addr = IOSF_CPU_POWER_BUDGET_CTL_TNG,
988 .check_unit = rapl_check_unit_atom,
989 .set_floor_freq = set_floor_freq_atom,
990 .compute_time_window = rapl_compute_time_window_atom,
991};
992
993static const struct rapl_defaults rapl_defaults_ann = {
994 .floor_freq_reg_addr = 0,
995 .check_unit = rapl_check_unit_atom,
996 .set_floor_freq = NULL,
997 .compute_time_window = rapl_compute_time_window_atom,
998};
999
1000static const struct rapl_defaults rapl_defaults_cht = {
1001 .floor_freq_reg_addr = 0,
1002 .check_unit = rapl_check_unit_atom,
1003 .set_floor_freq = NULL,
1004 .compute_time_window = rapl_compute_time_window_atom,
1005};
1006
Mathias Krauseea85dbc2015-03-25 22:15:52 +01001007static const struct x86_cpu_id rapl_ids[] __initconst = {
Thomas Gleixnerf0722512020-03-20 14:14:03 +01001008 X86_MATCH_INTEL_FAM6_MODEL(SANDYBRIDGE, &rapl_defaults_core),
1009 X86_MATCH_INTEL_FAM6_MODEL(SANDYBRIDGE_X, &rapl_defaults_core),
Dave Hansen0bb04b52016-06-02 17:19:37 -07001010
Thomas Gleixnerf0722512020-03-20 14:14:03 +01001011 X86_MATCH_INTEL_FAM6_MODEL(IVYBRIDGE, &rapl_defaults_core),
1012 X86_MATCH_INTEL_FAM6_MODEL(IVYBRIDGE_X, &rapl_defaults_core),
Dave Hansen0bb04b52016-06-02 17:19:37 -07001013
Thomas Gleixnerf0722512020-03-20 14:14:03 +01001014 X86_MATCH_INTEL_FAM6_MODEL(HASWELL, &rapl_defaults_core),
1015 X86_MATCH_INTEL_FAM6_MODEL(HASWELL_L, &rapl_defaults_core),
1016 X86_MATCH_INTEL_FAM6_MODEL(HASWELL_G, &rapl_defaults_core),
1017 X86_MATCH_INTEL_FAM6_MODEL(HASWELL_X, &rapl_defaults_hsw_server),
Dave Hansen0bb04b52016-06-02 17:19:37 -07001018
Thomas Gleixnerf0722512020-03-20 14:14:03 +01001019 X86_MATCH_INTEL_FAM6_MODEL(BROADWELL, &rapl_defaults_core),
1020 X86_MATCH_INTEL_FAM6_MODEL(BROADWELL_G, &rapl_defaults_core),
1021 X86_MATCH_INTEL_FAM6_MODEL(BROADWELL_D, &rapl_defaults_core),
1022 X86_MATCH_INTEL_FAM6_MODEL(BROADWELL_X, &rapl_defaults_hsw_server),
Dave Hansen0bb04b52016-06-02 17:19:37 -07001023
Thomas Gleixnerf0722512020-03-20 14:14:03 +01001024 X86_MATCH_INTEL_FAM6_MODEL(SKYLAKE, &rapl_defaults_core),
1025 X86_MATCH_INTEL_FAM6_MODEL(SKYLAKE_L, &rapl_defaults_core),
1026 X86_MATCH_INTEL_FAM6_MODEL(SKYLAKE_X, &rapl_defaults_hsw_server),
1027 X86_MATCH_INTEL_FAM6_MODEL(KABYLAKE_L, &rapl_defaults_core),
1028 X86_MATCH_INTEL_FAM6_MODEL(KABYLAKE, &rapl_defaults_core),
1029 X86_MATCH_INTEL_FAM6_MODEL(CANNONLAKE_L, &rapl_defaults_core),
1030 X86_MATCH_INTEL_FAM6_MODEL(ICELAKE_L, &rapl_defaults_core),
1031 X86_MATCH_INTEL_FAM6_MODEL(ICELAKE, &rapl_defaults_core),
1032 X86_MATCH_INTEL_FAM6_MODEL(ICELAKE_NNPI, &rapl_defaults_core),
1033 X86_MATCH_INTEL_FAM6_MODEL(ICELAKE_X, &rapl_defaults_hsw_server),
1034 X86_MATCH_INTEL_FAM6_MODEL(ICELAKE_D, &rapl_defaults_hsw_server),
1035 X86_MATCH_INTEL_FAM6_MODEL(COMETLAKE_L, &rapl_defaults_core),
1036 X86_MATCH_INTEL_FAM6_MODEL(COMETLAKE, &rapl_defaults_core),
1037 X86_MATCH_INTEL_FAM6_MODEL(TIGERLAKE_L, &rapl_defaults_core),
Zhang Rui2d798d92020-06-29 13:34:50 +08001038 X86_MATCH_INTEL_FAM6_MODEL(SAPPHIRERAPIDS_X, &rapl_defaults_spr_server),
Dave Hansen0bb04b52016-06-02 17:19:37 -07001039
Thomas Gleixnerf0722512020-03-20 14:14:03 +01001040 X86_MATCH_INTEL_FAM6_MODEL(ATOM_SILVERMONT, &rapl_defaults_byt),
1041 X86_MATCH_INTEL_FAM6_MODEL(ATOM_AIRMONT, &rapl_defaults_cht),
1042 X86_MATCH_INTEL_FAM6_MODEL(ATOM_SILVERMONT_MID, &rapl_defaults_tng),
1043 X86_MATCH_INTEL_FAM6_MODEL(ATOM_AIRMONT_MID, &rapl_defaults_ann),
1044 X86_MATCH_INTEL_FAM6_MODEL(ATOM_GOLDMONT, &rapl_defaults_core),
1045 X86_MATCH_INTEL_FAM6_MODEL(ATOM_GOLDMONT_PLUS, &rapl_defaults_core),
1046 X86_MATCH_INTEL_FAM6_MODEL(ATOM_GOLDMONT_D, &rapl_defaults_core),
Jacob Pan33c98002020-05-15 15:30:41 +08001047 X86_MATCH_INTEL_FAM6_MODEL(ATOM_TREMONT, &rapl_defaults_core),
Thomas Gleixnerf0722512020-03-20 14:14:03 +01001048 X86_MATCH_INTEL_FAM6_MODEL(ATOM_TREMONT_D, &rapl_defaults_core),
1049 X86_MATCH_INTEL_FAM6_MODEL(ATOM_TREMONT_L, &rapl_defaults_core),
Dave Hansen0bb04b52016-06-02 17:19:37 -07001050
Thomas Gleixnerf0722512020-03-20 14:14:03 +01001051 X86_MATCH_INTEL_FAM6_MODEL(XEON_PHI_KNL, &rapl_defaults_hsw_server),
1052 X86_MATCH_INTEL_FAM6_MODEL(XEON_PHI_KNM, &rapl_defaults_hsw_server),
Jacob Pan2d281d82013-10-17 10:28:35 -07001053 {}
1054};
1055MODULE_DEVICE_TABLE(x86cpu, rapl_ids);
1056
Thomas Gleixnerbed5ab62016-11-22 21:15:58 +00001057/* Read once for all raw primitive data for domains */
1058static void rapl_update_domain_data(struct rapl_package *rp)
Jacob Pan2d281d82013-10-17 10:28:35 -07001059{
1060 int dmn, prim;
1061 u64 val;
Jacob Pan2d281d82013-10-17 10:28:35 -07001062
Thomas Gleixnerbed5ab62016-11-22 21:15:58 +00001063 for (dmn = 0; dmn < rp->nr_domains; dmn++) {
Zhang Rui9ea76122019-05-13 13:58:53 -04001064 pr_debug("update %s domain %s data\n", rp->name,
Thomas Gleixnerbed5ab62016-11-22 21:15:58 +00001065 rp->domains[dmn].name);
1066 /* exclude non-raw primitives */
1067 for (prim = 0; prim < NR_RAW_PRIMITIVES; prim++) {
1068 if (!rapl_read_data_raw(&rp->domains[dmn], prim,
1069 rpi[prim].unit, &val))
Zhang Rui33823882019-07-10 21:44:30 +08001070 rp->domains[dmn].rdd.primitives[prim] = val;
Jacob Pan2d281d82013-10-17 10:28:35 -07001071 }
1072 }
1073
1074}
1075
Jacob Pan2d281d82013-10-17 10:28:35 -07001076static int rapl_package_register_powercap(struct rapl_package *rp)
1077{
1078 struct rapl_domain *rd;
Jacob Pan2d281d82013-10-17 10:28:35 -07001079 struct powercap_zone *power_zone = NULL;
Luis de Bethencourt01857cf2018-01-17 10:30:34 +00001080 int nr_pl, ret;
Thomas Gleixnerbed5ab62016-11-22 21:15:58 +00001081
1082 /* Update the domain data of the new package */
1083 rapl_update_domain_data(rp);
Jacob Pan2d281d82013-10-17 10:28:35 -07001084
Zhang Rui33823882019-07-10 21:44:30 +08001085 /* first we register package domain as the parent zone */
Jacob Pan2d281d82013-10-17 10:28:35 -07001086 for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
1087 if (rd->id == RAPL_DOMAIN_PACKAGE) {
1088 nr_pl = find_nr_power_limit(rd);
Zhang Rui9ea76122019-05-13 13:58:53 -04001089 pr_debug("register package domain %s\n", rp->name);
Jacob Pan2d281d82013-10-17 10:28:35 -07001090 power_zone = powercap_register_zone(&rd->power_zone,
Zhang Rui33823882019-07-10 21:44:30 +08001091 rp->priv->control_type, rp->name,
1092 NULL, &zone_ops[rd->id], nr_pl,
1093 &constraint_ops);
Jacob Pan2d281d82013-10-17 10:28:35 -07001094 if (IS_ERR(power_zone)) {
Zhang Rui9ea76122019-05-13 13:58:53 -04001095 pr_debug("failed to register power zone %s\n",
Zhang Rui33823882019-07-10 21:44:30 +08001096 rp->name);
Thomas Gleixnerbed5ab62016-11-22 21:15:58 +00001097 return PTR_ERR(power_zone);
Jacob Pan2d281d82013-10-17 10:28:35 -07001098 }
1099 /* track parent zone in per package/socket data */
1100 rp->power_zone = power_zone;
1101 /* done, only one package domain per socket */
1102 break;
1103 }
1104 }
1105 if (!power_zone) {
1106 pr_err("no package domain found, unknown topology!\n");
Thomas Gleixnerbed5ab62016-11-22 21:15:58 +00001107 return -ENODEV;
Jacob Pan2d281d82013-10-17 10:28:35 -07001108 }
Zhang Rui33823882019-07-10 21:44:30 +08001109 /* now register domains as children of the socket/package */
Jacob Pan2d281d82013-10-17 10:28:35 -07001110 for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
1111 if (rd->id == RAPL_DOMAIN_PACKAGE)
1112 continue;
1113 /* number of power limits per domain varies */
1114 nr_pl = find_nr_power_limit(rd);
1115 power_zone = powercap_register_zone(&rd->power_zone,
Zhang Rui33823882019-07-10 21:44:30 +08001116 rp->priv->control_type,
1117 rd->name, rp->power_zone,
1118 &zone_ops[rd->id], nr_pl,
1119 &constraint_ops);
Jacob Pan2d281d82013-10-17 10:28:35 -07001120
1121 if (IS_ERR(power_zone)) {
Zhang Rui9ea76122019-05-13 13:58:53 -04001122 pr_debug("failed to register power_zone, %s:%s\n",
Zhang Rui33823882019-07-10 21:44:30 +08001123 rp->name, rd->name);
Jacob Pan2d281d82013-10-17 10:28:35 -07001124 ret = PTR_ERR(power_zone);
1125 goto err_cleanup;
1126 }
1127 }
Thomas Gleixnerbed5ab62016-11-22 21:15:58 +00001128 return 0;
Jacob Pan2d281d82013-10-17 10:28:35 -07001129
Jacob Pan2d281d82013-10-17 10:28:35 -07001130err_cleanup:
Thomas Gleixner58705062016-11-22 21:16:02 +00001131 /*
1132 * Clean up previously initialized domains within the package if we
Jacob Pan2d281d82013-10-17 10:28:35 -07001133 * failed after the first domain setup.
1134 */
1135 while (--rd >= rp->domains) {
Zhang Rui9ea76122019-05-13 13:58:53 -04001136 pr_debug("unregister %s domain %s\n", rp->name, rd->name);
Zhang Rui33823882019-07-10 21:44:30 +08001137 powercap_unregister_zone(rp->priv->control_type,
1138 &rd->power_zone);
Jacob Pan2d281d82013-10-17 10:28:35 -07001139 }
1140
1141 return ret;
1142}
1143
Zhang Rui33823882019-07-10 21:44:30 +08001144int rapl_add_platform_domain(struct rapl_if_priv *priv)
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -07001145{
1146 struct rapl_domain *rd;
1147 struct powercap_zone *power_zone;
Zhang Rui8a006762019-07-10 21:44:28 +08001148 struct reg_action ra;
1149 int ret;
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -07001150
Zhang Rui8a006762019-07-10 21:44:28 +08001151 ra.reg = priv->regs[RAPL_DOMAIN_PLATFORM][RAPL_DOMAIN_REG_STATUS];
1152 ra.mask = ~0;
1153 ret = priv->read_raw(0, &ra);
1154 if (ret || !ra.value)
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -07001155 return -ENODEV;
1156
Zhang Rui8a006762019-07-10 21:44:28 +08001157 ra.reg = priv->regs[RAPL_DOMAIN_PLATFORM][RAPL_DOMAIN_REG_LIMIT];
1158 ra.mask = ~0;
1159 ret = priv->read_raw(0, &ra);
1160 if (ret || !ra.value)
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -07001161 return -ENODEV;
1162
1163 rd = kzalloc(sizeof(*rd), GFP_KERNEL);
1164 if (!rd)
1165 return -ENOMEM;
1166
1167 rd->name = rapl_domain_names[RAPL_DOMAIN_PLATFORM];
1168 rd->id = RAPL_DOMAIN_PLATFORM;
Zhang Rui33823882019-07-10 21:44:30 +08001169 rd->regs[RAPL_DOMAIN_REG_LIMIT] =
1170 priv->regs[RAPL_DOMAIN_PLATFORM][RAPL_DOMAIN_REG_LIMIT];
1171 rd->regs[RAPL_DOMAIN_REG_STATUS] =
1172 priv->regs[RAPL_DOMAIN_PLATFORM][RAPL_DOMAIN_REG_STATUS];
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -07001173 rd->rpl[0].prim_id = PL1_ENABLE;
1174 rd->rpl[0].name = pl1_name;
1175 rd->rpl[1].prim_id = PL2_ENABLE;
1176 rd->rpl[1].name = pl2_name;
Zhang Rui8a006762019-07-10 21:44:28 +08001177 rd->rp = rapl_find_package_domain(0, priv);
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -07001178
Zhang Rui8a006762019-07-10 21:44:28 +08001179 power_zone = powercap_register_zone(&rd->power_zone, priv->control_type,
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -07001180 "psys", NULL,
1181 &zone_ops[RAPL_DOMAIN_PLATFORM],
1182 2, &constraint_ops);
1183
1184 if (IS_ERR(power_zone)) {
1185 kfree(rd);
1186 return PTR_ERR(power_zone);
1187 }
1188
Zhang Rui8a006762019-07-10 21:44:28 +08001189 priv->platform_rapl_domain = rd;
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -07001190
1191 return 0;
1192}
Zhang Rui33823882019-07-10 21:44:30 +08001193EXPORT_SYMBOL_GPL(rapl_add_platform_domain);
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -07001194
Zhang Rui33823882019-07-10 21:44:30 +08001195void rapl_remove_platform_domain(struct rapl_if_priv *priv)
Jacob Pan2d281d82013-10-17 10:28:35 -07001196{
Zhang Rui8a006762019-07-10 21:44:28 +08001197 if (priv->platform_rapl_domain) {
1198 powercap_unregister_zone(priv->control_type,
Zhang Rui33823882019-07-10 21:44:30 +08001199 &priv->platform_rapl_domain->power_zone);
Zhang Rui8a006762019-07-10 21:44:28 +08001200 kfree(priv->platform_rapl_domain);
Jacob Pan2d281d82013-10-17 10:28:35 -07001201 }
Jacob Pan2d281d82013-10-17 10:28:35 -07001202}
Zhang Rui33823882019-07-10 21:44:30 +08001203EXPORT_SYMBOL_GPL(rapl_remove_platform_domain);
Jacob Pan2d281d82013-10-17 10:28:35 -07001204
Zhang Rui7fde2712019-07-10 21:44:26 +08001205static int rapl_check_domain(int cpu, int domain, struct rapl_package *rp)
Jacob Pan2d281d82013-10-17 10:28:35 -07001206{
Zhang Rui1193b162019-07-10 21:44:29 +08001207 struct reg_action ra;
Jacob Pan2d281d82013-10-17 10:28:35 -07001208
1209 switch (domain) {
1210 case RAPL_DOMAIN_PACKAGE:
Jacob Pan2d281d82013-10-17 10:28:35 -07001211 case RAPL_DOMAIN_PP0:
Jacob Pan2d281d82013-10-17 10:28:35 -07001212 case RAPL_DOMAIN_PP1:
Jacob Pan2d281d82013-10-17 10:28:35 -07001213 case RAPL_DOMAIN_DRAM:
Zhang Rui1193b162019-07-10 21:44:29 +08001214 ra.reg = rp->priv->regs[domain][RAPL_DOMAIN_REG_STATUS];
Jacob Pan2d281d82013-10-17 10:28:35 -07001215 break;
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -07001216 case RAPL_DOMAIN_PLATFORM:
1217 /* PSYS(PLATFORM) is not a CPU domain, so avoid printng error */
1218 return -EINVAL;
Jacob Pan2d281d82013-10-17 10:28:35 -07001219 default:
1220 pr_err("invalid domain id %d\n", domain);
1221 return -EINVAL;
1222 }
Jacob Pan9d31c672014-04-29 15:33:06 -07001223 /* make sure domain counters are available and contains non-zero
1224 * values, otherwise skip it.
1225 */
Zhang Rui1193b162019-07-10 21:44:29 +08001226
1227 ra.mask = ~0;
1228 if (rp->priv->read_raw(cpu, &ra) || !ra.value)
Jacob Pan2d281d82013-10-17 10:28:35 -07001229 return -ENODEV;
1230
Jacob Pan9d31c672014-04-29 15:33:06 -07001231 return 0;
Jacob Pan2d281d82013-10-17 10:28:35 -07001232}
1233
Jacob Pane1399ba2016-05-31 13:41:29 -07001234/*
1235 * Check if power limits are available. Two cases when they are not available:
1236 * 1. Locked by BIOS, in this case we still provide read-only access so that
1237 * users can see what limit is set by the BIOS.
1238 * 2. Some CPUs make some domains monitoring only which means PLx MSRs may not
Zhang Rui33823882019-07-10 21:44:30 +08001239 * exist at all. In this case, we do not show the constraints in powercap.
Jacob Pane1399ba2016-05-31 13:41:29 -07001240 *
1241 * Called after domains are detected and initialized.
1242 */
1243static void rapl_detect_powerlimit(struct rapl_domain *rd)
1244{
1245 u64 val64;
1246 int i;
1247
1248 /* check if the domain is locked by BIOS, ignore if MSR doesn't exist */
1249 if (!rapl_read_data_raw(rd, FW_LOCK, false, &val64)) {
1250 if (val64) {
Zhang Rui9ea76122019-05-13 13:58:53 -04001251 pr_info("RAPL %s domain %s locked by BIOS\n",
1252 rd->rp->name, rd->name);
Jacob Pane1399ba2016-05-31 13:41:29 -07001253 rd->state |= DOMAIN_STATE_BIOS_LOCKED;
1254 }
1255 }
Zhang Rui33823882019-07-10 21:44:30 +08001256 /* check if power limit MSR exists, otherwise domain is monitoring only */
Jacob Pane1399ba2016-05-31 13:41:29 -07001257 for (i = 0; i < NR_POWER_LIMITS; i++) {
1258 int prim = rd->rpl[i].prim_id;
Zhang Rui33823882019-07-10 21:44:30 +08001259
Jacob Pane1399ba2016-05-31 13:41:29 -07001260 if (rapl_read_data_raw(rd, prim, false, &val64))
1261 rd->rpl[i].name = NULL;
1262 }
1263}
1264
Jacob Pan2d281d82013-10-17 10:28:35 -07001265/* Detect active and valid domains for the given CPU, caller must
1266 * ensure the CPU belongs to the targeted package and CPU hotlug is disabled.
1267 */
1268static int rapl_detect_domains(struct rapl_package *rp, int cpu)
1269{
Jacob Pan2d281d82013-10-17 10:28:35 -07001270 struct rapl_domain *rd;
Thomas Gleixner58705062016-11-22 21:16:02 +00001271 int i;
Jacob Pan2d281d82013-10-17 10:28:35 -07001272
1273 for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
1274 /* use physical package id to read counters */
Zhang Rui7fde2712019-07-10 21:44:26 +08001275 if (!rapl_check_domain(cpu, i, rp)) {
Jacob Pan2d281d82013-10-17 10:28:35 -07001276 rp->domain_map |= 1 << i;
Jacob Panfcdf1792014-09-02 02:55:21 -07001277 pr_info("Found RAPL domain %s\n", rapl_domain_names[i]);
1278 }
Jacob Pan2d281d82013-10-17 10:28:35 -07001279 }
Zhang Rui33823882019-07-10 21:44:30 +08001280 rp->nr_domains = bitmap_weight(&rp->domain_map, RAPL_DOMAIN_MAX);
Jacob Pan2d281d82013-10-17 10:28:35 -07001281 if (!rp->nr_domains) {
Zhang Rui9ea76122019-05-13 13:58:53 -04001282 pr_debug("no valid rapl domains found in %s\n", rp->name);
Thomas Gleixner58705062016-11-22 21:16:02 +00001283 return -ENODEV;
Jacob Pan2d281d82013-10-17 10:28:35 -07001284 }
Zhang Rui9ea76122019-05-13 13:58:53 -04001285 pr_debug("found %d domains on %s\n", rp->nr_domains, rp->name);
Jacob Pan2d281d82013-10-17 10:28:35 -07001286
1287 rp->domains = kcalloc(rp->nr_domains + 1, sizeof(struct rapl_domain),
Zhang Rui33823882019-07-10 21:44:30 +08001288 GFP_KERNEL);
Thomas Gleixner58705062016-11-22 21:16:02 +00001289 if (!rp->domains)
1290 return -ENOMEM;
1291
Jacob Pan2d281d82013-10-17 10:28:35 -07001292 rapl_init_domains(rp);
1293
Jacob Pane1399ba2016-05-31 13:41:29 -07001294 for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++)
1295 rapl_detect_powerlimit(rd);
1296
Jacob Pan2d281d82013-10-17 10:28:35 -07001297 return 0;
1298}
1299
1300/* called from CPU hotplug notifier, hotplug lock held */
Zhang Rui33823882019-07-10 21:44:30 +08001301void rapl_remove_package(struct rapl_package *rp)
Jacob Pan2d281d82013-10-17 10:28:35 -07001302{
1303 struct rapl_domain *rd, *rd_package = NULL;
1304
Thomas Gleixner58705062016-11-22 21:16:02 +00001305 package_power_limit_irq_restore(rp);
1306
Jacob Pan2d281d82013-10-17 10:28:35 -07001307 for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
Thomas Gleixner58705062016-11-22 21:16:02 +00001308 rapl_write_data_raw(rd, PL1_ENABLE, 0);
1309 rapl_write_data_raw(rd, PL1_CLAMP, 0);
1310 if (find_nr_power_limit(rd) > 1) {
1311 rapl_write_data_raw(rd, PL2_ENABLE, 0);
1312 rapl_write_data_raw(rd, PL2_CLAMP, 0);
Sumeet Pawnikar8365a892020-07-16 23:14:55 +05301313 rapl_write_data_raw(rd, PL4_ENABLE, 0);
Thomas Gleixner58705062016-11-22 21:16:02 +00001314 }
Jacob Pan2d281d82013-10-17 10:28:35 -07001315 if (rd->id == RAPL_DOMAIN_PACKAGE) {
1316 rd_package = rd;
1317 continue;
1318 }
Zhang Rui9ea76122019-05-13 13:58:53 -04001319 pr_debug("remove package, undo power limit on %s: %s\n",
1320 rp->name, rd->name);
Zhang Rui33823882019-07-10 21:44:30 +08001321 powercap_unregister_zone(rp->priv->control_type,
1322 &rd->power_zone);
Jacob Pan2d281d82013-10-17 10:28:35 -07001323 }
1324 /* do parent zone last */
Zhang Rui33823882019-07-10 21:44:30 +08001325 powercap_unregister_zone(rp->priv->control_type,
1326 &rd_package->power_zone);
Jacob Pan2d281d82013-10-17 10:28:35 -07001327 list_del(&rp->plist);
1328 kfree(rp);
1329}
Zhang Rui33823882019-07-10 21:44:30 +08001330EXPORT_SYMBOL_GPL(rapl_remove_package);
1331
1332/* caller to ensure CPU hotplug lock is held */
1333struct rapl_package *rapl_find_package_domain(int cpu, struct rapl_if_priv *priv)
1334{
1335 int id = topology_logical_die_id(cpu);
1336 struct rapl_package *rp;
1337
1338 list_for_each_entry(rp, &rapl_packages, plist) {
1339 if (rp->id == id
1340 && rp->priv->control_type == priv->control_type)
1341 return rp;
1342 }
1343
1344 return NULL;
1345}
1346EXPORT_SYMBOL_GPL(rapl_find_package_domain);
Jacob Pan2d281d82013-10-17 10:28:35 -07001347
1348/* called from CPU hotplug notifier, hotplug lock held */
Zhang Rui33823882019-07-10 21:44:30 +08001349struct rapl_package *rapl_add_package(int cpu, struct rapl_if_priv *priv)
Jacob Pan2d281d82013-10-17 10:28:35 -07001350{
Zhang Rui32fb4802019-05-13 13:58:51 -04001351 int id = topology_logical_die_id(cpu);
Jacob Pan2d281d82013-10-17 10:28:35 -07001352 struct rapl_package *rp;
Zhang Rui9ea76122019-05-13 13:58:53 -04001353 struct cpuinfo_x86 *c = &cpu_data(cpu);
Thomas Gleixnerb4005e92016-11-22 21:16:05 +00001354 int ret;
Jacob Pan2d281d82013-10-17 10:28:35 -07001355
Harry Pan3aa3c582019-12-30 22:36:56 +08001356 if (!rapl_defaults)
1357 return ERR_PTR(-ENODEV);
1358
Jacob Pan2d281d82013-10-17 10:28:35 -07001359 rp = kzalloc(sizeof(struct rapl_package), GFP_KERNEL);
1360 if (!rp)
Thomas Gleixnerb4005e92016-11-22 21:16:05 +00001361 return ERR_PTR(-ENOMEM);
Jacob Pan2d281d82013-10-17 10:28:35 -07001362
1363 /* add the new package to the list */
Zhang Ruiaadf7b32019-05-13 13:58:50 -04001364 rp->id = id;
Jacob Pan323ee642016-02-24 13:31:38 -08001365 rp->lead_cpu = cpu;
Zhang Rui7ebf8ef2019-07-10 21:44:25 +08001366 rp->priv = priv;
Jacob Pan323ee642016-02-24 13:31:38 -08001367
Zhang Rui9ea76122019-05-13 13:58:53 -04001368 if (topology_max_die_per_package() > 1)
1369 snprintf(rp->name, PACKAGE_DOMAIN_NAME_LENGTH,
Zhang Rui33823882019-07-10 21:44:30 +08001370 "package-%d-die-%d", c->phys_proc_id, c->cpu_die_id);
Zhang Rui9ea76122019-05-13 13:58:53 -04001371 else
1372 snprintf(rp->name, PACKAGE_DOMAIN_NAME_LENGTH, "package-%d",
Zhang Rui33823882019-07-10 21:44:30 +08001373 c->phys_proc_id);
Zhang Rui9ea76122019-05-13 13:58:53 -04001374
Jacob Pan2d281d82013-10-17 10:28:35 -07001375 /* check if the package contains valid domains */
Zhang Rui33823882019-07-10 21:44:30 +08001376 if (rapl_detect_domains(rp, cpu) || rapl_defaults->check_unit(rp, cpu)) {
Jacob Pan2d281d82013-10-17 10:28:35 -07001377 ret = -ENODEV;
1378 goto err_free_package;
1379 }
Thomas Gleixnera74f4362016-11-22 21:15:59 +00001380 ret = rapl_package_register_powercap(rp);
1381 if (!ret) {
Jacob Pan2d281d82013-10-17 10:28:35 -07001382 INIT_LIST_HEAD(&rp->plist);
1383 list_add(&rp->plist, &rapl_packages);
Thomas Gleixnerb4005e92016-11-22 21:16:05 +00001384 return rp;
Jacob Pan2d281d82013-10-17 10:28:35 -07001385 }
1386
1387err_free_package:
1388 kfree(rp->domains);
1389 kfree(rp);
Thomas Gleixnerb4005e92016-11-22 21:16:05 +00001390 return ERR_PTR(ret);
Jacob Pan2d281d82013-10-17 10:28:35 -07001391}
Zhang Rui33823882019-07-10 21:44:30 +08001392EXPORT_SYMBOL_GPL(rapl_add_package);
Jacob Pan2d281d82013-10-17 10:28:35 -07001393
Zhen Han52b36722018-01-10 08:38:23 +08001394static void power_limit_state_save(void)
1395{
1396 struct rapl_package *rp;
1397 struct rapl_domain *rd;
1398 int nr_pl, ret, i;
1399
1400 get_online_cpus();
1401 list_for_each_entry(rp, &rapl_packages, plist) {
1402 if (!rp->power_zone)
1403 continue;
1404 rd = power_zone_to_rapl_domain(rp->power_zone);
1405 nr_pl = find_nr_power_limit(rd);
1406 for (i = 0; i < nr_pl; i++) {
1407 switch (rd->rpl[i].prim_id) {
1408 case PL1_ENABLE:
1409 ret = rapl_read_data_raw(rd,
Zhang Rui33823882019-07-10 21:44:30 +08001410 POWER_LIMIT1, true,
1411 &rd->rpl[i].last_power_limit);
Zhen Han52b36722018-01-10 08:38:23 +08001412 if (ret)
1413 rd->rpl[i].last_power_limit = 0;
1414 break;
1415 case PL2_ENABLE:
1416 ret = rapl_read_data_raw(rd,
Zhang Rui33823882019-07-10 21:44:30 +08001417 POWER_LIMIT2, true,
1418 &rd->rpl[i].last_power_limit);
Zhen Han52b36722018-01-10 08:38:23 +08001419 if (ret)
1420 rd->rpl[i].last_power_limit = 0;
1421 break;
Sumeet Pawnikar8365a892020-07-16 23:14:55 +05301422 case PL4_ENABLE:
1423 ret = rapl_read_data_raw(rd,
1424 POWER_LIMIT4, true,
1425 &rd->rpl[i].last_power_limit);
1426 if (ret)
1427 rd->rpl[i].last_power_limit = 0;
1428 break;
Zhen Han52b36722018-01-10 08:38:23 +08001429 }
1430 }
1431 }
1432 put_online_cpus();
1433}
1434
1435static void power_limit_state_restore(void)
1436{
1437 struct rapl_package *rp;
1438 struct rapl_domain *rd;
1439 int nr_pl, i;
1440
1441 get_online_cpus();
1442 list_for_each_entry(rp, &rapl_packages, plist) {
1443 if (!rp->power_zone)
1444 continue;
1445 rd = power_zone_to_rapl_domain(rp->power_zone);
1446 nr_pl = find_nr_power_limit(rd);
1447 for (i = 0; i < nr_pl; i++) {
1448 switch (rd->rpl[i].prim_id) {
1449 case PL1_ENABLE:
1450 if (rd->rpl[i].last_power_limit)
Zhang Rui33823882019-07-10 21:44:30 +08001451 rapl_write_data_raw(rd, POWER_LIMIT1,
1452 rd->rpl[i].last_power_limit);
Zhen Han52b36722018-01-10 08:38:23 +08001453 break;
1454 case PL2_ENABLE:
1455 if (rd->rpl[i].last_power_limit)
Zhang Rui33823882019-07-10 21:44:30 +08001456 rapl_write_data_raw(rd, POWER_LIMIT2,
1457 rd->rpl[i].last_power_limit);
Zhen Han52b36722018-01-10 08:38:23 +08001458 break;
Sumeet Pawnikar8365a892020-07-16 23:14:55 +05301459 case PL4_ENABLE:
1460 if (rd->rpl[i].last_power_limit)
1461 rapl_write_data_raw(rd, POWER_LIMIT4,
1462 rd->rpl[i].last_power_limit);
1463 break;
Zhen Han52b36722018-01-10 08:38:23 +08001464 }
1465 }
1466 }
1467 put_online_cpus();
1468}
1469
1470static int rapl_pm_callback(struct notifier_block *nb,
Zhang Rui33823882019-07-10 21:44:30 +08001471 unsigned long mode, void *_unused)
Zhen Han52b36722018-01-10 08:38:23 +08001472{
1473 switch (mode) {
1474 case PM_SUSPEND_PREPARE:
1475 power_limit_state_save();
1476 break;
1477 case PM_POST_SUSPEND:
1478 power_limit_state_restore();
1479 break;
1480 }
1481 return NOTIFY_OK;
1482}
1483
1484static struct notifier_block rapl_pm_notifier = {
1485 .notifier_call = rapl_pm_callback,
1486};
1487
Zhang Ruiabcfaeb2019-07-10 21:44:34 +08001488static struct platform_device *rapl_msr_platdev;
1489
1490static int __init rapl_init(void)
Jacob Pan2d281d82013-10-17 10:28:35 -07001491{
Jacob Pan087e9cb2014-11-07 09:29:25 -08001492 const struct x86_cpu_id *id;
Thomas Gleixner58705062016-11-22 21:16:02 +00001493 int ret;
Jacob Pan2d281d82013-10-17 10:28:35 -07001494
Jacob Pan087e9cb2014-11-07 09:29:25 -08001495 id = x86_match_cpu(rapl_ids);
1496 if (!id) {
Jacob Pan2d281d82013-10-17 10:28:35 -07001497 pr_err("driver does not support CPU family %d model %d\n",
Zhang Rui33823882019-07-10 21:44:30 +08001498 boot_cpu_data.x86, boot_cpu_data.x86_model);
Jacob Pan2d281d82013-10-17 10:28:35 -07001499
1500 return -ENODEV;
1501 }
Srivatsa S. Bhat009f2252014-03-11 02:09:26 +05301502
Jacob Pan087e9cb2014-11-07 09:29:25 -08001503 rapl_defaults = (struct rapl_defaults *)id->driver_data;
1504
Zhen Han52b36722018-01-10 08:38:23 +08001505 ret = register_pm_notifier(&rapl_pm_notifier);
Zhang Ruiabcfaeb2019-07-10 21:44:34 +08001506 if (ret)
1507 return ret;
Zhen Han52b36722018-01-10 08:38:23 +08001508
Zhang Ruiabcfaeb2019-07-10 21:44:34 +08001509 rapl_msr_platdev = platform_device_alloc("intel_rapl_msr", 0);
1510 if (!rapl_msr_platdev) {
1511 ret = -ENOMEM;
1512 goto end;
1513 }
1514
1515 ret = platform_device_add(rapl_msr_platdev);
1516 if (ret)
1517 platform_device_put(rapl_msr_platdev);
1518
1519end:
1520 if (ret)
1521 unregister_pm_notifier(&rapl_pm_notifier);
1522
1523 return ret;
Jacob Pan2d281d82013-10-17 10:28:35 -07001524}
1525
Zhang Ruiabcfaeb2019-07-10 21:44:34 +08001526static void __exit rapl_exit(void)
Jacob Pan2d281d82013-10-17 10:28:35 -07001527{
Zhang Ruiabcfaeb2019-07-10 21:44:34 +08001528 platform_device_unregister(rapl_msr_platdev);
Zhen Han52b36722018-01-10 08:38:23 +08001529 unregister_pm_notifier(&rapl_pm_notifier);
Jacob Pan2d281d82013-10-17 10:28:35 -07001530}
1531
Zhang Ruif76cb062019-07-19 23:25:14 +08001532fs_initcall(rapl_init);
Zhang Ruiabcfaeb2019-07-10 21:44:34 +08001533module_exit(rapl_exit);
1534
Zhang Rui33823882019-07-10 21:44:30 +08001535MODULE_DESCRIPTION("Intel Runtime Average Power Limit (RAPL) common code");
Jacob Pan2d281d82013-10-17 10:28:35 -07001536MODULE_AUTHOR("Jacob Pan <jacob.jun.pan@intel.com>");
1537MODULE_LICENSE("GPL v2");